CN102498510B - Pixel circuit and display device - Google Patents
Pixel circuit and display device Download PDFInfo
- Publication number
- CN102498510B CN102498510B CN201080039890.7A CN201080039890A CN102498510B CN 102498510 B CN102498510 B CN 102498510B CN 201080039890 A CN201080039890 A CN 201080039890A CN 102498510 B CN102498510 B CN 102498510B
- Authority
- CN
- China
- Prior art keywords
- mentioned
- voltage
- circuit
- line
- transistor unit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3648—Control of matrices with row and column drivers using an active matrix
- G09G3/3659—Control of matrices with row and column drivers using an active matrix the addressing of the pixel involving the control of two or more scan electrodes or two or more data electrodes, e.g. pixel voltage dependant on signal of two data electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
- G09G2300/0852—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor being a dynamic memory with more than one capacitor
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Liquid Crystal Display Device Control (AREA)
- Liquid Crystal (AREA)
Abstract
Disclosed is a display device wherein power consumption is reduced without causing deterioration of an aperture ratio. A liquid crystal capacitive element (Clc) is formed by being sandwiched between a pixel electrode (20) and a counter electrode (80). A counter voltage (Vcom) is applied to the counter electrode (80). The pixel electrode (20), one end of a first switch circuit (22), one end of a second switch circuit (23), and the first terminal of a second transistor (T2) form an internal node (N1). The other end of the first switch circuit (22) is connected to a source line (SL). The second switch circuit (23) has the other end connected to a voltage supply line (VSL), is configured with a series circuit of a transistor (T1) and a transistor (T3), and the control terminal of the transistor (T1), the second terminal of the transistor (T2) and one end of a boost capacitive element (Cbst) form an output node (N2). The other end of the boost capacitive element (Csbt) is connected to a boost line (BST), the control terminal of the transistor (T2) is connected to a reference line (REF), and the control terminal of the transistor (T3) is connected to a selection line (SEL).
Description
Technical field
The present invention relates to image element circuit and the display device that possesses this image element circuit, the particularly display device of active array type.
Background technology
Portable with in terminal at portable phone, portable game machine etc., generally use liquid crystal indicator as its display unit.In addition, portable phone etc. are by battery-driven, the minimizing of therefore strong request power consumption.Therefore, the information showing when such needs are normal for moment, battery allowance, is shown in reflection-type sub-panel.In addition, start recently when the same main panel of requirement is taken into account common demonstration that full color shows and reflection-type normal to show.
Figure 49 illustrates the equivalent electrical circuit of the image element circuit of the liquid crystal indicator of general active array type.In addition, Figure 50 illustrates the Circnit Layout example of the liquid crystal indicator of the active array type of m × n pixel.In addition, m, n are more than 2 integers.
As shown in figure 50, m source electrode line SL1, SL2 ..., SLm and n sweep trace GL1, GL2 ..., GLn each intersection point be provided with the on-off element that comprises thin film transistor (TFT) (TFT).In Figure 49, with source electrode line SL represent each source electrode line SL1, SL2 ..., SLm, same, represent each sweep trace GL1, GL2 ..., GLn mark GL Reference numeral.
As shown in figure 49, liquid crystal capacitance element Clc is connected by TFT in parallel with auxiliary capacitor element Cs.Liquid crystal capacitance element Clc is included in the stepped construction that is provided with liquid crystal layer between pixel electrode 20 and comparative electrode 80.Comparative electrode is also referred to as shared (common) electrode.
In addition,, in Figure 50, for each image element circuit, only show TFT and pixel electrode (rectangle part of black).
One end (side's electrode) of auxiliary capacitor element Cs is connected with pixel electrode 20, and the other end (the opposing party's electrode) is connected with auxiliary capacitance line CSL, makes the voltage stabilization of the pixel data that is held in pixel electrode 20.Auxiliary capacitor element Cs has the effect of voltage change that suppresses the pixel data that is held in pixel electrode, and above-mentioned variation is to be caused by following situation: in TFT, produce dielectric constant anisotropy that leakage current, liquid crystal molecule have cause black demonstration and in white demonstration liquid crystal capacitance element Clc electric capacity change and there is variation in voltage etc. by the stray capacitance of pixel electrode and periphery wiring closet.By the voltage of gated sweep line successively, the TFT being connected with 1 sweep trace becomes conducting state, and the voltage that offers the pixel data of each source electrode line taking sweep trace as unit is write to corresponding pixel electrode.
In the common demonstration showing in full color, even in the situation that displaying contents is rest image, also by every 1 frame, identical pixel is write to identical displaying contents repeatedly.Like this, upgrade the voltage of the pixel data that is held in pixel electrode, the variation in voltage of pixel data is suppressed, for Min., to ensure the demonstration of high-quality rest image thus.
For driving the power consumption of liquid crystal indicator arranged for the power consumption of carrying out source electrode line driving by source electrode driver, represented by the relational expression shown in following mathematical expression 1 substantially.In addition,, in mathematical expression 1, P represents power consumption, f represents refresh rate (the refresh activity number of times of the amount of 1 frame of time per unit), and C represents the load capacitance being driven by source electrode driver, and V represents the driving voltage of source electrode driver, n represents number of scanning lines, and m represents source electrode line number.At this, so-called refresh activity, refers to and keeps displaying contents and by source electrode line, pixel electrode executed to alive action.
(mathematical expression 1)
P∝f·C·V2·n·m
But, the in the situation that of demonstration, because displaying contents is rest image, therefore might not need to upgrade by every 1 frame the voltage of pixel data when normal.Therefore, in order further to reduce the power consumption of liquid crystal indicator, the refreshing frequency when reducing this and showing when normal.But, in the time reducing refreshing frequency, caused being held in the pixel data voltage change of pixel electrode by the leakage current of TFT.This variation in voltage brings the variation of the display brightness (transmissivity of liquid crystal) of each pixel, can be sighted flicker.In addition, the average potential of each image duration also reduces, and therefore likely can cause can not get the reduction of the display qualities such as enough contrasts.
At this, in showing when the rest images such as battery allowance, moment demonstration normal, realize solving owing to reducing refreshing frequency simultaneously and cause problem that display quality reduces and the method for low power consumption, the formation that following patent documentation 1 is recorded is for example disclosed.In the disclosed formation of patent documentation 1, can carry out the liquid crystal display of transmission-type and these two kinds of functions of reflection-type, and, in the image element circuit in the pixel region of liquid crystal display that can carry out reflection-type, there is storage part.The Information preservation that this storage part should be shown in the display part of reflective liquid crystal is voltage signal.In the time carrying out the liquid crystal display of reflection-type, image element circuit is read the voltage remaining in storage part, shows and the corresponding information of this voltage thus.
In patent documentation 1, above-mentioned storage part comprises SRAM, and above-mentioned voltage signal is kept statically, does not therefore need refresh activity, can realize simultaneously and maintain display quality and low power consumption.
prior art document
patent documentation
Patent documentation 1: JP 2007-334224 communique
Summary of the invention
the problem that invention will solve
But, in the liquid crystal indicator using in portable phone etc., in the situation that adopting above-mentioned formation, except the auxiliary capacitor element as the voltage of each pixel data of analog information, also needing to possess the storage part for storage pixel data by every pixel or every pixel group for keeping when the common action.Thus, parts number, the signal wire number that should be formed at the array base palte (active-matrix substrate) of the display part that forms liquid crystal indicator increase, and therefore can reduce the aperture opening ratio under transmission mode.In addition, in the case of being provided for together with above-mentioned storage part, liquid crystal is exchanged the reversal of poles driving circuit driving, can further cause the reduction of aperture opening ratio.In the time that such increase parts number, signal wire number cause aperture opening ratio to reduce, the brightness meeting of the demonstration image under display mode reduces conventionally.
In liquid crystal indicator, in the demonstration of the rest image showing when normal, except the problem of the variation in voltage of pixel electrode, also can there is following problem: while being continuously applied the voltage of identical polar between to pixel electrode and comparative electrode, the micro-ionic impurity comprising in liquid crystal layer focuses on the either party's side in pixel electrode and comparative electrode, in display frame entirety, ghost occurs thus.Therefore,, except above-mentioned refresh activity, also need to make the reversal of poles action of the reversal of poles that is applied to the voltage between pixel electrode and comparative electrode.
In arbitrary situation in conventionally showing and showing when normal, in the demonstration of rest image, in this reversal of poles action, into frame memory is stored the pixel data of the amount of 1 frame in capital, to making the each reversion of polarity taking comparative electrode as benchmark and the action repeatedly writing with the corresponding voltage of this pixel data.Therefore, as described above, need to, from external drive sweep trace and source electrode line, the voltage that offers the pixel data of each source electrode line be write to the action of each pixel electrode taking sweep trace as unit.
Therefore,, in showing in the time requiring low-power consumption action normal, in the time carrying out reversal of poles action from external drive sweep trace and source electrode line, compared with above-mentioned refresh activity, the voltage amplitude of pixel electrode is larger, therefore can bring larger power consumption.
The present invention completes in view of the above problems, and its object is to provide the reduction that does not cause aperture opening ratio and image element circuit and the display device that can prevent with low-power consumption the deterioration of liquid crystal and the reduction of display quality.
for the scheme of dealing with problems
To achieve these goals, image element circuit of the present invention is characterised in that following formation.
First, image element circuit of the present invention possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, its by the voltage providing from data signal line not via the on-off element of afore mentioned rules be transferred to above-mentioned internal node; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit.
This image element circuit possesses and has the 1st terminal, the 2nd terminal and control the 1st transistor unit~3rd transistor unit of the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, wherein, in the 2nd on-off circuit, possess the 1st transistor unit and the 3rd transistor unit, in control circuit, possess the 2nd transistor unit.The 2nd on-off circuit comprises the series circuit of the 1st transistor unit and the 3rd transistor unit, and control circuit comprises the series circuit of the 2nd transistor unit and the 1st capacity cell.
One end of the 1st on-off circuit is connected with data signal line, and one end of the 2nd on-off circuit provides line to be connected with voltage.These two on-off circuits other end separately is all connected with internal node.This internal node is also connecting the 1st terminal of the 2nd transistor unit.
One end of the control terminal of the 1st transistor unit, the 2nd terminal of the 2nd transistor unit and the 1st capacity cell interconnects and forms node (output node).In addition, the control terminal of the 2nd transistor unit is connected with the 1st control line, and the control terminal of the 3rd transistor unit is connected with the 2nd control line.And the terminal that other end of the 1st capacity cell does not form a side of above-mentioned node is connected with the 2nd control line or the 3rd control line.
It can be signal wire independently that voltage provides line, also can be held a concurrent post by the 1st control line.
Except this formation, also can also possess the 2nd capacity cell, its one end is connected with above-mentioned internal node, and the other end is connected with the fixed voltage line of the 4th control line or regulation.Now, the 4th control line also can be held a concurrent post voltage line is provided.
In addition, the on-off element of afore mentioned rules comprise there is the 1st terminal, the 2nd terminal and control the 4th transistor unit of the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal,
Preferred above-mentioned the 4th transistor unit is configured to the 1st terminal and is connected with above-mentioned internal node, and the 2nd terminal is connected with the 1st terminal of above-mentioned data signal line or above-mentioned the 3rd transistor unit, and control terminal is connected with scan signal line.
In addition, preferably above-mentioned the 1st on-off circuit is configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules.
In addition, also preferably above-mentioned the 1st on-off circuit comprises above-mentioned the 3rd transistor unit and the series circuit of on-off element of afore mentioned rules or the series circuit of the on-off element of the 5th transistor AND gate afore mentioned rules in above-mentioned the 2nd on-off circuit, and above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit.
And display device of the present invention is characterised in that, configure respectively multiple image element circuits with above-mentioned feature and form image element circuit array in the row direction with on column direction,
Respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Possess: drive respectively the data signal wire driving circuit of above-mentioned data signal line and drive respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line.
In addition, also possess the 2nd capacity cell that one end is connected with above-mentioned internal node, the other end is connected with the 4th control line in image element circuit, the 4th control line also can be driven by above-mentioned control line driving circuit.
Except above-mentioned formation, in the situation that above-mentioned voltage provides line to be individual wired,
Preferred disposition is configured in the above-mentioned image element circuit of same a line or same row: one end of above-mentioned the 2nd on-off circuit provides line to be connected with the above-mentioned voltage sharing.
At this, the on-off element of afore mentioned rules comprise there is the 1st terminal, the 2nd terminal and control the 4th transistor unit of the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal,
The formation that preferably control terminal of above-mentioned the 4th transistor unit is connected respectively with scan signal line.
Above-mentioned the 1st on-off circuit also can be configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules, also can comprise the series circuit of the on-off element of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit and afore mentioned rules, or comprise the series circuit of the on-off element of the 5th transistor AND gate afore mentioned rules, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit.
Display device of the present invention is characterised in that, configures respectively multiple image element circuits with above-mentioned feature and forms image element circuit array in the row direction with on column direction,
Respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Possess: drive respectively the data signal wire driving circuit of above-mentioned data signal line and drive respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line.
Now, in the situation that above-mentioned voltage provides line to be individual wired, in the above-mentioned image element circuit that is disposed at same a line or same row, one end of above-mentioned the 2nd on-off circuit also can provide line to be connected with the above-mentioned voltage sharing.
In addition, except above-mentioned feature, above-mentioned the 1st on-off circuit be configured to do not comprise afore mentioned rules on-off element beyond on-off element, and the on-off element of afore mentioned rules is the 4th transistor unit that has the 1st terminal, the 2nd terminal and control the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, being configured to above-mentioned the 1st terminal is connected with above-mentioned internal node, the 2nd terminal is connected with above-mentioned data signal line, in the situation that control terminal is connected with scan signal line
Preferably respectively possess 1 said scanning signals line by each above line, the above-mentioned image element circuit that is disposed at same a line is connected with shared said scanning signals line,
Possesses the scan signal line drive circuit that drives respectively said scanning signals line.
On the other hand, comprise at the on-off element of afore mentioned rules there is the 1st terminal, the 2nd terminal and control the 4th transistor unit of the control terminal of the conducting between above-mentioned two-terminal, and above-mentioned the 1st on-off circuit comprises above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit and the series circuit of above-mentioned the 4th transistor unit, or comprise the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate, in the situation that above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit
Be preferably as follows formation:
Respectively possess 1 scan signal line and 1 above-mentioned the 2nd control line by each above line,
The control terminal of above-mentioned the 4th transistor unit is connected with scan signal line,
The above-mentioned image element circuit that is disposed at same a line is connected respectively with shared said scanning signals line and above-mentioned the 2nd control line sharing,
Possesses the scan signal line drive circuit that drives respectively said scanning signals line.
In addition, display device of the present invention is characterised in that, when being disposed at 1 above-mentioned image element circuit of selecting row and writing respectively the write activity of above-mentioned pixel data,
Said scanning signals line drive circuit applies the selection row voltage of regulation to the said scanning signals line of above-mentioned selection row, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned selection row is conducting state, and the said scanning signals line of non-selection row is applied to the non-selection row voltage of regulation, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned non-selection row is nonconducting state
Above-mentioned data signal wire driving circuit applies the data voltage corresponding with writing pixel data in the above-mentioned image element circuit of each row of above-mentioned selection row respectively to each above-mentioned data signal line.
Also preferably in the time of this write activity, above-mentioned control line driving circuit applies the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state to above-mentioned the 2nd control line.
In addition, also preferably in the time of this write activity, above-mentioned control line driving circuit applies the voltage that makes the regulation that above-mentioned the 2nd transistor unit is conducting state to above-mentioned the 1st control line.
In addition, also preferably in the time of this write activity,
It is independently the voltage of the regulation of conducting state that above-mentioned control line driving circuit applies to above-mentioned the 1st control line the voltage status that makes above-mentioned the 2nd transistor unit and above-mentioned internal node, and the voltage that above-mentioned voltage is provided line to apply to make to the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state.
In addition, display device of the present invention is characterised in that,
Above-mentioned the 3rd transistor unit within above-mentioned the 1st on-off circuit comprises above-mentioned the 2nd on-off circuit and the series circuit of above-mentioned the 4th transistor unit, or comprise the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate, in the situation that above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit
In the time that the above-mentioned image element circuit that is disposed at 1 selection row is write to the write activity of above-mentioned pixel data respectively,
Said scanning signals line drive circuit applies the selection row voltage of regulation to the said scanning signals line of above-mentioned selection row, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned selection row is conducting state, and the said scanning signals line of non-selection row is applied to the non-selection row voltage of regulation, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned non-selection row is nonconducting state
Above-mentioned control line driving circuit applies to above-mentioned the 2nd control line of above-mentioned selection row the selection voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state, and above-mentioned the 2nd control line to above-mentioned non-selection row applies the non-selection voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state
Above-mentioned data signal wire driving circuit applies the data voltage corresponding with writing pixel data in the above-mentioned image element circuit of each row of above-mentioned selection row respectively to each above-mentioned data signal line.
In addition, also preferably in the time of this write activity, above-mentioned control line driving circuit applies the voltage that makes the regulation that above-mentioned the 2nd transistor unit is conducting state to above-mentioned the 1st control line.
In addition, display device of the present invention is characterised in that,
In the situation that above-mentioned voltage provides line to be individual wired,
In the time that the above-mentioned image element circuit that is disposed at 1 selection row is write to the write activity of above-mentioned pixel data respectively,
Said scanning signals line drive circuit applies the selection row voltage of regulation to the said scanning signals line of above-mentioned selection row, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned selection row is conducting state, and the said scanning signals line of non-selection row is applied to the non-selection row voltage of regulation, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned non-selection row is nonconducting state
Above-mentioned control line driving circuit applies to above-mentioned the 2nd control line of above-mentioned selection row the selection voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state, it is independently the voltage of the regulation of conducting state that above-mentioned the 1st control line is applied to the voltage status that makes above-mentioned the 2nd transistor unit and above-mentioned internal node, above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Above-mentioned data signal wire driving circuit applies the data voltage corresponding with writing pixel data in the above-mentioned image element circuit of each row of above-mentioned selection row respectively to each above-mentioned data signal line.
Also preferably in the time of this write activity, above-mentioned control line driving circuit applies the voltage that makes the regulation that above-mentioned the 2nd transistor unit is conducting state to above-mentioned the 1st control line.
And display device of the present invention is characterised in that,
In the time multiple above-mentioned image element circuits being made to above-mentioned the 2nd on-off circuit and above-mentioned control circuit work and compensate the self-refresh action of variation in voltage of above-mentioned internal node simultaneously,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps at above-mentioned internal node is the 1st voltage status, to utilize above-mentioned the 2nd transistor unit to cut off the electric current to above-mentioned internal node from one end of above-mentioned the 1st capacity cell, the in the situation that of the 2nd voltage status, making above-mentioned the 2nd transistor unit is conducting state
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state,
Above-mentioned the 2nd control line being connected with the other end of above-mentioned the 1st capacity cell or above-mentioned the 3rd control line are applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be not suppress above-mentioned change in voltage above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be to suppress above-mentioned change in voltage above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, making above-mentioned the 1st transistor unit is nonconducting state,
Provide line that the voltage of the above-mentioned pixel data of above-mentioned the 1st voltage status is provided to the whole above-mentioned voltage being connected with the multiple above-mentioned image element circuit of the object as above-mentioned self-refresh action.
Also preferably in the above-described configuration, after self-refresh release is tight, enter holding state,
Above-mentioned control line driving circuit applies the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state to above-mentioned the 2nd control line, and makes the end that applies of above-mentioned potential pulse.
Now, preferably separate than long 10 times of above above-mentioned holding states during above-mentioned self-refresh action and repeatedly carry out above-mentioned self-refresh action.
In addition, preferably in above-mentioned holding state,
Above-mentioned control line driving circuit is configured to above-mentioned data signal line is applied to fixed voltage.Now, as above-mentioned fixed voltage, can apply the voltage of above-mentioned the 2nd voltage status.
In addition, be the formation that does not comprise the on-off element beyond above-mentioned the 4th transistor unit in the case of forming above-mentioned the 1st on-off circuit of image element circuit,
With 1 row or multiple unit of classifying as by the multiple above-mentioned image element circuit subregion of above-mentioned self-refresh action object,
Be set to drive by each above-mentioned subregion with above-mentioned the 2nd control line being connected with the other end of above-mentioned the 1st capacity cell or above-mentioned the 3rd control line to above-mentioned the 2nd control line of major general,
For the subregion of object that is not the action of above-mentioned self-refresh, above-mentioned control line driving circuit applies the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state to above-mentioned the 2nd control line, or above-mentioned the 2nd control line being connected with the other end of above-mentioned the 1st capacity cell or above-mentioned the 3rd control line are not applied to above-mentioned potential pulse
Switch successively the above-mentioned subregion of above-mentioned self-refresh action object, cut apart and carry out above-mentioned self-refresh action by each above-mentioned subregion.
And display device of the present invention is characterised in that,
Above-mentioned image element circuit is configured to above-mentioned the 1st on-off circuit and does not comprise the on-off element beyond above-mentioned the 4th transistor unit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line,
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or in the situation that above-mentioned voltage provides line to be individual wired, above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Above-mentioned the 2nd control line being connected with the other end of above-mentioned the 1st capacity cell or above-mentioned the 3rd control line are applied to the initial voltage of regulation,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 2nd control line being connected with the other end of above-mentioned the 1st capacity cell or above-mentioned the 3rd control line are applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least applies to above-mentioned the 2nd control line the voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state in the specified time limit after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, then, above-mentioned the 3rd control line stopping being connected with the other end of above-mentioned the 1st capacity cell applies pulse
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit during at least a portion that finishes above-mentioned the 2nd control line to apply before making the voltage of the regulation that above-mentioned the 3rd transistor unit is conducting state tight in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
Now, in the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided,
Set after action in above-mentioned original state, above-mentioned control line driving circuit applies above-mentioned the 2nd voltage status voltage to above-mentioned the 1st control line is as independently making the voltage of the afore mentioned rules that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node.
And, also can be configured to and possess one end is connected with above-mentioned internal node, the other end is connected with the 4th control line the 2nd capacity cell and above-mentioned the 4th control line at above-mentioned image element circuit and be also used as above-mentioned voltage and provide line,
Above-mentioned control line driving circuit is continuously applied the voltage of above-mentioned 2nd voltage status to above-mentioned the 4th control line above-mentioned in during reversal of poles action.
In addition, the further feature of display device of the present invention is,
Above-mentioned image element circuit is configured to: it is individual wired that above-mentioned voltage provides line, and above-mentioned the 1st on-off circuit does not comprise the on-off element beyond above-mentioned the 4th transistor unit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line,
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Above-mentioned the 3rd control line is applied to the initial voltage of regulation,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 2nd control line and above-mentioned the 3rd control line are applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state, and making above-mentioned the 3rd transistor unit is conducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least stops above-mentioned the 2nd control line and above-mentioned the 3rd control line to apply potential pulse after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse after specified time limit,
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit during at least a portion that finishes above-mentioned the 2nd control line to apply before making potential pulse that above-mentioned the 3rd transistor unit is conducting state tight in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
In addition, the further feature of display device of the present invention is,
Above-mentioned image element circuit is configured to: it is individual wired that above-mentioned voltage provides line, and above-mentioned the 1st on-off circuit does not comprise the on-off element beyond above-mentioned the 4th transistor unit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line,
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Above-mentioned the 2nd control line is applied to the initial voltage of regulation,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 2nd control line is applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least stops above-mentioned the 2nd control line to apply pulse after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse after specified time limit,
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit during at least a portion that finishes above-mentioned the 2nd control line to apply before making the voltage of the regulation that above-mentioned the 3rd transistor unit is conducting state tight in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
In addition, the further feature of display device of the present invention is,
Above-mentioned image element circuit is configured to: it is individual wired that above-mentioned voltage provides line, and above-mentioned the 1st on-off circuit comprises the series circuit of above-mentioned the 3rd transistor unit and above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
The initial voltage that provides line to apply regulation to above-mentioned the 3rd control line and above-mentioned voltage,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 3rd control line being connected with the other end of above-mentioned the 1st capacity cell is applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least when the above-mentioned potential pulse of said scanning signals line drive circuit applies till this pulse applies to above-mentioned the 2nd control line the voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state in applying the specified time limit finishing, then, above-mentioned the 3rd control line stopping being connected with the other end of above-mentioned the 1st capacity cell applies pulse
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit,
Utilize said scanning signals line drive circuit to apply above-mentioned potential pulse, during above-mentioned data signal line is applied to the voltage of above-mentioned the 1st voltage status, to after providing with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object the voltage that line applies above-mentioned the 1st voltage status, end applies during the tight front at least a portion of voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state to above-mentioned the 2nd control line in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
In addition, the further feature of display device of the present invention is,
Above-mentioned image element circuit is configured to: it is individual wired that above-mentioned voltage provides line, and above-mentioned the 1st on-off circuit comprises the series circuit of above-mentioned the 3rd transistor unit and above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
The initial voltage that provides line to apply regulation to above-mentioned the 3rd control line and above-mentioned voltage,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 2nd control line and above-mentioned the 3rd control line are applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least stops above-mentioned the 2nd control line and above-mentioned the 3rd control line to apply potential pulse after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse after specified time limit,
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit,
Utilize said scanning signals line drive circuit to apply above-mentioned potential pulse, during above-mentioned data signal line is applied to the voltage of above-mentioned the 1st voltage status, to after providing with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object the voltage that line applies above-mentioned the 1st voltage status, in finishing to apply during above-mentioned potential pulse at least a portion before tight to above-mentioned the 2nd control line and above-mentioned the 3rd control line, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
In addition, the further feature of display device of the present invention is,
Above-mentioned image element circuit is configured to: it is individual wired that above-mentioned voltage provides line, and above-mentioned the 1st on-off circuit comprises the series circuit of above-mentioned the 3rd transistor unit and above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 2nd control line being connected with the other end of above-mentioned the 1st capacity cell or above-mentioned the 3rd control line are applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least stops above-mentioned the 2nd control line to apply potential pulse after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse after specified time limit,
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit,
Utilize said scanning signals line drive circuit to apply above-mentioned potential pulse, during above-mentioned data signal line is applied to the voltage of above-mentioned the 1st voltage status, to after providing with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object the voltage that line applies above-mentioned the 1st voltage status, finish above-mentioned the 2nd control line to apply above-mentioned potential pulse at least a portion before tight during in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
In addition, the further feature of display device of the present invention is,
Above-mentioned image element circuit is configured to: above-mentioned the 1st on-off circuit does not comprise the on-off element beyond above-mentioned the 4th transistor unit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line,
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor, the 1st terminal of above-mentioned the 1st transistor unit of official post or the voltage of the 2nd terminal at the magnitude of voltage of one end of above-mentioned the 1st capacity cell are above-mentioned the 2nd voltage status, apply the voltage of following regulation: it is conducting state that the voltage of this regulation makes above-mentioned the 1st transistor unit in the situation that above-mentioned internal node is above-mentioned the 1st voltage status, in the situation that above-mentioned internal node is above-mentioned the 2nd voltage status, above-mentioned the 1st transistor unit is nonconducting state,
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or in the situation that above-mentioned voltage provides line to be individual wired, above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Above-mentioned the 3rd control line being connected with the other end of above-mentioned the 1st capacity cell is applied to the initial voltage of regulation,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
It is the voltage that above-mentioned the 1st voltage status or above-mentioned the 2nd voltage status all make the regulation that above-mentioned the 2nd transistor unit is nonconducting state that above-mentioned the 1st control line is applied to above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least applies to above-mentioned the 2nd control line the voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state in the specified time limit after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse,
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit during at least a portion that finishes above-mentioned the 2nd control line to apply before making the voltage of the regulation that above-mentioned the 3rd transistor unit is conducting state tight in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
In addition, the further feature of display device of the present invention is,
Above-mentioned image element circuit is configured to: it is individual wired that above-mentioned voltage provides line, the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, and above-mentioned the 1st on-off circuit comprises the series circuit of above-mentioned the 3rd transistor unit and above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Above-mentioned the 3rd control line being connected with the other end of above-mentioned the 1st capacity cell is applied to the initial voltage of regulation,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least when the above-mentioned potential pulse of said scanning signals line drive circuit applies till this pulse apply end after specified time limit during above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit during at least a portion that finishes above-mentioned the 2nd control line to apply before making the voltage of the regulation that above-mentioned the 3rd transistor unit is conducting state tight in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
In addition, the further feature of display device of the present invention is,
Possess the 2nd capacity cell that one end is connected with above-mentioned internal node, the other end is connected with fixed voltage line at above-mentioned image element circuit,
Said scanning signals line drive circuit finishes the applying variation in voltage that compensates afterwards the above-mentioned internal node producing by adjusting the voltage of above-mentioned fixed voltage line in the time that applying of above-mentioned potential pulse finished of above-mentioned potential pulse.
invention effect
According to formation of the present invention, except common write activity, need not carry out write activity and just can carry out the action (self-refresh action) of the value while making the absolute value of the voltage between display element portion two ends be restored to tightly front write activity.In addition, according to the formation of image element circuit, need like that in the display device of reversal of poles action at liquid crystal indicator, need not carry out the action (from reversal of poles action) that write activity just can be carried out the reversal of poles that makes the voltage between display element portion two ends.
In the situation that being arranged with multiple image element circuit, common write activity is generally carried out every a line.Therefore, need to make drive circuit drive the amount of the line number of the image element circuit of arranging.
According to image element circuit of the present invention, by carrying out self-refresh action, energy former state applies fixed voltage to data signal line and carries out refresh activity, therefore use with common and write same scan method and carry out refresh activity, also can greatly reduce from refresh activity start till finish the driving number of times of required drive circuit, can realize low-power consumption.And can also refresh in the lump object pixel, can seek thus to shorten and refresh the needed time, and greatly reduce power consumption.
And, in image element circuit, do not need to possess in addition the storage parts such as SRAM, therefore can not make as prior art aperture opening ratio greatly reduce.
And, according to image element circuit of the present invention, carry out from reversal of poles action, can all carry out reversal of poles action to multiple pixels of maximum configured thus simultaneously.With carry out the situation of reversal of poles by common write activity compared with, can greatly reduce from reversal of poles action start till finish the driving number of times of required drive circuit, can realize low-power consumption.
And, according to image element circuit of the present invention and display device, can suitably combine above-mentioned self-refresh action, move from reversal of poles, the reduction effect of the power consumption can make thus image show time is higher.
Brief description of the drawings
Fig. 1 is the block diagram that an example of the summary formation of display device of the present invention is shown.
Fig. 2 is a part of cross section summary construction diagram of liquid crystal indicator.
Fig. 3 is the block diagram that an example of the summary formation of display device of the present invention is shown.
Fig. 4 is the block diagram that an example of the summary formation of display device of the present invention is shown.
Fig. 5 is the block diagram that an example of the summary formation of display device of the present invention is shown.
Fig. 6 is the circuit diagram that the basic circuit formation of image element circuit of the present invention is shown.
Fig. 7 is the circuit diagram that other basic circuit formation of image element circuit of the present invention is shown.
Fig. 8 illustrates the circuit diagram that belongs to the circuit configuration example of the 1st type of organizing X in image element circuit of the present invention.
Fig. 9 illustrates the circuit diagram that belongs to other circuit configuration example of the 1st type of organizing X in image element circuit of the present invention.
Figure 10 illustrates the circuit diagram that belongs to other circuit configuration example of the 1st type of organizing X in image element circuit of the present invention.
Figure 11 illustrates the circuit diagram that belongs to the circuit configuration example of the 2nd type of organizing X in image element circuit of the present invention.
Figure 12 illustrates the circuit diagram that belongs to the circuit configuration example of the 3rd type of organizing X in image element circuit of the present invention.
Figure 13 illustrates the circuit diagram that belongs to the circuit configuration example of the 4th type of organizing X in image element circuit of the present invention.
Figure 14 illustrates the circuit diagram that belongs to other circuit configuration example of the 4th type of organizing X in image element circuit of the present invention.
Figure 15 illustrates the circuit diagram that belongs to other circuit configuration example of the 4th type of organizing X in image element circuit of the present invention.
Figure 16 illustrates the circuit diagram that belongs to the circuit configuration example of the 5th type of organizing X in image element circuit of the present invention.
Figure 17 illustrates the circuit diagram that belongs to the circuit configuration example of the 6th type of organizing X in image element circuit of the present invention.
Figure 18 illustrates the circuit diagram that belongs to the circuit configuration example of the 1st type of organizing Y in image element circuit of the present invention.
Figure 19 illustrates the circuit diagram that belongs to the circuit configuration example of the 2nd type of organizing Y in image element circuit of the present invention.
Figure 20 illustrates the circuit diagram that belongs to the circuit configuration example of the 3rd type of organizing Y in image element circuit of the present invention.
Figure 21 illustrates the circuit diagram that belongs to the circuit configuration example of the 4th type of organizing Y in image element circuit of the present invention.
Figure 22 illustrates the circuit diagram that belongs to the circuit configuration example of the 5th type of organizing Y in image element circuit of the present invention.
Figure 23 illustrates the circuit diagram that belongs to the circuit configuration example of the 6th type of organizing Y in image element circuit of the present invention.
Figure 24 is the sequential chart of the self-refresh action of the image element circuit of the 1st type of group X.
Figure 25 is the sequential chart of the self-refresh action of the image element circuit of the 2nd type of group X.
Figure 26 is the sequential chart of the self-refresh action of the image element circuit of the 3rd type of group X.
Figure 27 be group Y the 1st, the sequential chart of the self-refresh action of the image element circuit of the 4th type.
Figure 28 be group Y the 2nd, the sequential chart of the self-refresh action of the image element circuit of the 5th type.
Figure 29 be group Y the 3rd, the sequential chart of the self-refresh action of the image element circuit of the 6th type.
Figure 30 is the sequential chart from reversal of poles action of the image element circuit of the 1st type of group X.
Figure 31 is the sequential chart from reversal of poles action of the image element circuit of the 2nd type of group X.
Figure 32 is the sequential chart from reversal of poles action of the image element circuit of the 3rd type of group X.
Figure 33 is the sequential chart from reversal of poles action of the image element circuit of the 6th type of group X.
Figure 34 is the sequential chart from reversal of poles action of the image element circuit of the 3rd type of group Y.
Figure 35 is other sequential chart from reversal of poles action of the image element circuit of the 1st type of group X.
Figure 36 is other sequential chart from reversal of poles action of the image element circuit of the 2nd type of group X.
Figure 37 is other sequential chart from reversal of poles action of the image element circuit of the 3rd type of group X.
Figure 38 is another other sequential chart from reversal of poles action of the image element circuit of the 3rd type of group X.
Figure 39 is other sequential chart from reversal of poles action of the image element circuit of the 6th type of group X.
Figure 40 is other sequential chart from reversal of poles action of the image element circuit of the 3rd type of group Y.
The sequential chart of write activity when Figure 41 is image element circuit normal of the 1st type of group X when display mode.
The sequential chart of write activity when Figure 42 is image element circuit normal of the 4th type of group X when display mode.
Figure 43 is the process flow diagram that the write activity of display mode when normal and the execution sequence of self-refresh action are shown.
Figure 44 illustrates the write activity of display mode when normal and the process flow diagram from the execution sequence of reversal of poles action.
Figure 45 is the process flow diagram of the order under write activity, the self-refresh action that display mode when combination execution is normal is shown and the situation of moving from reversal of poles.
Figure 46 is the sequential chart of write activity when the common display mode of image element circuit of the 1st type is shown.
Figure 47 is the circuit diagram that another other basic circuit formation of image element circuit of the present invention is shown.
Figure 48 is the circuit diagram that another other basic circuit formation of image element circuit of the present invention is shown.
Figure 49 is the equivalent circuit diagram of the image element circuit of the liquid crystal indicator of general active array type.
Figure 50 is the block diagram that the Circnit Layout example of the liquid crystal indicator of the active array type of m × n pixel is shown.
Embodiment
Each embodiment of image element circuit of the present invention and display device is described with reference to the accompanying drawings.In addition, the inscape identical with Figure 49 and Figure 50 marked to identical Reference numeral.
[the 1st embodiment]
In the 1st embodiment, the formation of display device of the present invention (being called " display device " to place an order) and image element circuit of the present invention (being called " image element circuit " to place an order) is described.
" display device "
Fig. 1 illustrates that the summary of display device 1 forms.Display device 1 possesses: active-matrix substrate 10, comparative electrode 80, display control circuit 11, comparative electrode driving circuit 12, source electrode driver 13, gate drivers 14 and various signal wire described later.On active-matrix substrate 10, multiple image element circuits 2 are configured in respectively row and column direction, are formed with image element circuit array.
In addition,, in Fig. 1, become loaded down with trivial details and image element circuit 2 squareizations are shown for fear of accompanying drawing.In addition, in order to be clearly formed with the situation of various signal wires on active-matrix substrate 10, for the convenient upside that active-matrix substrate 10 is shown in to comparative electrode 80.
In the present embodiment, display device 1 is configured to and can carries out picture disply with common display mode and these 2 display modes of Chang Shi display mode with identical image element circuit 2.Conventionally display mode is the display mode that shows dynamic image or rest image by full color, utilizes and adopts the transmission-type liquid crystal of backlight to show.On the other hand, when present embodiment normal, display mode is to carry out 2 gray levels (black in vain) to show taking image element circuit as unit, each color that 3 adjacent image element circuits 2 are distributed to 3 primary colors (R, G, B) shows the display mode of 8 kinds of colors.And, when normal, under display mode, also can further 3 adjacent image element circuits be carried out to many cover combinations, utilize area gray level to increase the quantity of Show Color.In addition, when present embodiment normal display mode be transmission-type liquid crystal show and reflective liquid crystal show in the equal technology that can utilize.
In the following description, for convenient, the minimum unit of display corresponding with 1 image element circuit 2 is called to " pixel ", " pixel data " that write each image element circuit carrying out 3 primary colors (R, G, B) colour show situation under be the gray-scale data of each color.In the case of carrying out colored demonstration except also comprising white black brightness data 3 primary colors, this brightness data is also contained in pixel data.
Fig. 2 is the summary cross section structure figure that the relation of active-matrix substrate 10 and comparative electrode 80 is shown, the structure as the display element portion 21 (with reference to Fig. 6) of the inscape of image element circuit 2 is shown.Active-matrix substrate 10 is transparency carriers of light transmission, comprises for example glass, plastics.
As shown in Figure 1, on active-matrix substrate 10, form the image element circuit 2 that comprises each signal wire.In Fig. 2, the inscape of representational of pixel circuits 2 illustrates pixel electrode 20.Pixel electrode 20 comprises the transparent conductive material of light transmission, for example ITO (indium tin oxide).
Relatively dispose the relative substrate 81 of light transmission with active-matrix substrate 10, in the gap of these two substrates, maintain liquid crystal layer 75.Be pasted with polarization plates (not shown) at the outside surface of two substrates.
Liquid crystal layer 75 is sealed by encapsulant 74 at the peripheral part of two substrates.On relative substrate 81, be relatively formed with the comparative electrode 80 of the transparent conductive material that comprises the light transmissions such as ITO with pixel electrode 20.This comparative electrode 80 expands to and is roughly formed as single film simultaneously on relative substrate 81.At this, utilize 1 pixel electrode 20, comparative electrode 80 and be clamped in the liquid crystal layer 75 liquid crystal display cells Clc of the unit of formation (with reference to Fig. 6) between them.
In addition, backlight arrangement (not shown) is configured in the rear side of active-matrix substrate 10, can be from active-matrix substrate 10 to the direction radiating light towards relative substrate 81.
As shown in Figure 1, on active-matrix substrate 10, multiple signal wires are formed in length and breadth in direction.And, m source electrode line of extension on longitudinal direction (column direction) (SL1, SL2 ..., SLm) with upper n the gate line extending of transverse direction (line direction) (GL1, GL2 ..., GLn) intersect position, multiple image element circuits 2 are formed as rectangular.M, n are more than 2 natural numbers.In addition, represent each source electrode line with " source electrode line SL ", represent each gate line with " gate lines G L ".
At this, source electrode line SL is corresponding with " data signal line ", and gate lines G L is corresponding with " scan signal line ".In addition, source electrode driver 13 is corresponding with " data signal wire driving circuit ", gate drivers 14 is corresponding with " scan signal line drive circuit ", comparative electrode driving circuit 12 is corresponding with " comparative electrode circuit for providing voltage ", and a part for display control circuit 11 is corresponding with " control line driving circuit ".
In addition, in Fig. 1, showing display control circuit 11, comparative electrode driving circuit 12 independently exists, but can be also the formation that comprises display control circuit 11, comparative electrode driving circuit 12 in these drivers with source electrode driver 13, gate drivers 14 respectively.
In the present embodiment, as the signal wire that drives image element circuit 2, except above-mentioned source electrode line SL and gate lines G L, also possess datum line REF, select line SEL, auxiliary capacitance line CSL, voltage to provide line VSL and the line BST that boosts.
Can possess the line BST that boosts as the signal wire discrete with selecting line SEL, also can with select line SEL sharing.By line BST and the selection line SEL sharing of boosting, can reduce the number that should be configured in the signal wire on active-matrix substrate 10, can improve the aperture opening ratio of each pixel.Fig. 3 illustrates the formation of the display device in the situation of selection line SEL and the line BST sharing that boosts.
And it can be signal wire independently that voltage provides line VSL as Fig. 1 and Fig. 3, also can with auxiliary capacitance line CSL or datum line REF sharing.Fig. 4 and Fig. 5 are illustrated in respectively the formation that in the formation of Fig. 1 and Fig. 3, voltage is provided to the situation of line VSL and auxiliary capacitance line CSL or datum line REF sharing.
As shown in Fig. 3 or Fig. 5, by selection line SEL and the line BST sharing that boosts, or as shown in Fig. 4 or Fig. 5, provide line VSL and auxiliary capacitance line CSL or datum line REF sharing by voltage, the number that should be configured in the signal wire on active-matrix substrate 10 can be reduced thus, the aperture opening ratio of each pixel can be improved.
Datum line REF, select line SEL, the line BST that boosts is corresponding with " the 1st control line ", " the 2nd control line ", " the 3rd control line " respectively, driven by display control circuit 11.In addition, auxiliary capacitance line CSL is corresponding with " the 4th control line " or " fixed voltage line ", is driven by display control circuit 11 as an example.
In Fig. 1 and Fig. 3~Fig. 5, datum line REF, selection line SEL and auxiliary capacitance line CSL are all located to upper extension each row in the row direction, at the periphery of image element circuit array, the distribution of each row interconnects becomes one, but also can be configured to the distribution that drives respectively each row, apply shared voltage according to pattern.In addition, the type forming depending on the circuit of image element circuit 2 described later, can by datum line REF, select line SEL and auxiliary capacitance line CSL part or all be located at each row in the mode of extending on column direction.Substantially be configured to each datum line REF, select line SEL and auxiliary capacitance line CSL to be shared by multiple image element circuits 2.In addition, in the case of possessing discretely the formation of the line BST that boosts with selecting line SEL, also can with select same setting of line SEL.
Display control circuit 11 be control each write activity of common display mode described later and Chang Shi display mode and when normal display mode self-refresh action and from the circuit of reversal of poles action.
In the time of write activity, display control circuit 11 accepts to represent data-signal Dv and the timing signal Ct of the image that should show from outside signal source, based on this signal Dv, Ct, as for making image be shown in the signal of the display element portion 21 (with reference to Fig. 6) of image element circuit array, generation offers data image signal DA and the data side timing controling signal Stc of source electrode driver 13, offer the scan-side timing controling signal Gtc of gate drivers 14, offer the relative voltage control signal Sec of comparative electrode driving circuit 12 and be applied to respectively datum line REF, select line SEL, auxiliary capacitance line CSL, boost line BST and voltage provides each signal voltage of line VSL.
Source electrode driver 13 is according to the control from display control circuit 11, moves and in the time that reversal of poles is moved, each source electrode line SL is applied in the timing of regulation the circuit of the source signal of the voltage amplitude of regulation at write activity, self-refresh.
In the time of write activity, source electrode driver 13 is based on data image signal DA and data side timing controling signal Stc, generate by every 1 horizontal period (also referred to as " during 1H ") pixel value of amount of 1 display line represented with digital signal DA suitable, the voltage of the voltage level that is suitable for relative voltage Vcom as source signal Sc1, Sc2 ..., Scm.This voltage is the analog voltage of multi-grey level at common display mode, and when normal, display mode is the voltage of 2 gray levels (2 value).Then these source signal are applied to respectively corresponding source electrode line SL1, SL2 ..., SLm.
In addition, in the time that self-refresh moves and in the time that reversal of poles is moved, source electrode driver 13, according to the control from display control circuit 11, carries out identical voltage to the whole source electrode line SL that connect with the image element circuit 2 as object with identical timing and applies (detailed content aftermentioned).
Gate drivers 14 is according to being controlled at the action of write activity, self-refresh and each gate lines G L being applied the circuit of the signal of the voltage amplitude of regulation in the time that reversal of poles move with the timing specifying from display control circuit 11.In addition, this gate drivers 14 also can similarly be formed on active-matrix substrate 10 with image element circuit 2.
In the time of write activity, gate drivers 14 is based on scan-side timing controling signal Gtc, for by source signal Sc1, Sc2 ..., Scm writes each image element circuit 2, in each image duration of data image signal DA, every 1 horizontal period roughly select successively gate lines G L1, GL2 ..., GLn.
In addition, in the time that self-refresh moves and in the time that reversal of poles is moved, gate drivers 14 applies (detailed content aftermentioned) according to the whole gate lines G L that connect with the image element circuit 2 as object being carried out to identical voltage with identical timing from the control of display control circuit 11.
Comparative electrode driving circuit 12 applies relative voltage Vcom by comparative electrode distribution CML to comparative electrode 80.In the present embodiment, comparative electrode driving circuit 12, in common display mode and Chang Shi display mode, alternately switches relative voltage Vcom and exports between the high level (5V) of regulation and the low level (0V) of regulation.Like this relative voltage Vcom switched between high level and low level and drive the mode of comparative electrode 80 to be called " relative AC drives ".
Conventionally " AC drives relatively " under display mode switched relative voltage Vcom by every 1 horizontal period and every 1 image duration between high level and low level.That is to say, in certain 1 image duration, in 2 adjacent horizontal period of front and back, the polarity of voltage between comparative electrode 80 and pixel electrode 20 changes.In addition, in 1 identical horizontal period, in 2 adjacent image durations of front and back, the polarity of voltage between comparative electrode 80 and pixel electrode 20 also can change.
On the other hand, when normal, under display mode, maintain identical voltage level in 1 image duration, still in 2 adjacent write activities of front and back, the polarity of voltage between comparative electrode 80 and pixel electrode 20 changes.
While being continuously applied the voltage of identical polar between to comparative electrode 80 and pixel electrode 20, produce the ghost (face ghost) of display frame, therefore need reversal of poles action, but by adopting " relatively AC drive ", can reduce reversal of poles and move the voltage amplitude that pixel electrode 20 is applied.
" image element circuit "
Below with reference to the formation of each figure pixels illustrated circuit 2 of Fig. 6~Figure 23.
Fig. 6 and Fig. 7 illustrate that the basic circuit of image element circuit 2 of the present invention forms.Image element circuit 2 is configured in whole circuit form jointly to be possessed: the display element portion 21, the 1st on-off circuit the 22, the 2nd on-off circuit 23, control circuit 24 and the auxiliary capacitor element Cs that comprise the liquid crystal display cells Clc of unit.Auxiliary capacitor element Cs is corresponding with " the 2nd capacity cell ".
In addition, Fig. 6 is corresponding with the basic comprising that belongs to each image element circuit of organizing X described later, and Fig. 7 is corresponding with the basic comprising that belongs to each image element circuit of organizing Y described later.The liquid crystal display cells Clc of unit is as illustrated with reference to Fig. 2, and description thereof is omitted.
Pixel electrode 20 is connected with each one end of the 1st on-off circuit the 22, the 2nd on-off circuit 23 and control circuit 24, forms internal node N1.The voltage of the pixel data providing from source electrode line SL is provided internal node N1 in the time of write activity.
One end of auxiliary capacitor element Cs is connected with internal node N1, and the other end is connected with auxiliary capacitance line CSL.This auxiliary capacitor element Cs appends setting in order to make internal node N1 stably keep the voltage of pixel data.
One end of a side that does not form internal node N1 of the 1st on-off circuit 22 is connected with source electrode line SL.The 1st on-off circuit 22 possesses the transistor T 4 of the function of performance on-off element.Transistor T 4 refers to the transistor that control terminal is connected with gate line, corresponding with " the 4th transistor ".At least, in the time that transistor T 4 ends (OFF), the 1st on-off circuit 22 is nonconducting state, and the conducting between source electrode line SL and internal node N1 is cut off.
One end of a side that does not form internal node N1 of the 2nd on-off circuit 23 provides line VSL to be connected with voltage.The 2nd on-off circuit 23 comprises the series circuit of transistor T 1 and transistor T 3.In addition, transistor T 1 refers to the transistor that control terminal is connected with the output node N2 of control circuit 24, corresponding with " the 1st transistor unit ".In addition, transistor T 3 refers to control terminal and the transistor of selecting line SEL to be connected, corresponding with " the 3rd transistor unit ".In the time of transistor T 1 and transistor T 3 both conductings (ON), the 2nd on-off circuit 21 is conducting state, and it is conducting state that voltage provides between line VSL and internal node N1.
Control circuit 24 comprises the series circuit of transistor T 2 and boost capacitor element Cbst.The 1st terminal of transistor T 2 is connected with internal node N1, and control terminal is connected with datum line REF.In addition, the 2nd terminal of transistor T 2 is connected with the 1st terminal of boost capacitor element Cbst and the control terminal of transistor T 1, forms output node N2.The 2nd terminal of boost capacitor element Cbst is connected (group X) as shown in Figure 6 with the line BST that boosts, or is connected (group Y) with selecting line SEL as shown in Figure 7.
But, connecting one end of auxiliary capacitor element Cs and one end of liquid crystal capacitance element Clc at internal node N1.Complicated for fear of Reference numeral, is expressed as Cs by the electrostatic capacitance of auxiliary capacitor element (being called " auxiliary capacitor "), and the electrostatic capacitance of liquid crystal capacitance element (being called " liquid crystal capacitance ") is expressed as to Clc.Now, in the plenary capacitance of internal node N1 parasitism, answer writing pixel data and the pixel capacitance Cp that keeps be roughly expressed as liquid crystal capacitance Clc and auxiliary capacitor Cs's and (Cp ≈ Clc+Cs).
Now, boost capacitor element Cbst is set as: if the electrostatic capacitance of this element (being called " boost capacitor ") is recited as to Cbst, Cbst < < Cp sets up.
Output node N2 is configured in the time that transistor T 2 is conducting, the corresponding voltage of voltage level of maintenance and internal node N1, and in the time that transistor T 2 is cut-off, the maintenance voltage that also the remains initial even if voltage level of internal node N1 changes.Control the conducting cut-off of the transistor T 1 of the 2nd on-off circuit 23 according to the maintenance voltage of output node N2.
Transistor T 1~the T4 of above-mentioned 4 kinds is formed on active-matrix substrate 10, it is the thin film transistor (TFT) such as multi-crystal TFT, non-crystalline silicon tft, one side of the 1st terminal and the 2nd terminal is equivalent to drain electrode, and the opposing party is equivalent to source electrode, and control terminal is equivalent to gate electrode.And each transistor T 1~T4 can comprise the transistor unit of monomer, and in the case of suppress when cut-off leakage current require high, also can be configured to by multiple transistor series connect, by control terminal sharing.In the action specification of following image element circuit 2, suppose that transistor T 1~T4 is all the multi-crystal TFT of N channel-type, threshold voltage is 2V degree.
Image element circuit 2 can be that various circuit forms as described later, can carry out like that as follows patterning to them.
1), from the formation of the 1st on-off circuit 22, may there is situation about only being formed by transistor T 4 and comprise these 2 kinds of the situations of transistor T 4 and the series circuit of other transistor unit.In the latter case, as other transistor unit that forms series circuit, can use the transistor T 3 in the 2nd on-off circuit 23, can be also control terminal other transistor unit connected to one another of the transistor T 3 in control terminal and the 2nd on-off circuit 23.
2) signal wire from being connected with the 2nd terminal (terminal of a side contrary with the terminal that forms output node N2) of boost capacitor element Cbst, may have these 2 kinds of situation about being connected with the line BST that boosts and situation about being connected with selection line SEL.In the latter case, select line SEL to double as the line BST that boosts.In addition, the former has been described corresponding with Fig. 6 above, the latter is corresponding with Fig. 7.
3) provide line VSL from voltage, may have the datum line of being also used as REF to carry out sharing, be also used as that auxiliary capacitance line CSL carrys out sharing or be these 3 kinds of signal wires independently.
Below, based on above-mentioned 1)~3), arrange respectively by type image element circuit 2.Specifically, according to the signal wire being connected with the 2nd terminal of boost capacitor element Cbst boost line BST or select line SEL to be divided into 2 groups (X, Y) after, provide the combination of the formation of line VSL to be divided into 6 types to each group in each group by the formation of the 1st on-off circuit 22 and voltage.
That is, the situation that the 1st on-off circuit 22 is only made up of transistor T 4 is the 1st type~3rd type, and the 1st on-off circuit 22 comprises that transistor T 4 and the situation of the series circuit of other transistor unit are the 4th type~6th type.Wherein, the 1st type and the 4th type are the formations that voltage provides line VSL and datum line REF sharing, the 2nd type and the 5th type are the formations that voltage provides line VSL and auxiliary capacitance line CSL sharing, and the voltage of the 3rd type and the 6th type provides line VSL to comprise independently signal wire.
In addition, even at the image element circuit of the same type on the same group mutually, consider multiple distortion patterns according to the difference of the allocation position of the transistor T 3 in the 2nd on-off circuit 23.
<1. organize X>
First the explanation image element circuit of organizing X that belongs to that line BST is connected with the 2nd terminal of boost capacitor element Cbst that boosts.
Now, as mentioned above, provide the formation of line VSL and the 1st on-off circuit 22 according to voltage, suppose the image element circuit 2A~2F of the 1st~6th type shown in Fig. 8~Figure 17.
In the image element circuit 2A of the 1st type shown in Fig. 8, the 1st on-off circuit 22 is only made up of transistor T 4, and voltage provides line VSL and datum line REF sharing.Datum line REF above extends at transverse direction (line direction) abreast as an example and gate lines G L, but also can be with source electrode line SL abreast in the upper extension of longitudinal direction (column direction).
At this, in Fig. 8, the 2nd on-off circuit 23 comprises the series circuit of transistor T 1 and transistor T 3, show following configuration example as an example: the 1st terminal of transistor T 1 is connected with internal node N1, the 2nd terminal of transistor T 1 is connected with the 1st terminal of transistor T 3, and the 2nd terminal of transistor T 3 is connected with source electrode line SL.But the transistor T of this series circuit 1 also can be changed with the configuration of transistor T 3, in addition, can be also that the circuit that clips transistor T 1 between 2 transistor Ts 3 forms.Fig. 9 and Figure 10 illustrate these 2 distortion circuit configuration examples.
In the image element circuit 2B of the 2nd type shown in Figure 11, the 1st on-off circuit 22 is only made up of transistor T 4, and voltage provides line VSL and auxiliary capacitance line CSL sharing.Auxiliary capacitance line CSL above extends at transverse direction (line direction) abreast as an example and gate lines G L, but also can be with source electrode line SL abreast in the upper extension of longitudinal direction (column direction).
In the image element circuit 2C of the 3rd type shown in Figure 12, the 1st on-off circuit 22 is only made up of transistor T 4, and voltage provides line VSL to comprise independently signal wire.In Figure 12, above extend at transverse direction (line direction) abreast as an example and gate lines G L, but also can be with source electrode line SL abreast in the upper extension of longitudinal direction (column direction).
In addition, also same with the situation of the 1st type in the 2nd type and the 3rd type, can realize with the formation of the 2nd on-off circuit 23 and be out of shape accordingly circuit.
The image element circuit 2D of the 4th type shown in Figure 13 except the 1st on-off circuit 22 comprises the series circuit this point of transistor T 4 and other transistor unit, with the image element circuit 2A of the 1st type shown in Fig. 8 be common.
At this, in Figure 13, as the transistor unit beyond the transistor T 4 of formation the 1st on-off circuit 22, the transistorized formation in dual-purpose the 2nd on-off circuit 23 is shown.That is, the 1st on-off circuit 22 comprises the series circuit of transistor T 4 and transistor T 3, and the 2nd on-off circuit 23 comprises the series circuit of transistor T 1 and transistor T 3.And, the 1st terminal of transistor T 3 is connected with internal node N1, the 2nd terminal of transistor T 3 is connected with the 1st terminal of the 1st terminal of transistor T 1 and transistor T 4, and the 2nd terminal of transistor T 4 is connected with source electrode line SL, and the 2nd terminal and the voltage of transistor T 1 provide line VSL to be connected.
That is to say, in the image element circuit 2D of the 4th type, the 1st on-off circuit 22 is configured to by gate lines G L and selects line SEL to carry out conducting control.
As shown in figure 14, as the variation of the 4th type, as the transistor unit beyond the transistor T 4 of formation the 1st on-off circuit 22, also can realize the formation of the control terminal transistor T 5 connected to one another that uses the transistor T 3 in control terminal and the 2nd on-off circuit 23.This transistor T 5 is corresponding with " the 5th transistor unit ".
In the image element circuit 2D shown in Figure 14, transistor T 5 is connected to each other with the control terminal of transistor T 3, and therefore transistor T 5 is same with transistor T 3 controls by selecting line SEL to carry out conducting cut-off.Form transistor unit beyond the transistor T 4 of the 1st on-off circuit 22 by selecting line SEL to carry out that this point is controlled in conducting cut-off and forming of Figure 13 is common.
In addition,, in the 4th type, transistor T 3 is shared by the 1st on-off circuit 22 and the 2nd on-off circuit 23, therefore cannot change as shown in Figure 9 the transistor T 1 of the 2nd on-off circuit 23 and the configuration of T3.On the other hand, can clip transistor T 1 with transistor T 3 as shown in Figure 10.Figure 15 illustrates variation in this case.
The image element circuit 2E of the 5th type shown in Figure 16 except the 1st on-off circuit 22 comprises the series circuit this point of transistor T 4 and other transistor unit, with the image element circuit 2B of the 2nd type shown in Figure 11 be common.
The image element circuit 2F of the 6th type shown in Figure 17 except the 1st on-off circuit 22 comprises the series circuit this point of transistor T 4 and other transistor unit, with the image element circuit 2C of the 3rd type shown in Figure 12 be common.
In addition,, in the 5th type and the 6th type, also can realize the distortion circuit shown in Figure 15 of the 4th type.
<2. organize Y>
The following describes and select the image element circuit of organizing Y that belongs to that line SEL is connected with the 2nd terminal of boost capacitor element Cbst.
As mentioned above, the each image element circuit that belongs to the 1st~6th type of organizing Y is only by selecting line SEL to be connected with the control terminal of transistor T 3 to make to boost line BST and selection line SEL sharing this point with respect to the difference of each image element circuit that belongs to the 1st~6th type of organizing X.Figure 18~Figure 23 illustrates the circuit diagram of these image element circuits 2a~2f.
In addition in order to distinguish image element circuit between group X and group Y, be 2a~2f by the Reference numeral of the image element circuit of group Y with the alphabetic flag of small letter.
[the 2nd embodiment]
In the 2nd embodiment, with reference to the accompanying drawings of the self-refresh action of the image element circuit of the 1st~6th type of above-mentioned each group of X, Y.
So-called self-refresh action, refer to the action under display mode when normal, make the 1st on-off circuit the 22, the 2nd on-off circuit 23 and control circuit 24 with the order work of regulation to multiple image element circuits 2, make the current potential (this is also the current potential of internal node N1) of pixel electrode 20 be restored in the lump the action of the current potential writing in tight front write activity simultaneously.Self-refresh action is the distinctive action of the present invention that above-mentioned each image element circuit carries out, and carries out as in the past common write activity and makes compared with " external refresh action " that the current potential of pixel electrode 20 restores, can realize significantly low power consumption.In addition, " simultaneously " of above-mentioned " in the lump " refers to " simultaneously " with time-amplitude of a series of self-refresh action simultaneously.
But, be to carry out write activity in the past, and maintained the absolute value that is applied to the liquid crystal voltage Vcl between pixel electrode 20 and comparative electrode 80 and the action that only makes reversal of poles (action of outside pole sex reversal).In the time carrying out this outside pole sex reversal action, the absolute value of liquid crystal voltage Vcl is write fashionable state before being also updated to tightly together with reversal of poles.That is to say, reversal of poles is carried out with refreshing simultaneously.Therefore, conventionally the absolute value that does not carry out only upgrading not make reversal of poles by write activity liquid crystal voltage Vcl is carried out the work of refresh activity as object, and below for convenience of explanation, from moving with self-refresh the viewpoint comparing, this refresh activity is called to " external refresh action ".
In addition,, in the situation that moving to carry out refresh activity by outside pole sex reversal, the situation of carrying out write activity can not change.That is to say, in the situation that comparing with this existing method, also can move to realize significantly low power consumption by the self-refresh of present embodiment.
With all identical timings to the whole gate lines G L, the source electrode line SL that are connected with the image element circuit 2 of object that becomes self-refresh action, select line SEL, datum line REF, auxiliary capacitance line CSL, boost line BST and comparative electrode 80 carry out voltage and apply.In the situation that voltage provides line VSL to be set as independently signal wire, also provide line VSL to carry out voltage with identical timing to this voltage and apply.And, under identical timing, whole gate lines G L are applied to identical voltage, whole datum line REF are applied to identical voltage, whole auxiliary capacitance line CSL are applied to identical voltage, the line BST that all boosts is applied to identical voltage, and voltage provides in the situation that line VSL is set as signal wire independently, provides line VSL to apply identical voltage to whole voltage.The timing controlled that these voltages apply is undertaken by display control circuit 11, and each voltage applies by display control circuit 11, comparative electrode driving circuit 12, source electrode driver 13, gate drivers 14 and undertaken.
In the time of present embodiment normal in display mode, keep the pixel data of 2 gray levels (2 value) taking image element circuit as unit, the pixel voltage V20 that is therefore held in pixel electrode 20 (internal node N1) illustrates 2 voltage statuss of the 1st voltage status and the 2nd voltage status.In the present embodiment, same with above-mentioned relative voltage Vcom, establishing the 1st voltage status is high level (5V), and establishing the 2nd voltage status is that low level (0V) describes.
In state before self-refresh action executing is tight, suppose that the pixel that pixel electrode 20 has been written into high level voltage mixes with the both sides of the pixel that has been written into low level voltage.But, the self-refresh action by present embodiment, no matter pixel electrode 20 is written into any voltage of height, can apply to process whole image element circuits are carried out to refresh activity by carrying out the voltage of the order based on identical.With reference to sequential chart and circuit diagram, this content is described.
In addition, to being called " event A " by the situation that the write activity before tight has write high level voltage to internal node N1 and this high level voltage is restored, to being called " event B " by the situation that the write activity before tight has write low level voltage to internal node N1 and this low level voltage is restored.
<1. organize X>
First, the self-refresh action that belongs to each image element circuit of organizing X that the line BST that boosts is connected with the 2nd terminal of boost capacitor element Cbst is described.
(the 1st type)
Figure 24 illustrates the sequential chart of the self-refresh action of the image element circuit 2A of the 1st type.As shown in figure 24, self-refresh action is broken down into 2 stage P1, P2.If be respectively t1, t2 the zero hour in each stage.Figure 24 illustrates whole gate lines G L, the source electrode line SL, selection line SEL, datum line REF, auxiliary capacitance line CSL, each voltage waveform of the line BST that boosts and the voltage waveform of relative voltage Vcom that are connected with the image element circuit 2A of object that becomes self-refresh action.In addition, in the present embodiment, the both full-pixel circuit of image element circuit array is the object of self-refresh action.
And, the pixel voltage V20 of the internal node N1 of Figure 24 presentation of events A and event B, each voltage waveform of the voltage VN2 of output node N2 and the conducting cut-off state in each stage of transistor T 1~T4.
In addition, before moment t1 in, in event A, write high level, in event B, write low level.
Carrying out after write activity, in the time of the elapsed time, along with the generation of the each transistorized leakage current in image element circuit, pixel voltage V20 change.The in the situation that of event A, after write activity, pixel voltage V20 is 5V immediately, but along with the time illustrates than initial low value through this value.Equally, the in the situation that of event B, after write activity, pixel voltage V20 is 0V immediately, but along with the time illustrates than initial high value through this value.In moment t1, the pixel voltage V20 of event A illustrates the value slightly lower than 5V, and the pixel voltage V20 of event B illustrates the value slightly higher than 0V, and this shows above-mentioned situation.
Below, the voltage level that the each stage in each stage applies each line is described.
" stage P1 "
At the stage P1 since moment t1, gate lines G L1 is applied to the voltage that makes transistor T 4 become cut-off state completely.In this case-5V.
In addition, datum line REF is applied to the voltage (5V) corresponding with the 1st voltage status.This voltage is to be also that high level (event A), transistor T 2 is nonconducting state, transistor T 2 is conducting state low level (event B) in the situation that magnitude of voltage in the voltage status of internal node N1.
Source electrode line SL is applied to the voltage (0V) corresponding with the 2nd voltage status.
To selecting line SEL to apply the voltage that makes transistor T 3 become conducting state completely.In this case 8V.
The relative voltage Vcom that comparative electrode 80 is applied and the voltage that auxiliary capacitance line CSL is applied are 0V.And do not mean that it is limited to 0V, as long as magnitude of voltage when can former state maintaining before moment t1.
As described later in the 5th embodiment, transistor T 2 conductings in the time of write activity, therefore, in the event A that writes high level, node N1 and N2 are high level current potential (5V), writing in low level event B, node N1 and N2 are low level current potential (0V).
In the time that write activity completes, transistor T 2 is nonconducting state, and node N1 and source electrode line SL are cut off, and therefore continues to keep the current potential of node N1 and N2., the node N1 before moment t1 is tight and the current potential of N2 are roughly 5V in event A, in event B, are roughly 0V.So-called " roughly " is to consider the situation that leakage current causes the variation of current potential that occurs.
And in the time that moment t1 applies 5V to datum line REF, in event A, node N1 and N2 are roughly 5V, therefore between the gate-to-source of transistor T 2, voltage Vgs is 0V roughly, lower than the 2V of threshold voltage, is nonconducting state.On the other hand, in event B, node N1 and the N2 of the drain electrode of transistor formed T2 or source electrode are roughly 0V, and therefore between the gate-to-source of transistor T 2, voltage Vgs is roughly 5V, higher than the 2V of threshold voltage, are conducting state.
In addition, strictly speaking, the in the situation that of event A, transistor T 2 does not need to be entirely non-conduction, as long as be at least the state from node N2 to not conducting of N1.
The line BST that boosts is applied to high level voltage, and making in the voltage status of node N1 is that high level (event A), transistor T 1 is conducting state, and low level (event B) in the situation that, transistor T 1 is nonconducting state.
The line BST that boosts is connected with one end of boost capacitor element Cbst.Therefore,, in the time that the line BST that boosts is applied to high level voltage, the current potential of the other end of boost capacitor element Cbst is the current potential upper punch of output node N2.To rise that the current potential upper punch of output node N2 is called " upper punch of boosting " by the voltage that makes the line BST that boosts apply like this, below.
As mentioned above, the in the situation that of event A, be non-conduction at moment t1 transistor T 2.Therefore, the boost potential change amount of the node N2 that upper punch causes is determined with the ratio of the plenary capacitance that parasitizes node N2 by boost capacitor Cbst.As an example, in the time establishing this ratio and be 0.7, if side's electrode rising Δ Vbst of boost capacitor element, the opposing party's electrode is the node N2 roughly 0.7 Δ Vbst that rises.
The in the situation that of event A, be illustrated in moment t1 pixel voltage V20 for 5V roughly, therefore, as long as be that output node N2 provides than current potential more than pixel voltage V20 high threshold voltage 2V to the grid of transistor T 1, transistor T 1 will conducting.In the present embodiment, being located at the voltage that moment t1 applies the line BST that boosts is 10V.In this case, output node N2 rising 7V.In before moment t1 is tight, node N2 illustrates with node N1 and is roughly same potential (5V), therefore by this node of upper punch N2 that boosts, 12V degree is shown.Therefore, in transistor T 1, between grid and node N1, produce potential difference (PD) more than threshold voltage, therefore this transistor T 1 conducting.
On the other hand, the in the situation that of event B, be conducting at moment t1 transistor T 2.That is to say, A is different from event, and output node N2 is electrically connected with internal node N1.In this case, the upper punch of boosting causes the potential change amount of output node N2 except the holoparasite electric capacity of boost capacitor Cbst and node N2, is also subject to the impact of the holoparasite electric capacity of internal node N1.
Internal node N1 is connecting one end of auxiliary capacitor element Cs and one end of liquid crystal capacitance element Clc, as mentioned above, the plenary capacitance Cp that parasitizes this internal node N1 apply greatly liquid crystal capacitance Clc and auxiliary capacitor Cs's and expression.And boost capacitor Cbst is the value that is far smaller than liquid crystal capacitance Cp.Therefore, boost capacitor is minimum with respect to the ratio of their total capacitance, for example, be the value of 0.01 following degree.In this case, if side's electrode rising Δ Vbst of boost capacitor element, the opposing party's electrode is the highest 0.01 Δ Vbst degree that only rises of output node N2.That is to say, the in the situation that of event B, even Δ Vbst=10V, the current potential VN2 of output node N2 also rises hardly.
The in the situation that of event B, in the write activity before tight, write low level, therefore output node N2 illustrates roughly 0V before moment t1 is tight.Therefore, even in the moment t1 upper punch of boosting, also can not give the current potential that enough makes this transistor turns to the grid of transistor T 1.That is to say, A is different from event, and transistor T 1 still illustrates nonconducting state.
In addition,, the in the situation that of event B, the current potential of the output node N2 before moment t1 is tight does not need to be necessary for 0V, as long as at least making the current potential of not conducting of T1.Equally, the in the situation that of event A, the current potential of the node N1 before moment t1 is tight does not need to be necessary for 5V, as long as at transistor T 2 for make the current potential of transistor T 1 conducting under nonconducting state by the upper punch of boosting.
The in the situation that of event A, make transistor T 1 conducting by the upper punch of boosting.In addition, make transistor T 3 conductings, therefore the 2nd on-off circuit 23 conductings to selecting line SEL to apply high level voltage.Therefore the high level voltage that, the 1st voltage status that datum line REF is applied is shown is given to internal node N1 by the 2nd on-off circuit 23.Thus, the current potential of internal node N1 is that pixel voltage V20 is restored to the 1st voltage status.In Figure 24, be illustrated in from moment t1 a little when the elapsed time, the value of pixel voltage V20 is restored to the situation of 5V.
On the other hand, the in the situation that of event B, even if boost the 1 still not conducting of upper punch transistor T, therefore the 2nd on-off circuit 23 is nonconducting state.Therefore the high level voltage, source electrode line SL being applied is not given to node N1 by the 2nd on-off circuit 23.That is to say, the current potential of node N1 is still the i.e. 0V roughly of value of roughly the same level with moment t1 time.
As described above, at stage P1, write the refresh activity of the pixel voltage V20 (event A) of the 1st voltage status.
" stage P2 "
At the stage P2 since moment t2, make voltage and relative voltage Vcom that gate lines G L, source electrode line SL, datum line REF, auxiliary capacitance line CSL are applied continue as the value identical with stage P1.
Make the voltage of transistor T 3 for nonconducting state to selecting line SEL to apply.In this case-5V.Thus, the 2nd on-off circuit 23 is non-conduction.
Make the lower voltage that the line BST that boosts is applied to the state boosting before upper punch.In this case 0V.The boost lower voltage of line BST, the current potential undershoot of node N1 thus.
In stage P2, the in the situation that of event B, transistor T 2 is also conducting state.Therefore,, even if the voltage of the line BST that boosts changes, the current potential of node N2 is not almost affected., maintain roughly 0V.Node N1 also illustrates the current potential identical with node N2.
In stage P2, maintain identical voltage status to be longer than the time of stage P1 far away.During this period, source electrode line SL is applied to low level voltage (0V).Therefore, due to the generation of leakage current during this period, the pixel voltage V20 of event B in the direction that approaches 0V through time change.That is to say, even in before moment t1 is tight, the current potential of the pixel voltage V20 of event B is the current potential higher than 0V, during stage P2, this current potential also can change to the direction towards 0V.
On the other hand, the in the situation that of event A, be restored to 5V by the current potential of stage P1 pixel voltage V20, but due to the existence of leakage current thereafter, slowly reduce along with time process.
As described above, in stage P2, make the slowly action of close 0V of pixel voltage V20 (event B) writing under the 2nd voltage status.Carry out the refresh activity of the pixel voltage V20 writing under the 2nd voltage status.
Then, repeatedly carry out this stage P1 and P2, can make the both sides' of event A and B pixel voltage V20 be restored to tight front write state.
Apply in the situation that voltage writes to carry out refresh activity by source electrode line SL as in the past, need to scan in vertical direction every 1 gate lines G L.Therefore, need to apply to gate lines G L the high level voltage of the quantity (n) of gate line.In addition, the potential level identical with the potential level writing in write activity before tight need to be applied to each source electrode line SL, therefore source electrode driver 13 need to carry out maximum n driving.
On the other hand, according to present embodiment, as long as give fixing voltage (5V) to datum line REF, and to selecting line SEL and the line BST that boosts to apply 1 subpulse voltage, then maintain low level current potential, the potential state just can the current potential of pixel electrode 20 be restored to write activity to whole pixels time.That is to say, within 1 image duration, the number of times that applies change in voltage that makes each line apply for the current potential of pixel electrode 20 of each pixel is restored be 1 time just much of that.As long as continue, whole gate lines G L are being applied to low level voltage during this period.
Therefore,, according to the self-refresh action of present embodiment, compared with common external refresh action, can significantly reduce the number of times that the voltage of gate lines G L is applied and the voltage of source electrode line SL is applied, and can make its Control the content simplify.Therefore, can greatly reduce the amount of power consumption of gate drivers 14 and source electrode driver 13.
Following self-refresh action of summing up present embodiment.First, in stage P1~P2, the 1st on-off circuit 22 is non-conduction.And, at stage P1, the in the situation that of event A, make the 2nd on-off circuit 23 conductings, provide the datum line REF of line VSL to be given to internal node N1 from doubling as voltage the high level voltage corresponding with the 1st voltage status, on the other hand, the in the situation that of event B, make the 2nd on-off circuit 23 for non-conduction, above-mentioned high level voltage is not given to internal node N1.In stage P2, in event A, B, all make the 2nd on-off circuit 23 for non-conduction, do not provide the voltage that applies of the datum line REF of line VSL to offer internal node N1 by doubling as voltage.
(the 2nd type)
The image element circuit 2B of the 2nd type shown in Figure 11 is the formation that voltage provides line VSL and auxiliary capacitance line CSL sharing.Therefore,, with the 1st type comparison in the situation that, difference is in stage P1, auxiliary capacitance line CSL to be applied high level voltage (5V) this point of the 1st voltage status.Figure 25 illustrates the sequential chart when self-refresh of the image element circuit of the 2nd type moves.
As will be described later, the in the situation that of the 2nd type, in the write activity when normal when display mode, the voltage that auxiliary capacitance line CSL is applied is fixed as any in the 1st voltage status (5V) and the 2nd voltage status (0V).And, in the type, writing the fashionable self-refresh action of carrying out auxiliary capacitance line CSL has been applied to 5V in the situation that.Now, in the time that self-refresh moves, be also to fix in advance this auxiliary capacitance line CSL to apply voltage (5V).The situation of the 1st type shown in other and Figure 24 is common.In Figure 25, can not adopt 0V as the voltage that applies to auxiliary capacitance line CSL in order to express, the alive field mark of executing of auxiliary capacitance line CSL is designated as to " 5V (restriction) ".
By such formation, in stage P1, the in the situation that of event A, the 2nd on-off circuit 23 conductings, the voltage (5V) of therefore giving 1st voltage status by the 2nd on-off circuit 23 to internal node N1 from auxiliary capacitance line CSL, carries out refresh activity.The in the situation that of event B, the 2nd on-off circuit 23 is non-conduction, and therefore internal node N1 maintains low level voltage.
(the 3rd type)
The image element circuit 2C of the 3rd type shown in Figure 12 does not make voltage that line VSL and other signal wire sharing are provided, and has respectively voltage line VSL is provided but be configured to.Therefore, with the 1st type comparison in the situation that, difference is: the high level voltage (5V) that provides line VSL to apply the 1st voltage status to voltage in stage P1 applies low level voltage (0V) this point of the 2nd voltage status in stage P2.Figure 26 illustrates the sequential chart when self-refresh of the image element circuit of the 3rd type moves.
By such formation, in stage P1, the in the situation that of event A, the 2nd on-off circuit 23 conductings, the voltage (5V) that therefore provides line VSL to give the 1st voltage status by the 2nd on-off circuit 23 to internal node N1 from voltage, carries out refresh activity.The in the situation that of event B, the 2nd on-off circuit 23 is non-conduction, and therefore internal node N1 maintains low level voltage.
In addition, in stage P2, the 2nd on-off circuit 23 is non-conduction, and therefore might not need provides line VSL to be reduced to the 2nd voltage status (0V) voltage, also can continue to maintain the 1st voltage status (5V).
(the 4th type)
In the image element circuit 2D of the 4th type shown in Figure 13, doubling as voltage about datum line REF, the image element circuit 2A of line VSL this point and the 1st type is provided is common.
As mentioned above, make the 1st on-off circuit 22 for non-conduction at stage P1, for the 2nd on-off circuit 23, only the in the situation that of event A, need conducting.In the case of the image element circuit 2D of the 4th type, the 2nd on-off circuit 23 comprises the series circuit of transistor T 1 and T3, therefore, in stage P1, need to make transistor T 3 for conducting state.
Transistor T 3 also forms an element of the 1st on-off circuit 22.But, by make transistor T 4 for non-conduction at stage P1, can make the 1st on-off circuit 22 for non-conduction, therefore no problem.This situation in the variation of the image element circuit of the 4th type shown in Figure 14 too.
Based on above record, the image element circuit 2D of the 4th type can carry out self-refresh action by the identical voltage application method of the image element circuit 2A with the 1st type shown in the sequential chart of Figure 24.
(the 5th type)
In the image element circuit 2E of the 5th type shown in Figure 16, doubling as voltage about auxiliary capacitance line CSL, the image element circuit 2B of line VSL this point and the 2nd type is provided is common.And the 2nd type is identical with the difference of the difference of the image element circuit of the 5th type and the image element circuit of the 1st type and the 4th type.
Therefore,, according to the reason same with the situation of the 4th type, the image element circuit 2E of the 5th type can carry out self-refresh action by the voltage application method identical with the image element circuit 2B of the 2nd type shown in the sequential chart of Figure 25.
(the 6th type)
The image element circuit 2F of the 6th type shown in Figure 17 provides line VSL to comprise that independently the image element circuit 2C of signal wire this point and the 3rd type is common about voltage.And the 3rd type is identical with the difference of the difference of the image element circuit of the 6th type and the image element circuit of the 1st type and the 4th type.
Therefore,, due to same with the situation of the 4th type, the image element circuit 2F of the 6th type can carry out self-refresh action by the voltage application method identical with the image element circuit 2C of the 3rd type shown in the sequential chart of Figure 26.
<2. organize Y>
The following describes the self-refresh action that belongs to each image element circuit of organizing Y of then selecting line SEL at the 2nd connecting terminals of boost capacitor element Cbst.
Observe the sequential chart of the self-refresh action of the each image element circuit of the group X shown in Figure 24~Figure 26, known in any situation all to selecting line SEL and the line BST that boosts to apply potential pulse with identical timing.As long as make transistor T 3 be conducting, make transistor T 3 for non-conduction voltage at stage P2 to selecting line SEL to give at stage P1.
Therefore, in the case of belonging to each image element circuit of the 1st~6th type of organizing Y, for belonging to the action shown in the sequential chart of each image element circuit of the 1st~6th type of organizing X, can, by former state to selecting line SEL to apply the voltage that applies of the line BST that boosts, realize self-refresh action according to the principle same with the situation of group X.Specifically, Figure 27 illustrates the sequential chart in the situation of the 1st type or the 4th type, and Figure 28 illustrates the sequential chart in the situation of the 2nd type or the 5th type, and Figure 29 illustrates the sequential chart of the situation of the 3rd type or the 6th type.In addition, operating principle is identical with group X, and therefore description thereof is omitted.
In addition, in Figure 27~29, as the low level voltage value in the voltage that SEL is applied, as long as can make at the grid by being given to transistor T 3 in scope that transistor T 3 ends completely.In addition, as high level voltage value, as long as can make conducting under the state of transistorized apply+5V of square end to this at the grid by being given to transistor T 3, thereby and the in the situation that of event A the current potential upper punch of output node N2 can make in the scope of transistor T 1 conducting.
[the 3rd embodiment]
In the 3rd embodiment, with reference to the accompanying drawings of moving from reversal of poles of the image element circuit of the 1st~6th type of above-mentioned each group of X, Y.
What is called refers to following action from reversal of poles action: in the action when normal under display mode, make the 1st on-off circuit the 22, the 2nd on-off circuit 23 and control circuit 24 with the order work of regulation to multiple image element circuits 2, keep its absolute value to make it reverse in the lump the polarity former state that is applied to the liquid crystal voltage Vlc between pixel electrode 20 and comparative electrode 80 simultaneously.The distinctive action of the present invention that above-mentioned each image element circuit carries out from reversal of poles action, with respect to existing " action of outside pole sex reversal " significantly low power consumption.In addition, " simultaneously " of above-mentioned what is called " in the lump simultaneously " refers to a series of " simultaneously " with time-amplitude from reversal of poles action.
To the whole gate lines G L, the source electrode line SL that connect with the image element circuit 2 of the object as from reversal of poles action, select line SEL, datum line REF, auxiliary capacitance line CSL, boost line BST and comparative electrode 80 carry out voltage with all identical timings and apply.In the situation that voltage provides line VSL to be set as independently signal wire, provide line VSL also to carry out voltage with identical timing to this voltage and apply.And, under identical timing to whole gate lines G L apply identical voltage, to whole datum line REF apply identical voltage, to whole auxiliary capacitance line CSL apply identical voltage, to all boosting, line BST applies identical voltage, in the situation that voltage provides line VSL to be set as independently signal wire, provide line VSL to apply identical voltage to whole voltage.The timing controlled that these voltages apply is undertaken by display control circuit 11, and each voltage applies by display control circuit 11, comparative electrode driving circuit 12, source electrode driver 13, gate drivers 14 and undertaken.
But liquid crystal voltage Vlc represents reactance voltage Vcom, the pixel voltage V20 following mathematical expression 2 that is held in pixel electrode 20 by comparative electrode 80.
(mathematical expression 2)
Vlc=V20-Vcom
In addition, same with the 2nd embodiment, in the time of present embodiment normal in display mode, pixel voltage V20 illustrates 2 voltage statuss of the 1st voltage status and the 2nd voltage status, if the 1st voltage status is high level (5V), establishing the 2nd voltage status is that low level (0V) describes.Now, liquid crystal voltage Vlc is in the situation that pixel voltage V20 is different from relative voltage Vcom+5V or-5V, in the situation that pixel voltage V20 is identical voltage with relative voltage Vcom, be 0V.
That is to say, by moving from reversal of poles, the image element circuit 2 of liquid crystal voltage Vlc=+5V is liquid crystal voltage Vlc=-5V, and the image element circuit 2 of liquid crystal voltage Vlc=-5V is liquid crystal voltage Vlc=+5V, and the image element circuit 2 of liquid crystal voltage Vlc=0V maintains liquid crystal voltage Vlc=0V.
More particularly, by moving from reversal of poles, relative voltage Vcom and pixel voltage V20 shift from high level (5V) to low level (0V), or shift from low level (0V) to high level (5V).The situation that relative voltage Vcom shifts from low level (0V) to high level (5V) is below described.And in this case, being located at situation about being written under high level state from reversal of poles action preceding pixel electrode 20 is " event A ", situation about being written under low level state is " event B ".Now, in event A, by moving from reversal of poles, pixel voltage V20 transfers to low level from high level, in event B, shifts to high level from low level.
<1. organize X>
First organize belonging to of, illustrating that the line BST that boosts is connected with the 2nd terminal of boost capacitor element Cbst the moving from reversal of poles of each image element circuit of X.
(the 1st type)
Figure 30 illustrates the sequential chart from reversal of poles action of the 1st type.As shown in figure 30, be 9 stage P10~P18 from reversal of poles movement decomposition.If be respectively the zero hour in each stage t10, t11 ..., t18.Figure 30 illustrates whole gate lines G L, the source electrode line SL, selection line SEL, datum line REF, auxiliary capacitance line CSL, each voltage waveform of the line BST that boosts and the voltage waveform of relative voltage Vcom that are connected with the image element circuit 2A that becomes the object moving from reversal of poles.In addition, in the present embodiment, the both full-pixel circuit of image element circuit array is the object from reversal of poles action.
In addition, the pixel voltage V20 of node N1 and each voltage waveform of the voltage VN2 of output node N2 and the conducting cut-off state in each stage of transistor T 1~T4 in Figure 30 presented event A and event B.
" stage P10 "
In the stage P10 since moment t10, carry out for setting from the original state of reversal of poles action.
Gate lines G L is applied to the voltage that makes transistor T 4 become cut-off state completely.At this be made as-5V.In addition, source electrode line SL is applied to the voltage (0V) corresponding with the 2nd voltage status.
Make the voltage of transistor T 3 for complete cut-off state to selecting line SEL to apply.At this be made as-5V.In addition, the line BST that boosts is applied to 0V.
Making the relative voltage Vcom that comparative electrode 80 is applied and the voltage that auxiliary capacitance line CSL is applied is 0V.In addition, in the present embodiment, the voltage that auxiliary capacitance line CSL is applied is fixed as to 0V, but and do not mean that and be defined in 0V, as long as the magnitude of voltage of giving while can former state maintaining write activity.In addition, relative voltage Vcom is changed to 5V in order to carry out reversal of poles in the stage below.
The voltage status that datum line REF is applied to node N1 is that in the situation of high level (event A), transistor T 2 is nonconducting state, transistor T 2 is conducting state low level (event B) in the situation that magnitude of voltage.Be made as 5V at this.
In addition, as for make transistor T 4 for the complete magnitude of voltage that gate lines G L is applied of cut-off state be used as negative voltage-reason of 5V is, in the 1st on-off circuit 22 of nonconducting state, likely can former state maintain the voltage of liquid crystal voltage Vlc, pixel voltage V20 shifts to negative voltage along with the change in voltage of relative voltage Vcom, prevents that the 1st on-off circuit 22 of nonconducting state from unnecessarily becoming conducting state under this state.In addition, when normal under display mode, the voltage of source electrode line SL is the 1st voltage status (5V) or the 2nd voltage status (0V), even if therefore the voltage of internal node N1 is negative voltage, the transistor T 1 of the 2nd on-off circuit 23 also can be brought into play the function of diode in reverse bias, and therefore not necessarily needing the voltage of selecting line SEL similarly to control as negative voltage makes transistor T 3 with gate lines G L is cut-off state.
" stage P11 "
In the stage P11 since moment t11, thereby make transistor T 1 show as the high level voltage of conducting state to the current potential upper punch that the line BST that boosts is applied to the situation lower node N2 of event A.Be made as 10V at this.On the other hand, the in the situation that of event B, transistor T 2 conductings, even if therefore also rise hardly by the current potential of the upper punch node N2 that boosts, transistor T 1 keeps non-conduction.In event B, node N1 is electrically connected with N2, and therefore two nodes show as same potential.
In addition, in stage P10, be can make the level of transistor T 1 conducting at the current potential of the node N2 of event A, not necessarily need that this line BST that boosts is carried out to high level voltage and apply action.In this case, in the 4th embodiment, describe in detail.
" stage P12 "
At the stage P12 since moment t12, the voltage that makes datum line REF is the 2nd voltage status (0V), and it is independently non-conduction making transistor T 2 and event A, B.Thus, output node N2 and event A, B are independently cut off from internal node N1.In event A, the current potential VN2 of the upper punch output node N2 that boosts by stage P11 illustrates high level, on the other hand, the impact of the upper punch of not boosted in event B, the current potential VN2 of output node N2 illustrates low level current potential (roughly 0V).By making transistor T 2 for non-conduction, even if the current potential of node N1 changes, also can make node N2 keep above-mentioned current potential.
" stage P13 "
At the stage P13 since moment t13, relative voltage Vcom is transformed to high level (5V).
The current potential of comparative electrode 80 rises thus, and the opposing party's electrode of liquid crystal capacitance element Clc is the also part rising of current potential of pixel electrode 20.Potential change amount is now determined with respect to the ratio of the holoparasite electric capacity that parasitizes node N1 by liquid crystal capacitance Clc.Liquid crystal capacitance Clc is enough large compared with other stray capacitance with auxiliary capacitor Cs, is in fact determined with respect to the ratio of the total capacitance of liquid crystal capacitance Clc and auxiliary capacitor Cs by liquid crystal capacitance Clc.At this, establishing this ratio as an example is 0.2.In this case, the potential change amount of establishing comparative electrode 80 is Δ Vcom, the current potential of the pixel electrode 20 0.2 Δ Vcom that rises.Is now Δ Vcom=5V, therefore in moment t13, the current potential V20 of pixel electrode 20 is respectively in event A, the B about 1V degree that rises.In addition, in stage P13, in event A, B, the 2nd on-off circuit 23 is nonconducting state, and therefore the current potential V20 of internal node N1 is maintained at the state of the 1V degree current potential that risen.
" stage P14 "
At the stage P14 since moment t14, to gate lines G, L applies high level voltage, makes transistor T 4 conductings.Be made as 8V at this.By stage P14, the 1st on-off circuit 22 is conducting state.
Then, source electrode line SL is applied to the 1st voltage status (5V).
Thus, in two event A, B, the voltage of the 5V that source electrode line SL is applied is all given to internal node N1 by the 1st on-off circuit 22.That is, with event A, B independently, in stage P13, pixel voltage V20 is the 1st voltage status.
Now, in event A, B, all illustrate ± 0V of liquid crystal voltage Vlc.But before moment t10 is tight, the absolute value of liquid crystal voltage Vlc is 5V roughly in the situation that of event A, is 0V in the situation that of event B.That is to say, at stage P14, it is large that the absolute value of the liquid crystal voltage Vlc of event A becomes from moment t10 time.Therefore, in theory, this time after, the image of demonstration changes.But, make till reversal of poles shortens during finally completing, thus the temporary transient variation of this show state was suppressed for the short time, the variation of the mean value of liquid crystal voltage Vlc is atomic little, for the mankind's vision cannot perception degree.For example, in the case of will be set as during each stage 30 μ degree second, the mankind's the temporary transient variation that visually can ignore this show state, therefore no problem.
" stage P15 "
In the stage P15 since moment t15, gate lines G L is applied to low level voltage again, make transistor T 4 for non-conduction.Thus, the 1st on-off circuit 22 is nonconducting state.
In addition, making the lower voltage that applies of source electrode line SL is the 2nd voltage status (0V).
Now, transistor T 4 becomes cut-off state completely, thus by the capacitive coupling between grid and the internal node N1 of transistor T 4, in the case of the 1st voltage status (5V) variation of internal node N1, also can adjust the voltage of auxiliary capacitance line CSL, utilize this variation in voltage that compensates internal node N1 by the capacitive coupling of the 2nd capacity cell C2.Can carry out in other type of reversal of poles action too.
" stage P16 "
At the stage P16 since moment t16, to selecting line SEL to apply high level voltage (8V), make transistor T 3 for complete conducting state.
The in the situation that of event A, the current potential VN2 of node N2 is high level, transistor T 1 conducting, therefore the 2nd on-off circuit 23 conductings.In addition, in stage P16, to datum line, REF applies 0V.Thus, the internal node N1 producing from high level current potential is shown passes through the electric current of the 2nd on-off circuit 23 to datum line REF, and node N1 is the current potential identical with the datum line REF that the 2nd voltage status is shown., pixel voltage V20 is reduced to 0V.
On the other hand, the in the situation that of event B, the current potential VN2 of node N2 is low level, and transistor T 1 is non-conduction, even if therefore transistor T 3 is conducting state, the 2nd on-off circuit 23 is still non-conduction.Therefore, node N1 is not electrically connected with datum line REF, can as event A, not produce the electric current from node N1 to source electrode line SL.Therefore, pixel voltage V20 continues to keep 5V.
This time, the in the situation that of event A to apply-5V of liquid crystal voltage Vlc, apply ± 0V in the situation that of event B.Therefore, reversal of poles completes, and after this, the image restoration of demonstration is the image showing before reversal of poles action starts tightly.After stage P16, the absolute value of this Vlc does not change, and the image therefore showing does not change.
In addition, this time the pixel voltage V20 of event A the 2nd voltage status is shown, the pixel voltage V20 of event B illustrates the 1st voltage status, but the former is by stage P16, the voltage that applies of datum line REF being given to internal node N1 and realizing, the latter is given to the voltage that applies of source electrode line SL internal node N1 and realizes in stage P14.That is to say, if due to the existence of leakage current, in before reversal of poles action starts, the current potential V20 of internal node N1, for the 1st voltage status or the 2nd voltage status are not just shown, also can realize above-mentioned voltage status in stage P16.Based on this situation, it is the 2nd voltage status that the pixel voltage V20 that can say event A " is refreshed ", and it is the 1st voltage status that the pixel voltage V20 of event B " is refreshed ".
" stage P17 "
At the stage P17 since moment t17, the voltage that applies of the line BST that makes to boost returns to low level voltage (0V), makes transistor T 3 for nonconducting state to selecting line SEL also to apply low level voltage.Thus, in event A, B, the 2nd on-off circuit 23 is nonconducting state.In addition, the 1st on-off circuit 22 continues as nonconducting state.
Therefore,, in event A, B, the current potential V20 of internal node N1 all keeps moment t17 to start tight front magnitude of voltage.
In addition, to datum line, REF applies 0V, and therefore transistor T 2 is nonconducting state.Therefore,, due to the lower voltage of the line BST that boosts, the current potential of output node N2 reduces.
The in the situation that of event A, in stage P16, the current potential VN2 of output node N2 is about 10V.Therefore, reduce 7V degree at stage P17 and become 3V degree.
On the other hand, the in the situation that of event B, in stage P16, the current potential VN2 of output node N2 is about 0V.Therefore, A is same with event, and VN2 starts to reduce to the pact that reduces since then 7V-7V.But now, the grid potential of transistor T 2 is 0V, therefore, in the time that the absolute value of the negative potential of output node N2 is larger than the threshold voltage vt h of transistor T 2, transistor T 2 is from internal node N1 to the direction conducting towards output node N2.Consequently, the current potential VN2 of output node N2 starts to rise subsequently.After this current potential VN2 rises to till the value that transistor T 2 cuts off, stop after rising to till the value of grid potential falling-threshold value voltage Vth.In the present embodiment, the threshold voltage vt h of transistor T 2 is 2V, therefore near rise to-2V of VN2, stops afterwards.
" stage P18 "
At the stage P18 since moment t18, make the voltage of datum line REF return to the 5V of stage P10.
The in the situation that of event A, before moment t18 is tight, the current potential that becomes the internal node N1 of the source electrode of transistor T 2 is 0V, is therefore more than threshold voltage vt h with the potential difference (PD) Vgs of the grid of transistor T 2.Therefore, transistor T 2 is from output node N2 to the direction conducting state towards internal node N1.Compared with output node N2, the stray capacitance of internal node N1 is enough large, and therefore the current potential VN2 of output node N2 is pulled to the current potential V20 of internal node N1, reduces to 0V.On the other hand, the current potential of internal node N1 changes hardly, still maintains 0V.
The in the situation that of event B, before moment t18 is tight, the current potential that becomes the output node N2 of the source electrode of transistor T 2 is-2V, is therefore also more than threshold voltage vt h with the potential difference (PD) Vgs of the grid of transistor T 2.Therefore, transistor T 2 is conducting state from internal node N1 to output node N2.Thus, after the current potential VN2 of output node N2 rises to till the value that transistor T 2 cuts off, rise to after grid potential (5V) reduces till the value of threshold voltage vt h and stop.In the present embodiment, threshold voltage vt h is 2V, stops after till therefore the value of VN2 rises near 3V.The value of VN2 when the moment t10 of this value and event A is corresponding.
In addition, the 2nd on-off circuit 23 is still non-conduction in event A, B, therefore the applying voltage and can not impact the current potential V20 of internal node N1 of datum line REF.
The in the situation that of existing outside pole sex reversal action, need to scan in vertical direction every 1 gate lines G L, therefore need gate lines G L to apply the high level voltage of the quantity (n) of gate line, and, each source electrode line SL is also needed to carry out to discharge and recharge action maximum n time.On the other hand, according to the method for present embodiment, the each voltage that whole pixels is shared to stage P10~P18 applies step, can make thus relative voltage Vcom switch between high level and low level, and can make the reversal of poles of liquid crystal voltage Vlc.Therefore, can significantly reduce to gate lines G L is applied voltage and source electrode line SL is executed to alive number of times, therefore can greatly reduce the amount of power consumption of gate drivers 14 and source electrode driver 13.
In addition, in Figure 30, the situation that relative voltage Vcom shifts from low level (0V) to high level (5V) has been described, but in the situation that shifting from high level (5V) to low level (0V), it shifts timing is also identical, in the time that the stage, P13 started (t13), carry out this transfer.
Now, before reversal of poles in, the in the situation that of event A, liquid crystal voltage Vlc is ± 0V, the in the situation that of event B, is-5V.And the in the situation that of event A, in stage P16, pixel voltage V20 is the 2nd voltage status (0V), be restored to ± 0V of liquid crystal voltage Vlc.In addition, the in the situation that of event B, in stage P14, making forcibly pixel voltage V20 is the 1st voltage status, and liquid crystal voltage Vlc is+5V.That is, from-be changed to+5V of 5V, carry out reversal of poles.
Moving from reversal of poles of following summary present embodiment.
First,, at stage P10~P13, the 1st on-off circuit 22 is non-conduction.In stage P11, only the in the situation that of event A, make transistor T 2 under non-conduction state, come only in event A, to make the current potential of internal node N2 greatly to rise by the line BST that boosts being applied to high level voltage, make transistor T 1 for conducting state.
Then, in stage P13, make relative voltage Vcom from low level is reversed to high level, at stage P14, source electrode line SL is become under the state of the 1st voltage status and making the 1st on-off circuit 22 conductings.Thus, make internal node N1 in two event A, B, be the 1st voltage status (5V).
Then, make the 1st on-off circuit 22 for after non-conduction at stage P15, in stage P16, to selecting line SEL to apply high level voltage, make transistor T 3 for conducting state.Thus, only illustrate in the event A of conducting state at transistor T 1, the 2nd on-off circuit 23 conductings, internal node N1 is pulled to the current potential of the datum line REF that the 2nd voltage status (0V) is shown and becomes 0V.In event B, this time the 1st on-off circuit 22 and the 2nd on-off circuit 23 be non-conduction, therefore internal node N1 former state keeps the 1st voltage status (5V).
Then, at stage P17, make transistor T 3 again for non-conduction, at stage P18, when making the conducting state of the 2nd transistor T 2 return to stage P10.
In addition, only during stage P14, the 1st on-off circuit 22 is conducting, in other stage the 1st on-off circuit 22 not conductings.Therefore, source electrode line SL also can be contained each stage and maintains the 1st voltage status (5V).This is also same for other type.
In addition, the reversion of the relative voltage Vcom of stage P13 is as long as before applying high level voltage and finish to gate lines G L in stage P14.After making the moment t12 that applies voltage undershoot of datum line REF, make before the moment t15 that applies voltage undershoot of gate lines G L during, can make relative voltage Vcom reversion.Also be same carrying out in the following type of reversal of poles action.
(the 2nd type)
In the situation of the image element circuit 2B of the 2nd type shown in Figure 11, as will be described later, in write activity when normal when display mode, the voltage that auxiliary capacitance line CSL is applied is fixed as any in the 1st voltage status (5V) or the 2nd voltage status (0V).And, in the type, move writing fashionable can execution from reversal of poles auxiliary capacitance line CSL is applied to 0V in the situation that.
As by the 1st type declaration, in reversal of poles action, the node N1 of two event A, B is given from source electrode line SL by the 1st on-off circuit 22 the voltage 5V of the 1st voltage status, only by the 2nd on-off circuit 23, node N1 is given the voltage 0V of the 2nd voltage status to event A from the datum line REF that holds a concurrent post voltage line VSL is provided.
Based on this point, in the 2nd type, only the in the situation that of event A, by the 2nd on-off circuit 23, internal node N1 is given the voltage 0V of the 2nd voltage status from the auxiliary capacitance line CSL that holds a concurrent post voltage line VSL is provided.Therefore need auxiliary capacitance line CSL to apply 0V.
Datum line REF gives only transistor T 2 conductings in the situation that of event B, the in the situation that of event A, is non-conduction voltage, as long as therefore give the 5V same with the 1st type in stage P10.Thus, give the high level voltage upper punch of boosting at stage P11 to the line BST that boosts, can only in the situation that of event A, make thus the significantly upper punch of current potential of output node N2, make transistor T 1 conducting.
Based on above situation, known in the 2nd type, except the voltage that auxiliary capacitance line CSL is applied is defined as 0V, can be by carrying out from reversal of poles and move with the identical voltage application method of stage P10~P18 illustrating in the 1st type.Therefore, the image element circuit of the 2nd type shown in Figure 31 compared with the sequential chart of reversal of poles action and the situation of the 1st type shown in Figure 30, except the voltage that auxiliary capacitance line CSL is applied is defined as 0V this point, be all identical.In Figure 31, do not adopt 5V in order to express as the voltage that auxiliary capacitance line CSL is applied, the alive field mark of executing of auxiliary capacitance line CSL is designated as to " 0V (restriction) ".
In addition,, the in the situation that of this type, in order to compensate the variation of the voltage status of internal node N1 in stage P15, also can carry out the voltage adjustment of auxiliary capacitance line CSL.Wherein, the in the situation that of this type, auxiliary capacitance line CSL holds a concurrent post voltage to provide the formation of line VSL, therefore gate lines G L being applied in the stage P14 of high level voltage, make the voltage of auxiliary capacitance line CSL in advance to adjust the amount displacement round about of voltage, in the time of the beginning of stage P15, (t15) is 0V (the 2nd voltage status).
(the 3rd type)
In the case of the image element circuit 2C of the 3rd type shown in Figure 12, voltage provides line VSL to be set as independently signal wire.Therefore, the node N1 of two event A, B is being given the voltage 5V of the 1st voltage status from source electrode line SL by the 1st on-off circuit 22, only in event A, the voltage 0V that provides line VSL to give the 2nd voltage status by the 2nd on-off circuit 23 to node N1 from voltage, can realize from reversal of poles and moving thus.
Therefore, known in the stage P16 of the 1st type, if the voltage that provides line VSL to apply the 2nd voltage status (0V) to voltage, just can be with carrying out from reversal of poles and move with the identical voltage application method of stage P10~P18 illustrating in the 1st type.Figure 32 illustrates the sequential chart from reversal of poles action of the image element circuit of the 3rd type.In Figure 32, show the situation that auxiliary capacitance line CSL is applied to 0V, if but auxiliary capacitance line CSL is applied to 5V when the write activity before tight, need only and in the time that reversal of poles is moved, be also continuously applied 5V.In addition, in Figure 32, making voltage provide line VSL to contain stage P10~P18 is the 2nd voltage status (0V), but as long as in stage P16, is at least the 2nd voltage status.
(the 4th type)
The situation of the image element circuit 2D of the 4th type shown in Figure 13 is same with the 1st type, and datum line REF holds a concurrent post voltage line VSL is provided.On the other hand, different from the image element circuit 2A of the 1st type with the 2nd on-off circuit 23 crystal sharing pipe T3 this point by the 1st on-off circuit 22.
As illustrated in the 1st type, in reversal of poles action, the node N1 of two event A, B is given the voltage 5V of the 1st voltage status from source electrode line SL by the 1st on-off circuit 22, only in event A, need to give the voltage 0V of the 2nd voltage status to node N1 by the 2nd on-off circuit 23 from the datum line REF that holds a concurrent post voltage line VSL is provided.At this, the in the situation that of the 4th type, in the situation that making the 1st on-off circuit 22 conducting and make the 2nd on-off circuit 23 conductings, all need to make transistor T 3 for conducting state.That is to say, in the sequential chart of the 1st type shown in Figure 30, need to, at stage P14 to selecting line SEL to apply high level voltage, make transistor T 3 conductings.
Now, the in the situation that of event B, transistor T 1 is non-conduction, and therefore the 2nd on-off circuit 23 is non-conduction, by the 1st on-off circuit 22, node N1 is applied the voltage 5V of the 1st voltage status from source electrode line SL, therefore no problem.But the in the situation that of event A, transistor T 1 is conducting, therefore the 2nd on-off circuit 23 is conducting.Thus, for internal node N1, give the voltage of the 1st voltage status (5V) by the 1st on-off circuit 22 from source electrode line SL, and give the voltage of the 2nd voltage status (0V) from datum line REF by the 2nd on-off circuit 23.Thus, two voltages disturb, and can not be the 1st voltage status (5V) by the potential setting of internal node N1.
In addition, in order to process this problem, in stage P14, as long as make the voltage that applies of datum line REF rise to the 1st voltage status (5V), all give 5V from source electrode line SL and datum line REF thus, just can make the current potential of internal node N1 be 5V in event A, B.But under these circumstances, in event B, transistor T 2 is from node N1 to N2 conducting, the current potential of node N2 can rise to the magnitude of voltage (3V) that reduces the amount of threshold voltage from the grid potential of transistor T 2 (5V).Thus, in stage P16, in the time datum line REF being applied to the voltage (0V) of the 2nd voltage status, in event A, B, transistor T 1 can be all conducting, and consequently, in two events, internal node N1 all drops to 0V.Therefore, can not adopt in this way.
By above content, in the method for present embodiment, can not carry out moving from reversal of poles to the image element circuit of the 4th type.
(the 5th type)
The situation of the image element circuit 2E of the 5th type shown in Figure 16 is same with the 2nd type, and auxiliary capacitance line CSL holds a concurrent post voltage line VSL is provided.On the other hand, about being different by the 1st on-off circuit 22 and the 2nd on-off circuit 23 crystal sharing pipe T3 this point from the image element circuit 2B of the 2nd type.
In the case of the image element circuit 2E of the 5th type, in stage P14, the node N1 of two event A, B is given the voltage 5V of the 1st voltage status from source electrode line SL by the 1st on-off circuit 22, in stage P16, only in event A, need to give the voltage 0V of the 2nd voltage status to node N1 by the 2nd on-off circuit 23 from the auxiliary capacitance line CSL that holds a concurrent post voltage line VSL is provided.At this, the in the situation that of the 5th type, in the situation that making the 1st on-off circuit 22 conducting and make the 2nd on-off circuit 23 conductings, all need to make transistor T 3 for conducting state.That is to say, in the sequential chart of the 2nd type shown in Figure 31, need to, at stage P14 to selecting line SEL to apply high level voltage, make transistor T 3 conductings.
But, also can there is in this case the problem same with the 4th type.That is to say, the in the situation that of event A, transistor T 1 conducting, therefore in stage P14, the 2nd on-off circuit 23 can conducting.Thus, for internal node N1, give the voltage of the 1st voltage status (5V) by the 1st on-off circuit 22 from source electrode line SL, and give the voltage of the 2nd voltage status (0V) from auxiliary capacitance line CSL by the 2nd on-off circuit 23.Thus, two voltages can disturb, and can not be the 1st voltage status (5V) by the potential setting of internal node N1.And the current potential meeting change of internal node N1, therefore also cannot make the voltage that applies of auxiliary capacitance line CSL rise to 5V.
By above content, in the method for present embodiment, can not carry out moving from reversal of poles to the image element circuit of the 5th type.
(the 6th type)
The situation of the image element circuit 2F of the 6th type shown in Figure 17 is same with the 3rd type, and voltage provides line VSL to comprise independently signal wire.On the other hand, about being different by the 1st on-off circuit 22 from the image element circuit 2C of the 2nd on-off circuit 23 crystal sharing pipe T3 this point and the 3rd type.
In the case of the image element circuit 2F of the 6th type, in stage P14, the node N1 of two event A, B is given the voltage 5V of the 1st voltage status from source electrode line SL by the 1st on-off circuit 22, in stage P16, only, to event A, need to provide line VSL by the 2nd on-off circuit 23, node N1 to be given the voltage 0V of the 2nd voltage status from voltage.At this, the in the situation that of the 6th type, in the situation that making the 1st on-off circuit 22 conducting and make the 2nd on-off circuit 23 conductings, all need to make transistor T 3 for conducting state.That is to say, in the sequential chart of the 3rd type shown in Figure 32, need to, at stage P14 to selecting line SEL to apply high level voltage, make transistor T 3 conductings.
Now, in event A, in stage P14 the 1st on-off circuit 22 and the 2nd on-off circuit 23 both be conducting.But the in the situation that of this type, different from the 4th type or the 5th type, it is signal wire independently that voltage provides line VSL, therefore can freely control its voltage.Therefore,, in stage P14, as long as the voltage 5V that provides line VSL to apply the 1st voltage status to voltage, the current potential V20 that also can make internal node N1 in the situation that of event A is the 1st voltage status.
And, after stage P15, if the 0V that provides line VSL to give the 2nd voltage status to voltage, in the event A that is only conducting at the 2nd on-off circuit 23, the current potential V20 of internal node N1 drops to 0V, and the 2nd on-off circuit 23 can continue to maintain 5V for non-conduction event B.
Sum up above content, in the image element circuit of the 6th type, making voltage that line VSL is provided is the 1st voltage status (5V) at stage P14, then be the 2nd voltage status (0V) at stage P15, other signal wire is the voltage same with the sequential chart of the 3rd type, can carry out from reversal of poles and move thus.Figure 33 illustrates the sequential chart of the image element circuit of the 6th type.
<2. organize Y>
The 2nd connecting terminals that the following describes boost capacitor element Cbst then selects to organize the moving from reversal of poles of each image element circuit of Y belonging to of line SEL.
(the 1st type)
Compared with the image element circuit 2A shown in Fig. 8, in the image element circuit 2a shown in Figure 18, select line SEL and the line BST sharing that boosts.At this, observe the sequential chart from reversal of poles action of the image element circuit 2A of the group X shown in Figure 30, select the upper punch timing of line SEL and the potential pulse of the line BST that boosts different.Therefore, can not be by the sequential chart former state of Figure 30 for organizing the image element circuit 2a of Y.Below, suitably with reference to the sequential chart of Figure 30 and describe.
At stage P11, need to carry out the upper punch of the output node N1 of event A.Therefore, need to be to selecting line SEL to apply high level voltage (10V).The in the situation that of event A, this time, the 2nd on-off circuit 23 is conducting state.In addition, the in the situation that of event B, transistor T 1 is cut-off state, and therefore the 2nd on-off circuit 23 is non-conduction.
Then, make datum line REF drop to the 2nd voltage status (0V) at stage P12, transistor T 2 is cut-off state thus, and after this, output node N2 and internal node N1 TURP are disconnected.Therefore, need to be till during making the applying voltage and again raise of datum line REF, make to select the voltage that applies of line SEL to maintain high level (10V).Tracing it to its cause, is that the current potential of output node N2 can reduce because if make to select the lower voltage that applies of line SEL, and carries out current potential upper punch become meaningless at stage P11.In other words, till during making the applying voltage and again raise of datum line REF, in event A, the 2nd on-off circuit 23 continues as conducting state.
At this, in stage P14, need in event A, B, all make electric displacement to the 1 voltage status of internal node N1.But, this time still continue datum line REF to apply 0V.Therefore, the in the situation that of event A, for internal node N1, give the voltage of the 1st voltage status (5V) from source electrode line SL by the 1st on-off circuit 22, and give the voltage of the 2nd voltage status (0V) from datum line REF by the 2nd on-off circuit 23.Thus, two voltages can disturb, and can not be the 1st voltage status (5V) by the potential setting of internal node N1.
And, about this time datum line REF can not be set as to 5V, as same in what illustrate in the 4th type of group X.
By above content, in the method for present embodiment, can not carry out moving from reversal of poles to the image element circuit 2a of the 1st type of group Y.
(the 2nd type)
Compared with the image element circuit 2B shown in Figure 11, in the image element circuit 2b shown in Figure 19, select line SEL and boost line BST sharing.At this, observe the sequential chart from reversal of poles action of the image element circuit 2B of the group X shown in Figure 31, select the upper punch timing of line SEL and the potential pulse of the line BST that boosts different.Therefore, can not be by the sequential chart former state of Figure 31 for organizing the image element circuit 2b of Y.Below, suitably with reference to the sequential chart of Figure 31 and describe.
Rear till during the voltage of datum line REF is raise again to selecting line SEL to apply high level voltage (10V) in stage P11, the voltage that applies of selecting line SEL need to be maintained to high level, be identical about this point with the 1st type of group Y.
On the other hand, as shown in figure 31, in the image element circuit 2B of the 2nd type that organizes X, the voltage of the 2nd voltage status (0V) need to be provided internal node N1 from the auxiliary capacitance line CSL that holds a concurrent post voltage line VSL is provided, therefore need auxiliary capacitance line CSL to be continuously applied 0V, this point does not also change in the image element circuit 2b of group Y.
That is to say, at stage P14, in order all to make electric displacement to the 1 voltage status of internal node N1 in event A, B, even if source electrode line SL is applied the 5V of the 1st voltage status under the state that makes the 1st on-off circuit 22 conductings, auxiliary capacitance line CSL is also applied to 0V.Therefore, the in the situation that of event A, for internal node N1, give the voltage of the 1st voltage status (5V) from source electrode line SL by the 1st on-off circuit 22, and give the voltage of the 2nd voltage status (0V) from datum line REF by the 2nd on-off circuit 23.Thus, two voltages can disturb, and can not be the 1st voltage status (5V) by the potential setting of internal node N1.
In addition, about the change in voltage this point that can not make auxiliary capacitance line CSL, same with situation about illustrating in the 5th type of group X.
By above content, in the method for present embodiment, can not carry out moving from reversal of poles to the image element circuit 2b of the 2nd type of group Y.
(the 3rd type)
Compared with the image element circuit 2C shown in Figure 12, in the image element circuit 2c shown in Figure 20, select line SEL and the line BST sharing that boosts.At this, observe the sequential chart from reversal of poles action of the image element circuit 2C of the group X shown in Figure 32, select the upper punch timing of line SEL and the potential pulse of the line BST that boosts different.Therefore, can not be by the sequential chart former state of Figure 32 for organizing the image element circuit 2c of Y.Below, suitably with reference to the sequential chart of Figure 32 and describe.
Rear till during the voltage of datum line REF is raise again to selecting line SEL to apply high level voltage (10V) in stage P11, the voltage that applies of selecting line SEL need to be maintained to high level, be identical about this point with the 1st type of group Y.That is to say, during this period, the 2nd on-off circuit 23 of event A continues as conducting state.
On the other hand, shown in figure 32, in the image element circuit 2C of the 3rd type that organizes X, the voltage that need to provide line VSL internal node N1 to be provided to the 2nd voltage status (0V) from voltage, this point does not also change in the image element circuit 2c of group Y.
But in image element circuit 2c, it is independent signal line that voltage provides line VSL, therefore can not be subject to the current potential of other signal wire impact control its magnitude of voltage.Therefore, in stage P14, be the 1st voltage status in order all to make the current potential of internal node N1 in two event A, B, be also the 1st voltage status making voltage that line VSL is provided during this period.And, then, in order only internal node N1 to be moved to the 2nd voltage status in event A, provide line VSL to be reduced to the 2nd voltage status voltage.It is identical (with reference to Figure 33) with the situation of the image element circuit 2F of the 6th type of group X that this voltage provides the Control the content of line VSL.
By carrying out this control, the image element circuit 2c of the 3rd type to group Y also can similarly carry out from reversal of poles with the image element circuit 2C of the 3rd type of group X.Figure 34 illustrates this sequential chart.In addition, in Figure 34, as the voltage that applies of selecting line SEL, in the time of low level, be made as 0V, in the time of high level, be made as 10V, but be not limited to this value., as the low level voltage value in the voltage that SEL is applied, as long as in the grid by being given to transistor T 3 can make scope that transistor T 3 ends completely.In addition, as high level voltage value, as long as can conducting under the state of transistorized apply+5V of square end to this, thereby and the in the situation that of event A the current potential upper punch of output node N2 can make in the scope of transistor T 1 conducting.
(the 4th~5th type)
As mentioned above, belong to the image element circuit 2D of the 4th type of organizing X and the image element circuit 2E of the 5th type can carry out moving from reversal of poles of present embodiment.Each circuit with respect to group X forms, and in group Y, selects line SEL and the line BST sharing that boosts, and is the formation that further increases restriction than group X.Therefore, in same type, the image element circuit of organizing X in the case of belonging to can not be carried out from reversal of poles action, certainly belongs to the image element circuit of organizing Y and can not carry out from reversal of poles and move.
(the 6th type)
Compared with the image element circuit 2F shown in Figure 17, in the image element circuit 2f shown in Figure 23, select line SEL and the line BST sharing that boosts.At this, observe the sequential chart from reversal of poles action of the image element circuit 2F of the group X shown in Figure 33, select the upper punch timing of line SEL and the potential pulse of the line BST that boosts different.Therefore, can not be by the sequential chart former state of Figure 33 for organizing the image element circuit 2f of Y.Below, suitably with reference to the sequential chart of Figure 33 and describe.
Rear till during the voltage of datum line REF is raise again to selecting line SEL to apply high level voltage (10V) in stage P11, the voltage that applies of selecting line SEL need to be maintained to high level, be identical about this point with the 1st type of group Y.That is to say, during this period, the 2nd on-off circuit 23 of event A continues as conducting state.
On the other hand, as shown in figure 33, in the image element circuit 2F of the 6th type that organizes X, the voltage that need to provide line VSL internal node N1 to be provided to the 2nd voltage status (0V) from voltage, this point does not also change in the image element circuit 2f of group Y.
And in image element circuit 2f, 2F is same with image element circuit, it is independent signal line that voltage provides line VSL, therefore can not be subject to the current potential of other signal wire impact control its magnitude of voltage.That is to say, same with the sequential chart shown in Figure 33, in stage P14, be the 1st voltage status in order all to make the current potential of internal node N1 in two event A, B, be also the 1st voltage status making voltage that line VSL is provided during this period.And then, by voltage being provided line VSL be reduced to the 2nd voltage status, in the event A that is only conducting state at the 2nd on-off circuit 23, internal node N1 is reduced to the 2nd voltage status (0V).
By carrying out this control, the image element circuit 2f of the 6th type to group Y also can similarly carry out from reversal of poles with the image element circuit 2F of the 6th type of group X.In addition, the sequential chart from reversal of poles action of this type is identical with the sequential chart of the 3rd type of the group Y shown in Figure 34, has therefore omitted diagram.
[the 4th embodiment]
In the 4th embodiment, carry out the situation from reversal of poles with reference to the accompanying drawings of the order based on different from the 3rd embodiment.The inscape of in addition, each signal wire being carried out to the control that voltage applies is identical with the 3rd embodiment.
Same with the 3rd embodiment, to become the whole gate lines G L, the source electrode line SL that connect from the image element circuit 2 of the object of reversal of poles action, select line SEL, datum line REF, auxiliary capacitance line CSL, boost line BST and comparative electrode 80 carry out voltage with all identical timings and apply.And, under identical timing, whole gate lines G L are applied to identical voltage, whole datum line REF are applied to identical voltage, whole auxiliary capacitance line CSL are applied to identical voltage, to all boosting, line BST applies identical voltage.
<1. organize X>
First organize belonging to of, illustrating that the line BST that boosts is connected with the 2nd terminal of boost capacitor element Cbst the moving from reversal of poles of each image element circuit of X.
(the 1st type)
Figure 35 illustrates the sequential chart from reversal of poles action of the method for the present embodiment in the image element circuit 2A of the 1st type shown in Fig. 8.As shown in figure 35, be broken down into 8 stage P20~P27 from reversal of poles action.If be respectively the zero hour in each stage t20, t21 ..., t27.Figure 35 shows whole gate lines G L, the source electrode line SL, selection line SEL, datum line REF, auxiliary capacitance line CSL, each voltage waveform of the line BST that boosts and the voltage waveform of relative voltage Vcom that are connected with the image element circuit 2A that becomes the object moving from reversal of poles.In addition, in the present embodiment, the both full-pixel circuit of image element circuit array is the object from reversal of poles action.
" stage P20 "
At the stage P20 since moment t20, the original state of carrying out before reversal of poles action starts is set action.
Gate lines G L, source electrode line SL, select line SEL, the line BST that boosts, auxiliary capacitance line CSL apply voltage and relative voltage Vcom is same with the stage P10 of the 3rd embodiment.
Datum line REF is applied with the voltage status of internal node N1 and independently makes the magnitude of voltage that transistor T 2 is conducting state.Must be the high voltage of stage P10 than the 3rd embodiment.Be made as 8V at this.Thus, in event A, B both sides, transistor T 2 illustrates conducting state.
Thus, in event A, B both sides, node N1 and N2 illustrate same potential.In event A, two nodes illustrate the 1st voltage status, and in event B, two nodes illustrate the 2nd voltage status.Now, transistor T 1 illustrates dissengaged positions.
" stage P21 "
At the stage P21 since moment t21, establishing datum line REF is low level (0V), in each event A, B both sides, makes transistor T 2 for cut-off.Thus, in two event A, B, output node N2 is all cut off from internal node N1.
" stage P22 "
At the stage P22 since moment t22, make relative voltage Vcom be transformed to high level (5V).Thus, P13 is same with the stage, in the both sides of event A, B, and the current potential V20 of the pixel electrode 20 about 1V degree that rises respectively.On the other hand, for output node N2, because transistor T 2 is cut-off state, be not therefore subject to relative voltage Vcom rising impact and keep the current potential before tight.In addition, at the moment t22 starting from this stage P22 till the t25 that stage P25 starts tight during, the absolute value of liquid crystal voltage Vlc is value different from moment t20 time, in theory, this time after, the image of demonstration changes.But same with the situation of the 3rd embodiment, till reversal of poles is short during finally completing, the temporary transient variation of this show state is suppressed to the short time thus, the variation of the mean value of liquid crystal voltage Vlc is atomic little, for the mankind's vision cannot perception degree.After moment t25, in event A, B both sides, the absolute value of liquid crystal voltage Vlc is and the tight front identical value of moment t21.
" stage P23 "
At the stage P23 since moment t23, to gate lines G, L applies high level voltage, makes transistor T 4 conductings.Be made as 8V at this.Thus, in image element circuit 2A, the 1st on-off circuit 22 is conducting.
Then be, the 1st voltage status (5V) by the voltage transformation that applies of source electrode line SL.Thus, independently the current potential V20 of internal node N1 is moved to the 1st voltage status with each event A, B.In addition, transistor T 2 is non-conduction, and therefore the current potential VN2 of node N2 still keeps the state of stage P22.
" stage P24 "
At the stage P24 since moment t24, gate lines G L is applied to low level voltage again, make transistor T 4 for non-conduction.Thus, the 1st on-off circuit 22 is nonconducting state.In addition, be the 2nd voltage status (0V) by the voltage transformation that applies of source electrode line SL.The 1st on-off circuit 22 is non-conduction, and therefore the current potential of internal node N1 keeps the value of stage P23.
Now, transistor T 4 becomes cut-off state completely, the 1st voltage status (5V) change that makes internal node N1 in the capacitive coupling between the grid due to transistor T 4 and internal node N1 thus, also can adjust the voltage of auxiliary capacitance line CSL, utilize this variation in voltage that compensates internal node N1 by the capacitive coupling of the 2nd capacity cell C2.Can carry out in other type of reversal of poles action too.
" stage P25 "
At the stage P25 since moment t25, to selecting line SEL to apply the voltage that makes transistor T 3 become conducting state completely.Be made as 8V at this.
Now, the in the situation that of event A, the current potential VN2 of output node N2 is about 5V, and to source electrode line, SL applies 0V, and therefore transistor T 1 is conducting state., the 2nd on-off circuit 23 conductings.Before moment t25 is tight, the current potential V20 of internal node N1 illustrates roughly 5V, and to datum line, REF applies 0V.Therefore, pass through the 2nd on-off circuit 23 to datum line REF generation current from internal node N1.Thus, the current potential V20 of internal node N1 shifts to the 2nd voltage status (0V).On the other hand, the in the situation that of event B, VN2 is about 0V, and therefore transistor T 1 is still cut-off state.That is, the 2nd on-off circuit 23 is non-conduction, and the current potential former state of internal node N1 keeps 5V.
This time, the in the situation that of event A to apply-5V of liquid crystal voltage Vlc, apply ± 0V in the situation that of event B.Therefore, reversal of poles completes, and after this, the image restoration of demonstration is the image showing before the beginning tightly of reversal of poles action.After stage P25, the absolute value of this Vlc does not change, and the image therefore showing does not change.
" stage P26 "
At the stage P26 since moment t26, make to select the voltage that applies of line SEL to return to low level (0V), make transistor T 3 for nonconducting state.Thus, internal node N1 separates from datum line REF electricity.
" stage P27 "
At the stage P27 since moment t27, datum line REF is given with event A, B and independently makes the voltage that transistor T 2 is conducting.Be made as 8V at this.
Thus, in the both sides of event A, B, node N1 is electrically connected with N2, and they are same potential.Compared with output node N2, the stray capacitance of internal node N1 is larger, and therefore the current potential of output node N2 is to the potential change of internal node N1.That is, in event A, the current potential V20 of node N2 is the 2nd voltage status (0V), is the 1st voltage status (5V) in event B.
In addition, in the case of adopting the formation of Fig. 9 that one end of transistor T 1 is directly connected with source electrode line SL as the image element circuit 2A of the 1st type, to node, N2 applies 5V, to source electrode line, SL applies 0V, therefore in transistor T 1, between gate-to-source, can produce potential difference (PD) more than threshold voltage, be therefore conducting in stage P20.Till this state proceeds to stage P24.After stage P25, be same with the image element circuit of Fig. 8.
In the case of the method for present embodiment, the line BST that boosts is applied to high level voltage, can not make node N2 upper punch, can carry out from reversal of poles and move.
In addition, only during stage P23, the 1st on-off circuit 22 is conducting, in other stage the 1st on-off circuit 22 not conductings.Therefore, also can make source electrode line SL contain each stage and maintain the 1st voltage status (5V).This is also same for other type.
In addition, the reversion of the relative voltage Vcom of stage P22 as long as apply before end the high level voltage of gate lines G L in stage P23.After making the moment t21 that applies voltage undershoot of datum line REF, make before the moment t24 that applies voltage undershoot of gate lines G L during, can make relative voltage Vcom reversion.Also be same carrying out in the following type of reversal of poles action.
(the 2nd type)
In the case of the image element circuit 2B of the 2nd type shown in Figure 11, writing fashionable can execution auxiliary capacitance line CSL has been applied to 0V in the situation that from reversal of poles action, this point is identical with the situation of the 3rd embodiment.
As illustrated in the 1st type, in reversal of poles action, the node N1 of two event A, B is given from source electrode line SL by the 1st on-off circuit 22 the voltage 5V of the 1st voltage status, only in event A, need to give the voltage 0V of the 2nd voltage status to node N1 by the 2nd on-off circuit 23 from the datum line REF that holds a concurrent post voltage line VSL is provided.And, in the 2nd type, only the in the situation that of event A, by the 2nd on-off circuit 23, internal node N1 is given the voltage 0V of the 2nd voltage status from the auxiliary capacitance line CSL that holds a concurrent post voltage line VSL is provided, need auxiliary capacitance line CSL to apply 0V, be also identical with the situation of the 3rd embodiment about this point for this reason.
Based on above content, known in the 2nd type, except the voltage that applies to auxiliary capacitance line CSL is restricted to 0V this point, by with the identical voltage application method of stage P20~P27 illustrating in the 1st type, can carry out from reversal of poles and move.Therefore, the sequential chart from reversal of poles action of the image element circuit of the 2nd type shown in Figure 36, except the voltage that auxiliary capacitance line CSL is applied is restricted to 0V this point, is identical with the situation of the 1st type shown in Figure 35.In Figure 36, can not adopt 5V in order to express the voltage that auxiliary capacitance line CSL is applied, to the alive field mark note of executing of auxiliary capacitance line CSL " 0V (restriction) ".
In addition, same with the 3rd embodiment, the in the situation that of this type, in order to compensate the variation of the voltage status of internal node N1 in stage P15, in the time that the voltage that carries out auxiliary capacitance line CSL is adjusted, at the stage P23 that gate lines G L is applied to high level voltage, the voltage that the makes auxiliary capacitance line CSL amount of adjustment of displacement voltage round about in advance, in the time of the beginning of stage P24, (t24) is 0V (the 2nd voltage status).
(the 3rd type)
In the case of the image element circuit 2C of the 3rd type shown in Figure 12, voltage provides line VSL to be set as independently signal wire.Therefore, the node N1 of two event A, B is given the voltage 5V of the 1st voltage status from source electrode line SL by the 1st on-off circuit 22, only in event A, the voltage 0V that provides line VSL to give the 2nd voltage status by the 2nd on-off circuit 23 to node N1 from voltage, can realize from reversal of poles and moving thus.
Therefore, known as long as in the stage P25 of the 1st type, the voltage that provides line VSL to apply the 2nd voltage status (0V) to voltage, just can be by carrying out from reversal of poles and move with the identical voltage application method of stage P20~P27 illustrating in the 1st type.Figure 37 illustrates the sequential chart from reversal of poles action of the image element circuit of the 3rd type.In Figure 37, show the situation that auxiliary capacitance line CSL is applied to 0V, if auxiliary capacitance line CSL is applied to 5V when the write activity before tight, need only and in the time that reversal of poles is moved, be also continuously applied 5V.In addition, in Figure 37, containing stage P20~P27, to make voltage that line VSL is provided be the 2nd voltage status (0V), but as long as in stage P25, be at least the 2nd voltage status.
In addition, the in the situation that of this type, voltage provides line VSL independent, though therefore under stage P23 transistor T 3 be conducting state, this time need only apply+5V of VSL, the current potential that just can make internal node N1 is the 1st voltage status.Based on this situation, the upper punch timing that can make to select line SEL and the 3rd embodiment same morning.Below, illustrate in this situation with reference to Figure 38.
Falling 0V at datum line REF makes to select to be flushed to 8V on line SEL before tight.Then, provide line VSL to apply 5V with together with the upper punch of this selection line SEL to voltage.Now, transistor T 3 is conducting state, in the terminal of transistor T 1, the terminal of a side contrary with internal node N1 is applied to 5V.But, the situation of event B is that the current potential of output node N2 is 0V roughly, and therefore transistor T 1 is cut-off state, even the current potential of output node N2 is also 5V roughly in the situation that of event A, therefore to not giving voltage more than threshold voltage between gate-to-source, transistor T 1 is still cut-off state.
And making datum line REF at stage P22 is 0V, make transistor T 2 for cut-off state.Then, same with above-mentioned embodiment, make relative voltage Vcom be transformed to (stage P23) after high level, making gate lines G L is high level, and source electrode line SL is applied to the high level voltage (stage P24) of the 1st voltage status.Thus, in two events, the current potential V20 of internal node N1 is the 1st voltage status, and this point is identical.Then, in stage P25, making gate lines G L be transformed to low level, is the 2nd voltage status by the voltage transformation that applies of source electrode line SL.
Then, in stage P25, make voltage provide line VSL to be transformed to the 2nd voltage status (0V).This time, selecting line SEL has been high level, is therefore the voltage status identical with the stage P25 of the sequential chart of Figure 37.That is, only the in the situation that of event A, transistor T 1 is conducting, and the current potential of internal node N1 is reduced to the 2nd voltage status.On the other hand, the in the situation that of event B, the current potential of output node N2 is low, and therefore transistor T 1 is still non-conduction, and therefore the current potential of internal node N1 continues to maintain the 1st voltage status.
Then, as long as provide state for the voltage identical with the sequential chart of Figure 37.That is, make to select line SEL to be transformed to low level at stage P26, make, after transistor T 3 cut-offs, to make datum line REF be transformed to high level at stage P27, make transistor T 2 conductings.Thus, the current potential V20 of internal node N1 appears at output node N2.
Like this, as this type, voltage provides in the self-existent situation of line VSL, in the time making internal node N1 be the 1st voltage status by transistor T 4, can make voltage that line VSL is provided is the 1st voltage status, therefore can make to select line SEL to be transformed to high level at the leading portion that makes gate lines G L be transformed to high level.
(the 4th~5th type)
According to the reason same with the 3rd embodiment, the image element circuit 2E of the 5th type shown in image element circuit 2D and Figure 16 to the 4th type shown in Figure 15, can not carry out moving from reversal of poles of present embodiment.
(the 6th type)
In the case of the image element circuit 2F of the 6th type shown in Figure 17, in stage P23, the node N1 of two event A, B is given the voltage 5V of the 1st voltage status from source electrode line SL by the 1st on-off circuit 22, in stage P25, only, at event A, need to provide line VSL by the 2nd on-off circuit 23, node N1 to be given the voltage 0V of the 2nd voltage status from voltage.At this, the in the situation that of the 6th type, in the situation that making the 1st on-off circuit 22 conducting and make the 2nd on-off circuit 23 conductings, all need to make transistor T 3 for conducting state.That is to say, in the sequential chart of the 3rd type shown in Figure 37, need to, at stage P23 to selecting line SEL to apply high level voltage, make transistor T 3 conductings.
Now, in event A, in stage P23 the 1st on-off circuit 22 and the 2nd on-off circuit 23 both be conducting, but as long as the voltage 5V that provides line VSL to apply the 1st voltage status to voltage, the current potential V20 that also can make internal node N1 in the situation that of event A is the 1st voltage status.And, after stage P25, if the 0V that provides line VSL to give the 2nd voltage status to voltage, only in the 2nd event A of on-off circuit 23 for conducting, the current potential V20 of internal node N1 drops to 0V, and the 2nd on-off circuit 23 can continue to maintain 5V for non-conduction event B.
Sum up above content, in the image element circuit of the 6th type, making voltage that line VSL is provided is the 1st voltage status (5V) at stage P23, then be the 2nd voltage status (0V) at stage P25, other signal wire is the voltage same with the sequential chart of the 3rd type, can carry out from reversal of poles and move thus.Figure 39 illustrates the sequential chart of the image element circuit of the 6th type.
In addition, observe Figure 39, in the time making gate lines G L be transformed to high level, to selecting line SEL to apply 8V (high level voltage), transistor T 3 is conducting.Therefore, known by the voltage application method completely same with the 3rd type shown in Figure 38, in this type, also can carry out from reversal of poles and move.Sequential chart is identical with Figure 38, therefore omits.
<2. organize Y>
The following describes the moving from reversal of poles of each image element circuit of organizing belonging to of selecting that line SEL is connected with the 2nd terminal of boost capacitor element Cbst Y.
(the 1st, the 2nd, the 4th, the 5th type)
First, the action of the image element circuit 2a of the 1st type of the group Y shown in Figure 18 is described with reference to the sequential chart of the image element circuit of the 1st type of the group X shown in Figure 35.As mentioned above, in the present embodiment, need in stage P25, make to select line SEL to be transformed to high level voltage, make transistor T 3 conductings.
At this, in stage P25, to datum line, REF applies 0V, and transistor T 2 is non-conduction.
Therefore,, for the image element circuit 2a of the 1st type of group Y, in the case of the voltage status identical with stage P25, in event A, B, be and select the voltage of line SEL to rise to cause the current potential upper punch of output node N2.Consequently, in both sides' event, transistor T 1 illustrates conducting state, the 2nd on-off circuit 23 conductings.
Therefore,, in stage P25, event A, B all can cause internal node N1 to move to the 2nd voltage status (0V), do not carry out from reversal of poles and move.
And above-mentioned explanation is also applicable in image element circuit 2b, the 2d of the 2nd, the 4th, the 5th type, 2e.That is to say, by the method for present embodiment, each image element circuit of the 1st, the 2nd, the 4th, the 5th type to group Y can not be carried out from reversal of poles and move.
(the 3rd, the 6th type)
In the case of the image element circuit 2c of the 3rd type, in the voltage application method in the situation of the image element circuit 2C of the 3rd type of energy utilization group X, the method shown in Figure 38 is carried out from reversal of poles.
That is, at stage P20, datum line REF is applied 8V and make after transistor T 2 conductings, at stage P21, selection line SEL is applied high level voltage and provides line VSL to apply 5V to voltage.In the pixel 2c of this type, select line SEL to be connected with one end of the 1st capacity cell Cbst, and transistor T 2 is conducting in event A, B both sides, even if therefore select the voltage level of line SEL to rise, the current potential of output node N2 also rises hardly.In addition, now, transistor T 3 is conducting state, and the terminal of a side contrary with internal node N1 in the terminal of transistor T 1 is applied to 5V.But, the in the situation that of event B, the current potential of output node N2 is 0V roughly, and therefore transistor T 1 is cut-off state, and the in the situation that of event A, the current potential of output node N2 is also 5V roughly, therefore can not be to giving voltage more than threshold voltage between gate-to-source, transistor T 1 is still cut-off state.In addition, the in the situation that of event A, also consider according to the value of threshold voltage and make the possibility that transistor T 1 is conducting state, but in this case, carry out self-refresh and be the 1st voltage status by internal node N1 being applied to the voltage of the 1st voltage status, no problem.
And making datum line REF at stage P22 is 0V, transistor T 2 is cut-off state.Then, make relative voltage Vcom be transformed to (stage P23) after high level, making gate lines G L is high level and the high level voltage (stage P24) that source electrode line SL is applied to the 1st voltage status.Thus, in two events, the current potential V20 of internal node N1 is the 1st voltage status.Then, in stage P25, making gate lines G L be transformed to low level, is the 2nd voltage status by the voltage transformation that applies of source electrode line SL.
Then, in stage P25, make voltage provide line VSL to be transformed to the 2nd voltage status (0V).This time, selecting line SEL be high level, therefore only in the situation that of event A, transistor T 1 is conducting, the current potential of internal node N1 is reduced to the 2nd voltage status.On the other hand, the in the situation that of event B, the current potential of output node N2 is low, and therefore transistor T 1 is still non-conduction, and therefore the current potential of internal node N1 continues to maintain the 1st voltage status.
Then, making datum line REF is high level, makes datum line REF be transformed to high level at stage P26, makes transistor T 2 conductings.Thus, the current potential V20 of internal node N1 comes across output node N2.
Make, after transistor T 2 conductings, to make to select line SEL to be transformed to low level at stage P27 at stage P26.Like this, node N2 is caused hardly the impact of potential change.Apply to carry out from reversal of poles and move by carry out voltage by this step.Figure 40 illustrates this sequential chart.
In addition,, according to Figure 40, in the time making gate lines G L be transformed to high level, selection line SEL is applied to 8V (high level voltage), transistor T 3 conductings.Therefore, known by same voltage application method, the image element circuit 2f of the 6th type also can be carried out from reversal of poles and be moved.Sequential chart is identical with Figure 40, therefore omits.
[the 5th embodiment]
In the 5th embodiment, the write activity of display mode when normal by the each type declaration in all types of with reference to accompanying drawing.
When normal in the write activity of display mode, the pixel data of the amount of 1 frame is cut apart by each display line of horizontal direction (line direction), in every 1 horizontal period, the source electrode line SL of each row is applied the voltage of 2 values corresponding with each pixel data of the amount of 1 display line, i.e. high level voltage (5V) or low level voltage (0V).Then, the gate lines G L of the display line of selecting (selecting row) is applied and selects row voltage 8V, making the 1st on-off circuit 22 of whole image element circuits 2 of this selection row is conducting state, the voltage of the source electrode line SL of each row is transferred to the internal node N1 of each image element circuit 2 of selecting row.
To the gate lines G L of (non-selection row) beyond the display line of selecting, for the 1st on-off circuit 22 of whole image element circuits 2 of making this selection row is nonconducting state, apply non-selection row voltage-5V.In addition, carried out the timing controlled that the voltage of the each signal wire in the write activity of following explanation applies by display control circuit 11, each voltage applies by display control circuit 11, comparative electrode driving circuit 12, source electrode driver 13, gate drivers 14 and is undertaken.
<1. organize X>
First, the write activity of display mode in the time that the control terminal of transistor T 3 is connecting each image element circuit normal of organizing X belonging to of the line BST that boosts is described.
(the 1st type)
Figure 41 illustrates the sequential chart of the write activity of the image element circuit 2A (Fig. 8) that uses the 1st type.In Figure 41,2 gate lines G L1, the GL2 of 1 image duration, 2 source electrode line SL1, SL2, selection line SEL, datum line REF, auxiliary capacitance line CSL, each voltage waveform of the line BST that boosts and the voltage waveforms of relative voltage Vcom are shown.And, in Figure 41, each voltage waveform of the pixel voltage V20 of the internal node N1 of 2 image element circuit 2A is shown altogether.A side in 2 image element circuit 2A is the image element circuit 2A (a) being selected by gate lines G L1 and source electrode line SL1, the opposing party is the image element circuit 2A (b) being selected by gate lines G L1 and source electrode line SL2, mark (a) and (b) distinguish respectively after pixel voltage V20 in the drawings.
Be split into the horizontal period of the amount of the number of gate lines G L 1 image duration, the gate lines G L1~GLn selecting in each horizontal period distributes in order.In Figure 41, show the change in voltage of 2 gate lines G L1, GL2 of 2 initial horizontal period.In the 1st horizontal period, gate lines G L1 is applied and selects row voltage 8V, gate lines G L2 is applied to non-selection row voltage-5V, in the 2nd horizontal period, gate lines G L2 is applied and selects row voltage 8V, gate lines G L1 is applied to non-selection row voltage-5V, in this later horizontal period, two gate lines G L1, GL2 are applied to non-selection row voltage-5V.
To the source electrode line SL of each row, apply the voltage (5V, 0V) corresponding with the pixel data of the display line corresponding to each horizontal period.In Figure 41, represent that each source electrode line SL illustrates 2 source electrode line SL1, SL2.In addition,, in the example shown in Figure 41, for the variation of pixels illustrated voltage V20, be set as the voltage of 2 source electrode line SL1, SL2 of 1 initial horizontal period to be divided into 5V and 0V.
In the image element circuit 2A of the 1st type, the 1st on-off circuit 22 is only made up of transistor T 4, and therefore the non-conduction control of the conducting of the 1st on-off circuit 22 is only controlled just enough by the conducting cut-off of transistor T 4.In addition, the 2nd on-off circuit 23 does not need for conducting state in write activity, in order to prevent that in the image element circuit 2A of non-selection row, the 2nd on-off circuit 23 is conducting state, the selection line SEL being all connected with image element circuit 2A is applied to non-selection voltage 0V (can be also-5V) with the time of 1 image duration.In addition, the line BST that boosts is also applied to the voltage identical with selecting line SEL.
In addition, for independently conducting state when normal of the voltage status that makes transistor T 2 and internal node N1, datum line REF is applied to the above 8V of voltage (5V) high threshold voltage (2V degree) than high level with the time of 1 image duration.Thus, output node N2 is electrically connected with internal node N1, the auxiliary capacitor element Cs being connected can be used for to the maintenance of pixel voltage V20 with internal node N1, is conducive to the stabilization of pixel voltage V20.In addition, auxiliary capacitance line CSL is fixed on the fixed voltage (for example 0V) of regulation.Relative voltage Vcom carries out above-mentioned relative AC and drives, and is still fixed as 0V or 5V with the time of 1 image duration.In Figure 41, relative voltage Vcom is fixed as 0V.
(the 2nd, the 3rd type)
Observe the sequential chart of the write activity of the image element circuit 2A of the 1st type shown in Figure 41, contained for 1 image duration to selecting line SEL always to apply low level voltage.That is to say, the 2nd on-off circuit 23 is always non-conduction.
Therefore, the image element circuit 2B of the 2nd type being connected with auxiliary capacitance line CSL in one end of the 2nd on-off circuit 23, provide in the 3rd type that line VSL is connected with voltage, can apply to carry out write activity by the voltage same with the sequential chart of the 1st type.In addition,, the in the situation that of the 3rd type, providing to voltage the voltage that line VSL applies is 0V.
In addition, the in the situation that of the 3rd type, by provide line VSL to apply 5V (the 1st voltage status) to voltage, even if do not make transistor T 3 for cut-off state to selecting line SEL to apply 0V, the voltage of the control terminal of transistor T 1 is identical voltage with internal node N1, therefore the transistor T 1 of diode connection status is state in reverse bias (cut-off state), and the 2nd on-off circuit 23 is nonconducting state.
(the 4th type)
In the image element circuit 2D of the 4th type shown in Figure 13, the 1st on-off circuit 22 comprises the series circuit of transistor T 4 and transistor T 3, is therefore writing fashionablely, not only will make transistor T 4 conductings, also will make T3 conducting.This point is the order different from the image element circuit of the 1st type.
Figure 42 illustrates the sequential chart of the write activity of the image element circuit 2D that uses the 4th type.In Figure 42, except illustrating that 2 are selected line SEL1, SEL2 this point, with the project shown in Figure 41 be common.
It is identical with Figure 41 with voltage amplitude that the voltage of gate lines G L (GL1, GL2) and source electrode line SL (SL1, SL2) applies timing.
In image element circuit 2D, the 1st on-off circuit 22 comprises the series circuit of transistor T 4 and transistor T 3, therefore in the time controlling the conduction/non-conduction of the 1st on-off circuit 22, except the conducting cut-off of transistor T 4 is controlled, also need the conducting cut-off of transistor T 3 to control.Therefore, in this type, not to control in the lump whole selection line SEL, but same with gate lines G L, need to control respectively with behavior unit.That is to say, arrange 1 by every row and select line SEL, identical with gate lines G L1~GLn number, in order selection same with gate lines G L1~GLn.
In Figure 42, illustrate that 2 of 2 initial horizontal period select the change in voltage of line SEL1, SEL2.In the 1st horizontal period, select to use voltage 8V to selecting line SEL1 to apply, to selecting line SEL2 to apply voltage-5V for non-selection, in the 2nd horizontal period, select to use voltage 8V to selecting line SEL2 to apply, to selecting line SEL1 to apply voltage-5V for non-selection, in this later horizontal period, making two selection line SEL1, SEL2 is voltage-5V for non-selection.
To datum line REF, auxiliary capacitance line CSL, the line BST that boosts apply voltage and relative voltage Vcom, identical with the 1st type shown in Figure 41.In addition, in non-selection row, in the situation that making the 1st on-off circuit 22 for nonconducting state, transistor T 4 becomes cut-off state completely, therefore for making the non-selection voltage of the selection line SEL that transistor T 3 ends can not be also-5V but 0V.
In addition, in the case of the image element circuit of this type, be conducting writing fashionable transistor T 3, but datum line REF is applied to 8V, even if therefore internal node N1 is the 1st voltage status, transistor T 1 can be from datum line REF to the direction conducting towards transistor T 3 yet.Therefore, not that the 8V that datum line REF is applied is given to internal node N1 by the 2nd on-off circuit 23, but the correct voltage that writes that is given to source electrode line SL is given to node N1.
(the 5th type)
In the image element circuit 2E of the 5th type shown in Figure 16, same with the situation of the 4th type, not to control in the lump to select line SEL, but same with gate lines G L, need to control respectively and select line SEL with behavior unit.That is to say, arrange 1 by every row and select line SEL, make it identical with gate lines G L1~GLn number, in order selection same with gate lines G L1~GLn.
And, in the case of the formation of this type, be conducting writing fashionable transistor T 3, therefore the 2nd on-off circuit 23 conductings, in order can therefore not make the current potential V20 variation of internal node N1, need to give 5V to auxiliary capacitance line CSL.Can carry out write activity by the voltage application method same with the image element circuit 2D of the 4th type in addition.
(the 6th type)
In the image element circuit 2F of the 6th type shown in Figure 17, also same with the situation of the 4th type, not to control in the lump to select line SEL, but same with gate lines G L, need to control respectively with behavior unit.That is to say, arrange 1 by every row and select line SEL, make it identical with gate lines G L1~GLn number, in order selection same with gate lines G L1~GLn.
In the case of the formation of this type, be likely conducting writing fashionable transistor T 3.That is to say, if in write activity, to provide the voltage of line VSL to exist poor with the source electrode line SL being connected for the 1st on-off circuit 22 of conducting state and each one end of the 2nd on-off circuit 23 and voltage simultaneously, providing between line VSL at source electrode line SL and voltage will generation current path, be positioned at the voltage meeting change of its middle node, likely cannot write correct pixel voltage V20 to internal node N1.
Therefore, solve by the following method the problems referred to above: provide line VSL and source electrode line SL abreast in the upper extension of longitudinal direction (column direction) at voltage, be made as in the situation that can drive respectively with the unit of classifying as, the source electrode line SL that the voltage that makes to connect with one end of the 2nd on-off circuit 23 provides line VSL to be connected with one end of paired the 1st on-off circuit 22 is that identical voltage drives, and makes thus source electrode line SL and voltage provide line VSL not produce potential difference (PD).
In addition, different from said method, also having by making to select the 1st on-off circuit 22 of row is the non-conduction driving method that solves the problems referred to above.
To datum line, REF applies 8V, and transistor T 2 is conducting state, and therefore the voltage of the control terminal of transistor T 1 is identical voltage with internal node N1.Therefore, provide line VSL to apply 5V (the 1st voltage status) to voltage, the transistor T 1 of diode connection status is state in reverse bias (cut-off state) thus, and can make to select the 1st on-off circuit 22 of row is nonconducting state.According to the method, not needing to make voltage that line VSL and source electrode line SL are provided is that identical voltage drives, and therefore makes voltage provide line VSL and gate lines G L in the upper circuit extending of transverse direction (line direction) forms, also can carry out write activity abreast.
<2. organize Y>
The write activity of display mode when the 2nd connecting terminals that the following describes boost capacitor element Cbst then selects to organize each image element circuit normal of Y belonging to of line SEL.
(the 1st type~3rd type)
Observe the sequential chart of the write activity of the image element circuit 2A of the 1st type of the group X shown in Figure 41, contained for 1 image duration to selecting line SEL always to apply low level voltage.That is to say, the 2nd on-off circuit 23 is always non-conduction, and the voltage that is given to one end of boost capacitor element Cbst does not also change.
Therefore,, in image element circuit 2a, 2b, the 2c of the 1st type~3rd type of group Y, can apply to carry out write activity by the voltage same with the sequential chart of the 1st type of group X.In addition,, the in the situation that of the 3rd type, providing to voltage the voltage that line VSL applies is fixed voltage.At this, making to form the transistor T 1 that diode connects is state in reverse bias, for example, apply 5V.
(the 4th type~6th type)
Observe the sequential chart of the write activity of the image element circuit 2D of the 4th type of the group X shown in Figure 42, selecting, in row, selection line SEL is applied to high level voltage, non-selection row is applied to low level voltage.
At this, in the case of the image element circuit 2d of the 4th type that organizes Y, in the time that selection line SEL is applied to high level voltage, the voltage that is given to one end of boost capacitor element Cbst also rises thereupon.But, in the time of write activity, give high level voltage (8V) to datum line REF, transistor T 2 is conducting state.Therefore, the node N1 that stray capacitance is large is electrically connected with node N2, and therefore the current potential of node N2 rises hardly.Therefore, select the variation in voltage of line SEL not give impact to circuit operation, can carry out write activity with the voltage application method same with the image element circuit 2D of the 4th type of group X.In the 5th~6th type, also can apply to realize write activity by the voltage same with the 5th~6th type of group X.
[the 6th embodiment]
In the 6th embodiment, the relation of the action of the self-refresh under display mode and write activity when normal is described.
When normal, under display mode, carry out after write activity in the view data of the amount to 1 frame, not carry out write activity during fixing, maintain the displaying contents that carries out write activity before tight and obtain.
By write activity, give voltage by source electrode line SL to the pixel electrode 20 in each pixel.Then, gate lines G L is low level, and transistor T 4 is nonconducting state.But owing to being stored in the existence of the electric charge of pixel electrode 20 by the write activity before tight, the current potential of pixel electrode 20 is kept., between pixel electrode 20 and comparative electrode 80, maintain voltage Vlc.Thus, after write activity completes, also continue as the state that liquid crystal capacitance Clc two ends is applied to the required voltage of the demonstration of view data.
In the case of the current potential of comparative electrode 80 is fixing, liquid crystal voltage Vlc depends on the current potential of pixel electrode 20.This current potential along with the generation of the transistorized leakage current in image element circuit 2 and time through together with change.For example, in the case of the current potential of source electrode line SL is lower than the current potential of internal node N1, produce the leakage current from internal node N1 to source electrode line SL, pixel voltage V20 through time reduce.Otherwise, in the case of the current potential of source electrode line SL is higher than the current potential of internal node N1, produce the leakage current from source electrode line SL to internal node N1, the current potential of pixel electrode 20 through time increase.That is to say, do not carry out from outside write activity and when the elapsed time, liquid crystal voltage Vlc slowly changes, and consequently shows that image also can change.
The in the situation that of common display mode, even rest image also can be carried out write activity to whole image element circuits 2 by every 1 frame.Therefore, can maintain for 1 image duration as long as be stored in the quantity of electric charge of pixel electrode 20.The potential change amount of the pixel electrode 20 in 1 image duration is greatly also minimum again, and therefore potential change therebetween can not given on the view data showing the impact of the degree that visually can confirm.Therefore,, under common display mode, the potential change of pixel electrode 20 is almost no problem.
On the other hand, when normal, under display mode, not the formation of carrying out write activity by every 1 frame.Therefore,, during the current potential of comparative electrode 80 is fixing, depending on the circumstances or the needs of the situation contain several frames and keep the current potential of pixel electrode 20.But, do not carry out write activity but while placing, due to the generation of above-mentioned leakage current, the current potential of pixel electrode 20 can change intermittently when containing several image durations ground.Consequently, the view data of demonstration likely changes with the degree of energy visual confirmation.
For fear of this phenomenon occurs, when normal, under display mode, carry out from reversal of poles action and write activity with the main points combination shown in the process flow diagram of Figure 43, can suppress thus the potential change of pixel electrode and realize the minimizing of significantly power consumption.
First, by the write activity (step #1) of carrying out the pixel data of the amount of 1 frame under display mode when normal in the main points described in the 5th embodiment.
After the write activity of step #1, carry out self-refresh action (step #2) by the main points described in the 2nd embodiment.Self-refresh action is by applying the stage P1 of pulse voltage and the stage P2 of standby realizes.
At this, during the stage P2 during self-refresh action, in the time accepting the request of write activity (data rewriting), external refresh action or the action of outside pole sex reversal of new pixel data (step #3 is yes), return to step #1, carry out the write activity of new pixel data or pixel data in the past.During above-mentioned stage P2, do not accepting in the situation of this request (step #3 is no), return to step #2 and again carry out self-refresh action.The impact that thus, can suppress leakage current causes showing the variation of image.
In the time not carrying out self-refresh action but carry out refresh activity by write activity, for the power consumption representing by the relational expression shown in above-mentioned mathematical expression 1, but repeatedly carry out self-refresh action at the refresh rate with identical, all the driving number of times of source electrode line voltage is 1 time, therefore the variable m in mathematical expression 1 is 1, in the time that supposition display resolution (pixel count) is VGA, m=1920, n=480, if therefore as Fig. 1, 3~5 form voltage like that provides the signal wire of line and gate lines G L to form abreast, can expect to reduce to the power consumption of 1/1920th degree.
In the present embodiment, adopt the reason of self-refresh action and external refresh action or the action of outside pole sex reversal is in order to tackle following situation simultaneously: if be the image element circuit 2 of regular event at first, due to aging variation, the 2nd on-off circuit 23 or control circuit 24 can break down, although can implement without barrier write activity, occur normally carrying out the state of self-refresh action in one part of pixel circuit 2.That is to say, in the time only depending on self-refresh action, when the deterioration that shows of this one part of pixel circuit 2, this deterioration is just fixing, and by adopt the action of outside pole sex reversal simultaneously, can prevent the immobilization of this display defect.
In addition, in the case of the image element circuit (2B, 2b) of the 2nd type, in order to realize the flow process of present embodiment, need in step #1, make auxiliary capacitance line CSL is that 5V carries out write activity, and this point illustrates in the 2nd embodiment.
[the 7th embodiment]
In the 7th embodiment, the relation from reversal of poles action and write activity under display mode when normal is described.
When normal, under display mode, write activity is carried out not according to every 1 frame, but through carrying out off and on write activity the image duration of ormal weight.During this period, all image element circuit 2A is nonselection mode, and whole gate lines G L are applied to non-selection row voltage-5V, and whole selection line SEL are also applied to voltage-5V for non-selection, the 1st on-off circuit 22 and the 2nd on-off circuit 23 are nonconducting state, and internal node N1 separates with source electrode line SL electricity.
But, as mentioned above, the leakage current during due to the cut-off of transistor T 4 grades that are connected with internal node N1, the pixel voltage V20 of internal node N1 slowly changes.Therefore, when stopping the interval of image duration of write activity when elongated, because the variation of liquid crystal voltage Vlc can make to show that image changes.Before this variation exceedes visual permission limit, need to carry out write activity again.Carry out again write activity at the demonstration image to identical, the magnitude of voltage of relative voltage Vcom is reversed between high level (5V) and low level (0V), make the also reversion between high level (5V) and low level (0V) of voltage that source electrode line SL is applied, can write again identical pixel data thus.This is suitable with existing " action of outside pole sex reversal " of moving as the reversal of poles of use external pixels storer.
Said external reversal of poles action is identical with write activity, the horizontal period that the pixel data of the amount of 1 frame is divided into the amount of the number of gate line writes, therefore produced and need to make the source electrode line SL maximum of each row change by every 1 horizontal period, brought large power consumption.Therefore, in the present embodiment, when normal, in display mode, carry out from reversal of poles action and write activity by the combination of will getting shown in the process flow diagram of Figure 44, realize and significantly reduce power consumption thus.
At first, by the write activity (step #11) of carrying out the pixel data of the amount of 1 frame under display mode when normal in the main points described in the 5th embodiment.
After the write activity of step #11, after during the standby suitable with the amount of image duration of specified quantity, the image element circuit 2 of the amount of 1 frame when normal under display mode, by carrying out in the lump in the main points described in the 3rd~4th embodiment from reversal of poles action (step #12).Consequently, in process during above-mentioned standby, as shown in Figure 41~Figure 42, there is the small voltage variation of pixel voltage V20, the voltage that same variation in voltage has also occurred in liquid crystal voltage Vlc is thereupon initialised, pixel voltage V20 is restored to and carries out the voltage status of write activity after tight, and liquid crystal voltage Vl also becomes the state with the absolute value generation reversal of poles identical with carrying out the magnitude of voltage of write activity after tight.Therefore, by realize refresh activity and the reversal of poles action of liquid crystal voltage Vlc from reversal of poles action simultaneously.
Step #12 after reversal of poles action, when accept the write activity (data rewriting) of new pixel data or the request of " action of outside pole sex reversal " in the process during above-mentioned standby from outside (step #13 is yes), return to step #11, carry out the write activity of new pixel data or pixel data in the past.In process during above-mentioned standby, do not accept, in the situation (step #13 is no) of this request, return to step #12 after during above-mentioned standby, again to carry out from reversal of poles and move.Thus, at every turn through all can repeatedly carrying out during above-mentioned standby from reversal of poles action, therefore can carry out refresh activity and the reversal of poles action of liquid crystal voltage Vlc, prevent the deterioration of liquid crystal display cells and the reduction of display quality.
Also adopt the reason of outside pole sex reversal action identical with the reason of the situation that uses the self-refresh of the 6th embodiment to move by reducing the reason of power consumption from reversal of poles action and not only use from reversal of poles action simultaneously, therefore omit.In addition, in order to realize the flow process of present embodiment, be certainly defined as the type that can carry out from the image element circuit of reversal of poles action.
In addition, in the case of the image element circuit (2B) of the 2nd type, in order to realize the flow process of present embodiment, need in step #11, make auxiliary capacitance line CSL is that 0V carries out write activity, and this point illustrates in the 3rd embodiment and the 4th embodiment.
[the 8th embodiment]
In the 8th embodiment, the action of the self-refresh under display mode and the relation from reversal of poles action and write activity when normal are described.Described in the 6th and the 7th embodiment, self-refresh moves, has respectively from reversal of poles action the effect that reduces power consumption.In the present embodiment, when normal in display mode, with shown in the process flow diagram of Figure 45 to get combination carry out self-refresh move, from reversal of poles action and write activity, can realize thus the minimizing of power consumption by a larger margin.
First, by the write activity (step #21) of carrying out the pixel data of the amount of 1 frame under display mode when normal in the main points described in the 5th embodiment.
After the write activity of step #21, carry out self-refresh action (step #22) by the main points described in the 2nd embodiment.
Detect the action of this self-refresh below and be the action of carrying out write activity before urgent and rise which time.In other words the self-refresh action that, works the amount of having carried out several frames to carrying out write activity before urgent is counted.If below the critical frame number of regulation (being no in step #23), continuing to return step #22, this count value carries out self-refresh action.On the other hand, if exceed critical frame number (being yes in step #23), carry out from reversal of poles action (step #24) by the main points described in the 3rd~4th embodiment.
Step #24 after reversal of poles action, when accept the write activity (data rewriting) of new pixel data or the request of " action of outside pole sex reversal " from outside (step #25 is yes), return to step #21, carry out the write activity of new pixel data or pixel data in the past.On the other hand, do not accepting, in the situation of this request (step #25 is no), to return to step #22, again carrying out self-refresh action.Thus, repeatedly carry out self-refresh action and from reversal of poles action, therefore can carry out refresh activity and the reversal of poles action of liquid crystal voltage Vlc, prevent the deterioration of liquid crystal display cells and the reduction of display quality.
In addition, also can replace the process flow diagram of Figure 45, be configured to the process flow diagram of appropriately combined Figure 43 and the process flow diagram of Figure 44, thus by self-refresh action with from reversal of poles combination of actions.Particularly in the case of the image element circuit (2B) of the 2nd type, in order to realize the flow process of present embodiment, need to be in the time carrying out self-refresh action, writing fashionable (step #1) in data, to make auxiliary capacitance line CSL be 5V, carrying out in the time that reversal of poles is moved, data are write, and fashionable (step #11) is 0V.The in the situation that of this image element circuit, can not carry out the process flow diagram of Figure 45, be therefore suitable for the process flow diagram combination of the process flow diagram of Figure 43 and Figure 44 to carry out.
[the 9th embodiment]
In the 9th embodiment, the write activity for the each type in all types of with reference to the accompanying drawings of common display mode.
Conventionally the write activity of display mode is following action: the pixel data of the amount of 1 frame is cut apart by each display line of horizontal direction (line direction), in every 1 horizontal period, the source electrode line SL of each row is applied the analog voltage of the multi-grey level corresponding with each pixel data of the amount of 1 display line, and the gate lines G L of the display line of selecting (selecting row) is applied and selects row voltage 8V, making the 1st on-off circuit 22 of whole image element circuits 2 of this selection row is conducting state, the voltage of the source electrode line SL of each row is transferred to the internal node N1 of each image element circuit 2 of selecting row.To the gate lines G L of (non-selection row) beyond the display line of selecting, for the 1st on-off circuit 22 of whole image element circuits 2 of making this selection row is nonconducting state, apply non-selection row voltage-5V.
The timing controlled that below voltage of each signal wire of the write activity of explanation applies is undertaken by display control circuit 11, and each voltage applies by display control circuit 11, comparative electrode driving circuit 12, source electrode driver 13, gate drivers 14 and undertaken.
Figure 46 illustrates the sequential chart of the write activity of the image element circuit 2A of the 1st type that has used group X.In Figure 46, show 2 gate lines G L1, the GL2 of 1 image duration, 2 source electrode line SL1, SL2, selection line SEL, datum line REF, auxiliary capacitance line CSL and each voltage waveforms of the line BST that boosts and the voltage waveform of relative voltage Vcom.
Be split into the horizontal period of the amount of the number of gate lines G L 1 image duration, the gate lines G L1~GLn selecting in each horizontal period is assigned with in order.In Figure 46, show the change in voltage of 2 gate lines G L1, GL2 of 2 initial horizontal period.In the 1st horizontal period, gate lines G L1 is applied and selects row voltage 8V, gate lines G L2 is applied to non-selection row voltage-5V, in the 2nd horizontal period, gate lines G L2 is applied and selects row voltage 8V, gate lines G L1 is applied to non-selection row voltage-5V, in this later horizontal period, two gate lines G L1, GL2 are applied to non-selection row voltage-5V.
The source electrode line SL of each row is applied to the analog voltage of the corresponding multi-grey level of pixel data of the display line corresponding with each horizontal period.In addition, under common display mode, apply the analog voltage of the multi-grey level corresponding with the pixel data of simulating display line, applying voltage does not have univocality and determines, therefore in Figure 46 by smearing to show with oblique line.In addition, in Figure 46, represent each source electrode line SL1, SL2 ... SLm and 2 source electrode line SL1, SL2 are shown.
Relative voltage Vcom changes (relatively AC drive) by every 1 horizontal period, and therefore this analog voltage is the magnitude of voltage corresponding with relative voltage Vcom in identical horizontal period.That is to say, be 5V or 0V depending on relative voltage Vcom, sets analog voltage that source electrode line SL is applied, and the absolute value that makes the liquid crystal voltage Vlc giving by mathematical expression 2 is constant and only have a reversing.
In the image element circuit of the 1st type and the 4th type, the 1st on-off circuit 22 is only made up of transistor T 4, and therefore the non-conduction control of the conducting of the 1st on-off circuit 22 is only carried out conducting cut-off by transistor T 4 and controlled just much of that.In addition, the 2nd on-off circuit 23 does not need for conducting state in write activity, in order to prevent that the 2nd on-off circuit 23 is conducting state in the image element circuit 2A of non-selection row, apply voltage-5V for non-selection with the time couple selection line SEL being connected with whole image element circuit 2A of 1 image duration.This non-selection is not limited to negative voltage with voltage, can be also 0V.
In addition, taking time of 1 image duration, datum line REF is applied the independently voltage of conducting state when normal of voltage status that makes transistor T 2 and internal node N1.This magnitude of voltage is to be compared to the analog voltage of multi-grey level and more than the threshold voltage of the high transistor T 2 of maximal value the magnitude of voltage given from source electrode line SL voltage.In Figure 46, establishing above-mentioned maximal value is 5V, and threshold voltage is 2V, applies the 8V larger than they sums.
By every 1 horizontal period, relative voltage Vcom is carried out to relative AC driving, therefore auxiliary capacitance line CSL is driven with the voltage identical with relative voltage Vcom.Pixel electrode 20 carries out capacitive coupling by liquid crystal layer with comparative electrode 80, and carries out capacitive coupling by auxiliary capacitor element Cs with auxiliary capacitance line CSL.Therefore, in the time making the voltage of auxiliary capacitance line CSL side of auxiliary capacitor element C2 fixing, the variation of relative voltage Vcom is assigned with between auxiliary capacitance line CSL and auxiliary capacitor element C2, comes across pixel electrode 20, can make the liquid crystal voltage Vlc change of the image element circuit 2 of non-selection row.Therefore, use the voltage identical with relative voltage Vcom to drive whole auxiliary capacitance line CSL, the voltage of comparative electrode 80 and pixel electrode 20 changes to identical voltage direction thus, can suppress the variation of the liquid crystal voltage Vlc of the image element circuit 2 of above-mentioned non-selection row.
As illustrated in the 5th embodiment, the reason same according to the situation of the write activity of display mode when normal also can realize write activity by the voltage application method same with the 1st type in the image element circuit of the 2nd type and the 3rd type.In addition, in the image element circuit of the 4th type~6th type, the write activity of display mode is same when normal, controls respectively and selects line SEL with behavior unit, can realize write activity by the voltage application method same with the 1st type in addition.In addition,, the in the situation that of the 3rd type and the 6th type, providing to voltage the voltage that line VSL applies is 0V.
And each image element circuit (2a~2f) of group Y can apply to realize write activity by carrying out the voltage same with each image element circuit (2A~2F) of the group X of same type.About this point, can by with in the 5th embodiment, illustrate normal time display mode the same reason explanation of the situation of write activity, therefore omit detailed content.
In addition, in the write activity of common display mode, as the method that makes the reversal of poles of each display line by every 1 horizontal period, except above-mentioned " AC drives relatively ", as relative voltage Vcom, comparative electrode 80 is applied in addition the method for the fixed voltage of regulation.According to the method, the voltage that pixel electrode 20 is applied taking relative voltage Vcom as benchmark by every 1 horizontal period alternately as the situation of positive voltage be the situation of negative voltage.
In this case, there is the method that this pixel voltage is write direct by source electrode line SL; And write after the voltage of the voltage range centered by relative voltage Vcom, carry out voltage adjustment by the capacitive coupling that uses auxiliary capacitor element Cs, make its either party's in positive voltage or negative voltage taking relative voltage Vcom as benchmark method.In this case, auxiliary capacitance line CSL is not driven under the voltage identical with relative voltage Vcom, but carries out respectively pulsed drive with behavior unit.
In addition, in the present embodiment, in the write activity of common display mode, adopt the method that makes the reversal of poles of each display line by every 1 horizontal period, but this is the following fault illustrating occurring in the situation of carrying out reversal of poles taking 1 frame as unit in order to eliminate.In addition, as eliminating the method for this fault, also have by every row carry out reversal of poles driving method, be expert at and column direction on carry out polarity reversal driving method simultaneously taking pixel as unit.
Suppose following situation: in certain frame F1, in whole pixels, apply the liquid crystal voltage Vlc of positive polarity, in next frame F2, in whole pixels, apply the liquid crystal voltage Vlc of negative polarity.Even in the case of liquid crystal layer 75 being applied the voltage of same absolute, sometimes also can be depending on positive polarity or negative polarity and make optical transmission rate produce small difference.In the case of showing the rest image of high image quality, the existence of this small difference may make Show Styles that small variation occur in frame F1 and frame F2.In addition, in the time that dynamic image shows, in interframe should be in the viewing area of displaying contents of identical content, also may make its Show Styles that small variation occurs.In the time carrying out the demonstration of the rest image of high image quality, dynamic image, suppose the situation that this small variation also can visual identity.
And display mode is the rest image that shows this high image quality, the pattern of dynamic image conventionally, therefore above-mentioned small variation is likely by visual identity.For fear of this phenomenon, in the present embodiment, in same number of frames, make reversal of poles by each display line.Thus, in same number of frames, also between display line, apply the liquid crystal voltage Vlc of opposed polarity, therefore can suppress the display image data of the polarity based on liquid crystal voltage Vlc to impact.
[other embodiment]
Other embodiment is below described.
<1> is about belonging to the image element circuit 2A~2F that organizes X, in the time of the write activity of display mode and Chang Shi display mode conventionally in, also can give low level voltage to datum line REF, make transistor T 2 for cut-off state.Thus, internal node N1 is separated by electricity with output node N2, and consequently the current potential of pixel electrode 20 is not subject to the impact of the voltage of the output node N2 before write activity.Thus, the voltage of pixel electrode 20 can correctly reflect the voltage that applies of source electrode line SL, can error free ground display image data.
Wherein, as mentioned above, total stray capacitance of node N1 is far longer than node N2, and the current potential of the original state of node N2 can impact the current potential of pixel electrode 20 hardly, conducting state when therefore preferred crystal pipe T2 is normal.
<2> in the above-described embodiment, situation about implementing taking 1 frame as unit taking whole image element circuits as object from reversal of poles action has been described, but also can for example 1 frame be divided into multiple row groups of the row that comprises some, carry out with Gai Hangzuwei unit.For example, also can be successively repeatedly the image element circuit of dual numbers row carry out from reversal of poles action, the image element circuit of odd-numbered line is carried out and is nextly moved from reversal of poles.Undertaken moving from reversal of poles by like this even number line being separated with odd-numbered line, in the case of owing to producing small display error from reversal of poles action, this small error is dispersed to each even number line or each odd-numbered line, can make the impact on showing image less.Equally, also 1 frame can be divided into multiple row groups of the row that comprise some, carry out with Gai Liezuwei unit.
<3> in the above-described embodiment, is configured to respect to the whole image element circuits 2 on active-matrix substrate 10, possesses the 2nd on-off circuit 23 and control circuit 24.On the other hand, be configured on active-matrix substrate 10, possess carry out transmissive LCD transmissive pixel portion and carry out two kinds of pixel portions of reflective pixel portion of reflective LCD, also can be configured to and only in the image element circuit of reflective pixel portion, possess the 2nd on-off circuit 23 and control circuit 24, in the image element circuit of transmission display part, not possess the 2nd on-off circuit 23 and control circuit 24.
In this case, in the time of common display mode, utilize transmissive pixel portion to carry out image demonstration, when normal, utilize reflective pixel portion to carry out image demonstration when display mode.By such formation, can reduce the number of elements that is formed at active-matrix substrate 10 entirety.
<4> in the above-described embodiment, is configured to each image element circuit 2 and possesses auxiliary capacitor element Cs, does not possess auxiliary capacitor element Cs but also can be configured to.Wherein, in order to make the more stabilization of current potential of internal node N1, realize the reliable stabilization that shows image, preferably possess the scheme of this auxiliary capacitor element Cs.
<5> in the above-described embodiment, suppose the situation of the liquid crystal display cells Clc of the display element Bu21Jin You unit formation of each image element circuit 2, but as shown in figure 47, also can be configured to and between internal node N1 and pixel electrode 20, possess analogue amplifier Amp (voltage amplifier).In Figure 47, as an example, be configured to input auxiliary capacitance line CSL and the power lead Vcc power supply line as analogue amplifier Amp.
In this case, the voltage that is given to internal node N1 amplifies by the magnification η that utilizes analogue amplifier Amp setting, and the voltage after amplification is provided for pixel electrode 20.Therefore be, the small change in voltage of internal node N1 to be reflected in to the formation that shows image.
In addition, the in the situation that of this formation, display mode under reversal of poles action when normal, the voltage of internal node N1 is amplified by magnification η and is provided for pixel electrode 20, therefore by adjusting the 1st voltage status that source electrode line SL is applied and the voltage difference of the 2nd voltage status, can make to offer the 1st voltage status of pixel electrode 20 and the voltage of the 2nd voltage status and the high level of relative voltage Vcom and low level voltage consistent.
<6> in the above-described embodiment, is assumed to the transistor T 1~T4 in image element circuit 2 multi-crystal TFT of N channel-type, but can be also the formation that uses the TFT of P channel-type, the formation that uses non-crystalline silicon tft.In the display device of formation of TFT that uses P channel-type, also can by make supply voltage and as the positive and negative reversion of the magnitude of voltage shown in the operation condition of having narrated, make applying voltage reversal, will be replaced into the 1st voltage status (0V) and the 2nd voltage status (5V) etc. in the voltage of the 1st voltage status (5V) and the 2nd voltage status (0V) in the write activity of display mode when normal in event A and event B, similarly make image element circuit 2 move with the respective embodiments described above, can obtain same effect.
<7> in the above-described embodiment, pixel voltage V20 when normal under display mode and the 1st voltage status of relative voltage Vcom and the magnitude of voltage of the 2nd voltage status have been supposed 0V and 5V, also be set as correspondingly-5V of the magnitude of voltage that each signal wire is applied, 0V, 5V, 8V, 10V, but these magnitudes of voltage can suitably change according to the characteristic (threshold voltage etc.) of the liquid crystal cell using and transistor unit.
<8> in the above-described embodiment, for example understand liquid crystal indicator, but the invention is not restricted to this, as long as thering is the electric capacity corresponding with pixel capacitance Cp for keeping pixel data, voltage based on being held in this electric capacity shows the display device of image, can apply the present invention.
For example, in the electric capacity suitable with pixel capacitance, keep the voltage suitable with pixel data to carry out organic EL (Electroluminescenece: electroluminescence) display device of image demonstration, particularly about self-refresh, action can be applied the present invention.Figure 48 is the circuit diagram that an example of the image element circuit of this organic EL display is shown.In this image element circuit, give the voltage that is held in auxiliary capacitor Cs as pixel data to the gate terminal of the driving transistor T dv that comprises TFT, use transistor T dv to flow to light-emitting component OLED with the corresponding electric current of this voltage by driving.Therefore, the pixel capacitance Cp in this auxiliary capacitor Cs and the respective embodiments described above is suitable.
In addition, in the image element circuit shown in Figure 48, thereby from by controlling optical transmission rate to carry out the liquid crystal indicator of image demonstration different applying voltage between electrode, thereby utilize the electric current that flows through element to make that element self is luminous carries out image demonstration.Therefore, due to the rectification of light-emitting component, can not make the reversal of poles of the voltage at the two ends that are applied to this element, and there is no this necessity.Therefore,, in the image element circuit of Figure 48, that can not carry out illustrating in the 3rd~4th embodiment moves from reversal of poles.
description of reference numerals
1: liquid crystal indicator; 2: image element circuit; 2A, 2B, 2C, 2D, 2E, 2F: image element circuit; 2a, 2b, 2c, 2d, 2e, 2f: image element circuit; 10: active-matrix substrate; 11: display control circuit; 12: comparative electrode driving circuit; 13: source electrode driver; 14: gate drivers; 20: pixel electrode; 21: display element portion; 22: the 1 on-off circuits; 23: the 2 on-off circuits; 24: control circuit; 74: encapsulant; 75: liquid crystal layer; 80: comparative electrode; 81: substrate relatively; Amp: analogue amplifier; BST: line boosts; Cbst: boost capacitor element; Clc: liquid crystal display cells; CML: comparative electrode distribution; CSL: auxiliary capacitance line; Cs: auxiliary capacitor element; Ct: timing signal; DA: data image signal; Dv: data-signal; GL (GL1, GL2 ..., GLn): gate line; Gtc: scan-side timing controling signal; N1: internal node; N2: output node; OLED: light-emitting component; P1, P2: stage; P10, P11 ..., P18: the stage; P20, P21 ..., P27: the stage; REF: datum line; Sc1, Sc2 ..., Scm: source signal; SEL: select line; SL (SL1, SL2 ..., SLm): source electrode line; Stc: data side timing controling signal; T1, T2, T3, T4, T5: transistor; Tdv: driving transistor; V20: pixel electrode current potential, internal node current potential; Vcom: relative voltage; Vlc: liquid crystal voltage; VN2: output node current potential.
Claims (37)
1. an image element circuit, is characterized in that, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
Above-mentioned the 1st control line is also used as above-mentioned voltage provides line.
2. image element circuit according to claim 1, is characterized in that,
Also possess the 2nd capacity cell, one end of above-mentioned the 2nd capacity cell is connected with above-mentioned internal node, and the other end is connected with the fixed voltage line of the 4th control line or regulation.
3. an image element circuit, is characterized in that, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
Also possess the 2nd capacity cell, one end of above-mentioned the 2nd capacity cell is connected with above-mentioned internal node, and the other end is connected with the 4th control line,
Above-mentioned the 4th control line is also used as above-mentioned voltage provides line.
4. according to the image element circuit described in any one in claims 1 to 3, it is characterized in that,
The on-off element of afore mentioned rules comprise there is the 1st terminal, the 2nd terminal and control the 4th transistor unit of the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal,
The control terminal of above-mentioned the 4th transistor unit is connected respectively with scan signal line.
5. image element circuit according to claim 4, is characterized in that,
Above-mentioned the 1st on-off circuit is configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules.
6. image element circuit according to claim 4, is characterized in that,
Above-mentioned the 1st on-off circuit comprises above-mentioned the 3rd transistor unit and the series circuit of on-off element of afore mentioned rules or the series circuit of the on-off element of the 5th transistor AND gate afore mentioned rules in above-mentioned the 2nd on-off circuit, and above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit.
7. a display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits claimed in claim 1 and form image element circuit array in the row direction with on column direction,
Respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line.
8. display device according to claim 7, is characterized in that,
In the situation that above-mentioned voltage provides line to be individual wired,
In the above-mentioned image element circuit that is disposed at same a line or same row, one end of above-mentioned the 2nd on-off circuit provides line to be connected with the above-mentioned voltage sharing.
9. a display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits claimed in claim 3 and form image element circuit array in the row direction with on column direction,
Respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line.
10. display device according to claim 9, is characterized in that,
In the situation that above-mentioned voltage provides line to be individual wired,
In the above-mentioned image element circuit that is disposed at same a line or same row, one end of above-mentioned the 2nd on-off circuit provides line to be connected with the above-mentioned voltage sharing.
11. according to the display device described in any one in claim 7 to 10, it is characterized in that,
Above-mentioned the 1st on-off circuit is configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules, and the on-off element of afore mentioned rules is the 4th transistor unit that has the 1st terminal, the 2nd terminal and control the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, being configured to above-mentioned the 1st terminal is connected with above-mentioned internal node, the 2nd terminal is connected with above-mentioned data signal line, control terminal is connected with scan signal line
Be configured to: respectively possess 1 said scanning signals line by each above line, and the above-mentioned image element circuit that is disposed at same a line is connected with shared said scanning signals line,
Possesses the scan signal line drive circuit that drives respectively said scanning signals line.
12. according to the display device described in any one in claim 7 to 10, it is characterized in that,
The on-off element of afore mentioned rules comprise there is the 1st terminal, the 2nd terminal and control the 4th transistor unit of the control terminal of the conducting between above-mentioned two-terminal,
Above-mentioned the 1st on-off circuit comprises above-mentioned the 3rd transistor unit and the series circuit of above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate in above-mentioned the 2nd on-off circuit, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit
Respectively possess 1 scan signal line and 1 above-mentioned the 2nd control line by each above line,
The control terminal of above-mentioned the 4th transistor unit is connected with scan signal line,
The above-mentioned image element circuit that is disposed at same a line is connected respectively with shared said scanning signals line and shared above-mentioned the 2nd control line,
Possesses the scan signal line drive circuit that drives respectively said scanning signals line.
13. display device according to claim 11, is characterized in that,
In the time that the above-mentioned image element circuit that is disposed at 1 selection row is write to the write activity of above-mentioned pixel data respectively,
Said scanning signals line drive circuit applies the selection row voltage of regulation to the said scanning signals line of above-mentioned selection row, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned selection row is conducting state, and the said scanning signals line of non-selection row is applied to the non-selection row voltage of regulation, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned non-selection row is nonconducting state
Above-mentioned data signal wire driving circuit applies the data voltage corresponding with writing pixel data in the above-mentioned image element circuit of each row of above-mentioned selection row respectively to each above-mentioned data signal line.
14. display device according to claim 12, is characterized in that,
In the time that the above-mentioned image element circuit that is disposed at 1 selection row is write to the write activity of above-mentioned pixel data respectively,
Said scanning signals line drive circuit applies the selection row voltage of regulation to the said scanning signals line of above-mentioned selection row, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned selection row is conducting state, and the said scanning signals line of non-selection row is applied to the non-selection row voltage of regulation, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned non-selection row is nonconducting state
Above-mentioned control line driving circuit applies to above-mentioned the 2nd control line of above-mentioned selection row the selection voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state, and above-mentioned the 2nd control line to above-mentioned non-selection row applies the non-selection voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state
Above-mentioned data signal wire driving circuit applies the data voltage corresponding with writing pixel data in the above-mentioned image element circuit of each row of above-mentioned selection row respectively to each above-mentioned data signal line.
15. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
Above-mentioned the 1st on-off circuit is configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules, and the on-off element of afore mentioned rules is the 4th transistor unit that has the 1st terminal, the 2nd terminal and control the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, being configured to above-mentioned the 1st terminal is connected with above-mentioned internal node, the 2nd terminal is connected with above-mentioned data signal line, control terminal is connected with scan signal line
Be configured to: respectively possess 1 said scanning signals line by each above line, and the above-mentioned image element circuit that is disposed at same a line is connected with shared said scanning signals line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
In the time that the above-mentioned image element circuit that is disposed at 1 selection row is write to the write activity of above-mentioned pixel data respectively,
Said scanning signals line drive circuit applies the selection row voltage of regulation to the said scanning signals line of above-mentioned selection row, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned selection row is conducting state, and the said scanning signals line of non-selection row is applied to the non-selection row voltage of regulation, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned non-selection row is nonconducting state
Above-mentioned data signal wire driving circuit applies the data voltage corresponding with writing pixel data in the above-mentioned image element circuit of each row of above-mentioned selection row respectively to each above-mentioned data signal line,
In the time of above-mentioned write activity,
Above-mentioned control line driving circuit applies the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state to above-mentioned the 2nd control line.
16. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
Above-mentioned the 1st on-off circuit is configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules, and the on-off element of afore mentioned rules is the 4th transistor unit that has the 1st terminal, the 2nd terminal and control the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, being configured to above-mentioned the 1st terminal is connected with above-mentioned internal node, the 2nd terminal is connected with above-mentioned data signal line, control terminal is connected with scan signal line
Be configured to: respectively possess 1 said scanning signals line by each above line, and the above-mentioned image element circuit that is disposed at same a line is connected with shared said scanning signals line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
In the time that the above-mentioned image element circuit that is disposed at 1 selection row is write to the write activity of above-mentioned pixel data respectively,
Said scanning signals line drive circuit applies the selection row voltage of regulation to the said scanning signals line of above-mentioned selection row, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned selection row is conducting state, and the said scanning signals line of non-selection row is applied to the non-selection row voltage of regulation, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned non-selection row is nonconducting state
Above-mentioned data signal wire driving circuit applies the data voltage corresponding with writing pixel data in the above-mentioned image element circuit of each row of above-mentioned selection row respectively to each above-mentioned data signal line,
In the time of above-mentioned write activity,
Above-mentioned control line driving circuit applies the voltage that makes the regulation that above-mentioned the 2nd transistor unit is conducting state to above-mentioned the 1st control line.
17. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
Above-mentioned the 1st on-off circuit is configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules, and the on-off element of afore mentioned rules is the 4th transistor unit that has the 1st terminal, the 2nd terminal and control the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, being configured to above-mentioned the 1st terminal is connected with above-mentioned internal node, the 2nd terminal is connected with above-mentioned data signal line, control terminal is connected with scan signal line
Be configured to: respectively possess 1 said scanning signals line by each above line, and the above-mentioned image element circuit that is disposed at same a line is connected with shared said scanning signals line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
In the time that the above-mentioned image element circuit that is disposed at 1 selection row is write to the write activity of above-mentioned pixel data respectively,
Said scanning signals line drive circuit applies the selection row voltage of regulation to the said scanning signals line of above-mentioned selection row, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned selection row is conducting state, and the said scanning signals line of non-selection row is applied to the non-selection row voltage of regulation, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned non-selection row is nonconducting state
Above-mentioned data signal wire driving circuit applies the data voltage corresponding with writing pixel data in the above-mentioned image element circuit of each row of above-mentioned selection row respectively to each above-mentioned data signal line,
In the time of above-mentioned write activity,
It is independently the voltage of the regulation of conducting state that above-mentioned control line driving circuit applies to above-mentioned the 1st control line the voltage status that makes above-mentioned the 2nd transistor unit and above-mentioned internal node, and the voltage that above-mentioned voltage is provided line to apply to make to the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state.
18. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
The on-off element of afore mentioned rules comprise there is the 1st terminal, the 2nd terminal and control the 4th transistor unit of the control terminal of the conducting between above-mentioned two-terminal,
Above-mentioned the 1st on-off circuit comprises above-mentioned the 3rd transistor unit and the series circuit of above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate in above-mentioned the 2nd on-off circuit, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit
Respectively possess 1 scan signal line and 1 above-mentioned the 2nd control line by each above line,
The control terminal of above-mentioned the 4th transistor unit is connected with scan signal line,
The above-mentioned image element circuit that is disposed at same a line is connected respectively with shared said scanning signals line and shared above-mentioned the 2nd control line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
In the time that the above-mentioned image element circuit that is disposed at 1 selection row is write to the write activity of above-mentioned pixel data respectively,
Said scanning signals line drive circuit applies the selection row voltage of regulation to the said scanning signals line of above-mentioned selection row, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned selection row is conducting state, and the said scanning signals line of non-selection row is applied to the non-selection row voltage of regulation, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned non-selection row is nonconducting state
Above-mentioned control line driving circuit applies to above-mentioned the 2nd control line of above-mentioned selection row the selection voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state, and above-mentioned the 2nd control line to above-mentioned non-selection row applies the non-selection voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state
Above-mentioned data signal wire driving circuit applies the data voltage corresponding with writing pixel data in the above-mentioned image element circuit of each row of above-mentioned selection row respectively to each above-mentioned data signal line,
In the time of above-mentioned write activity,
Above-mentioned control line driving circuit applies the voltage that makes the regulation that above-mentioned the 2nd transistor unit is conducting state to above-mentioned the 1st control line.
19. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
The on-off element of afore mentioned rules comprise there is the 1st terminal, the 2nd terminal and control the 4th transistor unit of the control terminal of the conducting between above-mentioned two-terminal,
Above-mentioned the 1st on-off circuit comprises above-mentioned the 3rd transistor unit and the series circuit of above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate in above-mentioned the 2nd on-off circuit, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit
Respectively possess 1 scan signal line and 1 above-mentioned the 2nd control line by each above line,
The control terminal of above-mentioned the 4th transistor unit is connected with scan signal line,
The above-mentioned image element circuit that is disposed at same a line is connected respectively with shared said scanning signals line and shared above-mentioned the 2nd control line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
In the situation that above-mentioned voltage provides line to be individual wired,
In the time that the above-mentioned image element circuit that is disposed at 1 selection row is write to the write activity of above-mentioned pixel data respectively,
Said scanning signals line drive circuit applies the selection row voltage of regulation to the said scanning signals line of above-mentioned selection row, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned selection row is conducting state, and the said scanning signals line of non-selection row is applied to the non-selection row voltage of regulation, above-mentioned the 4th transistor unit that makes to be disposed at above-mentioned non-selection row is nonconducting state
Above-mentioned control line driving circuit applies to above-mentioned the 2nd control line of above-mentioned selection row the selection voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state, it is independently the voltage of the regulation of conducting state that above-mentioned the 1st control line is applied to the voltage status that makes above-mentioned the 2nd transistor unit and above-mentioned internal node, above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Above-mentioned data signal wire driving circuit applies the data voltage corresponding with writing pixel data in the above-mentioned image element circuit of each row of above-mentioned selection row respectively to each above-mentioned data signal line.
20. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
Above-mentioned the 1st on-off circuit is configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules, and the on-off element of afore mentioned rules is the 4th transistor unit that has the 1st terminal, the 2nd terminal and control the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, being configured to above-mentioned the 1st terminal is connected with above-mentioned internal node, the 2nd terminal is connected with above-mentioned data signal line, control terminal is connected with scan signal line
Be configured to: respectively possess 1 said scanning signals line by each above line, and the above-mentioned image element circuit that is disposed at same a line is connected with shared said scanning signals line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
In the time multiple above-mentioned image element circuits being made to above-mentioned the 2nd on-off circuit and above-mentioned control circuit work and compensate the self-refresh action of variation in voltage of above-mentioned internal node simultaneously,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps at above-mentioned internal node is the 1st voltage status, to utilize above-mentioned the 2nd transistor unit to cut off the electric current to above-mentioned internal node from one end of above-mentioned the 1st capacity cell, the in the situation that of the 2nd voltage status, making above-mentioned the 2nd transistor unit is conducting state
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state,
Above-mentioned the 2nd control line being connected with the other end of above-mentioned the 1st capacity cell or above-mentioned the 3rd control line are applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be not suppress above-mentioned change in voltage above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be to suppress above-mentioned change in voltage above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, making above-mentioned the 1st transistor unit is nonconducting state,
Provide line that the voltage of the above-mentioned pixel data of above-mentioned the 1st voltage status is provided to the whole above-mentioned voltage being connected with the multiple above-mentioned image element circuit of the object as above-mentioned self-refresh action.
21. display device according to claim 20, is characterized in that,
After above-mentioned self-refresh release is tight, enter holding state,
Above-mentioned control line driving circuit applies the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state to above-mentioned the 2nd control line, and makes the end that applies of above-mentioned potential pulse.
22. display device according to claim 21, is characterized in that,
In above-mentioned holding state,
Above-mentioned control line driving circuit applies the voltage of above-mentioned the 2nd voltage status to above-mentioned data signal line.
23. display device according to claim 21, is characterized in that,
Separate than long 10 times of above above-mentioned holding states during above-mentioned self-refresh action and repeatedly carry out above-mentioned self-refresh action.
24. display device according to claim 20, is characterized in that,
Be configured to the on-off element not comprising beyond above-mentioned the 4th transistor unit at above-mentioned the 1st on-off circuit,
The multiple above-mentioned image element circuit of above-mentioned self-refresh action object is listed as or multiple units of classifying as subregion with 1,
Be set to drive by each above-mentioned subregion with above-mentioned the 2nd control line being connected with the other end of above-mentioned the 1st capacity cell or above-mentioned the 3rd control line to above-mentioned the 2nd control line of major general,
For the subregion of object that is not the action of above-mentioned self-refresh, above-mentioned control line driving circuit applies the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state to above-mentioned the 2nd control line, or above-mentioned the 2nd control line being connected with the other end of above-mentioned the 1st capacity cell or above-mentioned the 3rd control line are not applied to above-mentioned potential pulse
Switch successively the above-mentioned subregion of above-mentioned self-refresh action object, cut apart and carry out above-mentioned self-refresh action by each above-mentioned subregion.
25. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
Above-mentioned the 1st on-off circuit is configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules, and the on-off element of afore mentioned rules is the 4th transistor unit that has the 1st terminal, the 2nd terminal and control the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, being configured to above-mentioned the 1st terminal is connected with above-mentioned internal node, the 2nd terminal is connected with above-mentioned data signal line, control terminal is connected with scan signal line
Be configured to: respectively possess 1 said scanning signals line by each above line, and the above-mentioned image element circuit that is disposed at same a line is connected with shared said scanning signals line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
Above-mentioned image element circuit is configured to above-mentioned the 1st on-off circuit and does not comprise the on-off element beyond above-mentioned the 4th transistor unit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line,
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Above-mentioned the 3rd control line being connected with the other end of above-mentioned the 1st capacity cell is applied to the initial voltage of regulation,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 3rd control line being connected with the other end of above-mentioned the 1st capacity cell is applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least applies to above-mentioned the 2nd control line the voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state in the specified time limit after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, then, above-mentioned the 3rd control line stopping being connected with the other end of above-mentioned the 1st capacity cell applies pulse
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit during at least a portion that finishes above-mentioned the 2nd control line to apply before making the voltage of the regulation that above-mentioned the 3rd transistor unit is conducting state tight in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
26. display device according to claim 25, is characterized in that,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided,
Set after action in above-mentioned original state, above-mentioned control line driving circuit applies above-mentioned the 2nd voltage status voltage to above-mentioned the 1st control line is as independently making the voltage of the afore mentioned rules that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node.
27. display device according to claim 25, is characterized in that,
Above-mentioned image element circuit possesses the 2nd capacity cell that one end is connected with above-mentioned internal node, the other end is connected with the 4th control line,
In the situation that above-mentioned the 4th control line is also used as above-mentioned voltage line is provided,
Above-mentioned control line driving circuit is continuously applied the voltage of above-mentioned 2nd voltage status to above-mentioned the 4th control line above-mentioned in during reversal of poles action.
28. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
Above-mentioned the 1st on-off circuit is configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules, and the on-off element of afore mentioned rules is the 4th transistor unit that has the 1st terminal, the 2nd terminal and control the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, being configured to above-mentioned the 1st terminal is connected with above-mentioned internal node, the 2nd terminal is connected with above-mentioned data signal line, control terminal is connected with scan signal line
Be configured to: respectively possess 1 said scanning signals line by each above line, and the above-mentioned image element circuit that is disposed at same a line is connected with shared said scanning signals line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
Above-mentioned image element circuit is configured to: above-mentioned voltage provide line not with above-mentioned the 1st control line~3rd control line dual-purpose, it is individual wired, above-mentioned the 1st on-off circuit does not comprise the on-off element beyond above-mentioned the 4th transistor unit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Above-mentioned the 3rd control line is applied to the initial voltage of regulation,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 2nd control line and above-mentioned the 3rd control line are applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state, and making above-mentioned the 3rd transistor unit is conducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least stops above-mentioned the 2nd control line and above-mentioned the 3rd control line to apply potential pulse after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse after specified time limit,
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit during at least a portion that finishes above-mentioned the 2nd control line to apply before making potential pulse that above-mentioned the 3rd transistor unit is conducting state tight in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
29. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
Above-mentioned the 1st on-off circuit is configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules, and the on-off element of afore mentioned rules is the 4th transistor unit that has the 1st terminal, the 2nd terminal and control the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, being configured to above-mentioned the 1st terminal is connected with above-mentioned internal node, the 2nd terminal is connected with above-mentioned data signal line, control terminal is connected with scan signal line
Be configured to: respectively possess 1 said scanning signals line by each above line, and the above-mentioned image element circuit that is disposed at same a line is connected with shared said scanning signals line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
Above-mentioned image element circuit is configured to: above-mentioned voltage provide line not with above-mentioned the 1st control line~2nd control line dual-purpose, it is individual wired, above-mentioned the 1st on-off circuit does not comprise the on-off element beyond above-mentioned the 4th transistor unit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
The initial voltage that provides line to apply regulation to above-mentioned the 2nd control line and above-mentioned voltage,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 2nd control line is applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least stops above-mentioned the 2nd control line to apply pulse after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse after specified time limit,
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit during at least a portion that finishes above-mentioned the 2nd control line to apply before making the voltage of the regulation that above-mentioned the 3rd transistor unit is conducting state tight in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
30. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
The on-off element of afore mentioned rules comprise there is the 1st terminal, the 2nd terminal and control the 4th transistor unit of the control terminal of the conducting between above-mentioned two-terminal,
Above-mentioned the 1st on-off circuit comprises above-mentioned the 3rd transistor unit and the series circuit of above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate in above-mentioned the 2nd on-off circuit, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit
Respectively possess 1 scan signal line and 1 above-mentioned the 2nd control line by each above line,
The control terminal of above-mentioned the 4th transistor unit is connected with scan signal line,
The above-mentioned image element circuit that is disposed at same a line is connected respectively with shared said scanning signals line and shared above-mentioned the 2nd control line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
Above-mentioned image element circuit is configured to: above-mentioned voltage provide line not with above-mentioned the 1st control line~3rd control line dual-purpose, it is individual wired, and above-mentioned the 1st on-off circuit comprises the series circuit of above-mentioned the 3rd transistor unit and above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
The initial voltage that provides line to apply regulation to above-mentioned the 3rd control line and above-mentioned voltage,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 3rd control line being connected with the other end of above-mentioned the 1st capacity cell is applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least when the above-mentioned potential pulse of said scanning signals line drive circuit applies till this pulse applies to above-mentioned the 2nd control line the voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state in applying the specified time limit finishing, then, above-mentioned the 3rd control line stopping being connected with the other end of above-mentioned the 1st capacity cell applies pulse
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit,
Utilize said scanning signals line drive circuit to apply above-mentioned potential pulse, during above-mentioned data signal line is applied to the voltage of above-mentioned the 1st voltage status, to after providing with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object the voltage that line applies above-mentioned the 1st voltage status, end applies during the tight front at least a portion of voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state to above-mentioned the 2nd control line in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
31. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
The on-off element of afore mentioned rules comprise there is the 1st terminal, the 2nd terminal and control the 4th transistor unit of the control terminal of the conducting between above-mentioned two-terminal,
Above-mentioned the 1st on-off circuit comprises above-mentioned the 3rd transistor unit and the series circuit of above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate in above-mentioned the 2nd on-off circuit, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit
Respectively possess 1 scan signal line and 1 above-mentioned the 2nd control line by each above line,
The control terminal of above-mentioned the 4th transistor unit is connected with scan signal line,
The above-mentioned image element circuit that is disposed at same a line is connected respectively with shared said scanning signals line and shared above-mentioned the 2nd control line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
Above-mentioned image element circuit is configured to: above-mentioned voltage provide line not with above-mentioned the 1st control line~3rd control line dual-purpose, it is individual wired, and above-mentioned the 1st on-off circuit comprises the series circuit of above-mentioned the 3rd transistor unit and above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
The initial voltage that provides line to apply regulation to above-mentioned the 3rd control line and above-mentioned voltage,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 2nd control line and above-mentioned the 3rd control line are applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least stops above-mentioned the 2nd control line and above-mentioned the 3rd control line to apply potential pulse after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse after specified time limit,
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit,
Utilize said scanning signals line drive circuit to apply above-mentioned potential pulse, during above-mentioned data signal line is applied to the voltage of above-mentioned the 1st voltage status, to after providing with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object the voltage that line applies above-mentioned the 1st voltage status, in finishing to apply during above-mentioned potential pulse at least a portion before tight to above-mentioned the 2nd control line and above-mentioned the 3rd control line, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
32. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
The on-off element of afore mentioned rules comprise there is the 1st terminal, the 2nd terminal and control the 4th transistor unit of the control terminal of the conducting between above-mentioned two-terminal,
Above-mentioned the 1st on-off circuit comprises above-mentioned the 3rd transistor unit and the series circuit of above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate in above-mentioned the 2nd on-off circuit, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit
Respectively possess 1 scan signal line and 1 above-mentioned the 2nd control line by each above line,
The control terminal of above-mentioned the 4th transistor unit is connected with scan signal line,
The above-mentioned image element circuit that is disposed at same a line is connected respectively with shared said scanning signals line and shared above-mentioned the 2nd control line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
Above-mentioned image element circuit is configured to: above-mentioned voltage provide line not with above-mentioned the 1st control line~2nd control line dual-purpose, it is individual wired, and above-mentioned the 1st on-off circuit comprises the series circuit of above-mentioned the 3rd transistor unit and above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 2nd control line being connected with the other end of above-mentioned the 1st capacity cell is applied to the potential pulse of the voltage amplitude of regulation, one end of above-mentioned the 1st capacity cell is given to the change in voltage of bringing by the capacitive coupling of above-mentioned the 1st capacity cell, be above-mentioned the 1st voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is nonconducting state, thereby do not suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is conducting state, on the other hand, be above-mentioned the 2nd voltage status at the voltage of above-mentioned internal node, above-mentioned the 2nd transistor unit is conducting state, thereby suppress above-mentioned change in voltage, making above-mentioned the 1st transistor unit is nonconducting state,
Then, above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least stops above-mentioned the 2nd control line to apply potential pulse after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse after specified time limit,
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit,
Utilize said scanning signals line drive circuit to apply above-mentioned potential pulse, during above-mentioned data signal line is applied to the voltage of above-mentioned the 1st voltage status, to after providing with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object the voltage that line applies above-mentioned the 1st voltage status, finish above-mentioned the 2nd control line to apply above-mentioned potential pulse at least a portion before tight during in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
33. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
Above-mentioned the 1st on-off circuit is configured to the on-off element beyond the on-off element that does not comprise afore mentioned rules, and the on-off element of afore mentioned rules is the 4th transistor unit that has the 1st terminal, the 2nd terminal and control the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, being configured to above-mentioned the 1st terminal is connected with above-mentioned internal node, the 2nd terminal is connected with above-mentioned data signal line, control terminal is connected with scan signal line
Be configured to: respectively possess 1 said scanning signals line by each above line, and the above-mentioned image element circuit that is disposed at same a line is connected with shared said scanning signals line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
Above-mentioned image element circuit is configured to: above-mentioned the 1st on-off circuit does not comprise the on-off element beyond above-mentioned the 4th transistor unit, and the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line,
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor, the 1st terminal of above-mentioned the 1st transistor unit of official post or the voltage of the 2nd terminal at the magnitude of voltage of the one end due to above-mentioned the 1st capacity cell are above-mentioned the 2nd voltage status, apply the voltage of following regulation: it is conducting state that the voltage of this regulation makes above-mentioned the 1st transistor unit in the situation that above-mentioned internal node is above-mentioned the 1st voltage status, in the situation that above-mentioned internal node is above-mentioned the 2nd voltage status, above-mentioned the 1st transistor unit is nonconducting state,
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or in the situation that above-mentioned voltage provides line to be individual wired, above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Above-mentioned the 3rd control line being connected with the other end of above-mentioned the 1st capacity cell is applied to the initial voltage of regulation,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
It is the voltage that above-mentioned the 1st voltage status or above-mentioned the 2nd voltage status all make the regulation that above-mentioned the 2nd transistor unit is nonconducting state that above-mentioned the 1st control line is applied to above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least applies to above-mentioned the 2nd control line the voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state in the specified time limit after said scanning signals line drive circuit finishes applying of above-mentioned potential pulse,
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit during at least a portion that finishes above-mentioned the 2nd control line to apply before making the voltage of the regulation that above-mentioned the 3rd transistor unit is conducting state tight in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
34. 1 kinds of display device, is characterized in that,
Be configured to:
Configure respectively multiple image element circuits and form image element circuit array in the row direction with on column direction,
Above-mentioned image element circuit, possesses:
Display element portion, it comprises unit display element;
Internal node, it forms a part for above-mentioned display element portion, keeps being applied to the voltage of the pixel data of above-mentioned display element portion;
The 1st on-off circuit, it is at least transferred to above-mentioned internal node via the on-off element of regulation by the voltage of the above-mentioned pixel data providing from data signal line;
The 2nd on-off circuit, it provides the voltage of line not to be transferred to above-mentioned internal node via the on-off element of afore mentioned rules the voltage that offers regulation; And
Control circuit, its voltage by the corresponding regulation of the voltage of the above-mentioned pixel data keeping with above-mentioned internal node remains on one end of the 1st capacity cell, and it is non-conduction to control the conducting of above-mentioned the 2nd on-off circuit,
The 1st transistor unit~3rd transistor unit has the 1st terminal, the 2nd terminal and controls the control terminal of the conducting between above-mentioned the 1st terminal and the 2nd terminal, above-mentioned the 2nd on-off circuit has above-mentioned the 1st transistor unit and the 3rd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit, above-mentioned control circuit has above-mentioned the 2nd transistor unit in above-mentioned the 1st transistor unit~3rd transistor unit
Above-mentioned the 2nd on-off circuit comprises the series circuit of above-mentioned the 1st transistor unit and above-mentioned the 3rd transistor unit,
Above-mentioned control circuit comprises the series circuit of above-mentioned the 2nd transistor unit and above-mentioned the 1st capacity cell,
One end of above-mentioned the 1st on-off circuit is connected with above-mentioned data signal line,
One end of above-mentioned the 2nd on-off circuit provides line to be connected with above-mentioned voltage,
Each other end of above-mentioned the 1st on-off circuit and the 2nd on-off circuit and the 1st terminal of above-mentioned the 2nd transistor unit are connected with above-mentioned internal node,
The control terminal of above-mentioned the 1st transistor unit, the 2nd terminal of above-mentioned the 2nd transistor unit and one end of above-mentioned the 1st capacity cell interconnect,
The control terminal of above-mentioned the 2nd transistor unit is connected with the 1st control line,
The control terminal of above-mentioned the 3rd transistor unit is connected with the 2nd control line,
The other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or the 3rd control line,
In above-mentioned display device, respectively possess 1 above-mentioned data signal line by each above-mentioned row,
In the above-mentioned image element circuit that is disposed at same row, one end of above-mentioned the 1st on-off circuit is connected with the above-mentioned data signal line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 2nd transistor unit is connected with above-mentioned the 1st control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the control terminal of above-mentioned the 3rd transistor unit is connected with above-mentioned the 2nd control line sharing,
In the above-mentioned image element circuit that is disposed at same a line or same row, the above-mentioned other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 2nd control line or above-mentioned the 3rd control line that share,
Above-mentioned display device possesses: drives respectively the data signal wire driving circuit of above-mentioned data signal line and drives respectively the control line driving circuit of above-mentioned the 1st control line and the 2nd control line,
In the situation that above-mentioned the 1st control line is also used as above-mentioned voltage line is provided, or above-mentioned voltage line is provided is in the situation of individual wired, above-mentioned control line driving circuit drives above-mentioned voltage that line is provided,
In the case of the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, above-mentioned control line driving circuit drives above-mentioned the 3rd control line,
The on-off element of afore mentioned rules comprise there is the 1st terminal, the 2nd terminal and control the 4th transistor unit of the control terminal of the conducting between above-mentioned two-terminal,
Above-mentioned the 1st on-off circuit comprises above-mentioned the 3rd transistor unit and the series circuit of above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate in above-mentioned the 2nd on-off circuit, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit
Respectively possess 1 scan signal line and 1 above-mentioned the 2nd control line by each above line,
The control terminal of above-mentioned the 4th transistor unit is connected with scan signal line,
The above-mentioned image element circuit that is disposed at same a line is connected respectively with shared said scanning signals line and shared above-mentioned the 2nd control line,
Possess the scan signal line drive circuit that drives respectively said scanning signals line,
Above-mentioned image element circuit is configured to: above-mentioned voltage provide line not with above-mentioned the 1st control line~3rd control line dual-purpose, it is individual wired, the other end of above-mentioned the 1st capacity cell is connected with above-mentioned the 3rd control line, and above-mentioned the 1st on-off circuit comprises the series circuit of above-mentioned the 3rd transistor unit and above-mentioned the 4th transistor unit or the series circuit of above-mentioned the 4th transistor unit of the 5th transistor AND gate, above-mentioned the 5th transistorized control terminal is connected with the control terminal of above-mentioned the 3rd transistor unit in above-mentioned the 2nd on-off circuit
Above-mentioned unit display element comprises liquid crystal display cells, and above-mentioned liquid crystal display cells comprises pixel electrode, comparative electrode and the liquid crystal layer by pixel electrodes and the clamping of above-mentioned comparative electrode,
In above-mentioned display element portion, above-mentioned internal node directly or be connected with pixel electrodes by voltage amplifier,
Possess the comparative electrode circuit for providing voltage that above-mentioned comparative electrode is provided to voltage,
For multiple above-mentioned image element circuits, make above-mentioned the 1st on-off circuit, above-mentioned the 2nd on-off circuit and above-mentioned control circuit work, make to be applied to that the polarity of the voltage between pixel electrodes and above-mentioned comparative electrode reverses in reversal of poles action simultaneously, carry out following a series of actions:
Set action as above-mentioned original state before reversal of poles action starts,
The said scanning signals line drive circuit pair said scanning signals line being connected with the whole above-mentioned image element circuit in above-mentioned image element circuit array applies the voltage of regulation, and making above-mentioned the 4th transistor unit is nonconducting state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage of following regulation: the voltage status of the pixel data of 2 values that the voltage of this regulation keeps according to above-mentioned internal node be the 1st voltage status or the 2nd voltage status and with the magnitude of voltage of one end of above-mentioned the 1st capacity cell produce poor
Above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is nonconducting state, or above-mentioned voltage is provided line to apply to make to the voltage of the regulation that above-mentioned the 1st transistor unit is nonconducting state, making above-mentioned the 2nd on-off circuit is nonconducting state
Above-mentioned the 3rd control line being connected with the other end of above-mentioned the 1st capacity cell is applied to the initial voltage of regulation,
Set after action in above-mentioned original state,
Above-mentioned control line driving circuit,
Above-mentioned the 1st control line is applied to the voltage that independently makes the regulation that above-mentioned the 2nd transistor unit is nonconducting state with the voltage status of above-mentioned internal node,
Then, said scanning signals line drive circuit pair and the above-mentioned whole said scanning signals lines that are connected from the multiple above-mentioned image element circuit of reversal of poles action object apply the potential pulse of the voltage amplitude of regulation, make above-mentioned the 4th transistor unit temporarily for after conducting state, return to nonconducting state
Above-mentioned comparative electrode circuit for providing voltage after above-mentioned the 2nd transistor unit is nonconducting state until said scanning signals line drive circuit finishes applying of above-mentioned potential pulse, the voltage that above-mentioned comparative electrode is applied is changed between 2 voltage statuss
Above-mentioned control line driving circuit at least when the above-mentioned potential pulse of said scanning signals line drive circuit applies till this pulse apply end after specified time limit during above-mentioned the 2nd control line is applied to the voltage that makes the regulation that above-mentioned the 3rd transistor unit is conducting state
Above-mentioned data signal wire driving circuit pair and the above-mentioned whole above-mentioned data signal line being connected from the multiple above-mentioned image element circuit of reversal of poles action object at least apply the voltage of above-mentioned the 1st voltage status during said scanning signals line drive circuit applies above-mentioned potential pulse
Above-mentioned control line driving circuit during at least a portion that finishes above-mentioned the 2nd control line to apply before making the voltage of the regulation that above-mentioned the 3rd transistor unit is conducting state tight in, to providing line to apply the voltage of above-mentioned the 2nd voltage status with the above-mentioned whole above-mentioned voltage being connected from the multiple above-mentioned image element circuit of reversal of poles action object.
35. according to claim 15 to the display device described in any one in 34, it is characterized in that,
In the situation that above-mentioned voltage provides line to be individual wired,
In the above-mentioned image element circuit that is disposed at same a line or same row, one end of above-mentioned the 2nd on-off circuit provides line to be connected with the above-mentioned voltage sharing.
36. according to the display device described in any one in claim 25 to 34, it is characterized in that,
Possess the 2nd capacity cell that one end is connected with above-mentioned internal node, the other end is connected with fixed voltage line at above-mentioned image element circuit,
Said scanning signals line drive circuit finishes the applying variation in voltage that compensates afterwards the above-mentioned internal node producing by adjusting the voltage of above-mentioned fixed voltage line in the time that applying of above-mentioned potential pulse finished of above-mentioned potential pulse.
37. display device according to claim 36, is characterized in that,
In the situation that above-mentioned voltage provides line to be individual wired,
In the above-mentioned image element circuit that is disposed at same a line or same row, one end of above-mentioned the 2nd on-off circuit provides line to be connected with the above-mentioned voltage sharing.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2009-206473 | 2009-09-07 | ||
JP2009206473 | 2009-09-07 | ||
PCT/JP2010/058743 WO2011027599A1 (en) | 2009-09-07 | 2010-05-24 | Pixel circuit and display device |
Publications (2)
Publication Number | Publication Date |
---|---|
CN102498510A CN102498510A (en) | 2012-06-13 |
CN102498510B true CN102498510B (en) | 2014-10-08 |
Family
ID=43649150
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201080039890.7A Expired - Fee Related CN102498510B (en) | 2009-09-07 | 2010-05-24 | Pixel circuit and display device |
Country Status (8)
Country | Link |
---|---|
US (1) | US8384835B2 (en) |
EP (1) | EP2477180A4 (en) |
JP (1) | JP5346380B2 (en) |
CN (1) | CN102498510B (en) |
BR (1) | BR112012005043A2 (en) |
IN (1) | IN2012CN03122A (en) |
RU (1) | RU2487422C1 (en) |
WO (1) | WO2011027599A1 (en) |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120154262A1 (en) * | 2009-09-07 | 2012-06-21 | Sharp Kabushiki Kaisha | Pixel Circuit And Display Device |
US8866802B2 (en) * | 2009-12-10 | 2014-10-21 | Sharp Kabushiki Kaisha | Pixel circuit and display device |
JP5407915B2 (en) * | 2010-02-09 | 2014-02-05 | セイコーエプソン株式会社 | Exercise state detection method and exercise state detection device |
JP2012078415A (en) * | 2010-09-30 | 2012-04-19 | Hitachi Displays Ltd | Display device |
US8896512B2 (en) * | 2011-08-04 | 2014-11-25 | Sharp Kabushiki Kaisha | Display device for active storage pixel inversion and method of driving the same |
US8564519B2 (en) * | 2011-08-10 | 2013-10-22 | Chimei Innolux Corporation | Operating method and display panel using the same |
JP6634302B2 (en) | 2016-02-02 | 2020-01-22 | 株式会社ジャパンディスプレイ | Display device |
TWI584264B (en) * | 2016-10-18 | 2017-05-21 | 友達光電股份有限公司 | Display control circuit and operation method thereof |
TWI603313B (en) * | 2016-10-18 | 2017-10-21 | 友達光電股份有限公司 | Display control circuit and operation method thereof |
CN108073007B (en) * | 2016-11-10 | 2021-08-13 | 元太科技工业股份有限公司 | Pixel array |
CN107272237B (en) * | 2017-08-14 | 2020-02-18 | 深圳市华星光电技术有限公司 | Liquid crystal display and display device with three-thin film transistor structure |
JP2019138923A (en) * | 2018-02-06 | 2019-08-22 | シャープ株式会社 | Display device |
CN113077765B (en) * | 2021-03-16 | 2022-05-31 | Tcl华星光电技术有限公司 | Pixel driving circuit, liquid crystal display panel, driving method of liquid crystal display panel and display device |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1771529A (en) * | 2003-04-09 | 2006-05-10 | 皇家飞利浦电子股份有限公司 | Active matrix array device, electronic device and operating method for an active matrix array device |
TW200901158A (en) * | 2007-06-27 | 2009-01-01 | Tpo Displays Corp | Sample/hold circuit, electronic system, and control method utilizing the same |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0460581A (en) | 1990-06-29 | 1992-02-26 | Hitachi Ltd | Liquid crystal display device |
US5426447A (en) * | 1992-11-04 | 1995-06-20 | Yuen Foong Yu H.K. Co., Ltd. | Data driving circuit for LCD display |
JP2005018088A (en) * | 1995-02-16 | 2005-01-20 | Toshiba Corp | Liquid crystal display device |
US5952991A (en) * | 1996-11-14 | 1999-09-14 | Kabushiki Kaisha Toshiba | Liquid crystal display |
JP4027465B2 (en) * | 1997-07-01 | 2007-12-26 | 株式会社半導体エネルギー研究所 | Active matrix display device and manufacturing method thereof |
US7230597B2 (en) * | 2001-07-13 | 2007-06-12 | Tpo Hong Kong Holding Limited | Active matrix array devices |
TW578124B (en) * | 2003-01-03 | 2004-03-01 | Au Optronics Corp | Method and driver for reducing power consumption of an LCD panel in a standby mode |
JP2006343563A (en) * | 2005-06-09 | 2006-12-21 | Sharp Corp | Liquid crystal display device |
JP2007334224A (en) | 2006-06-19 | 2007-12-27 | Toshiba Matsushita Display Technology Co Ltd | Liquid crystal display |
JP4997399B2 (en) * | 2006-12-27 | 2012-08-08 | 株式会社ジャパンディスプレイセントラル | Liquid crystal display |
US8035401B2 (en) * | 2007-04-18 | 2011-10-11 | Cypress Semiconductor Corporation | Self-calibrating driver for charging a capacitive load to a desired voltage |
US20090135170A1 (en) * | 2007-11-28 | 2009-05-28 | Tpo Hong Kong Holding Limited | Display device |
-
2010
- 2010-05-24 CN CN201080039890.7A patent/CN102498510B/en not_active Expired - Fee Related
- 2010-05-24 BR BR112012005043A patent/BR112012005043A2/en not_active IP Right Cessation
- 2010-05-24 RU RU2012113631/08A patent/RU2487422C1/en not_active IP Right Cessation
- 2010-05-24 WO PCT/JP2010/058743 patent/WO2011027599A1/en active Application Filing
- 2010-05-24 US US13/392,893 patent/US8384835B2/en active Active
- 2010-05-24 JP JP2011529839A patent/JP5346380B2/en not_active Expired - Fee Related
- 2010-05-24 EP EP10813550A patent/EP2477180A4/en not_active Withdrawn
-
2012
- 2012-04-04 IN IN3122CHN2012 patent/IN2012CN03122A/en unknown
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1771529A (en) * | 2003-04-09 | 2006-05-10 | 皇家飞利浦电子股份有限公司 | Active matrix array device, electronic device and operating method for an active matrix array device |
TW200901158A (en) * | 2007-06-27 | 2009-01-01 | Tpo Displays Corp | Sample/hold circuit, electronic system, and control method utilizing the same |
Non-Patent Citations (1)
Title |
---|
JP特开2006-343563A 2006.12.21 |
Also Published As
Publication number | Publication date |
---|---|
EP2477180A1 (en) | 2012-07-18 |
EP2477180A4 (en) | 2013-03-20 |
US20120154365A1 (en) | 2012-06-21 |
RU2487422C1 (en) | 2013-07-10 |
JPWO2011027599A1 (en) | 2013-02-04 |
CN102498510A (en) | 2012-06-13 |
JP5346380B2 (en) | 2013-11-20 |
IN2012CN03122A (en) | 2015-05-29 |
WO2011027599A1 (en) | 2011-03-10 |
US8384835B2 (en) | 2013-02-26 |
BR112012005043A2 (en) | 2019-09-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN102498510B (en) | Pixel circuit and display device | |
CN102725788B (en) | Pixel circuit and display device | |
CN102763153B (en) | Display device | |
CN103229229B (en) | Display unit | |
CN102598107B (en) | Pixel circuit and display apparatus | |
CN102598106B (en) | Pixel circuit and display apparatus | |
CN102498509B (en) | Image element circuit and display device | |
JP5452616B2 (en) | Pixel circuit and display device | |
CN102460557B (en) | Pixel circuit and display device | |
CN102598108B (en) | Pixel circuit and display device | |
WO2011052272A1 (en) | Pixel circuit and display apparatus | |
CN102804251B (en) | Pixel circuit and display device | |
JP5342657B2 (en) | Display device | |
WO2012056804A1 (en) | Display device | |
KR102142345B1 (en) | Liquid Crystal Display |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20141008 Termination date: 20210524 |
|
CF01 | Termination of patent right due to non-payment of annual fee |