US20140202748A1 - Printed circuit board having metal bumps - Google Patents
Printed circuit board having metal bumps Download PDFInfo
- Publication number
- US20140202748A1 US20140202748A1 US14/226,584 US201414226584A US2014202748A1 US 20140202748 A1 US20140202748 A1 US 20140202748A1 US 201414226584 A US201414226584 A US 201414226584A US 2014202748 A1 US2014202748 A1 US 2014202748A1
- Authority
- US
- United States
- Prior art keywords
- layer
- metal
- circuit board
- printed circuit
- carrier
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/09—Use of materials for the conductive, e.g. metallic pattern
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/115—Via connections; Lands around holes or via connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/20—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
- H05K3/205—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern using a pattern electroplated or electroformed on a metallic carrier
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4007—Surface contacts, e.g. bumps
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0364—Conductor shape
- H05K2201/0367—Metallic bump or raised conductor not used as solder bump
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/03—Metal processing
- H05K2203/0323—Working metal substrate or core, e.g. by etching, deforming
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/03—Metal processing
- H05K2203/0376—Etching temporary metallic carrier substrate
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/22—Secondary treatment of printed circuits
- H05K3/28—Applying non-metallic protective coatings
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49147—Assembling terminal to base
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49204—Contact or terminal manufacturing
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49204—Contact or terminal manufacturing
- Y10T29/49208—Contact or terminal manufacturing by assembling plural parts
- Y10T29/49222—Contact or terminal manufacturing by assembling plural parts forming array of contacts or terminals
Definitions
- the present invention relates to a printed circuit board having metal bumps and a method of manufacturing the same, and more particularly to a printed circuit board having metal bumps which have even heights and make direct connections with a circuit pattern without using additional bump pads thus allowing the arrangement thereof at fine pitches, and a method of manufacturing the same.
- interposers which functions to connect ICs to a main board must be packed more densely.
- the high densification of packages is attributable to an increase of the number of I/Os of ICs, and the method for the connection with the interposers has also been made more efficient.
- a wire bonding process or a flip bonding process are currently used.
- the flip chip process is preferably used because of an increase in the manufacturing costs.
- FIGS. 1A to 1E are cross-sectional views showing a conventional process of manufacturing an outermost layer of a printed circuit board on which semiconductor chips are mounted.
- a solder resist 15 is formed on a substrate 11 having pads 13 .
- the solder resist 15 is positioned between the pads 13 so as to prevent solder paste 19 from flowing down and spreading out and over during the subsequent formation of bumps 23 .
- a print mask 17 is placed on the solder resist 15 .
- the print mask 17 functions to block application of the solder paste onto the solder resist 15 and to enable the solder paste applied on the pads 13 to be of a predetermined height.
- the pads 13 are printed with the solder paste 19 using a squeegee blade 21 . Consequently, the solder paste 19 is charged in recesses defined by the solder resist 15 and the print mask 17 .
- the print mask 17 is removed from the solder resist 15 .
- a reflow process is conducted, with the result that a printed circuit board having bumps 23 is manufactured.
- the above-described conventional process of forming bumps of a printed circuit board using a printing technique is disadvantageous in that it is hard to realize bumps arranged at pitches of 120 ⁇ m or less. Accordingly, when bumps are formed at fine pitches using the printing technique, the bumps are abnormally shaped. Furthermore, even if the bumps are normally shaped, the volume of the bumps is excessively decreased.
- the pads 13 are formed using a plating technique, uneven thickness of the pads may occur because of inherent errors in the plating. Furthermore, since it is hard to evenly distribute the amount of solder paste used when printing it during the printing process, uneven heights of bumps 23 result so that bumps 23 which are not connected to a semiconductor chip may occur.
- the present invention has been made keeping in mind the above problems occurring in the prior art, and the present invention proposes a printed circuit board having metal bumps which are arranged at fine pitches and are of even heights, and a method of manufacturing the printed circuit board.
- the present invention provides a method of manufacturing a printed circuit board having a metal bump, including: (A) forming a recess for creation of the metal bump on a metal carrier; (B) forming a barrier layer on the metal carrier including the recess; (C) forming an upper circuit layer on the barrier layer, the upper circuit layer including the metal bump charged in the recess and a circuit pattern; (D) preparing an insulating layer, and transferring the upper circuit layer to the insulating layer; and (E) removing the metal carrier and the barrier layer.
- the method may further include, after (E) removing the metal carrier, forming a solder resist layer on the insulating layer, the solder resist layer having an opening through which the metal bump is exposed.
- (A) forming the recess may include: (i) preparing the metal carrier; (ii) applying etching resist onto the metal carrier; (iii) subjecting the etching resist to a patterning process to form an opening for creation of the recess; (iv) etching a portion of the metal carrier which is exposed through the opening for creation of the recess; and (v) removing the etching resist.
- the method may further include, after (B) forming the barrier layer, forming a seed layer on the barrier layer.
- (C) forming the upper circuit layer may include: (i) applying plating resist on the barrier layer; (ii) subjecting the plating resist to a patterning process to form openings for creation of the circuit pattern, one of the openings exposing at least a portion of the recess therethrough; and (iii) plating the openings to form the upper circuit layer including the metal bump charged in the recess and the circuit pattern.
- the metal carrier and the circuit layer may be made of electroconductive metal, and the barrier layer may be made of a metal that is selectively etchable with respect to the metal from which the metal carrier and the circuit layer are made.
- the metal carrier may be made of copper
- the upper circuit layer may be made of copper (Cu), tin (Sn), or alloy of tin (Sn) and silver (Ag)
- the barrier layer may be made of nickel.
- the present invention provides a method of manufacturing a printed circuit board having a metal bump, including: (A) forming a recess for creation of the metal bump on a first carrier, forming a first barrier layer on the first carrier, and forming an upper circuit layer on the first barrier layer, the upper circuit layer including a metal bump charged in the recess and a circuit pattern; (B) forming a second barrier layer on a second carrier, and forming a lower circuit layer on the second barrier layer; (C) preparing an insulating layer, and transferring the upper and lower circuit layers to the insulating layer; (D) removing the first and second carriers; and (E) removing the first and second barrier layers.
- the method may further include, after (E) removing the first and second barrier layers, forming solder resist layers on both sides of the insulating layer.
- the first and second carriers and the upper and lower circuit layers may be made of electroconductive metal, and the first and second barrier layers may be made of a metal that is selectively etched with respect to metals from which the first and second carriers and the upper and lower circuit layers are made.
- the method may further include, after (D) removing the first and second carriers, forming a via for electrical connection between the upper and lower circuit layers.
- the present invention provides a printed circuit board having a metal bump, including: an upper circuit layer including a circuit pattern embedded in an upper part of an insulating layer, the circuit pattern being made of electroconductive metal; wherein the metal bump is integrally formed with the circuit pattern and protruding from the circuit pattern and above the insulating layer.
- the present invention provides a printed circuit board including: an upper circuit layer including a circuit pattern embedded in an upper part of an insulating layer, the circuit pattern being made of electroconductive metal; and a metal bump formed on the circuit pattern and the insulating layer.
- a portion of a lower surface of the metal bump may be connected to the circuit pattern.
- the printed circuit board may further include a solder resist layer disposed on the insulating layer and having an opening through which the metal bump is exposed.
- the printed circuit board may further include a lower circuit layer embedded in a lower part of the insulating layer.
- the printed circuit board may further include a surface protection layer disposed on the metal bump, the surface protection layer being composed of an OSP surface-treated layer or a nickel and gold plating layer.
- the circuit pattern and the metal bump may be made of copper (Cu), tin (Sn), or an alloy of tin (Sn) and silver (Ag).
- the printed circuit board may further include a via for an electrical connection between the circuit pattern and the lower circuit layer.
- FIGS. 1A to 1E are cross-sectional views showing a conventional process of manufacturing an outermost layer of a printed circuit board on which semiconductor chips are mounted;
- FIG. 2A is a plan view of a printed circuit board having metal bumps, according to an embodiment of the present invention.
- FIG. 2B is a cross-sectional view taken along line I-I of the printed circuit board having metal bumps shown in FIG. 2A ;
- FIG. 3 is a cross-sectional view of the printed circuit board shown in FIG. 2A on which a surface protection layer is further formed;
- FIGS. 4 to 19 are cross-sectional views sequentially showing a process of manufacturing a printed circuit board having metal bumps, according to an embodiment of the present invention.
- FIG. 2A is a plan view of a printed circuit board having metal bumps, according to an embodiment of the present invention
- FIG. 2B is a cross-sectional view taken along line I-I of the printed circuit board having metal bumps shown in FIG. 2A .
- the printed circuit board having metal bumps comprises an upper circuit layer including a circuit pattern 610 made of electroconductive metal and embedded in an upper part of an insulating layer 400 , and metal bumps 615 integrated with the circuit pattern 610 .
- the insulating layer 400 is made of complex polymer resin that is an electrical insulating material, for example, a prepreg, or a typical substrate material such as FR-4, BT (Bismaleimide Triazine), ABF (Ajinomoto Build up Film) and the like, but is not particularly limited thereto.
- the circuit pattern 610 which is an electroconductive pattern suitable for transmission of electric signals, may be composed of a metal such as gold, silver, copper, nickel, tin, or an alloy of tin and silver.
- the circuit pattern 610 according to this embodiment is embedded in the insulating layer 400 but includes a surface exposed to the outside.
- the exposed surface refers to a surface of the circuit pattern 610 which is not embedded in the insulating layer 400 but does not refer to a surface which is exposed through another insulating layer that may be formed outside the insulating layer 400 or through the solder resist layer 700 .
- the metal bumps 615 are integrally formed with the circuit pattern 610 and protrude upwards from the circuit pattern 610 and thus from the insulating layer 400 .
- the metal bumps 615 according to this embodiment are integrally formed with the circuit pattern 610 embedded in an upper part of the insulating layer 400 , and are made of the same material as the circuit pattern 610 . Therefore, although the metal bumps 615 are not clearly distinguished from the circuit pattern 610 , the portions of the circuit pattern 610 which protrude higher than the other portion of the circuit pattern 610 can be denominated as the metal bumps 615 .
- the metal bumps 615 play a role in forming the electrical connection with wiring of the printed circuit board and electrical components which are to be mounted on the printed circuit board later.
- the metal bumps 615 may be configured such that each of them is connected at the entire lower surface with the circuit pattern 610 , only a portion of the lower surface of a metal bump 615 is connected with the circuit pattern 610 in this embodiment.
- the circuit pattern 610 and the metal bumps 615 are made of copper.
- the metal bumps 615 may further include, for example, surface protection layers 650 composed of an OSP surface-treated layer or a nickel and gold plating layer.
- the surface protection layers 650 play a role in the prevention of damage to the metal bumps 615 and in allowing easy connection of electronic components which are mounted thereon later.
- the printed circuit board according to the embodiment further includes a lower circuit layer 630 embedded in a lower part of the insulating layer 400 .
- a lower circuit layer 630 embedded in a lower part of the insulating layer 400 .
- this embodiment is illustratively shown and explained for the clear expression of the construction as including the lower circuit layer 630 composed of a single circuit layer, it will be easily understood by those skilled in the art that the lower circuit layer 630 , which is electrically connected to the upper circuit layer, may be composed of a plurality of circuit layers disposed one on another and insulating materials disposed between the plurality of circuit layers.
- the printed circuit board according to this embodiment may further include solder resist layers 700 which are formed on both sides of the insulating layer 400 , respectively, and which have openings through which the metal bumps 615 and connecting pads formed on the lower circuit layer 630 are exposed.
- the solder resist layers 700 function to protect the circuit layers exposed from the insulating layer 400 .
- the printed circuit board according to this embodiment may further include vias for electrically connecting the upper circuit layer including the circuit pattern 610 to the lower circuit layer 630 .
- the printed circuit board which is configured in the above-described manner, includes the metal bumps 615 having no bump pad. Consequently, transmitting efficiency of electrical signals is improved, and a highly-densified outermost circuit layer in which bumps are arranged at fine pitches and are configured to be of even heights is realized.
- solder resist layer 700 since a height difference between the solder resist layer 700 and the insulating layer 400 is decreased, it is advantageous in terms of a reduction of voids occurring in underfill material during the mounting of electrical components.
- FIGS. 4 to 19 are cross-sectional views sequentially showing a process of manufacturing a printed circuit board having metal bumps, according to an embodiment of the present invention.
- a step of forming recesses 115 on a first carrier 110 for creating metal bumps 615 is conducted.
- the first carrier 110 is prepared, and etching resist 200 is applied onto the first carrier 110 .
- the first carrier 110 may be made of a metal such as gold, silver, copper, nickel or the like, it is made of copper in this embodiment.
- the etching resist 200 which is composed of a photosensitive dry film, is applied onto the first carrier 110 .
- the etching resist 200 is subjected to a patterning process to form openings 210 for the creation of recesses. More specifically, the openings 210 are formed in the etching resist 200 in a manner such that the etching resist 200 is selectively cured through a mask (not shown) having a light blocking pattern after which the uncured portion of the etching resist 200 is removed.
- the portions of the first carrier 110 which are exposed through the openings 210 for the creation of recesses are etched, and, as shown in FIG. 7 , the etching resist 200 is removed, thus creating recesses 115 .
- the portions of the first carrier 110 which are exposed through the openings 210 may be etched through a dry etching process using plasma or a wet etching process using etching solution.
- the recesses 115 are created through the wet etching process, and the recesses 115 are formed into a hemispherical shape in the first carrier 110 .
- a first barrier layer 310 is formed on the first carrier 110 including the recesses 115 .
- the first barrier layer 310 which serves as an etching blocking layer, is made of electroconductive metal which causes the first carrier 110 to be preferentially etched.
- the first barrier layer 310 is made of nickel.
- a seed layer may be further formed on the first barrier layer 310 .
- the seed layer may be formed by a pretreatment of a subsequent electrolytic plating process, and may be provided in order to ensure efficient progress of the electrolytic plating when the first barrier layer 310 is made of a metal having a low electrical conductivity.
- plating resist 500 is applied onto the first carrier layer 310 .
- the plating resist 500 may be composed of photosensitive film.
- the plating resist 500 is subjected to a patterning process such that openings for the creation of a circuit pattern 610 including openings exposing at least a portion of the recesses 115 therethrough are formed. More specifically, the openings for the creation of a circuit pattern 610 including openings exposing at least a portion of the recesses 115 therethrough are formed in a manner such that the plating resist 500 is selectively cured through a mask (not shown) having a light blocking pattern and the uncured portion of the plating resist 500 is removed.
- the plating resist 500 may have openings through which the entire area of the recesses 115 is exposed.
- errors in the exposure process which is conducted to form the openings for the creation of a circuit pattern 610 connected to the recesses 115 may incur a problem in that the patterned area of the plating resist 500 does not exactly match up with the recesses 115 , the plating resist 500 is subjected to the patterning process such that the exposed area ranges only to the center of each of the recesses 115 , in consideration of the errors in the exposure process.
- the recess 115 has a diameter larger than a width of the circuit pattern 610 , the patterning of the plating resist 500 over an area ranging to the center of the recess 115 enables the opening, which is subsequently used to form the circuit pattern 610 through which at least a portion of the recess 115 is exposed, to be formed even though there is error in the exposure process.
- the openings of the plating resist 500 are subjected to a plating process, with the result that the upper circuit layer which includes the metal bumps 615 charged in the recesses 115 and the circuit pattern 610 is formed. More specifically, by the plating process which is conducted in the openings of the plating resist 500 using the first barrier layer 310 as a lead-in wire, the upper circuit layer which includes the metal bumps 615 charged in the recesses 115 and the circuit pattern 610 can be formed.
- the metal bumps 615 and the circuit pattern 610 are made of electroconductive metal which can be preferentially etched with respect to the first barrier layer 301 , and are made of copper in this embodiment.
- the remaining plating resist 500 is removed.
- the removal of the remaining plating resist 500 enables the upper circuit layer to be formed on the carrier 110 .
- a step of forming a second barrier layer 330 on a second carrier 130 and forming a lower circuit layer 630 on the second barrier layer 330 is conducted.
- the process of forming the lower circuit layer 630 on the second carrier 130 is not greatly different from the process of forming the upper circuit layer on the first carrier 110 except that the second carrier 130 is not provided with the recesses 115 .
- the lower circuit layer 630 can be formed through a process substantially identical to the process of forming the first carrier 110 .
- the second carrier 130 may be made of a metal similar to the first carrier 110 but is not limited thereto.
- the process of forming the lower circuit layer 630 may be conducted concurrently with the process of forming the upper circuit layer. Alternatively, the process may be conducted in a manner such that a single carrier or a pair of carriers which are bonded to each other at facing sides thereof is prepared, and then an upper circuit layer and a lower circuit layer are concurrently formed on both sides thereof, respectively, thus forming the lower circuit layer 630 .
- the second barrier layer 330 is made of metal which causes the carrier layer 130 to be preferentially etched with respect thereto.
- the second barrier layer 330 is made of nickel.
- a step of preparing an insulating layer 400 and then transferring the upper circuit layer and the lower circuit layer 630 to the upper and lower sides of the insulating layer 400 is conducted.
- the exposed surfaces of the upper circuit layer and the lower circuit layer 630 may be roughened to make the surfaces uneven.
- the first carrier 110 and the second carrier 130 are removed.
- the removal of the first carrier 110 and the second carrier 130 is conducted after the completion of curing of the insulating layer 400 and embedding of the circuit layers.
- the first carrier 110 and the second carrier 130 are made of metal, they may be removed using common etching.
- the first carrier 110 and the second carrier 130 are made of metal which is preferentially etched with respect to metal of the first barrier layer 310 and the second barrier layer 330 , the first carrier 110 and the second carrier 130 are efficiently removed without damaging the upper circuit layer nor the lower circuit layer 630 .
- the second carrier 130 is made of peelable polymer, the second carrier 130 may be removed using the peeling technique.
- a process of forming vias for the electrical connection between the upper circuit layer and the lower circuit layer 630 may be conducted.
- the insulating layer 400 is perforated to form via holes using a laser drill, and then the via holes are filled with metal through an electroless plating/electrolytic plating processes, thus forming connecting vias for the electrical connection between the upper circuit layer and the lower circuit layer 630 .
- a step of removing the first barrier layer 310 and the second barrier layer 330 is conducted. Because the first barrier layer 310 and the second barrier layer 330 are made of a metal which is preferentially etched with respect to a metal of the upper circuit layer and the lower circuit layer 630 , the first barrier layer 310 and the second barrier layer 330 are efficiently removed without damaging neither the upper circuit layer nor the lower circuit layer 630 . In this embodiment, an etching solution which preferentially acts on nickel is used.
- an additional buildup layer which is electrically connected to the lower circuit layer 630 may be formed thereon, or a multilayer board may be manufactured in a simultaneous layering manner. Since the process of manufacturing the multilayer board is well known in the art, a detailed description thereof is omitted herein.
- solder resist layers 700 are formed on upper and lower sides of the insulating layer 400 .
- the solder resist layers 700 have openings through which the metal bumps 615 and the connecting pads of the lower circuit layer 630 are exposed.
- surface protection layers 650 are formed on the metal bumps 615 .
- the surface protection layers 650 may be formed through an OSP treatment or a nickel and gold plating process.
- the metal bumps 615 are formed by the process of forming the circuit pattern 610 , the metal bumps 615 can be arranged at fine pitches. Furthermore, since pads for the metal bumps 615 are omitted, the outermost circuit layer having a high density can be realized.
- the process according to the present invention is simplified, compared to a process of forming bumps using solder.
- the printed circuit board according to the present invention includes metal bumps, transmission efficiency of electrical signals is improved. Thanks to an absence of bump pads, the printed circuit board has a high density outermost circuit layer in which pitches of bumps are fine and heights of the bumps are even.
- the metal bumps are concurrently formed by a process of forming a circuit pattern, thus enabling the metal bumps to have fine pitches.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Manufacturing Of Printed Wiring (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
A printed circuit board includes an upper circuit layer including a circuit pattern embedded in an upper part of an insulating layer, the circuit pattern being made of electroconductive metal; and a metal bump formed on the circuit pattern and the insulating layer
Description
- This application is a U.S. continuation application filed under 37 CFR 1.53(b) claiming priority benefit of U.S. Ser. No. 13/373,388 filed in the United States on Nov. 14, 2011, allowed, which is a divisional of U.S. application Ser. No. 12/379,684 now U.S. Pat. No. 8,141,241, which claims earlier priority benefit to Korean Patent Application No. 10-2008-0119895 filed with the Korean Intellectual Property Office on Nov. 28, 2008, the disclosures of which are incorporated herein by reference.
- 1. Field
- The present invention relates to a printed circuit board having metal bumps and a method of manufacturing the same, and more particularly to a printed circuit board having metal bumps which have even heights and make direct connections with a circuit pattern without using additional bump pads thus allowing the arrangement thereof at fine pitches, and a method of manufacturing the same.
- 2. Description of the Related Art
- With the recent advancement of the electronics industry, electronic components are being developed to have high performance and thus there is a demand for miniaturized and highly-densified packages. Accordingly, interposers (substrates) which functions to connect ICs to a main board must be packed more densely. The high densification of packages is attributable to an increase of the number of I/Os of ICs, and the method for the connection with the interposers has also been made more efficient. As methods of mounting ICs on a board to manufacture a high density package, a wire bonding process or a flip bonding process are currently used. In this regard, as the number of I/Os is increased above a certain number, the flip chip process is preferably used because of an increase in the manufacturing costs.
-
FIGS. 1A to 1E are cross-sectional views showing a conventional process of manufacturing an outermost layer of a printed circuit board on which semiconductor chips are mounted. - As shown in
FIG. 1A , a solder resist 15 is formed on asubstrate 11 havingpads 13. The solder resist 15 is positioned between thepads 13 so as to preventsolder paste 19 from flowing down and spreading out and over during the subsequent formation ofbumps 23. - Thereafter, as shown in
FIG. 1B , aprint mask 17 is placed on thesolder resist 15. At this point, theprint mask 17 functions to block application of the solder paste onto the solder resist 15 and to enable the solder paste applied on thepads 13 to be of a predetermined height. - As shown in
FIG. 1C , thepads 13 are printed with thesolder paste 19 using asqueegee blade 21. Consequently, thesolder paste 19 is charged in recesses defined by the solder resist 15 and theprint mask 17. - As shown in
FIG. 1D , theprint mask 17 is removed from thesolder resist 15. Subsequently, as shown inFIG. 1E , a reflow process is conducted, with the result that a printed circuitboard having bumps 23 is manufactured. - However, the above-described conventional process of forming bumps of a printed circuit board using a printing technique is disadvantageous in that it is hard to realize bumps arranged at pitches of 120 μm or less. Accordingly, when bumps are formed at fine pitches using the printing technique, the bumps are abnormally shaped. Furthermore, even if the bumps are normally shaped, the volume of the bumps is excessively decreased.
- In addition, since the
pads 13 are formed using a plating technique, uneven thickness of the pads may occur because of inherent errors in the plating. Furthermore, since it is hard to evenly distribute the amount of solder paste used when printing it during the printing process, uneven heights ofbumps 23 result so thatbumps 23 which are not connected to a semiconductor chip may occur. - In addition, because the height difference between the solder resist and the
pads 13 is considerably increased, there is a problem in that voids occur during an underfill process subsequent to the mounting of electronic components. - Accordingly, the present invention has been made keeping in mind the above problems occurring in the prior art, and the present invention proposes a printed circuit board having metal bumps which are arranged at fine pitches and are of even heights, and a method of manufacturing the printed circuit board.
- In an aspect, the present invention provides a method of manufacturing a printed circuit board having a metal bump, including: (A) forming a recess for creation of the metal bump on a metal carrier; (B) forming a barrier layer on the metal carrier including the recess; (C) forming an upper circuit layer on the barrier layer, the upper circuit layer including the metal bump charged in the recess and a circuit pattern; (D) preparing an insulating layer, and transferring the upper circuit layer to the insulating layer; and (E) removing the metal carrier and the barrier layer.
- The method may further include, after (E) removing the metal carrier, forming a solder resist layer on the insulating layer, the solder resist layer having an opening through which the metal bump is exposed.
- In the method, (A) forming the recess may include: (i) preparing the metal carrier; (ii) applying etching resist onto the metal carrier; (iii) subjecting the etching resist to a patterning process to form an opening for creation of the recess; (iv) etching a portion of the metal carrier which is exposed through the opening for creation of the recess; and (v) removing the etching resist.
- The method may further include, after (B) forming the barrier layer, forming a seed layer on the barrier layer.
- In the method, (C) forming the upper circuit layer may include: (i) applying plating resist on the barrier layer; (ii) subjecting the plating resist to a patterning process to form openings for creation of the circuit pattern, one of the openings exposing at least a portion of the recess therethrough; and (iii) plating the openings to form the upper circuit layer including the metal bump charged in the recess and the circuit pattern.
- The metal carrier and the circuit layer may be made of electroconductive metal, and the barrier layer may be made of a metal that is selectively etchable with respect to the metal from which the metal carrier and the circuit layer are made.
- The metal carrier may be made of copper, the upper circuit layer may be made of copper (Cu), tin (Sn), or alloy of tin (Sn) and silver (Ag), and the barrier layer may be made of nickel.
- In another aspect, the present invention provides a method of manufacturing a printed circuit board having a metal bump, including: (A) forming a recess for creation of the metal bump on a first carrier, forming a first barrier layer on the first carrier, and forming an upper circuit layer on the first barrier layer, the upper circuit layer including a metal bump charged in the recess and a circuit pattern; (B) forming a second barrier layer on a second carrier, and forming a lower circuit layer on the second barrier layer; (C) preparing an insulating layer, and transferring the upper and lower circuit layers to the insulating layer; (D) removing the first and second carriers; and (E) removing the first and second barrier layers.
- The method may further include, after (E) removing the first and second barrier layers, forming solder resist layers on both sides of the insulating layer.
- The first and second carriers and the upper and lower circuit layers may be made of electroconductive metal, and the first and second barrier layers may be made of a metal that is selectively etched with respect to metals from which the first and second carriers and the upper and lower circuit layers are made.
- The method may further include, after (D) removing the first and second carriers, forming a via for electrical connection between the upper and lower circuit layers.
- In a further aspect, the present invention provides a printed circuit board having a metal bump, including: an upper circuit layer including a circuit pattern embedded in an upper part of an insulating layer, the circuit pattern being made of electroconductive metal; wherein the metal bump is integrally formed with the circuit pattern and protruding from the circuit pattern and above the insulating layer.
- In another aspect, the present invention provides a printed circuit board including: an upper circuit layer including a circuit pattern embedded in an upper part of an insulating layer, the circuit pattern being made of electroconductive metal; and a metal bump formed on the circuit pattern and the insulating layer.
- A portion of a lower surface of the metal bump may be connected to the circuit pattern.
- The printed circuit board may further include a solder resist layer disposed on the insulating layer and having an opening through which the metal bump is exposed.
- The printed circuit board may further include a lower circuit layer embedded in a lower part of the insulating layer.
- The printed circuit board may further include a surface protection layer disposed on the metal bump, the surface protection layer being composed of an OSP surface-treated layer or a nickel and gold plating layer.
- The circuit pattern and the metal bump may be made of copper (Cu), tin (Sn), or an alloy of tin (Sn) and silver (Ag).
- The printed circuit board may further include a via for an electrical connection between the circuit pattern and the lower circuit layer.
- The above and other objects, features and advantages of the present invention will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
-
FIGS. 1A to 1E are cross-sectional views showing a conventional process of manufacturing an outermost layer of a printed circuit board on which semiconductor chips are mounted; -
FIG. 2A is a plan view of a printed circuit board having metal bumps, according to an embodiment of the present invention; -
FIG. 2B is a cross-sectional view taken along line I-I of the printed circuit board having metal bumps shown inFIG. 2A ; -
FIG. 3 is a cross-sectional view of the printed circuit board shown inFIG. 2A on which a surface protection layer is further formed; and -
FIGS. 4 to 19 are cross-sectional views sequentially showing a process of manufacturing a printed circuit board having metal bumps, according to an embodiment of the present invention. - Various objects, advantages and features of the invention will become apparent from the following description of embodiments with reference to the accompanying drawings.
- The terms and words used in the present specification and claims should not be interpreted as being limited to typical meanings or dictionary definitions, but should be interpreted as having meanings and concepts relevant to the technical scope of the present invention based on the rule according to which an inventor can appropriately define the concept of the term to describe most appropriately the best method he or she knows for carrying out the invention.
- Hereinafter, a printed circuit board having round solder bumps according to the present invention will be described in greater detail with reference to the accompanying drawings. Throughout the accompanying drawings, the same reference numerals are used to designate the same or similar components, and redundant descriptions thereof are omitted. In the following description, the terms “upper”, “lower” and the like are used to differentiate a certain component from other components, but the configuration of such components should not be construed to be limited by the terms.
-
FIG. 2A is a plan view of a printed circuit board having metal bumps, according to an embodiment of the present invention, andFIG. 2B is a cross-sectional view taken along line I-I of the printed circuit board having metal bumps shown inFIG. 2A . - As shown in the drawings, the printed circuit board having metal bumps according to this embodiment of the present invention comprises an upper circuit layer including a
circuit pattern 610 made of electroconductive metal and embedded in an upper part of an insulatinglayer 400, andmetal bumps 615 integrated with thecircuit pattern 610. - The insulating
layer 400 is made of complex polymer resin that is an electrical insulating material, for example, a prepreg, or a typical substrate material such as FR-4, BT (Bismaleimide Triazine), ABF (Ajinomoto Build up Film) and the like, but is not particularly limited thereto. - The
circuit pattern 610, which is an electroconductive pattern suitable for transmission of electric signals, may be composed of a metal such as gold, silver, copper, nickel, tin, or an alloy of tin and silver. Thecircuit pattern 610 according to this embodiment is embedded in the insulatinglayer 400 but includes a surface exposed to the outside. The exposed surface refers to a surface of thecircuit pattern 610 which is not embedded in the insulatinglayer 400 but does not refer to a surface which is exposed through another insulating layer that may be formed outside the insulatinglayer 400 or through the solder resistlayer 700. - The metal bumps 615 are integrally formed with the
circuit pattern 610 and protrude upwards from thecircuit pattern 610 and thus from the insulatinglayer 400. The metal bumps 615 according to this embodiment are integrally formed with thecircuit pattern 610 embedded in an upper part of the insulatinglayer 400, and are made of the same material as thecircuit pattern 610. Therefore, although the metal bumps 615 are not clearly distinguished from thecircuit pattern 610, the portions of thecircuit pattern 610 which protrude higher than the other portion of thecircuit pattern 610 can be denominated as the metal bumps 615. The metal bumps 615 play a role in forming the electrical connection with wiring of the printed circuit board and electrical components which are to be mounted on the printed circuit board later. - In this regard, although the metal bumps 615 may be configured such that each of them is connected at the entire lower surface with the
circuit pattern 610, only a portion of the lower surface of ametal bump 615 is connected with thecircuit pattern 610 in this embodiment. In this embodiment, thecircuit pattern 610 and the metal bumps 615 are made of copper. - As shown in
FIG. 3 , the metal bumps 615 may further include, for example, surface protection layers 650 composed of an OSP surface-treated layer or a nickel and gold plating layer. The surface protection layers 650 play a role in the prevention of damage to the metal bumps 615 and in allowing easy connection of electronic components which are mounted thereon later. - The printed circuit board according to the embodiment further includes a
lower circuit layer 630 embedded in a lower part of the insulatinglayer 400. Although this embodiment is illustratively shown and explained for the clear expression of the construction as including thelower circuit layer 630 composed of a single circuit layer, it will be easily understood by those skilled in the art that thelower circuit layer 630, which is electrically connected to the upper circuit layer, may be composed of a plurality of circuit layers disposed one on another and insulating materials disposed between the plurality of circuit layers. - In addition, the printed circuit board according to this embodiment may further include solder resist
layers 700 which are formed on both sides of the insulatinglayer 400, respectively, and which have openings through which the metal bumps 615 and connecting pads formed on thelower circuit layer 630 are exposed. The solder resistlayers 700 function to protect the circuit layers exposed from the insulatinglayer 400. - Although not shown, the printed circuit board according to this embodiment may further include vias for electrically connecting the upper circuit layer including the
circuit pattern 610 to thelower circuit layer 630. - The printed circuit board, which is configured in the above-described manner, includes the metal bumps 615 having no bump pad. Consequently, transmitting efficiency of electrical signals is improved, and a highly-densified outermost circuit layer in which bumps are arranged at fine pitches and are configured to be of even heights is realized.
- Furthermore, since a height difference between the solder resist
layer 700 and the insulatinglayer 400 is decreased, it is advantageous in terms of a reduction of voids occurring in underfill material during the mounting of electrical components. -
FIGS. 4 to 19 are cross-sectional views sequentially showing a process of manufacturing a printed circuit board having metal bumps, according to an embodiment of the present invention. - First, a step of forming
recesses 115 on afirst carrier 110 for creatingmetal bumps 615 is conducted. - As shown in
FIG. 4 , thefirst carrier 110 is prepared, and etching resist 200 is applied onto thefirst carrier 110. Although thefirst carrier 110 may be made of a metal such as gold, silver, copper, nickel or the like, it is made of copper in this embodiment. After preparation of thefirst carrier 110, the etching resist 200, which is composed of a photosensitive dry film, is applied onto thefirst carrier 110. - Thereafter, as shown in
FIG. 5 , the etching resist 200 is subjected to a patterning process to formopenings 210 for the creation of recesses. More specifically, theopenings 210 are formed in the etching resist 200 in a manner such that the etching resist 200 is selectively cured through a mask (not shown) having a light blocking pattern after which the uncured portion of the etching resist 200 is removed. - Subsequently, as shown in
FIG. 6 , the portions of thefirst carrier 110 which are exposed through theopenings 210 for the creation of recesses are etched, and, as shown inFIG. 7 , the etching resist 200 is removed, thus creating recesses 115. At this point, in order to create therecesses 115, the portions of thefirst carrier 110 which are exposed through theopenings 210 may be etched through a dry etching process using plasma or a wet etching process using etching solution. In this embodiment, therecesses 115 are created through the wet etching process, and therecesses 115 are formed into a hemispherical shape in thefirst carrier 110. - As shown in
FIG. 8 , afirst barrier layer 310 is formed on thefirst carrier 110 including therecesses 115. Thefirst barrier layer 310, which serves as an etching blocking layer, is made of electroconductive metal which causes thefirst carrier 110 to be preferentially etched. In this embodiment, thefirst barrier layer 310 is made of nickel. - Although not shown, a seed layer may be further formed on the
first barrier layer 310. The seed layer may be formed by a pretreatment of a subsequent electrolytic plating process, and may be provided in order to ensure efficient progress of the electrolytic plating when thefirst barrier layer 310 is made of a metal having a low electrical conductivity. - Thereafter, a step of forming an upper circuit layer including
metal bumps 615 charged in therecesses 115 and acircuit pattern 610 on thefirst barrier layer 310 is conducted. - As shown in
FIG. 9 , plating resist 500 is applied onto thefirst carrier layer 310. In this regard, the plating resist 500 may be composed of photosensitive film. - As shown in
FIG. 10 , the plating resist 500 is subjected to a patterning process such that openings for the creation of acircuit pattern 610 including openings exposing at least a portion of therecesses 115 therethrough are formed. More specifically, the openings for the creation of acircuit pattern 610 including openings exposing at least a portion of therecesses 115 therethrough are formed in a manner such that the plating resist 500 is selectively cured through a mask (not shown) having a light blocking pattern and the uncured portion of the plating resist 500 is removed. - At this time, the plating resist 500 may have openings through which the entire area of the
recesses 115 is exposed. However, because errors in the exposure process which is conducted to form the openings for the creation of acircuit pattern 610 connected to therecesses 115 may incur a problem in that the patterned area of the plating resist 500 does not exactly match up with therecesses 115, the plating resist 500 is subjected to the patterning process such that the exposed area ranges only to the center of each of therecesses 115, in consideration of the errors in the exposure process. In this regard, since therecess 115 has a diameter larger than a width of thecircuit pattern 610, the patterning of the plating resist 500 over an area ranging to the center of therecess 115 enables the opening, which is subsequently used to form thecircuit pattern 610 through which at least a portion of therecess 115 is exposed, to be formed even though there is error in the exposure process. - Thereafter, as shown in
FIG. 11 , the openings of the plating resist 500 are subjected to a plating process, with the result that the upper circuit layer which includes the metal bumps 615 charged in therecesses 115 and thecircuit pattern 610 is formed. More specifically, by the plating process which is conducted in the openings of the plating resist 500 using thefirst barrier layer 310 as a lead-in wire, the upper circuit layer which includes the metal bumps 615 charged in therecesses 115 and thecircuit pattern 610 can be formed. The metal bumps 615 and thecircuit pattern 610 are made of electroconductive metal which can be preferentially etched with respect to the first barrier layer 301, and are made of copper in this embodiment. - As shown in
FIG. 12 , the remaining plating resist 500 is removed. The removal of the remaining plating resist 500 enables the upper circuit layer to be formed on thecarrier 110. - As shown in
FIG. 13 , a step of forming asecond barrier layer 330 on asecond carrier 130 and forming alower circuit layer 630 on thesecond barrier layer 330 is conducted. The process of forming thelower circuit layer 630 on thesecond carrier 130 is not greatly different from the process of forming the upper circuit layer on thefirst carrier 110 except that thesecond carrier 130 is not provided with therecesses 115. However, when metal bumps are formed on thelower circuit layer 630, thelower circuit layer 630 can be formed through a process substantially identical to the process of forming thefirst carrier 110. - At this point, the
second carrier 130 may be made of a metal similar to thefirst carrier 110 but is not limited thereto. - The process of forming the
lower circuit layer 630 may be conducted concurrently with the process of forming the upper circuit layer. Alternatively, the process may be conducted in a manner such that a single carrier or a pair of carriers which are bonded to each other at facing sides thereof is prepared, and then an upper circuit layer and a lower circuit layer are concurrently formed on both sides thereof, respectively, thus forming thelower circuit layer 630. - The
second barrier layer 330 is made of metal which causes thecarrier layer 130 to be preferentially etched with respect thereto. In this embodiment, thesecond barrier layer 330 is made of nickel. - Subsequently, as shown in
FIGS. 14 and 15 , a step of preparing an insulatinglayer 400 and then transferring the upper circuit layer and thelower circuit layer 630 to the upper and lower sides of the insulatinglayer 400 is conducted. Prior to the transfer process, in order to increase adhesive force with the insulatinglayer 400, the exposed surfaces of the upper circuit layer and thelower circuit layer 630 may be roughened to make the surfaces uneven. - As shown in
FIG. 16 , thefirst carrier 110 and thesecond carrier 130 are removed. The removal of thefirst carrier 110 and thesecond carrier 130 is conducted after the completion of curing of the insulatinglayer 400 and embedding of the circuit layers. Where thefirst carrier 110 and thesecond carrier 130 are made of metal, they may be removed using common etching. In this case, because thefirst carrier 110 and thesecond carrier 130 are made of metal which is preferentially etched with respect to metal of thefirst barrier layer 310 and thesecond barrier layer 330, thefirst carrier 110 and thesecond carrier 130 are efficiently removed without damaging the upper circuit layer nor thelower circuit layer 630. Meanwhile, if thesecond carrier 130 is made of peelable polymer, thesecond carrier 130 may be removed using the peeling technique. - Although not shown, a process of forming vias for the electrical connection between the upper circuit layer and the
lower circuit layer 630 may be conducted. In this case, the insulatinglayer 400 is perforated to form via holes using a laser drill, and then the via holes are filled with metal through an electroless plating/electrolytic plating processes, thus forming connecting vias for the electrical connection between the upper circuit layer and thelower circuit layer 630. - As shown in
FIG. 17 , a step of removing thefirst barrier layer 310 and thesecond barrier layer 330 is conducted. Because thefirst barrier layer 310 and thesecond barrier layer 330 are made of a metal which is preferentially etched with respect to a metal of the upper circuit layer and thelower circuit layer 630, thefirst barrier layer 310 and thesecond barrier layer 330 are efficiently removed without damaging neither the upper circuit layer nor thelower circuit layer 630. In this embodiment, an etching solution which preferentially acts on nickel is used. - Although not shown, an additional buildup layer which is electrically connected to the
lower circuit layer 630 may be formed thereon, or a multilayer board may be manufactured in a simultaneous layering manner. Since the process of manufacturing the multilayer board is well known in the art, a detailed description thereof is omitted herein. - Thereafter, as shown in
FIG. 18 , solder resistlayers 700 are formed on upper and lower sides of the insulatinglayer 400. The solder resistlayers 700 have openings through which the metal bumps 615 and the connecting pads of thelower circuit layer 630 are exposed. - As shown in
FIG. 19 , surface protection layers 650 are formed on the metal bumps 615. At this time, the surface protection layers 650 may be formed through an OSP treatment or a nickel and gold plating process. - As described above, according to the present invention, since the metal bumps 615 are formed by the process of forming the
circuit pattern 610, the metal bumps 615 can be arranged at fine pitches. Furthermore, since pads for the metal bumps 615 are omitted, the outermost circuit layer having a high density can be realized. - In addition, the process according to the present invention is simplified, compared to a process of forming bumps using solder.
- Since the printed circuit board according to the present invention includes metal bumps, transmission efficiency of electrical signals is improved. Thanks to an absence of bump pads, the printed circuit board has a high density outermost circuit layer in which pitches of bumps are fine and heights of the bumps are even.
- In addition, according to the present invention, the metal bumps are concurrently formed by a process of forming a circuit pattern, thus enabling the metal bumps to have fine pitches.
- Although the preferred embodiments of the present invention have been disclosed for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims. Accordingly, such modifications, additions and substitutions should also be understood to fall within the scope of the present invention.
Claims (7)
1. A printed circuit board comprising:
an upper circuit layer including a circuit pattern embedded in an upper part of an insulating layer, the circuit pattern being made of electroconductive metal; and
a metal bump formed on the circuit pattern and the insulating layer.
2. The printed circuit board according to claim 1 , wherein a portion of a lower surface of the metal bump is connected to the circuit pattern.
3. The printed circuit board according to claim 1 , further comprising a solder resist layer disposed on the insulating layer and having an opening through which the metal bump is exposed.
4. The printed circuit board according to claim 1 , further comprising a lower circuit layer embedded in a lower part of the insulating layer.
5. The printed circuit board according to claim 1 , further comprising a surface protection layer disposed on the metal bump, the surface protection layer being composed of an OSP surface-treated layer or a nickel and gold plating layer.
6. The printed circuit board according to claim 1 , wherein the circuit pattern and the metal bump are made of copper (Cu), tin (Sn), or an alloy of tin (Sn) and silver (Ag).
7. The printed circuit board according to claim 4 , further comprising a via for an electrical connection between the circuit pattern and the lower circuit layer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/226,584 US20160242284A9 (en) | 2008-11-28 | 2014-03-26 | Printed circuit board having metal bumps |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2008-0119895 | 2008-11-28 | ||
KR1020080119895A KR101022912B1 (en) | 2008-11-28 | 2008-11-28 | A printed circuit board comprising a metal bump and a method of manufacturing the same |
US12/379,684 US8141241B2 (en) | 2008-11-28 | 2009-02-26 | Method of manufacturing a printed circuit board having metal bumps |
US13/373,388 US20120061132A1 (en) | 2008-11-28 | 2011-11-14 | Printed circuit board having metal bumps |
US14/226,584 US20160242284A9 (en) | 2008-11-28 | 2014-03-26 | Printed circuit board having metal bumps |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/373,388 Continuation US20120061132A1 (en) | 2008-11-28 | 2011-11-14 | Printed circuit board having metal bumps |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140202748A1 true US20140202748A1 (en) | 2014-07-24 |
US20160242284A9 US20160242284A9 (en) | 2016-08-18 |
Family
ID=42221765
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/379,684 Active 2030-03-23 US8141241B2 (en) | 2008-11-28 | 2009-02-26 | Method of manufacturing a printed circuit board having metal bumps |
US13/373,388 Abandoned US20120061132A1 (en) | 2008-11-28 | 2011-11-14 | Printed circuit board having metal bumps |
US13/373,387 Active 2029-03-02 US8464423B2 (en) | 2008-11-28 | 2011-11-14 | Method of manufacturing a printed circuit board having metal bumps |
US14/226,584 Abandoned US20160242284A9 (en) | 2008-11-28 | 2014-03-26 | Printed circuit board having metal bumps |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/379,684 Active 2030-03-23 US8141241B2 (en) | 2008-11-28 | 2009-02-26 | Method of manufacturing a printed circuit board having metal bumps |
US13/373,388 Abandoned US20120061132A1 (en) | 2008-11-28 | 2011-11-14 | Printed circuit board having metal bumps |
US13/373,387 Active 2029-03-02 US8464423B2 (en) | 2008-11-28 | 2011-11-14 | Method of manufacturing a printed circuit board having metal bumps |
Country Status (3)
Country | Link |
---|---|
US (4) | US8141241B2 (en) |
JP (1) | JP5048005B2 (en) |
KR (1) | KR101022912B1 (en) |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101077380B1 (en) * | 2009-07-31 | 2011-10-26 | 삼성전기주식회사 | A printed circuit board and a fabricating method the same |
KR101235386B1 (en) * | 2011-12-21 | 2013-02-20 | 주식회사 심텍 | Printed circuit board having fine pitch bump and method of manufacturing the same |
KR101255958B1 (en) * | 2011-12-28 | 2013-04-23 | 삼성전기주식회사 | Method for manufacturing of circuit board |
KR101585554B1 (en) * | 2014-01-22 | 2016-01-14 | 앰코 테크놀로지 코리아 주식회사 | Embedded trace substrate and method manufacturing bump of the same |
CN105097758B (en) * | 2014-05-05 | 2018-10-26 | 日月光半导体制造股份有限公司 | Substrate, its semiconductor packages and its manufacturing method |
CN105451430A (en) * | 2014-09-02 | 2016-03-30 | 富葵精密组件(深圳)有限公司 | Partially-embedded type circuit structure and manufacturing method thereof |
KR20160032524A (en) * | 2014-09-16 | 2016-03-24 | 삼성전기주식회사 | Printed circuit board and manufacturing method thereof |
JP6856777B2 (en) | 2017-05-15 | 2021-04-14 | エルジー イノテック カンパニー リミテッド | Flexible circuit boards for all-in-one chip-on-film, chip packages including them, and electronic devices including them. |
CN108112189A (en) * | 2017-12-29 | 2018-06-01 | 京信通信系统(中国)有限公司 | The welding spot structure and welding structure of metallic conductor Microwave Net circuit |
CN108770219B (en) * | 2018-08-03 | 2021-07-30 | 诚亿电子(嘉兴)有限公司 | Method for manufacturing PCB (printed circuit board) without lead plate surface gold plating and OSP (organic solderability preservative) surface treatment |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4712161A (en) * | 1985-03-25 | 1987-12-08 | Olin Corporation | Hybrid and multi-layer circuitry |
US5619072A (en) * | 1995-02-09 | 1997-04-08 | Advanced Micro Devices, Inc. | High density multi-level metallization and interconnection structure |
US5886877A (en) * | 1995-10-13 | 1999-03-23 | Meiko Electronics Co., Ltd. | Circuit board, manufacturing method therefor, and bump-type contact head and semiconductor component packaging module using the circuit board |
US5936847A (en) * | 1996-05-02 | 1999-08-10 | Hei, Inc. | Low profile electronic circuit modules |
US20040145858A1 (en) * | 2002-11-19 | 2004-07-29 | Kazuaki Sakurada | Multilayer circuit board, manufacturing method therefor, electronic device, and electronic apparatus |
US7032309B2 (en) * | 2003-06-06 | 2006-04-25 | Canon Kabushiki Kaisha | Method for reinforcing the connection of flat cable member and method for manufacturing image display unit |
US20060131730A1 (en) * | 2004-12-16 | 2006-06-22 | Junichi Nakamura | Semiconductor package and fabrication method |
US7173342B2 (en) * | 2002-12-17 | 2007-02-06 | Intel Corporation | Method and apparatus for reducing electrical interconnection fatigue |
US20070166993A1 (en) * | 2002-01-07 | 2007-07-19 | Megica Corporation | Method for fabricating circuit component |
US7923645B1 (en) * | 2007-06-20 | 2011-04-12 | Amkor Technology, Inc. | Metal etch stop fabrication method and structure |
US8323771B1 (en) * | 2007-08-15 | 2012-12-04 | Amkor Technology, Inc. | Straight conductor blind via capture pad structure and fabrication method |
Family Cites Families (44)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3213740A1 (en) * | 1982-04-14 | 1983-12-15 | Oerlikon-Boehringer GmbH, 7320 Göppingen | Whirl device |
US4597177A (en) * | 1984-01-03 | 1986-07-01 | International Business Machines Corporation | Fabricating contacts for flexible module carriers |
US5323035A (en) * | 1992-10-13 | 1994-06-21 | Glenn Leedy | Interconnection structure for integrated circuits and method for making same |
JPH045844A (en) * | 1990-04-23 | 1992-01-09 | Nippon Mektron Ltd | Multilayer circuit board for mounting ic and manufacture thereof |
US5158466A (en) * | 1991-03-04 | 1992-10-27 | Hughes Aircraft Company | Metallically encapsulated elevated interconnection feature |
JPH07105420B2 (en) * | 1991-08-26 | 1995-11-13 | ヒューズ・エアクラフト・カンパニー | Electrical connection with molded contacts |
JP2910398B2 (en) * | 1992-04-22 | 1999-06-23 | 日本電気株式会社 | Solder bump formation method |
US5412539A (en) * | 1993-10-18 | 1995-05-02 | Hughes Aircraft Company | Multichip module with a mandrel-produced interconnecting decal |
CA2135241C (en) * | 1993-12-17 | 1998-08-04 | Mohi Sobhani | Cavity and bump interconnection structure for electronic packages |
US5629835A (en) * | 1994-07-19 | 1997-05-13 | Olin Corporation | Metal ball grid array package with improved thermal conductivity |
US5977783A (en) * | 1994-10-28 | 1999-11-02 | Nitto Denko Corporation | Multilayer probe for measuring electrical characteristics |
US5613861A (en) * | 1995-06-07 | 1997-03-25 | Xerox Corporation | Photolithographically patterned spring contact |
JP3666955B2 (en) * | 1995-10-03 | 2005-06-29 | 日本メクトロン株式会社 | Method for manufacturing flexible circuit board |
JPH09186162A (en) * | 1995-12-28 | 1997-07-15 | Fujitsu Ltd | Formation of metal bump |
US5738530A (en) * | 1996-05-28 | 1998-04-14 | Packard Hughes Interconnect Company | Contact pad having metallically anchored elastomeric electrical contacts |
JPH1064954A (en) | 1996-08-21 | 1998-03-06 | Nitto Denko Corp | Method of manufacturing semiconductor device and its manufacturing apparatus |
USRE43509E1 (en) * | 1996-12-19 | 2012-07-17 | Ibiden Co., Ltd. | Printed wiring board and method for manufacturing the same |
JP2934202B2 (en) * | 1997-03-06 | 1999-08-16 | 山一電機株式会社 | Method for forming conductive bumps on wiring board |
US5965944A (en) * | 1997-11-12 | 1999-10-12 | International Business Machines Corporation | Printed circuit boards for mounting a semiconductor integrated circuit die |
JP3502776B2 (en) * | 1998-11-26 | 2004-03-02 | 新光電気工業株式会社 | Metal foil with bump, circuit board, and semiconductor device using the same |
US6578264B1 (en) * | 1999-06-04 | 2003-06-17 | Cascade Microtech, Inc. | Method for constructing a membrane probe using a depression |
JP3239335B2 (en) * | 1999-08-18 | 2001-12-17 | インターナショナル・ビジネス・マシーンズ・コーポレーション | Method for forming structure for electrical connection and substrate for solder transfer |
US6400016B2 (en) * | 2000-01-14 | 2002-06-04 | I-Ming Chen | Method for mounting a semiconductor chip on a substrate and semiconductor device adapted for mounting on a substrate |
JP3760731B2 (en) * | 2000-07-11 | 2006-03-29 | ソニーケミカル株式会社 | Bumped wiring circuit board and manufacturing method thereof |
TW494548B (en) * | 2000-08-25 | 2002-07-11 | I-Ming Chen | Semiconductor chip device and its package method |
GB2374984B (en) * | 2001-04-25 | 2004-10-06 | Ibm | A circuitised substrate for high-frequency applications |
EP1436773A1 (en) * | 2001-10-09 | 2004-07-14 | NagraID S.A. | Electronic module with protective bump |
JP4193479B2 (en) | 2002-12-04 | 2008-12-10 | ソニー株式会社 | Manufacturing method of element mounting substrate |
JP2004221502A (en) * | 2003-01-17 | 2004-08-05 | Nec Electronics Corp | Wiring board with bump electrode and its manufacturing method |
US7005751B2 (en) * | 2003-04-10 | 2006-02-28 | Formfactor, Inc. | Layered microelectronic contact and method for fabricating same |
JP4627632B2 (en) * | 2004-05-17 | 2011-02-09 | Okiセミコンダクタ株式会社 | Semiconductor device |
US7176583B2 (en) * | 2004-07-21 | 2007-02-13 | International Business Machines Corporation | Damascene patterning of barrier layer metal for C4 solder bumps |
FR2876243B1 (en) * | 2004-10-04 | 2007-01-26 | Commissariat Energie Atomique | DUCTILE BURST CONDUCTIVE PROTUBERANCE COMPONENT AND METHOD FOR ELECTRICAL CONNECTION BETWEEN THIS COMPONENT AND A COMPONENT HAVING HARD CONDUCTIVE POINTS |
JP2006310530A (en) * | 2005-04-28 | 2006-11-09 | Sanyo Electric Co Ltd | Circuit device and its manufacturing process |
US7534652B2 (en) * | 2005-12-27 | 2009-05-19 | Tessera, Inc. | Microelectronic elements with compliant terminal mountings and methods for making the same |
JP2007250925A (en) | 2006-03-17 | 2007-09-27 | Ricoh Co Ltd | Wiring structure and its method for manufacturing |
US7569471B2 (en) * | 2006-06-29 | 2009-08-04 | Intel Corporation | Method of providing mixed size solder bumps on a substrate using a solder delivery head |
TWI317164B (en) * | 2006-07-28 | 2009-11-11 | Taiwan Tft Lcd Ass | Contact structure having a compliant bump and a testing area and manufacturing method for the same |
KR100771467B1 (en) * | 2006-10-30 | 2007-10-30 | 삼성전기주식회사 | Circuit board and method for manufacturing there of |
JP2008182163A (en) | 2007-01-26 | 2008-08-07 | Shinko Electric Ind Co Ltd | Wiring substrate and manufacturing method therefor, and semiconductor device |
KR100797682B1 (en) | 2007-02-07 | 2008-01-23 | 삼성전기주식회사 | Method for manufacturing printed circuit board |
TWI334183B (en) * | 2007-02-15 | 2010-12-01 | Chipmos Technologies Inc | Conductive structure for a semiconductor integrated circuit and method for forming the same |
US7897880B1 (en) * | 2007-12-07 | 2011-03-01 | Force 10 Networks, Inc | Inductance-tuned circuit board via crosstalk structures |
JP5627097B2 (en) * | 2009-10-07 | 2014-11-19 | ルネサスエレクトロニクス株式会社 | Wiring board |
-
2008
- 2008-11-28 KR KR1020080119895A patent/KR101022912B1/en active IP Right Grant
-
2009
- 2009-02-26 US US12/379,684 patent/US8141241B2/en active Active
- 2009-03-03 JP JP2009049589A patent/JP5048005B2/en active Active
-
2011
- 2011-11-14 US US13/373,388 patent/US20120061132A1/en not_active Abandoned
- 2011-11-14 US US13/373,387 patent/US8464423B2/en active Active
-
2014
- 2014-03-26 US US14/226,584 patent/US20160242284A9/en not_active Abandoned
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4712161A (en) * | 1985-03-25 | 1987-12-08 | Olin Corporation | Hybrid and multi-layer circuitry |
US5619072A (en) * | 1995-02-09 | 1997-04-08 | Advanced Micro Devices, Inc. | High density multi-level metallization and interconnection structure |
US5886877A (en) * | 1995-10-13 | 1999-03-23 | Meiko Electronics Co., Ltd. | Circuit board, manufacturing method therefor, and bump-type contact head and semiconductor component packaging module using the circuit board |
US5936847A (en) * | 1996-05-02 | 1999-08-10 | Hei, Inc. | Low profile electronic circuit modules |
US20070166993A1 (en) * | 2002-01-07 | 2007-07-19 | Megica Corporation | Method for fabricating circuit component |
US20040145858A1 (en) * | 2002-11-19 | 2004-07-29 | Kazuaki Sakurada | Multilayer circuit board, manufacturing method therefor, electronic device, and electronic apparatus |
US7173342B2 (en) * | 2002-12-17 | 2007-02-06 | Intel Corporation | Method and apparatus for reducing electrical interconnection fatigue |
US7032309B2 (en) * | 2003-06-06 | 2006-04-25 | Canon Kabushiki Kaisha | Method for reinforcing the connection of flat cable member and method for manufacturing image display unit |
US20060131730A1 (en) * | 2004-12-16 | 2006-06-22 | Junichi Nakamura | Semiconductor package and fabrication method |
US7923645B1 (en) * | 2007-06-20 | 2011-04-12 | Amkor Technology, Inc. | Metal etch stop fabrication method and structure |
US8323771B1 (en) * | 2007-08-15 | 2012-12-04 | Amkor Technology, Inc. | Straight conductor blind via capture pad structure and fabrication method |
Non-Patent Citations (3)
Title |
---|
Definition of "embed" from www.dictionary.reference.com 02/11/2015 * |
Definition of "printed circuit board" from www.dictionary.reference.com 02/11/2015 * |
Definition of define from www.merriam-webster.com 07/01/2015 * |
Also Published As
Publication number | Publication date |
---|---|
KR20100061026A (en) | 2010-06-07 |
US20120061132A1 (en) | 2012-03-15 |
JP2010129998A (en) | 2010-06-10 |
US20120060365A1 (en) | 2012-03-15 |
US20100132985A1 (en) | 2010-06-03 |
US8141241B2 (en) | 2012-03-27 |
KR101022912B1 (en) | 2011-03-17 |
US20160242284A9 (en) | 2016-08-18 |
JP5048005B2 (en) | 2012-10-17 |
US8464423B2 (en) | 2013-06-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8464423B2 (en) | Method of manufacturing a printed circuit board having metal bumps | |
US9021693B2 (en) | Method of manufacturing printed circuit board with metal bump | |
JP5932056B2 (en) | Method for manufacturing a substrate core layer | |
US8209860B2 (en) | Method of manufacturing printed circuit board having metal bump | |
US20120211464A1 (en) | Method of manufacturing printed circuit board having metal bump | |
KR20080088403A (en) | Method of manufacturing wiring board, method of manufacturing semiconductor device and wiring board | |
JPH11233678A (en) | Manufacture of ic package | |
US20040012097A1 (en) | Structure and method for fine pitch flip chip substrate | |
JP4170266B2 (en) | Wiring board manufacturing method | |
KR20130057314A (en) | Printed circuit board and method of manufacturing a printed circuit board | |
JP2004134679A (en) | Core substrate, manufacturing method thereof, and multilayer wiring board | |
JP2000261141A (en) | Multilayer wiring substrate and manufacture thereof and semiconductor device | |
US7964106B2 (en) | Method for fabricating a packaging substrate | |
CN107104091A (en) | A kind of half embedment circuit substrate structure and its manufacture method | |
KR102422884B1 (en) | Printed circuit board and the method thereof | |
TWI778056B (en) | Wiring substrate and method for manufacturing wiring substrate | |
US20110061907A1 (en) | Printed circuit board and method of manufacturing the same | |
US20080131996A1 (en) | Reverse build-up process for fine bump pitch approach | |
KR101119306B1 (en) | Method of manufacturing a circuit board | |
JPH0794849A (en) | Manufacture of substrate for loading semiconductor | |
JP2001135744A (en) | Method of manufacturing ic package | |
JPH1079576A (en) | Printed circuit board for semiconductor package | |
KR20110131040A (en) | Embedded pcb and manufacturing method of the same | |
JP2003324169A (en) | Circuit board and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |