[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

JPH0444706U - - Google Patents

Info

Publication number
JPH0444706U
JPH0444706U JP1990086875U JP8687590U JPH0444706U JP H0444706 U JPH0444706 U JP H0444706U JP 1990086875 U JP1990086875 U JP 1990086875U JP 8687590 U JP8687590 U JP 8687590U JP H0444706 U JPH0444706 U JP H0444706U
Authority
JP
Japan
Prior art keywords
circuit board
semiconductor device
bonding
hybrid
bottom plate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP1990086875U
Other languages
Japanese (ja)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP1990086875U priority Critical patent/JPH0444706U/ja
Publication of JPH0444706U publication Critical patent/JPH0444706U/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15153Shape the die mounting substrate comprising a recess for hosting the device

Landscapes

  • Die Bonding (AREA)
  • Structures For Mounting Electric Components On Printed Circuit Boards (AREA)

Description

【図面の簡単な説明】[Brief explanation of the drawing]

第1図はこの考案の一実施例を示す断面図、第
2図はこの考案の要部の構造を説明するための分
解斜視図、第3図はこの考案の変形実施例を示す
断面図、第4図は従来の技術を説明するための断
面図、第5図はその分解斜視図、第6図は従来技
術の不都合を説明するための断面図である。 1……底板、2……回路基板、3,4……回路
パターン導体、5,8……接着剤、6……デバイ
スホール、7……半導体デバイス、9……ボンデ
ングワイヤ、12……導電箔。
Fig. 1 is a sectional view showing an embodiment of this invention, Fig. 2 is an exploded perspective view for explaining the structure of the main part of this invention, and Fig. 3 is a sectional view showing a modified embodiment of this invention. FIG. 4 is a sectional view for explaining the conventional technique, FIG. 5 is an exploded perspective view thereof, and FIG. 6 is a sectional view for explaining the disadvantages of the conventional technique. DESCRIPTION OF SYMBOLS 1... Bottom plate, 2... Circuit board, 3, 4... Circuit pattern conductor, 5, 8... Adhesive, 6... Device hole, 7... Semiconductor device, 9... Bonding wire, 12... conductive foil.

Claims (1)

【実用新案登録請求の範囲】 底板に回路基板が積層され、回路基板に形成さ
れたデバイスホールに半導体デバイスを収納し、
半導体デバイスの電極と回路基板に形成された回
路パターンとの間をボンデングワイヤによつて電
気的に接続したハイブリツトICにおいて、 上記回路基板に形成したデバイスホールの底面
を導電箔によつて塞ぎ、この状態で回路基板を底
板に接着し、デバイスホールの底面に露出した上
記導電箔に半導体デバイスを接着して構成したハ
イブリツトIC実装構造。
[Claims for Utility Model Registration] A circuit board is laminated on a bottom plate, a semiconductor device is housed in a device hole formed in the circuit board,
In a hybrid IC in which an electrode of a semiconductor device and a circuit pattern formed on a circuit board are electrically connected by a bonding wire, the bottom surface of a device hole formed in the circuit board is closed with a conductive foil, A hybrid IC mounting structure is constructed by bonding the circuit board to the bottom plate in this state and bonding the semiconductor device to the conductive foil exposed at the bottom of the device hole.
JP1990086875U 1990-08-20 1990-08-20 Pending JPH0444706U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP1990086875U JPH0444706U (en) 1990-08-20 1990-08-20

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1990086875U JPH0444706U (en) 1990-08-20 1990-08-20

Publications (1)

Publication Number Publication Date
JPH0444706U true JPH0444706U (en) 1992-04-16

Family

ID=31818781

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1990086875U Pending JPH0444706U (en) 1990-08-20 1990-08-20

Country Status (1)

Country Link
JP (1) JPH0444706U (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH07305587A (en) * 1994-05-13 1995-11-21 Sun Tec:Kk Consolidation type auger screw for drilled earth

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH07305587A (en) * 1994-05-13 1995-11-21 Sun Tec:Kk Consolidation type auger screw for drilled earth

Similar Documents

Publication Publication Date Title
JPH0444706U (en)
JPH0289852U (en)
JPH0487659U (en)
JPH0179841U (en)
JPH03110623U (en)
JPH01174940U (en)
JPH0270459U (en)
JPH0390468U (en)
JPS6175156U (en)
JPH01150378U (en)
JPS61146977U (en)
JPS59159099U (en) piezoelectric transducer
JPH028040U (en)
JPS6194376U (en)
JPH0459971U (en)
JPS59138264U (en) Wiring board equipment
JPH01132120U (en)
JPH03101529U (en)
JPH01161318U (en)
JPS63121444U (en)
JPH01140899U (en)
JPH03101528U (en)
JPH03110871U (en)
JPH0430759U (en)
JPS61151348U (en)