[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

JPH0179841U - - Google Patents

Info

Publication number
JPH0179841U
JPH0179841U JP17454487U JP17454487U JPH0179841U JP H0179841 U JPH0179841 U JP H0179841U JP 17454487 U JP17454487 U JP 17454487U JP 17454487 U JP17454487 U JP 17454487U JP H0179841 U JPH0179841 U JP H0179841U
Authority
JP
Japan
Prior art keywords
chip element
mechanical component
spacer
circuit board
printed circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP17454487U
Other languages
Japanese (ja)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP17454487U priority Critical patent/JPH0179841U/ja
Publication of JPH0179841U publication Critical patent/JPH0179841U/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32153Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate
    • H01L2224/32175Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate the item being metallic
    • H01L2224/32188Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate the item being metallic the layer connector connecting to a bonding area protruding from the surface of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15153Shape the die mounting substrate comprising a recess for hosting the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate

Landscapes

  • Wire Bonding (AREA)

Description

【図面の簡単な説明】[Brief explanation of the drawing]

第1図は本考案の原理図、第2図a,bは本考
案の実施に使用することのできるFETチツプ素
子のそれぞれ斜視図及び等価回路図、第3図は本
考案の実施例を示すFETチツプ素子の実装構造
の断面図、第4図はチツプ素子の従来の実装構造
の断面図、第5図は従来技術の問題点説明図であ
つて、利得と周波数との関係を示すグラフである
。 1,24……機構部品、2,23……プリント
基板、3,21,22……配線パターン、4……
チツプ素子、5,28,29……ボンデイングワ
イヤ、6,25……穴、7,27……スペーサ、
11……FETチツプ素子。
Figure 1 is a diagram showing the principle of the present invention, Figures 2a and b are perspective views and equivalent circuit diagrams of FET chip elements that can be used to implement the present invention, and Figure 3 is an embodiment of the present invention. FIG. 4 is a sectional view of a conventional mounting structure of a FET chip element, and FIG. be. 1, 24... Mechanical parts, 2, 23... Printed circuit board, 3, 21, 22... Wiring pattern, 4...
Chip element, 5, 28, 29... bonding wire, 6, 25... hole, 7, 27... spacer,
11...FET chip element.

Claims (1)

【実用新案登録請求の範囲】 導電体からなる機構部品1と一体化されたプリ
ント基板2上の配線パターン3にチツプ素子4を
ボンデイングワイヤ5によつて電気的に接続して
なるチツプ素子の実装構造において、 プリント基板2の配線パターン3形成側から機
構部品1に到達する穴6を設け、 該穴6の機構部品1側に導電体からなるスペー
サ7を固定し、 該スペーサ7上にチツプ素子4を設けたことを
特徴とするチツプ素子の実装構造。
[Claims for Utility Model Registration] Mounting of a chip element in which a chip element 4 is electrically connected by a bonding wire 5 to a wiring pattern 3 on a printed circuit board 2 integrated with a mechanical component 1 made of a conductor. In the structure, a hole 6 is provided that reaches the mechanical component 1 from the wiring pattern 3 forming side of the printed circuit board 2, a spacer 7 made of a conductor is fixed to the mechanical component 1 side of the hole 6, and a chip element is placed on the spacer 7. 4. A chip element mounting structure characterized by providing a chip element.
JP17454487U 1987-11-16 1987-11-16 Pending JPH0179841U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP17454487U JPH0179841U (en) 1987-11-16 1987-11-16

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP17454487U JPH0179841U (en) 1987-11-16 1987-11-16

Publications (1)

Publication Number Publication Date
JPH0179841U true JPH0179841U (en) 1989-05-29

Family

ID=31466393

Family Applications (1)

Application Number Title Priority Date Filing Date
JP17454487U Pending JPH0179841U (en) 1987-11-16 1987-11-16

Country Status (1)

Country Link
JP (1) JPH0179841U (en)

Similar Documents

Publication Publication Date Title
JPH0179841U (en)
JPS63178374U (en)
JPS6333665U (en)
JPS62112170U (en)
JPH02131675U (en)
JPH0444706U (en)
JPH01139418U (en)
JPS6338368U (en)
JPS6263957U (en)
JPS62114483U (en)
JPS6175156U (en)
JPS62198851U (en)
JPS645370U (en)
JPH0327068U (en)
JPS6413776U (en)
JPH0487659U (en)
JPH0221754U (en)
JPS62118473U (en)
JPH01150378U (en)
JPH0186269U (en)
JPS62160577U (en)
JPH033770U (en)
JPH0392047U (en)
JPS61153373U (en)
JPS6247171U (en)