JP2005196950A - フラッシュメモリ素子のページバッファ - Google Patents
フラッシュメモリ素子のページバッファ Download PDFInfo
- Publication number
- JP2005196950A JP2005196950A JP2004367422A JP2004367422A JP2005196950A JP 2005196950 A JP2005196950 A JP 2005196950A JP 2004367422 A JP2004367422 A JP 2004367422A JP 2004367422 A JP2004367422 A JP 2004367422A JP 2005196950 A JP2005196950 A JP 2005196950A
- Authority
- JP
- Japan
- Prior art keywords
- latch
- signal
- page buffer
- program
- node
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3436—Arrangements for verifying correct programming or erasure
- G11C16/3454—Arrangements for verifying correct programming or for detecting overprogrammed cells
-
- E—FIXED CONSTRUCTIONS
- E04—BUILDING
- E04H—BUILDINGS OR LIKE STRUCTURES FOR PARTICULAR PURPOSES; SWIMMING OR SPLASH BATHS OR POOLS; MASTS; FENCING; TENTS OR CANOPIES, IN GENERAL
- E04H13/00—Monuments; Tombs; Burial vaults; Columbaria
- E04H13/005—Ventilation systems therefor
-
- E—FIXED CONSTRUCTIONS
- E04—BUILDING
- E04H—BUILDINGS OR LIKE STRUCTURES FOR PARTICULAR PURPOSES; SWIMMING OR SPLASH BATHS OR POOLS; MASTS; FENCING; TENTS OR CANOPIES, IN GENERAL
- E04H13/00—Monuments; Tombs; Burial vaults; Columbaria
- E04H13/006—Columbaria, mausoleum with frontal access to vaults
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3436—Arrangements for verifying correct programming or erasure
- G11C16/3454—Arrangements for verifying correct programming or for detecting overprogrammed cells
- G11C16/3459—Circuits or methods to verify correct programming of nonvolatile memory cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2216/00—Indexing scheme relating to G11C16/00 and subgroups, for features not directly covered by these groups
- G11C2216/12—Reading and writing aspects of erasable programmable read-only memories
- G11C2216/14—Circuits or methods to write a page or sector of information simultaneously into a nonvolatile memory, typically a complete row or word line in flash memory
Landscapes
- Engineering & Computer Science (AREA)
- Architecture (AREA)
- Civil Engineering (AREA)
- Structural Engineering (AREA)
- Read Only Memory (AREA)
Abstract
【解決手段】プリチャージノードQ1と、プリチャージイネーブル信号PRECHbに応じて前記プリチャージノードをプリチャージする第1PMOSトランジスタP1と、前記プリチャージノードのロジック状態とホールディング信号HOLDに応じて所定のデータをラッチするラッチ部L1と、同ラッチ部にラッチされたデータ信号、プログラム検証信号PVER及びラッチイネーブル信号LCHに応じて前記ホールディング信号を出力するラッチ制御部120とを含む。
【選択図】図1
Description
111 制御部
110 ラッチ部
120 ラッチ制御部
200 ビットライン選択部
300 キャッシュ部
Claims (5)
- プリチャージノードと、
プリチャージイネーブル信号に応じて前記プリチャージノードをプリチャージする第1PMOSトランジスタと、
前記プリチャージノードのロジック状態とホールディング信号に応じて所定のデータをラッチするラッチ部と、
前記ラッチ部にラッチされたデータ、プログラム検証信号及びラッチイネーブル信号に応じて前記ホールディング信号を出力するラッチ制御部とを含むことを特徴とするフラッシュメモリ素子のページバッファ。 - 前記ラッチ部が、
ラッチノードと、
一入力端子が前記ラッチノードに接続され、所定のデータを検出してラッチする第1ラッチと、
前記ラッチノードと前記プリチャージノードとの間に接続され、データ伝達信号に応じて前記プリチャージノードと前記第1ラッチを連結する第1NMOSトランジスタと、
電源電圧と前記第1ラッチの他の一入力端子との間に接続され、リセット信号に応じて駆動する第2NMOSトランジスタと、
前記第1ラッチの他の一入力端子と接地電源との間に接続され、前記プリチャージノードのロジック状態に応じて駆動する第3NMOSトランジスタ及び前記ホールディング信号に応じて駆動する第4NMOSトランジスタとを含むことを特徴とする請求項1に記載のフラッシュメモリ素子のページバッファ。 - 前記ラッチ制御部が、
前記プログラム検証信号と前記ラッチ部にラッチされたデータ信号のロジック状態を否定論理積演算する第1NANDゲートと、
前記第1NANDゲートの出力信号と前記ラッチイネーブル信号を否定論理積演算してホールディング信号を出力する第2NANDゲートとを含むことを特徴とする請求項2に記載のフラッシュメモリ素子のページバッファ。 - プリチャージノードと、該プリチャージノードのロジック状態に応じて所定のデータを検出してラッチするラッチを含むページバッファ部と、ビットライン選択信号に応じてビットラインと前記プリチャージノードのロジック状態を前記プリチャージノードと前記ビットラインにそれぞれ伝送するビットライン選択部とを含み、多数回のプログラムとプログラム検証動作を行うフラッシュメモリ素子のページバッファにおいて、
以前段階のプログラム検証動作の際にプログラムされたメモリ・セルの検証結果がラッチされたページバッファ部のラッチ信号を用いて、次回のプログラム検証動作の際に既にプログラムされたメモリ・セルとして検証された前記ページバッファ部内の前記ラッチ動作を制御するホールディング信号を出力するラッチ制御部をさらに含むことを特徴とするフラッシュメモリ素子のページバッファ。 - 前記ラッチ制御部は、
プログラム検証信号と前記ラッチにラッチされたデータ信号のロジック状態を否定論理積演算する第1NANDゲートと、
前記第1NANDゲートの出力信号とラッチイネーブル信号を否定論理積演算して前記ホールディング信号を出力する第2NANDゲートとを含むことを特徴とする請求項4記載のフラッシュメモリ素子のページバッファ。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR2004-001648 | 2004-01-09 | ||
KR1020040001648A KR100562134B1 (ko) | 2004-01-09 | 2004-01-09 | 플래시 메모리 소자의 페이지 버퍼 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2005196950A true JP2005196950A (ja) | 2005-07-21 |
JP5022564B2 JP5022564B2 (ja) | 2012-09-12 |
Family
ID=34738014
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2004367422A Expired - Fee Related JP5022564B2 (ja) | 2004-01-09 | 2004-12-20 | フラッシュメモリ素子のページバッファ |
Country Status (4)
Country | Link |
---|---|
US (1) | US7099213B2 (ja) |
JP (1) | JP5022564B2 (ja) |
KR (1) | KR100562134B1 (ja) |
TW (1) | TWI285374B (ja) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2007035243A (ja) * | 2005-07-27 | 2007-02-08 | Samsung Electronics Co Ltd | Norフラッシュメモリ装置及びそのプログラム方法 |
JP2007134028A (ja) * | 2005-11-10 | 2007-05-31 | Samsung Electronics Co Ltd | ページバッファ及びその駆動方法、並びにこれを具備した不揮発性メモリ装置 |
JP2011129176A (ja) * | 2009-12-15 | 2011-06-30 | Toshiba Corp | 不揮発性半導体記憶装置 |
Families Citing this family (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6493838B1 (en) * | 1995-09-29 | 2002-12-10 | Kabushiki Kaisha Toshiba | Coding apparatus and decoding apparatus for transmission/storage of information |
KR100666171B1 (ko) * | 2005-01-10 | 2007-01-09 | 삼성전자주식회사 | 로드 프리 타입의 와이어드 오어 구조를 가지는 불휘발성반도체 메모리 장치와, 이에 대한 구동방법 |
KR100666170B1 (ko) * | 2005-01-17 | 2007-01-09 | 삼성전자주식회사 | 결함 페이지 버퍼로부터의 데이터 전송이 차단되는와이어드 오어 구조의 불휘발성 반도체 메모리 장치 |
US7749577B2 (en) * | 2005-05-26 | 2010-07-06 | E.I. Du Pont De Nemours And Company | High strength multilayer laminates comprising twisted nematic liquid crystals |
JP4832004B2 (ja) * | 2005-06-09 | 2011-12-07 | パナソニック株式会社 | 半導体記憶装置 |
US7212447B2 (en) * | 2005-08-04 | 2007-05-01 | Micron Technology, Inc. | NAND flash memory cell programming |
KR100713983B1 (ko) * | 2005-09-22 | 2007-05-04 | 주식회사 하이닉스반도체 | 플래시 메모리 장치의 페이지 버퍼 및 그것을 이용한프로그램 방법 |
KR100739254B1 (ko) * | 2006-02-08 | 2007-07-12 | 주식회사 하이닉스반도체 | 프로그램 동작의 패일을 감소시키는 플래시 메모리 장치의페이지 버퍼 회로 및 그 프로그램 동작 방법 |
US7593259B2 (en) * | 2006-09-13 | 2009-09-22 | Mosaid Technologies Incorporated | Flash multi-level threshold distribution scheme |
US7577029B2 (en) * | 2007-05-04 | 2009-08-18 | Mosaid Technologies Incorporated | Multi-level cell access buffer with dual function |
KR101431205B1 (ko) | 2007-07-13 | 2014-08-18 | 삼성전자주식회사 | 캐시 메모리 장치 및 캐시 메모리 장치의 데이터 처리 방법 |
US7679972B2 (en) * | 2007-11-19 | 2010-03-16 | Spansion Llc | High reliable and low power static random access memory |
US8854887B2 (en) | 2008-07-10 | 2014-10-07 | Hynix Semiconductor Inc. | Nonvolatile memory device and method of programming the same |
KR100965071B1 (ko) * | 2008-07-10 | 2010-06-21 | 주식회사 하이닉스반도체 | 불휘발성 메모리 장치의 프로그램 방법 |
KR101552210B1 (ko) * | 2009-03-10 | 2015-09-10 | 삼성전자주식회사 | 불휘발성 메모리 장치 및 그것의 읽기 방법 |
KR101009096B1 (ko) * | 2009-05-29 | 2011-01-18 | 주식회사 하이닉스반도체 | 불휘발성 메모리 소자 및 이의 프로그램 검증 동작 방법 |
KR101024152B1 (ko) * | 2009-06-29 | 2011-03-22 | 주식회사 하이닉스반도체 | 불휘발성 메모리 소자의 페이지 버퍼를 이용한 프로그램 검증 방법 |
KR20120136533A (ko) | 2011-06-09 | 2012-12-20 | 에스케이하이닉스 주식회사 | 반도체 장치 및 이의 동작방법 |
US9588883B2 (en) | 2011-09-23 | 2017-03-07 | Conversant Intellectual Property Management Inc. | Flash memory system |
KR20130061547A (ko) * | 2011-12-01 | 2013-06-11 | 에스케이하이닉스 주식회사 | 반도체 메모리 장치 |
KR20130061546A (ko) * | 2011-12-01 | 2013-06-11 | 에스케이하이닉스 주식회사 | 반도체 메모리 장치 |
US9007843B2 (en) | 2011-12-02 | 2015-04-14 | Cypress Semiconductor Corporation | Internal data compare for memory verification |
US9548135B2 (en) | 2013-03-11 | 2017-01-17 | Macronix International Co., Ltd. | Method and apparatus for determining status element total with sequentially coupled counting status circuits |
US9478314B2 (en) | 2014-09-15 | 2016-10-25 | Macronix International Co., Ltd. | Memory utilizing bundle-level status values and bundle status circuits |
KR102530071B1 (ko) * | 2016-03-02 | 2023-05-08 | 삼성전자주식회사 | 페이지 버퍼를 포함하는 불휘발성 메모리 장치 및 그 동작방법 |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH10208490A (ja) * | 1997-01-21 | 1998-08-07 | Samsung Electron Co Ltd | 不揮発性半導体メモリ装置 |
JPH11260076A (ja) * | 1997-07-29 | 1999-09-24 | Toshiba Corp | 半導体記憶装置 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5835414A (en) * | 1996-06-14 | 1998-11-10 | Macronix International Co., Ltd. | Page mode program, program verify, read and erase verify for floating gate memory device with low current page buffer |
KR100332950B1 (ko) * | 1998-04-10 | 2002-08-21 | 삼성전자 주식회사 | 단일비트동작모드와다중비트동작모드를갖는불휘발성반도체메모리장치및그것의기입/독출방법 |
JP3983969B2 (ja) * | 2000-03-08 | 2007-09-26 | 株式会社東芝 | 不揮発性半導体記憶装置 |
US6480419B2 (en) * | 2001-02-22 | 2002-11-12 | Samsung Electronics Co., Ltd. | Bit line setup and discharge circuit for programming non-volatile memory |
JP3987715B2 (ja) * | 2001-12-06 | 2007-10-10 | 富士通株式会社 | 不揮発性半導体メモリおよび不揮発性半導体メモリのプログラム電圧制御方法 |
KR100471167B1 (ko) * | 2002-05-13 | 2005-03-08 | 삼성전자주식회사 | 프로그램된 메모리 셀들을 검증하기 위한 페이지 버퍼를구비한 반도체 메모리 장치 |
-
2004
- 2004-01-09 KR KR1020040001648A patent/KR100562134B1/ko not_active IP Right Cessation
- 2004-12-09 US US11/007,182 patent/US7099213B2/en not_active Expired - Fee Related
- 2004-12-10 TW TW093138240A patent/TWI285374B/zh not_active IP Right Cessation
- 2004-12-20 JP JP2004367422A patent/JP5022564B2/ja not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH10208490A (ja) * | 1997-01-21 | 1998-08-07 | Samsung Electron Co Ltd | 不揮発性半導体メモリ装置 |
JPH11260076A (ja) * | 1997-07-29 | 1999-09-24 | Toshiba Corp | 半導体記憶装置 |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2007035243A (ja) * | 2005-07-27 | 2007-02-08 | Samsung Electronics Co Ltd | Norフラッシュメモリ装置及びそのプログラム方法 |
JP2007134028A (ja) * | 2005-11-10 | 2007-05-31 | Samsung Electronics Co Ltd | ページバッファ及びその駆動方法、並びにこれを具備した不揮発性メモリ装置 |
JP2011129176A (ja) * | 2009-12-15 | 2011-06-30 | Toshiba Corp | 不揮発性半導体記憶装置 |
Also Published As
Publication number | Publication date |
---|---|
KR100562134B1 (ko) | 2006-03-21 |
US20050152188A1 (en) | 2005-07-14 |
TW200529236A (en) | 2005-09-01 |
JP5022564B2 (ja) | 2012-09-12 |
US7099213B2 (en) | 2006-08-29 |
TWI285374B (en) | 2007-08-11 |
KR20050073293A (ko) | 2005-07-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5022564B2 (ja) | フラッシュメモリ素子のページバッファ | |
US7061813B2 (en) | Page buffer of non-volatile memory device and method of programming and reading non-volatile memory device | |
JP4789186B2 (ja) | 不揮発性メモリ装置およびそのページバッファ動作方法 | |
JP4920257B2 (ja) | 不揮発性メモリ装置およびそのページバッファ動作方法 | |
JP5161350B2 (ja) | 不揮発性メモリ装置のマルチページ読み出し方法 | |
USRE44978E1 (en) | Method of verifying programming of a nonvolatile memory device | |
KR100567912B1 (ko) | 플래시 메모리 장치의 페이지 버퍼 및 이를 이용한 데이터프로그램 방법 | |
US7336543B2 (en) | Non-volatile memory device with page buffer having dual registers and methods using the same | |
KR101099835B1 (ko) | 반도체 메모리 장치 및 이의 동작 방법 | |
JP4863708B2 (ja) | 事前消去検証のためのページバッファを有する不揮発性メモリ装置 | |
KR101005164B1 (ko) | 불휘발성 메모리 소자 및 이의 프로그램 방법 | |
US7313028B2 (en) | Method for operating page buffer of nonvolatile memory device | |
JP5085058B2 (ja) | プログラムの検証読み取り中に列スキャンを通じてプログラム時間を短縮させうるフラッシュメモリ装置のプログラム方法 | |
JP5075374B2 (ja) | フラッシュメモリ装置のページバッファおよびそれを用いたプログラム方法 | |
JP2006155852A (ja) | ページバッファおよびこれを用いたフラッシュメモリ素子の検証方法 | |
KR100732257B1 (ko) | 페이지 버퍼 및 이를 이용한 플래쉬 메모리 소자의 소거검증 방법 | |
KR100705222B1 (ko) | 불휘발성 메모리 장치 및 그것의 소거 검증 방법 | |
KR20120005823A (ko) | 플래시 메모리 장치 및 그의 동작 방법 | |
KR100816160B1 (ko) | 원 타임 프로그래머블 메모리 소자 및 프로그램 방법 | |
KR20070080038A (ko) | 카피백 동작 시간을 감소시키기 위한 플래시 메모리 소자의페이지 버퍼 및 카피백 동작 방법 | |
KR20070000781A (ko) | 플래시 메모리 소자의 페이지 버퍼 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20070124 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20091020 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20100118 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20100406 |
|
A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20100706 |
|
A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20100709 |
|
A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20100729 |
|
A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20100804 |
|
A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20100906 |
|
A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20100909 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20101004 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110222 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110519 |
|
A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20111115 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20120315 |
|
A911 | Transfer to examiner for re-examination before appeal (zenchi) |
Free format text: JAPANESE INTERMEDIATE CODE: A911 Effective date: 20120326 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20120417 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20120425 |
|
RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7423 Effective date: 20120508 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20120522 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20120618 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20150622 Year of fee payment: 3 |
|
LAPS | Cancellation because of no payment of annual fees |