[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
research-article

Statistical Modeling and Simulation of Threshold Variation Under Random Dopant Fluctuations and Line-Edge Roughness

Published: 01 June 2011 Publication History

Abstract

The threshold voltage (Vth) of a nanoscale transistor is severely affected by random dopant fluctuations and line-edge roughness. The analysis of these effects usually requires atomistic simulations which are too expensive in computation for statistical design. In this work, we develop an efficient SPICE simulation method and statistical variation model that accurately predict threshold variation as a function of dopant fluctuations and gate length change caused by lithography and the etching process. By understanding the physical principles of atomistic simulations, we: 1) identify the appropriate method to divide a nonuniform gate into slices in order to map those fluctuations into the device model; 2) extract the variation of Vth from the strong-inversion region instead of the leakage current, benefiting from the linearity of the saturation current with respect to Vth ; 3) propose a compact model of Vth variation that is scalable with gate size and the amount of dopant and gate length fluctuations; and 4) investigate the interaction with non-rectangular gate (NRG) and reverse narrow width effect (RNWE). The proposed SPICE simulation method is validated with atomistic simulation results. Given the post-lithography gate geometry, this approach correctly models the variation of device output current in all operating regions. Based on the new results, we further project the amount of Vth variation at advanced technology nodes, helping shed light on the challenges of future robust circuit design.

Cited By

View all
  • (2018)A novel algorithm to study the impact of the mismatch on analog building blocksAnalog Integrated Circuits and Signal Processing10.1007/s10470-018-1133-595:2(295-306)Online publication date: 1-May-2018
  • (2017)VAET-STTProceedings of the Conference on Design, Automation & Test in Europe10.5555/3130379.3130721(1460-1465)Online publication date: 27-Mar-2017
  • (2017)Energy Savings and Performance Improvement in Subthreshold Using Adaptive Body BiasProceedings of the Great Lakes Symposium on VLSI 201710.1145/3060403.3060421(431-434)Online publication date: 10-May-2017
  • Show More Cited By
  1. Statistical Modeling and Simulation of Threshold Variation Under Random Dopant Fluctuations and Line-Edge Roughness

    Recommendations

    Comments

    Please enable JavaScript to view thecomments powered by Disqus.

    Information & Contributors

    Information

    Published In

    cover image IEEE Transactions on Very Large Scale Integration (VLSI) Systems
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems  Volume 19, Issue 6
    June 2011
    200 pages

    Publisher

    IEEE Educational Activities Department

    United States

    Publication History

    Published: 01 June 2011

    Qualifiers

    • Research-article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 24 Dec 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2018)A novel algorithm to study the impact of the mismatch on analog building blocksAnalog Integrated Circuits and Signal Processing10.1007/s10470-018-1133-595:2(295-306)Online publication date: 1-May-2018
    • (2017)VAET-STTProceedings of the Conference on Design, Automation & Test in Europe10.5555/3130379.3130721(1460-1465)Online publication date: 27-Mar-2017
    • (2017)Energy Savings and Performance Improvement in Subthreshold Using Adaptive Body BiasProceedings of the Great Lakes Symposium on VLSI 201710.1145/3060403.3060421(431-434)Online publication date: 10-May-2017
    • (2016)Reducing System Power Consumption Using Check-Pointing on Nonvolatile Embedded Magnetic Random Access MemoriesACM Journal on Emerging Technologies in Computing Systems10.1145/287650712:4(1-24)Online publication date: 12-May-2016
    • (2016)Incorporating Process Variations Into SRAM Electromigration Reliability Assessment Using Atomic Flux DivergenceIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2015.250190024:6(2195-2207)Online publication date: 1-Jun-2016
    • (2016)Compact Model Parameter Extraction Using Bayesian Inference, Incomplete New Measurements, and Optimal Bias SelectionIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2015.251408335:7(1138-1150)Online publication date: 1-Jul-2016
    • (2015)Aging- and Variation-Aware Delay Monitoring Using Representative Critical Path SelectionACM Transactions on Design Automation of Electronic Systems10.1145/274623720:3(1-23)Online publication date: 24-Jun-2015
    • (2015)Classification Framework for Analysis and Modeling of Physically Induced Reliability ViolationsACM Computing Surveys10.1145/267827647:3(1-33)Online publication date: 17-Feb-2015
    • (2015)A High Performance SEU Tolerant LatchJournal of Electronic Testing: Theory and Applications10.1007/s10836-015-5533-531:4(349-359)Online publication date: 1-Aug-2015
    • (2014)Exploiting expendable process-margins in DRAMs for run-time performance optimizationProceedings of the conference on Design, Automation & Test in Europe10.5555/2616606.2616820(1-6)Online publication date: 24-Mar-2014
    • Show More Cited By

    View Options

    View options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media