USRE44817E1 - Copper alloy and liquid-crystal display device - Google Patents
Copper alloy and liquid-crystal display device Download PDFInfo
- Publication number
- USRE44817E1 USRE44817E1 US13/594,443 US201213594443A USRE44817E US RE44817 E1 USRE44817 E1 US RE44817E1 US 201213594443 A US201213594443 A US 201213594443A US RE44817 E USRE44817 E US RE44817E
- Authority
- US
- United States
- Prior art keywords
- layer
- copper alloy
- oxide film
- copper
- oxide
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 229910000881 Cu alloy Inorganic materials 0.000 title claims abstract description 154
- 239000004973 liquid crystal related substance Substances 0.000 title description 39
- 239000010949 copper Substances 0.000 claims abstract description 171
- 238000000034 method Methods 0.000 claims abstract description 65
- 229910052802 copper Inorganic materials 0.000 claims abstract description 48
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims abstract description 46
- 229910052748 manganese Inorganic materials 0.000 claims abstract description 29
- 229910052779 Neodymium Inorganic materials 0.000 claims abstract description 10
- 229910052725 zinc Inorganic materials 0.000 claims abstract description 10
- 229910052777 Praseodymium Inorganic materials 0.000 claims abstract 7
- 239000010410 layer Substances 0.000 claims description 159
- 238000009792 diffusion process Methods 0.000 claims description 51
- 238000010438 heat treatment Methods 0.000 claims description 47
- 239000000758 substrate Substances 0.000 claims description 43
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 24
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 23
- 239000001301 oxygen Substances 0.000 claims description 23
- 229910052760 oxygen Inorganic materials 0.000 claims description 23
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 23
- 239000004020 conductor Substances 0.000 claims description 17
- 229910052710 silicon Inorganic materials 0.000 claims description 13
- 239000007789 gas Substances 0.000 claims description 11
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 9
- 239000010703 silicon Substances 0.000 claims description 9
- 239000011241 protective layer Substances 0.000 claims description 2
- 239000011572 manganese Substances 0.000 claims 16
- PWHULOQIROXLJO-UHFFFAOYSA-N Manganese Chemical compound [Mn] PWHULOQIROXLJO-UHFFFAOYSA-N 0.000 claims 10
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 claims 2
- AMWRITDGCCNYAT-UHFFFAOYSA-L hydroxy(oxo)manganese;manganese Chemical compound [Mn].O[Mn]=O.O[Mn]=O AMWRITDGCCNYAT-UHFFFAOYSA-L 0.000 claims 2
- WNPXGLYBUBCPFB-UHFFFAOYSA-N [Si]=O.[Mn].[Cu] Chemical compound [Si]=O.[Mn].[Cu] WNPXGLYBUBCPFB-UHFFFAOYSA-N 0.000 claims 1
- 229910052786 argon Inorganic materials 0.000 claims 1
- WPBNNNQJVZRUHP-UHFFFAOYSA-L manganese(2+);methyl n-[[2-(methoxycarbonylcarbamothioylamino)phenyl]carbamothioyl]carbamate;n-[2-(sulfidocarbothioylamino)ethyl]carbamodithioate Chemical compound [Mn+2].[S-]C(=S)NCCNC([S-])=S.COC(=O)NC(=S)NC1=CC=CC=C1NC(=S)NC(=O)OC WPBNNNQJVZRUHP-UHFFFAOYSA-L 0.000 claims 1
- 239000010408 film Substances 0.000 description 98
- 239000000654 additive Substances 0.000 description 46
- 230000000996 additive effect Effects 0.000 description 46
- 239000000956 alloy Substances 0.000 description 26
- 230000015572 biosynthetic process Effects 0.000 description 25
- 230000003647 oxidation Effects 0.000 description 25
- 238000007254 oxidation reaction Methods 0.000 description 25
- 229910045601 alloy Inorganic materials 0.000 description 24
- 229910052751 metal Inorganic materials 0.000 description 23
- 239000002184 metal Substances 0.000 description 23
- 230000000694 effects Effects 0.000 description 19
- 239000004065 semiconductor Substances 0.000 description 16
- 230000001681 protective effect Effects 0.000 description 14
- 230000008569 process Effects 0.000 description 13
- 229910052782 aluminium Inorganic materials 0.000 description 11
- 239000000463 material Substances 0.000 description 11
- 229910021417 amorphous silicon Inorganic materials 0.000 description 10
- 238000010586 diagram Methods 0.000 description 10
- 239000011521 glass Substances 0.000 description 10
- 239000012535 impurity Substances 0.000 description 9
- 239000011777 magnesium Substances 0.000 description 9
- 239000010409 thin film Substances 0.000 description 9
- 229910017566 Cu-Mn Inorganic materials 0.000 description 8
- 229910017871 Cu—Mn Inorganic materials 0.000 description 8
- 239000011651 chromium Substances 0.000 description 8
- 229910052749 magnesium Inorganic materials 0.000 description 7
- 150000002739 metals Chemical class 0.000 description 7
- 239000007787 solid Substances 0.000 description 7
- 239000013077 target material Substances 0.000 description 7
- 238000005275 alloying Methods 0.000 description 6
- 229910000765 intermetallic Inorganic materials 0.000 description 6
- 238000004544 sputter deposition Methods 0.000 description 6
- 239000002131 composite material Substances 0.000 description 5
- 239000000203 mixture Substances 0.000 description 5
- 230000001590 oxidative effect Effects 0.000 description 5
- 238000005477 sputtering target Methods 0.000 description 5
- 239000000126 substance Substances 0.000 description 5
- 229910052719 titanium Inorganic materials 0.000 description 5
- 239000010936 titanium Substances 0.000 description 5
- XEEYBQQBJWHFJM-UHFFFAOYSA-N Iron Chemical compound [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 description 4
- 229910000914 Mn alloy Inorganic materials 0.000 description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 4
- 229910052804 chromium Inorganic materials 0.000 description 4
- 238000009826 distribution Methods 0.000 description 4
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 4
- 230000004888 barrier function Effects 0.000 description 3
- 230000008901 benefit Effects 0.000 description 3
- 230000005540 biological transmission Effects 0.000 description 3
- 239000000470 constituent Substances 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 239000012212 insulator Substances 0.000 description 3
- 150000002500 ions Chemical class 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 239000011159 matrix material Substances 0.000 description 3
- 230000008018 melting Effects 0.000 description 3
- 238000002844 melting Methods 0.000 description 3
- 239000012071 phase Substances 0.000 description 3
- 229920005591 polysilicon Polymers 0.000 description 3
- 238000001004 secondary ion mass spectrometry Methods 0.000 description 3
- 229910052709 silver Inorganic materials 0.000 description 3
- 239000006104 solid solution Substances 0.000 description 3
- 239000010935 stainless steel Substances 0.000 description 3
- 229910001220 stainless steel Inorganic materials 0.000 description 3
- 229910052718 tin Inorganic materials 0.000 description 3
- 239000005749 Copper compound Substances 0.000 description 2
- 229910017818 Cu—Mg Inorganic materials 0.000 description 2
- 229910000861 Mg alloy Inorganic materials 0.000 description 2
- 229910016978 MnOx Inorganic materials 0.000 description 2
- 229910000583 Nd alloy Inorganic materials 0.000 description 2
- 229910004205 SiNX Inorganic materials 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- 239000010953 base metal Substances 0.000 description 2
- 238000005266 casting Methods 0.000 description 2
- 150000001880 copper compounds Chemical class 0.000 description 2
- BERDEBHAJNAUOM-UHFFFAOYSA-N copper(I) oxide Inorganic materials [Cu]O[Cu] BERDEBHAJNAUOM-UHFFFAOYSA-N 0.000 description 2
- 238000005260 corrosion Methods 0.000 description 2
- 230000007797 corrosion Effects 0.000 description 2
- KRFJLUBVMFXRPN-UHFFFAOYSA-N cuprous oxide Chemical compound [O-2].[Cu+].[Cu+] KRFJLUBVMFXRPN-UHFFFAOYSA-N 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 229910052733 gallium Inorganic materials 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 229910052738 indium Inorganic materials 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 229910052744 lithium Inorganic materials 0.000 description 2
- 229910052758 niobium Inorganic materials 0.000 description 2
- 229910052755 nonmetal Inorganic materials 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 238000007747 plating Methods 0.000 description 2
- 230000002035 prolonged effect Effects 0.000 description 2
- 239000011343 solid material Substances 0.000 description 2
- 229910000838 Al alloy Inorganic materials 0.000 description 1
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 1
- 229910017767 Cu—Al Inorganic materials 0.000 description 1
- 229910052692 Dysprosium Inorganic materials 0.000 description 1
- 229910052693 Europium Inorganic materials 0.000 description 1
- 229910000640 Fe alloy Inorganic materials 0.000 description 1
- 229910052688 Gadolinium Inorganic materials 0.000 description 1
- FYYHWMGAXLPEAU-UHFFFAOYSA-N Magnesium Chemical compound [Mg] FYYHWMGAXLPEAU-UHFFFAOYSA-N 0.000 description 1
- 229910052772 Samarium Inorganic materials 0.000 description 1
- 229910052776 Thorium Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 229910052787 antimony Inorganic materials 0.000 description 1
- 229910052797 bismuth Inorganic materials 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 229910052793 cadmium Inorganic materials 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000003086 colorant Substances 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005324 grain boundary diffusion Methods 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 1
- 230000002401 inhibitory effect Effects 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
- 238000010884 ion-beam technique Methods 0.000 description 1
- 229910052741 iridium Inorganic materials 0.000 description 1
- 229910052742 iron Inorganic materials 0.000 description 1
- 229910052746 lanthanum Inorganic materials 0.000 description 1
- 238000005224 laser annealing Methods 0.000 description 1
- 229910052745 lead Inorganic materials 0.000 description 1
- 239000000155 melt Substances 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000005240 physical vapour deposition Methods 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 230000009257 reactivity Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052707 ruthenium Inorganic materials 0.000 description 1
- 238000005204 segregation Methods 0.000 description 1
- 229910052711 selenium Inorganic materials 0.000 description 1
- 229910000679 solder Inorganic materials 0.000 description 1
- 239000007790 solid phase Substances 0.000 description 1
- 239000000243 solution Substances 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 229910052717 sulfur Inorganic materials 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- 229910052714 tellurium Inorganic materials 0.000 description 1
- 229910052720 vanadium Inorganic materials 0.000 description 1
- 238000007740 vapor deposition Methods 0.000 description 1
- 238000005019 vapor deposition process Methods 0.000 description 1
- 229910052727 yttrium Inorganic materials 0.000 description 1
- 239000011701 zinc Substances 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
Images
Classifications
-
- C—CHEMISTRY; METALLURGY
- C22—METALLURGY; FERROUS OR NON-FERROUS ALLOYS; TREATMENT OF ALLOYS OR NON-FERROUS METALS
- C22C—ALLOYS
- C22C9/00—Alloys based on copper
- C22C9/05—Alloys based on copper with manganese as the next major constituent
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C8/00—Solid state diffusion of only non-metal elements into metallic material surfaces; Chemical surface treatment of metallic material by reaction of the surface with a reactive gas, leaving reaction products of surface material in the coating, e.g. conversion coatings, passivation of metals
- C23C8/06—Solid state diffusion of only non-metal elements into metallic material surfaces; Chemical surface treatment of metallic material by reaction of the surface with a reactive gas, leaving reaction products of surface material in the coating, e.g. conversion coatings, passivation of metals using gases
- C23C8/08—Solid state diffusion of only non-metal elements into metallic material surfaces; Chemical surface treatment of metallic material by reaction of the surface with a reactive gas, leaving reaction products of surface material in the coating, e.g. conversion coatings, passivation of metals using gases only one element being applied
- C23C8/10—Oxidising
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136286—Wiring, e.g. gate line, drain line
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/1368—Active matrix addressed cells in which the switching element is a three-electrode device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/7685—Barrier, adhesion or liner layers the layer covering a conductive structure
- H01L21/76852—Barrier, adhesion or liner layers the layer covering a conductive structure the layer also covering the sidewalls of the conductive structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76867—Barrier, adhesion or liner layers characterized by methods of formation other than PVD, CVD or deposition from a liquids
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/6737—Thin-film transistors [TFT] characterised by the electrodes characterised by the electrode materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/6737—Thin-film transistors [TFT] characterised by the electrodes characterised by the electrode materials
- H10D30/6739—Conductor-insulator-semiconductor electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
- H10D30/6743—Silicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/441—Interconnections, e.g. scanning lines
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/60—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs wherein the TFTs are in active matrices
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136286—Wiring, e.g. gate line, drain line
- G02F1/136295—Materials; Compositions; Manufacture processes
Definitions
- the invention relates to a copper alloy which has a low electric resistance, and can easily form a stable oxide film layer on its surface and its interface, and a liquid crystal display device using the copper alloy in wirings.
- Al aluminum
- alloys thereof form an Al oxide on their surfaces
- the Al oxide serves as a protective film which can prevent oxidation on the surface.
- Fe iron
- Fe itself does not form a protective film, but, in the form of stainless steel which is an Fe alloy containing chromium (Cr), Cr in stainless steel forms a protective film, which can prevent oxidation on the surface.
- Cu is similar to Fe, and a Cu oxide is permeable to oxygen, and hence has no ability to prevent oxidation and cannot serve as a protective film.
- an appropriate element is added to Cu to obtain a Cu alloy, like Cr in stainless steel, the alloying element in the Cu alloy possibly forms a protective film, which prevents Cu from suffering oxidation. Further, when the protective film is formed at the interface between the film and the adjacent solid, inter-diffusion is possibly prevented.
- Patent document 1 entitled “Semiconductor integrated circuit device having Cu wiring on semiconductor substrate” discloses “the Cu wiring is comprised of a Cu alloy containing an element having an electronegativity equal to or larger than that of Cu in an amount in the range from 0.01% by weight to less than 10% by weight”.
- Patent document 2 entitled “Metallization structure” discloses “a first step of depositing by sputtering a copper alloy, which comprises copper and an alloying element in an amount of less than 10 at. %, on a dielectric portion of a substrate having an oxide, and a second step of depositing a layer of copper on the copper alloy”.
- Patent document 3 entitled “Sputtering target for forming metal thin film and method for producing the same” discloses “a target material made of a high-purity copper alloy comprises a base metal of high-purity copper having a purity equal to or more than 99.9999% by weight, and 0.04 to 0.15% by weight of titanium having a purity equal to or more than 99.9% by weight added to the base metal”.
- Patent document 4 entitled “Semiconductor device” discloses a semiconductor device which is formed with “a copper compound having such a high corrosion resistance that the relative oxidation number is equal to or less than 50% of that of copper”.
- Nonpatent literature 1 discloses “A copper alloy comprising copper and aluminum or magnesium, which prevents oxidation of copper”.
- the electronegativity described in the Patent document 1 is not sufficient to form an oxide film having high adhesion to the Cu surface.
- the specification of the Patent document 2 describes that a Cu-2 at. % Mg alloy is heated in air at 400° C. for 30 minutes, so that the oxidation rate of Cu is considerably lowered.
- a material having a Cu-(0.05 to 6.0) at. % Mg alloy thin film formed on silicon oxide (SiO 2 ) is subjected to heat treatment at a temperature equal to or less than 400° C.
- SiO 2 silicon oxide
- Mg diffuses to the interface between the copper alloy and SiO 2 during the heat treatment to form a protective film, thus preventing interdiffusion between Cu and the SiO 2 constituent elements.
- a Cu—Mg alloy being heated at 600° C. reduces SiO 2 to diffuse Si atoms into Cu, increasing the electric resistance of Cu.
- the Patent document 3 has a problem in that titanium remains as a solid solution element or forms an intermetallic compound to increase the electric resistance.
- a copper compound having such a high corrosion resistance that the relative oxidation number is equal to or less than 50% of that of copper is formed on the surface of copper, which poses a problem in that the productivity is low due to the formation of a compound.
- the Nonpatent literature 1 has a problem in that both the Cu—Mg alloy and Cu—Al alloy subjected to heat treatment are increased in electric resistance.
- wiring materials conventionally used include high melting-point metals, such as Mo and Cr but these metals have a problem in that they have low conductivity.
- high melting-point metals such as Mo and Cr
- Mo and Cr high melting-point metals
- the conductivity can be considerably increased.
- aluminum (Al) and alloys thereof form Al oxide on their surfaces, which serves as a protective film to prevent oxidation on the surface.
- Al poses problems of the formation of hillocks and the occurrence of electromigration.
- Japanese Patent Application Laid-open No. 2000-199054 has proposed an Al—Nd alloy, which is used in advanced display devices.
- Al—Nd has an electric resistance lower than that of Cr; however, Al and Nd do not form solid solution, making it difficult to produce a sputter target.
- the Al—Nd alloy contains Nd, which disadvantageously makes it difficult to lower the electric resistance of the alloy.
- 2004-139057 has proposed a method for forming around Cu a nitride having a high melting point, such as TaN, TiN, or WN. Differing from conventional wiring materials, however, this method requires a material for barrier layer and an additional process for forming the barrier layer and poses a problem in that the barrier layer having a high resistance and a large thickness is formed to increase the effective resistance of the wiring.
- Japanese Patent Application Laid-open No. 2004-91907 has proposed that 0.1 to 3.0 wt. % of Mo is added to Cu so that Mo segregates in the grain boundary, preventing oxidation due to the grain boundary diffusion. This method improves Cu in oxidation resistance, but involves a problem that the wiring resistance is increased.
- liquid crystal display devices are widely used in a variety of fields of displays wherein the liquid crystal display devices have advantages in that they are small in thickness and lightweight and can be driven with a low voltage and cause small power consumption.
- the liquid crystal display device generally has a structure such that liquid crystal is sealed between two transparent glass substrates.
- a black matrix, a filter, a common electrode, and an oriented film are formed on the inner surface of one substrate, and a thin film transistor (TFT), a gate wiring, a signal wiring, a pixel electrode, and an oriented film are formed on the inner surface of another substrate.
- TFT thin film transistor
- three pixel electrodes are positioned to color filters of the three primary colors to define one pixel unit, and a number of the pixel units are arranged in rows and columns to constitute a color display in a plane form.
- An actual image is formed by a procedure in which the rows of pixels are successively selected by the gate wiring and an image signal is fed from the signal wiring to the pixel electrodes on the same row at the same time to operate the three primary-color pixel electrode of each pixel, defining an image.
- the TFT used in the liquid crystal display device is produced as follows. A gate wiring is first formed on a substrate and covered with a gate insulator film, and then an amorphous silicon layer constituting a channel layer is formed.
- a channel protecting film is formed in the channel region of the amorphous silicon layer, and then an amorphous silicon layer for contact having a high impurity density, and metal layers constituting a source/drain electrode and a signal wiring are formed in source/drain regions on the both sides of the channel region and patterned, and then covered with an insulating protective film.
- the operation speed of the TFT in the liquid crystal display device largely depends on the conductivity of a gate wiring and the capacity generated in the gate wiring. Increasing the conductivity of the gate wiring can improve the operation speed. With respect to the display device, Japanese Patent Application Laid-open No.
- 2003-277852 discloses a copper metallizing composition
- a copper metallizing composition comprising, relative to 100 parts by mass of copper powder, 0.5 to 8 parts by mass of a glass component and 0.05 to 3 parts by mass of a composite oxide comprised mainly of Zn, Mg, and Ti.
- a copper metallizing composition which is advantageous in that it has improved adhesion strength and excellent solder wettability and suppresses warpage of a wiring substrate, and a ceramic wiring substrate using the composition.
- Japanese Patent Application Laid-open Nos. 2003-332262 and 2003-342653 disclose a wiring material comprised of a Cu alloy for use in a wiring substrate, wherein the Cu alloy comprises anyone of Au and Co or both and Cu, wherein the Cu content is 80 to 99.5 wt % and the sum of the Au content and the Co content is 0.5 to 20 wt %.
- Japanese Patent Application Laid-open No. H10-153788 discloses a liquid crystal display device having a conductive wiring layer comprised mainly of at least one first metal selected from the group of Ag, Au, Cu, Al, and Pt and comprised of at least one second metal selected from the group of Ti, Zr, Hf, Ta, Nb, Si, B, La, Nd, Sm, Eu, Gd, Dy, Y, Vb, Ce, Mg, Th, and Cr, and an oxide layer covering the surface of the conductive layer the oxide layer being structured by a material mainly including the second metal.
- Cu oxide is permeable to oxygen and hence has no ability to prevent oxidation and cannot serve as a protective film.
- an additive element possibly forms a protective film which can prevent oxidation of Cu.
- the additive element does not diffuse satisfactorily and is difficult to form a strong oxide film.
- the disclosed techniques have problems in that, when Cu is in contact with a gas atmosphere containing oxygen or a solid material containing oxygen, oxidation of Cu or interdiffusion between Cu and the adjacent solid phase inevitably occurs, so that the high conductivity inherent in Cu cannot be maintained.
- an attempt is made to add an alloying element to Cu to form a protective film, but other problems occur in that the resultant Cu alloy has poor thermal stability and an increased electric resistance.
- the invention has been achieved in view of the above, and an object is to provide a highly conductive Cu alloy which is advantageous in that an alloying element added to Cu is first reacted with oxygen contained in a gas atmosphere or solid in contact with the Cu member to form an oxide film which can prevent oxidation of Cu.
- the conventional wiring materials have a problem in that they cannot produce a liquid crystal display device which comprises a wiring layer having an oxide layer having high conductivity and having a strong protective layer on the surface of a wiring.
- the invention has been achieved in view of the above, and another object of the invention is to provide a semiconductor device, particularly a liquid crystal display device comprising a highly conductive wiring or electrode which is advantageous in that the alloying element added to Cu is first reacted with oxygen contained in a gas atmosphere or solid in contact with the Cu member to form an oxide film which can prevent oxidation of Cu.
- the Cu alloy of the invention is a copper alloy comprising an additive element capable of being dissolved in copper (Cu) containing an inevitable impurity, wherein the additive element has an absolute value of oxide formation free energy or of oxide formation enthalpy larger than that of Cu and has a diffusion coefficient in Cu larger than the self-diffusion coefficient of Cu.
- the additive element may have an activity coefficient ⁇ in Cu, which satisfies a relationship of “activity coefficient ⁇ ”>1.
- the additive element is dissolved in Cu in the Cu alloy without forming an ordered alloy or the like, and more easily forms an oxide than Cu and therefore the additive element can reach the surface of the Cu alloy to form an oxide film layer before a layer of Cu oxide is formed.
- the Cu alloy can be used in a semiconductor device or circuit board having an electric wiring or electrode for semiconductor device or electronic part.
- the liquid crystal display device comprises a metal wiring or electrode formed from a copper (Cu) alloy containing an additive element having an absolute value of oxide formation free energy or of oxide formation enthalpy larger than that of Cu and having a diffusion coefficient in Cu larger than the self-diffusion coefficient of Cu.
- Cu copper
- the additive element has an activity coefficient ⁇ in Cu, which satisfies the relationship of “activity coefficient ⁇ ”>1.
- an oxide film can be easily formed on a metal wiring or electrode without inhibiting the conduction properties.
- FIG. 1 is a graph showing a relationship between heat treatment temperature and electric resistance
- FIG. 2 is a schematic diagram of a configuration of the liquid crystal display device according to the invention.
- FIG. 3 is a schematic diagram of a pixel configuration in the liquid crystal display device according to the invention.
- FIGS. 4 ( 1 ) and 4 ( 2 ) are schematic cross-sectional diagrams of a pixel configuration in the liquid crystal display device according to the invention, where FIG. 4 ( 1 ) is a portion of the TFT transistor element, and FIG. 4 ( 2 ) is a portion of the stored capacity line;
- FIG. 5 shows results of a concentration distribution determined by SIMS
- FIG. 6 is a photograph of a cross-section examined under a transmission electron microscope (TEM).
- FIG. 7 is a schematic diagram of a state where an oxide film layer is formed at an interface between Cu and SiO 2 about an interface between the Cu—Mn alloy and SiO 2 ;
- FIG. 8 is a schematic diagram of a planar a-Si TFT.
- the invention is directed to a copper alloy which comprises copper (Cu) containing an inevitable impurity, and an element added to the copper, wherein the additive element is capable of being dissolved in the copper, wherein the additive element has an oxide formation free energy larger than that of Cu and has a diffusion coefficient in Cu larger than the self-diffusion coefficient of Cu.
- the copper alloy (Cu alloy) has high electrical conductivity and a tensile strength higher than that of Al, and hence is used in wirings, pins, or connectors for use in wiring substrate having electronic parts, semiconductor device, or liquid crystal display device.
- the additive element is a metal element having an absolute value of oxide formation free energy or of oxide formation enthalpy larger than that of Cu.
- the oxide formation free energy and the oxide formation enthalpy increase or decrease similarly.
- an element having a negative value of oxide formation free energy or oxide formation enthalpy larger than that of Cu is added.
- the additive element is a metal element having a diffusion coefficient in Cu (hereinafter, simply as “diffusion coefficient”, unless otherwise specified) larger than the self-diffusion coefficient of Cu.
- the additive element having a diffusion coefficient larger than the self-diffusion coefficient of Cu quickly reaches the surface of Cu, so that an oxide film layer comprised of the additive element can be first formed on the surface of the Cu alloy.
- the additive element having a diffusion coefficient smaller than the self-diffusion coefficient of Cu cannot quickly reach the surface of the Cu alloy, so that an oxide film layer of CuO or Cu 2 O is formed on the surface of the Cu alloy. Further, oxygen goes into the Cu alloy from the surface of the Cu alloy to form an oxide of the additive element inside the Cu alloy.
- Oxygen relatively easily moves through the oxide film layer comprised of, for example, Cu 2 O, and this layer has a high oxygen diffusion rate and hence advances oxidation of Cu to reduce Cu in a metallic state, thus causing a problem in that the electric resistance is increased when used in, for example, a semiconductor device.
- the additive element may have an electric resistivity increase rate equal to or less than 5 ⁇ cm in Cu per 1 at. % of the additive element.
- the electric resistivity increase rate of the additive element depends on, for example, a relationship between the atomic radius or electronic state of the additive element and Cu atoms.
- the resultant copper alloy has an electric resistance as high as that of the aluminum alloy currently used, nullifying the advantage of use of the copper alloy.
- Activity coefficient ⁇ i indicates interaction in Cu, and, when “activity coefficient ⁇ i”>1, i component is easily released from Cu. When “activity coefficient ⁇ i” ⁇ 1, i component attracts Cu and remains in Cu. Further, when “activity coefficient ⁇ i” ⁇ 1, the additive element as i component and Cu narrow the solubility limit and hence are more likely to form an ordered alloy or intermetallic compound.
- the element added to the Cu alloy having activity coefficient ⁇ i in Cu of more than 1 is released from Cu atoms. Further, the additive element quickly reaches the surface of the Cu alloy and is more likely to be oxidized than Cu, thus forming an oxide film layer on the surface of the Cu alloy.
- the additive element having an activity coefficient of less than 1 is likely to remain in Cu and hence hardly reaches the surface of the Cu alloy, so that an oxide film layer cannot be formed, leading to a problem in that oxidation of Cu proceeds.
- the activity coefficient was measured as follows.
- the copper alloy is dissolved in a Knudsen cell, and the composition dependency of an ion current is measured by means of a mass spectrometer.
- the results were analyzed using an integral equation of Belton-Fruehan in order to obtain an activity coefficient.
- the additive element used is capable of being dissolved in the Cu alloy in the range from 0.1 to 20.0 at. %.
- the solubility limit means the maximum additive concentration in a concentration range where both additive element and matrix element mix randomly without forming an intermetallic compound.
- the conductivity of the Cu alloy is markedly lowered.
- the additive element being dissolved in Cu.
- the additive element which is not dissolved in the Cu alloy, hardly diffuses. Particularly, when the additive element and Cu form an inter-metallic compound, the additive element rarely diffuses.
- the additive element is contained in the Cu alloy in an amount in the range from 0.1 to 20.0 at. %.
- Mn is added in an amount of less than 0.1 at. % to the Cu alloy, the resultant oxide film layer has too small a thickness to prevent oxidation of Cu.
- the amount is more than 20.0 at. %, the conductivity of Cu is lowered, or an intermetallic compound is likely to be formed at ambient temperature.
- the element added to the Cu alloy may be at least one metal selected from the group consisting of Mn,Zn, Ga, Li, Ge, Sr, Ag, In, Sn, Sa, Pr, and Nd. These metals may be used in combination. Each of these metals forms on the surface of Cu an oxide film layer which can prevent Cu from suffering oxidation in an oxidative atmosphere. More preferred are Mn, Ga, and Li. They have a large diffusion rate in the Cu alloy. Particularly, Mn has a melting point higher than that of Cu, but it is more likely to form an oxide than Cu, and further it forms an oxide which rarely transmits oxygen. Ga and Li have a melting point lower than that of Cu and a larger diffusion rate, and therefore they have a high rate of forming an oxide film layer on the surface of the Cu alloy, making it possible to suppress the loss of Cu.
- the Cu alloy of the invention may contain an impurity inevitably mixed, such as S, Se, Te, Pb, Sb, or Bi, in such an amount that the conductivity or strength of the copper alloy of the invention is not sacrificed.
- an impurity element having a diffusion coefficient in Cu at 400° C. smaller than the self-diffusion coefficient of Cu is equal to or less than 0.1 at. %, preferably equal to or less than 0.05 at %.
- An element having a small diffusion coefficient stays in the Cu alloy for a prolonged time, and forms an oxide, together with oxygen (O) which has intruded into the Cu alloy, and the resultant nonmetal-containing substance considerably lowers the conductivity of the Cu alloy.
- impurity elements include metals, such as Mg, Al, Cr, Fe, Co, Ni, Nb, Ru, Ir, Pd, and V.
- the impurity element having a small diffusion coefficient remains in Cu as a solid solution element, is deposited at the grain boundary or in the grain, or forms an oxide to constitute a nonmetal-containing substance, thus considerably lowering the conductivity.
- the copper alloy of the invention can be used in the form of a wiring comprised of the Cu alloy on, for example, a display device, semiconductor device, or wiring substrate.
- a plating process such as an electrolytic plating process or a melt plating process, or a physical vapor deposition process, such as a vacuum vapor deposition process or a sputtering process, can be used.
- the thus formed Cu alloy is subjected to heat treatment in an oxidative atmosphere containing oxygen, so that the additive element diffuses and reaches the surface of the Cu alloy and is oxidized faster than Cu, thus forming an oxide film layer.
- MnOx is formed on the surface of the Cu alloy.
- a (Cu, Mn)Ox composite oxide containing Cu may be formed in the oxide film layer, and the oxide film layer may be formed from any oxide.
- This oxide film layer is formed so as to have a thickness of 1 to 10 nm.
- the thickness of the oxide film layer depends on the diffusion amounts or diffusion rates of the constituent additive element, Cu, and oxygen in the oxide film layer. Therefore, the thickness varies depending on the temperature or time of heat treatment and the properties of the oxide film layer formed.
- An oxide of the additive element, e.g., Mn suppresses the diffusion amounts or diffusion rates of the additive element, Cu, and oxygen, and hence can prevent the oxide film layer from growing to have too large a thickness. For this reason, the thickness of the oxide film layer substantially does not exceed 10 nm. Further, the oxide film layer having a thickness equal to or more than 1 nm can exhibit insulation properties with respect to the Cu alloy.
- the oxide film layer is formed so as to have a thickness of 1 to 10 nm.
- the oxide film layer is formed so as to have a thickness of 1 to 10 nm.
- the additive element is subjected to heat treatment at a temperature in the range from 200 to 600° C., preferably for a period of time in the range from 5 minutes to 2 hours.
- a temperature in the range from 200 to 600° C. preferably for a period of time in the range from 5 minutes to 2 hours.
- the temperature of the heat treatment is lower than 200° C., the formation of an oxide film requires a prolonged time, lowering the productivity.
- the temperature of the heat treatment is higher than 600° C., a problem occurs in that Cu is oxidized to form an oxide film layer before the element added to the Cu alloy diffuses and reaches the surface.
- the oxide film layer does not grow to have a satisfactory thickness, and, when the time of the heat treatment is longer than 2 hours, the thickness of the oxide film layer substantially does not change any more, and hence the heat treatment for such a long time is meaningless.
- an oxide film layer containing the additive element when the Cu alloy is in contact with an oxide layer or another metal layer, an oxide film layer containing the additive element can be formed at the interface between the copper alloy and the oxide layer.
- the oxide film layer when the additive element has an absolute value of oxide formation free energy smaller than that of the element in the oxide layer, the oxide film layer can be formed using oxygen introduced from the outside without reducing the oxide to remove oxygen therefrom.
- an oxide film layer can be formed at the interface between the copper alloy and the metal layer.
- the Cu alloy which contains, as the additive element, Mn having an absolute value of oxide formation free energy smaller than that of Si, and which is in contact with SiO 2 , is subjected to heat treatment to form a composite oxide film layer comprised of (Cu, Mn, Si) Ox containing Mn at the interface between the Cu alloy and SiO 2 .
- the additive element has an absolute value of oxide formation free energy larger than that of the metal in the oxide layer, part of the oxide layer can be reduced to form a strong oxide film layer.
- an oxide film layer can be formed at the interface between the oxide layer and the Cu alloy.
- Mn is especially preferred.
- Mn oxide is formed as an oxide film on the surface, or a composite oxide comprising Mn and at least one element selected from the constituent elements of the solid adjacent to the Cu alloy is formed as an oxide film at the interface.
- Mn is dissolved in Cu at about 20 at. % at room temperature, and has a larger solid solubility at higher temperatures, and therefore the alloy material containing Mn is easy to dissolve or cast, and a sputter target can be easily prepared from the alloy material.
- Mn oxide has an absolute value of formation energy larger than that of Cu oxide, and hence Mn diffuses to the surface or interface to form an Mn oxide first. Further, the diffusion coefficient of Mn in Cu is larger than the self-diffusion coefficient of Cu, and therefore Mn reaches the surface or interface to form an oxide film first before Cu is markedly oxidized.
- Activity coefficient y of Mn in Cu is larger than 1.0, and therefore Mn cannot be dissolved in Cu due to the driving force of forming an Mn oxide and is separated from Cu to form an oxide film on the surface or interface. Even when Mn is added in an amount larger than the appropriate amount and remains in Cu, the electric resistivity increase rate of the remaining Mn per 1 at. % is as small as 2.8 ⁇ cm, and therefore a marked lowering of the conductivity does not occur.
- Mn has activity coefficient Y equal to or more than 1, and therefore appropriate selection of an oxidative atmosphere completely separates Mn from Cu to lower the electric resistance of the alloy to the level of pure copper. The thus formed Cu—Mn alloy can keep both excellent electrical conductivity and excellent oxidation resistance. Further, even when the adjacent solid material is SiO 2 , the absolute value of oxide formation free energy of Mn is smaller than that of Si and hence, unlike Mg, Mn does not reduce SiO 2 to diffuse Si atoms into Cu.
- FIG. 1 is a graph showing a relationship between the heat treatment temperature and the electric resistance.
- the electric resistance of the Cu alloy is lowered to a value close to 1.7 ⁇ cm, which is the electric resistance of bulk pure Cu.
- the electric resistance is lowered as the temperature of the heat treatment rises, but the electric resistance gradually increases at about 400° C. or higher which indicates that drastic reduction of the resistance as can be seen in Mn is not found.
- the reason for this resides in that the growth of crystal grains of the Cu alloy lowers the electric resistance, but Mg or Al is dissolved in Cu due to their small activity coefficient of less than 1.0 to increase the electric resistance. Further, Mg or Al reduces SiO 2 to diffuse Si into Cu, thus increasing the electric resistance.
- the Cu alloy can be used as a sputter target material.
- Mn, Zn, Ge, Sr, Ag, Cd, In, Sn, Ba, Pr, or Nd dissolved in Cu prevents the occurrence of accidental discharge during the sputtering, making it possible to form a uniform film free of voids.
- a sputtered film formed from the Cu alloy has highly uniform thickness, which can remarkably improve the yield, and, by subjecting the sputtered film to heat treatment, an oxide film layer can be formed on the surface or at the interface between the sputtered film and the oxide layer.
- the Cu alloy of the invention is molten and alloyed by a casting process to produce a sputtering target material. Casting in a vacuum can prevent Mn or the like from suffering oxidation. Further, the element added to the Cu alloy has a large diffusion coefficient and has activity coefficient Y larger than 1, and therefore a uniform sputtering target material free from segregation can be obtained.
- the Cu alloy of the invention can be used as a wiring material for use in a liquid crystal display device or semiconductor device. It is especially preferred that the Cu alloy is used in a liquid crystal display device.
- the liquid crystal display device comprises a pair of substrates, a liquid crystal layer sandwiched between the substrates, an electrode formed on the surface of the substrate on the liquid crystal layer side, and a wiring layer disposed on the surface of the substrate and electrically connected to the electrode.
- FIG. 2 is a schematic diagram of a configuration of the liquid crystal display device according to the invention.
- the liquid crystal display device (hereinafter, “LCD”) according to the invention is of an inverted staggered-structure TFT type, but the liquid crystal display device is not limited to this type, and can be applied to an etching stopper/inverted staggered structure, back channel/inverted staggered structure, or staggered structure TFT.
- the semiconductor film used in the TFT is not limited to an a-Si film, and may be a polysilicon film. It may be used not only in a gate line but also in a signal line or an electrode of source/drain.
- a liquid crystal display device 1 comprises a transparent substrate 11 comprised of glass having on one side a transparent common electrode 13 comprised of an ITO (indium tin oxide) film, and a facing transparent substrate 12 having on one side a transparent pixel electrode 14 comprised of an ITO film, wherein the transparent substrates are disposed so that the respective surfaces on the electrode side face each other.
- the substrates 11 , 12 are disposed through a substrate spacer at a space of several ⁇ m, which is filled with a liquid crystal layer 15 , and the periphery is sealed. That is, the liquid crystal layer 15 is sandwiched between a pair of substrates.
- FIG. 3 is a schematic diagram of a pixel configuration in the liquid crystal display device according to the invention.
- the pixel electrode 14 On the facing substrate 12 having thereon the pixel electrode 14 , the pixel electrode 14 , a TFT switching element 16 , a gate line 17 , a signal line 18 , and a stored capacity line 19 are disposed two-dimensionally so that they are equivalent to the circuit from the viewpoint of plane.
- the gate lines 17 extending in the row direction of the image display and the signal lines 18 extending in the column direction are disposed in a matrix, and the stored capacity line 19 is disposed in parallel to each of the gate line 17 .
- the TFT switching element 16 and the pixel electrode 14 are formed in a region unit defined by the gate line 17 and the signal line 18 , and the TFT switching element 16 is electrically connected to the gate line 17 and the signal line 18 at the corner of the region unit. That is, a drain electrode 22 of the TFT is connected to the signal line 18 , a source electrode 23 is connected to the pixel electrode 14 , and a gate electrode 21 is connected to the gate line 17 .
- FIGS. 4 ( 1 ) and 4 ( 2 ) are schematic cross-sectional diagrams of a pixel configuration in the liquid crystal display device according to the invention, where FIG. 4 ( 1 ) is a portion of the TFT transistor element, and FIG. 4 ( 2 ) is a portion of the stored capacity line.
- FIGS. 4 ( 1 ) and 4 ( 2 ) enlarged cross-sections of the gate electrode 21 and the stored capacity line 19 integrally extending from, respectively, the TFT switching element 16 and the gate line 17 on the glass substrate 12 are shown, and the gate electrode 21 comprises a conductive layer 211 as a metal portion comprised of a Cu alloy, and oxide film layers 212 , 213 covering the conductive layer.
- the oxide film layer 213 is also present between the conductive layer 211 and the substrate 12 .
- the stored capacity line 19 comprises a conductive layer 191 comprised of a Cu alloy, and oxide film layers 192 , 193 covering the conductive layer.
- an insulating film 24 comprised of a plurality of layers is deposited, and an a-Si layer 25 is formed in the TFT region on the upper surface, and further the drain electrode layer 22 and the source electrode 23 are formed.
- the pixel electrode 14 comprised of ITO is formed and electrically connected to the source electrode layer 23 .
- the drain electrode layer 22 is electrically connected to the signal line 18 .
- the stored capacity line 19 is described with reference to FIG. 4 ( 2 ).
- a Cu alloy is first sputtered against the glass substrate 12 and etched to form a Cu alloy layer pattern for an address line 17 , the gate electrode line 21 , and the stored capacity line 19 .
- the pattern is then subjected to heat treatment in an oxidative atmosphere containing a very small amount of oxygen to form the oxide film layers 212 , 213 on the surface of the conductive layer 211 comprised of a Cu alloy. That is, the heat treatment oxidizes the surface of the Cu alloy to form the oxide film layers 212 , 213 .
- the oxide film layer 213 is also formed between the conductive layer 211 and the substrate 12 .
- an SiO x insulating layer 241 and an SiN x film 242 are stacked on one another as the insulating film 24 by sputtering and CVD processes, and further the undoped a-Si layer 25 is formed.
- the ITO pixel electrode 14 is then formed, followed by formation of a contact hole.
- a metal layer constituting the drain electrode 22 and the source electrode 23 is formed, and then the drain electrode 22 and the source electrode 23 are formed using an etching solution.
- the a-Si layer 25 is then etched by CDE to form an SiN x protecting film, and a hole is formed in the contact portion to produce the TFT portion 16 .
- the gate electrode 21 and the source/drain electrodes 22 , 23 of the TFT and the wirings 17 , 18 , 19 connected to them are formed from a copper (Cu) alloy which contains an additive element having an oxide formation free energy smaller than that of Cu and having a diffusion coefficient in Cu larger than the self-diffusion coefficient of Cu.
- Cu copper
- FIG. 5 shows results of the concentration distribution determined by the SIMS.
- a specimen was sputtered by an ion beam in the direction from the surface of the thin film to SiO 2 and the mass of secondary ions being sputtered from the specimen was continuously measured to determine the concentration distribution inside the specimen. It has been found that MnO x is present on the surface. The presence of Cu. Mn, Si, and 0 is observed in the position of specimen corresponding to the sputtering time of 35 to 40 minutes. This indicates an oxide film layer comprised of a composite oxide formed at the interface.
- FIG. 6 is a photograph of a cross-section examined under a transmission electron microscope (TEM):
- FIG. 7 is a schematic diagram of a state where an oxide film layer is formed at the interface between the Cu—Mn alloy and SiO 2 . The examination under a transmission electron microscope
- Embodiments of the liquid crystal display device are explained below in further details.
- the gate wiring shown in FIG. 2 is formed as follows.
- a Cu-2 at. % Mn alloy thin film is first formed on a cleansed glass substrate using a Cu-2 at. % Mn alloy of Cu having a purity of 99.9999% and Mn having a purity of 99.98% as a target material.
- a wiring pattern for gate line is formed on the resultant alloy thin film by a photoresist process and a dry etching process. The pattern is then subjected to heat treatment in an Ar gas atmosphere (oxygen content: 100 ppm) at 400° C. for 30 minutes.
- Stable oxide layers are formed at the interface between the Cu—Mn alloy and the glass substrate and on the surface of the Cu—Mn alloy.
- a planar polysilicon (p-Si) TFT liquid crystal display device is produced as follows.
- the p-Si film is first deposited on a cleansed glass substrate by a plasma enhanced chemical vapor deposition (PECVD) process, and then thoroughly subjected to laser annealing to form polycrystalline Si (p-Si).
- PECVD plasma enhanced chemical vapor deposition
- the p-Si film is patterned and then an SiO 2 gate insulator film is formed by a CVD process.
- a film of a Cu-2 at. % Mn alloy is then formed by a sputtering process and etched to form a gate electrode.
- the resultant substrate is subjected to heat treatment in a vacuum at 400° C. for 30 minutes.
- FIG. 8 is a schematic diagram of thus formed planar polysilicon (p-Si) TFT through the above steps.
- an oxide comprised of Mn is formed on the gate insulator film and at the interface between the interlayer dielectric film and the Cu—Mn alloy wiring.
- the invention provides a copper alloy which is advantageous in that it can form on the copper surface an oxide film layer having high adhesion to the copper surface without lowering the electrical conductivity of copper.
- the invention provides a liquid crystal display device having a wiring formed on the surface thereof an oxide film layer having high adhesion to the wiring surface without lowering the electrical conductivity of the electric wiring layer.
- the liquid crystal display device provided need not form an insulating layer comprised of an oxide by vapor deposition or the like and can form an oxide film layer merely by a heat treatment, thus simplifying the production process.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Manufacturing & Machinery (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Crystallography & Structural Chemistry (AREA)
- Optics & Photonics (AREA)
- Mathematical Physics (AREA)
- Materials Engineering (AREA)
- Mechanical Engineering (AREA)
- Metallurgy (AREA)
- Organic Chemistry (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Liquid Crystal (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
- Conductive Materials (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
μi=μi°+RTlnγiNi 1)
wherein μi represents a chemical potential of i component, μi° represents a chemical potential of i component in the standard state, γi represents an activity coefficient, and Ni represents a molar fraction.
Claims (53)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/594,443 USRE44817E1 (en) | 2001-08-31 | 2012-08-24 | Copper alloy and liquid-crystal display device |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004252994 | 2004-08-31 | ||
JP2004-252994 | 2004-08-31 | ||
US10/572,278 US7626665B2 (en) | 2004-08-31 | 2005-08-30 | Copper alloys and liquid-crystal display device |
PCT/JP2005/015699 WO2006025347A1 (en) | 2004-08-31 | 2005-08-30 | Copper alloy and liquid-crystal display |
US12/586,563 US7782433B2 (en) | 2004-08-31 | 2009-09-23 | Copper alloy and liquid-crystal display device |
US13/594,443 USRE44817E1 (en) | 2001-08-31 | 2012-08-24 | Copper alloy and liquid-crystal display device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/586,563 Reissue US7782433B2 (en) | 2001-08-31 | 2009-09-23 | Copper alloy and liquid-crystal display device |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE44817E1 true USRE44817E1 (en) | 2014-03-25 |
Family
ID=35999999
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/572,278 Active 2026-06-08 US7626665B2 (en) | 2001-08-31 | 2005-08-30 | Copper alloys and liquid-crystal display device |
US12/586,563 Ceased US7782433B2 (en) | 2001-08-31 | 2009-09-23 | Copper alloy and liquid-crystal display device |
US13/594,443 Active USRE44817E1 (en) | 2001-08-31 | 2012-08-24 | Copper alloy and liquid-crystal display device |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/572,278 Active 2026-06-08 US7626665B2 (en) | 2001-08-31 | 2005-08-30 | Copper alloys and liquid-crystal display device |
US12/586,563 Ceased US7782433B2 (en) | 2001-08-31 | 2009-09-23 | Copper alloy and liquid-crystal display device |
Country Status (4)
Country | Link |
---|---|
US (3) | US7626665B2 (en) |
JP (1) | JP4065959B2 (en) |
TW (1) | TWI282031B (en) |
WO (1) | WO2006025347A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10760156B2 (en) | 2017-10-13 | 2020-09-01 | Honeywell International Inc. | Copper manganese sputtering target |
US11035036B2 (en) | 2018-02-01 | 2021-06-15 | Honeywell International Inc. | Method of forming copper alloy sputtering targets with refined shape and microstructure |
US11167375B2 (en) | 2018-08-10 | 2021-11-09 | The Research Foundation For The State University Of New York | Additive manufacturing processes and additively manufactured products |
Families Citing this family (80)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7940361B2 (en) | 2004-08-31 | 2011-05-10 | Advanced Interconnect Materials, Llc | Copper alloy and liquid-crystal display device |
JP4065959B2 (en) | 2004-08-31 | 2008-03-26 | 国立大学法人東北大学 | Liquid crystal display device, sputtering target material and copper alloy |
JP4542008B2 (en) * | 2005-06-07 | 2010-09-08 | 株式会社神戸製鋼所 | Display device |
JP2007072428A (en) * | 2005-08-09 | 2007-03-22 | Tohoku Univ | Planar electronic display device and manufacturing method thereof |
JP4756458B2 (en) * | 2005-08-19 | 2011-08-24 | 三菱マテリアル株式会社 | Mn-containing copper alloy sputtering target with less generation of particles |
JP4282646B2 (en) * | 2005-09-09 | 2009-06-24 | 株式会社東芝 | Manufacturing method of semiconductor device |
US8188599B2 (en) * | 2006-02-28 | 2012-05-29 | Advanced Interconnect Materials, Llc | Semiconductor device, its manufacturing method, and sputtering target material for use in the method |
US8372745B2 (en) * | 2006-02-28 | 2013-02-12 | Advanced Interconnect Materials, Llc | Semiconductor device, its manufacturing method, and sputtering target material for use in the method |
WO2008018490A1 (en) * | 2006-08-10 | 2008-02-14 | Ulvac, Inc. | Method for forming conductive film, thin film transistor, panel with thin film transistor, and method for manufacturing thin film transistor |
JP2008203808A (en) * | 2006-09-08 | 2008-09-04 | Mitsubishi Materials Corp | Wiring and electrode for flat panel display using tft transistor free from thermal defect generation and having excellent adhesiveness and sputtering target for forming the same |
WO2008041535A1 (en) * | 2006-10-03 | 2008-04-10 | Nippon Mining & Metals Co., Ltd. | Cu-Mn ALLOY SPUTTERING TARGET AND SEMICONDUCTOR WIRING |
JP4355743B2 (en) * | 2006-12-04 | 2009-11-04 | 株式会社神戸製鋼所 | Cu alloy wiring film, TFT element for flat panel display using the Cu alloy wiring film, and Cu alloy sputtering target for producing the Cu alloy wiring film |
JP2008170744A (en) * | 2007-01-12 | 2008-07-24 | Tohoku Univ | Liquid crystal display device and manufacturing method thereof |
US7642552B2 (en) | 2007-01-12 | 2010-01-05 | Tohoku University | Liquid crystal display device and manufacturing method therefor |
JP4840172B2 (en) * | 2007-02-07 | 2011-12-21 | 三菱マテリアル株式会社 | Wiring and electrodes for liquid crystal display devices with no thermal defects and excellent adhesion |
JP4840173B2 (en) * | 2007-02-07 | 2011-12-21 | 三菱マテリアル株式会社 | Laminated wiring and laminated electrode for liquid crystal display device having no thermal defect and excellent adhesion, and methods for forming them |
JP4324617B2 (en) * | 2007-02-26 | 2009-09-02 | 東京エレクトロン株式会社 | Sputter deposition method and sputter deposition apparatus |
US7633164B2 (en) | 2007-04-10 | 2009-12-15 | Tohoku University | Liquid crystal display device and manufacturing method therefor |
JP4453845B2 (en) * | 2007-04-10 | 2010-04-21 | 国立大学法人東北大学 | Liquid crystal display device and manufacturing method thereof |
JP5228251B2 (en) * | 2007-05-07 | 2013-07-03 | 三菱マテリアル株式会社 | Sputtering target for forming wiring film and electrode film for flat panel display using TFT transistor having excellent adhesion |
JP5121299B2 (en) * | 2007-05-09 | 2013-01-16 | アルティアム サービシズ リミテッド エルエルシー | Liquid crystal display |
US7782413B2 (en) | 2007-05-09 | 2010-08-24 | Tohoku University | Liquid crystal display device and manufacturing method therefor |
JP4496237B2 (en) | 2007-05-14 | 2010-07-07 | 株式会社 日立ディスプレイズ | Liquid crystal display |
WO2009054466A1 (en) * | 2007-10-24 | 2009-04-30 | Kabushiki Kaisha Kobe Seiko Sho | DISPLAY DEVICE AND Cu ALLOY FILM FOR USE IN THE DISPLAY DEVICE |
JP5368717B2 (en) * | 2008-02-20 | 2013-12-18 | 株式会社神戸製鋼所 | Display device and Cu alloy film used therefor |
JP5374111B2 (en) * | 2007-10-24 | 2013-12-25 | 株式会社神戸製鋼所 | Display device and Cu alloy film used therefor |
JP4956461B2 (en) * | 2008-02-20 | 2012-06-20 | 株式会社 日立ディスプレイズ | Liquid crystal display device and manufacturing method thereof |
JP4423379B2 (en) | 2008-03-25 | 2010-03-03 | 合同会社先端配線材料研究所 | Copper wiring, semiconductor device, and method of forming copper wiring |
JP4577428B2 (en) * | 2008-08-11 | 2010-11-10 | ソニー株式会社 | Display device, display method, and program |
JP5571887B2 (en) | 2008-08-19 | 2014-08-13 | アルティアム サービシズ リミテッド エルエルシー | Liquid crystal display device and manufacturing method thereof |
US8258626B2 (en) | 2008-09-16 | 2012-09-04 | Advanced Interconnect Materials, Llc | Copper interconnection, method for forming copper interconnection structure, and semiconductor device |
JP5541651B2 (en) * | 2008-10-24 | 2014-07-09 | 三菱マテリアル株式会社 | Sputtering target for wiring film formation for thin film transistors |
KR20130138352A (en) | 2008-11-07 | 2013-12-18 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device |
JP4441658B1 (en) | 2008-12-19 | 2010-03-31 | 国立大学法人東北大学 | Copper wiring forming method, copper wiring, and semiconductor device |
JP4415100B1 (en) | 2008-12-19 | 2010-02-17 | 国立大学法人東北大学 | Copper wiring, semiconductor device, and copper wiring forming method |
JP5550848B2 (en) * | 2009-04-17 | 2014-07-16 | 株式会社Shカッパープロダクツ | Wiring structure manufacturing method and wiring structure |
JP5463801B2 (en) * | 2009-08-28 | 2014-04-09 | 三菱マテリアル株式会社 | Semiconductor device and manufacturing method thereof |
EP2312633A1 (en) * | 2009-10-15 | 2011-04-20 | Applied Materials, Inc. | Method and installation for producing a semiconductor device, and semiconductor device |
KR102138547B1 (en) | 2009-11-13 | 2020-07-28 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device and manufacturing method thereof |
KR20130055607A (en) | 2010-04-23 | 2013-05-28 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Manufacturing method of semiconductor device |
WO2012002574A1 (en) | 2010-07-02 | 2012-01-05 | 合同会社先端配線材料研究所 | Thin film transistor |
JP5403527B2 (en) | 2010-07-02 | 2014-01-29 | 合同会社先端配線材料研究所 | Semiconductor device |
US8852674B2 (en) * | 2010-11-12 | 2014-10-07 | Applied Materials, Inc. | Method for segregating the alloying elements and reducing the residue resistivity of copper alloy layers |
JP5665557B2 (en) * | 2011-01-14 | 2015-02-04 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method of semiconductor device |
JP5429718B2 (en) | 2011-03-08 | 2014-02-26 | 合同会社先端配線材料研究所 | Oxide semiconductor electrode and method for forming the same |
US8461683B2 (en) * | 2011-04-01 | 2013-06-11 | Intel Corporation | Self-forming, self-aligned barriers for back-end interconnects and methods of making same |
JP2012222171A (en) * | 2011-04-11 | 2012-11-12 | Hitachi Ltd | Display device and method for manufacturing the same |
JP5171990B2 (en) * | 2011-05-13 | 2013-03-27 | 株式会社神戸製鋼所 | Cu alloy film and display device |
KR101934977B1 (en) | 2011-08-02 | 2019-03-19 | 삼성디스플레이 주식회사 | Thin film transistor array panel and manufacturing method thereof |
KR101323151B1 (en) * | 2011-09-09 | 2013-10-30 | 가부시키가이샤 에스에이치 카퍼프로덕츠 | Cu-Mn ALLOY SPUTTERING TARGET MATERIAL, THIN FILM TRANSISTOR WIRE AND THIN FILM TRANSISTOR USING THE SAME |
JPWO2013038962A1 (en) | 2011-09-14 | 2015-03-26 | Jx日鉱日石金属株式会社 | High purity copper manganese alloy sputtering target |
EP2698447B1 (en) | 2011-09-14 | 2016-04-06 | JX Nippon Mining & Metals Corp. | High-purity copper-manganese-alloy sputtering target |
KR20140029532A (en) * | 2011-09-30 | 2014-03-10 | 제이엑스 닛코 닛세키 킨조쿠 가부시키가이샤 | Sputtering target and manufacturing method therefor |
JP5635188B2 (en) | 2012-01-23 | 2014-12-03 | Jx日鉱日石金属株式会社 | High purity copper manganese alloy sputtering target |
JP5952653B2 (en) * | 2012-06-26 | 2016-07-13 | 株式会社コベルコ科研 | Target assembly |
KR102046996B1 (en) | 2012-10-16 | 2019-11-21 | 삼성디스플레이 주식회사 | Thin film transistor array |
RU2507287C1 (en) * | 2013-04-17 | 2014-02-20 | Юлия Алексеевна Щепочкина | Copper-based alloy |
JP6376438B2 (en) * | 2013-05-31 | 2018-08-22 | 日立金属株式会社 | Cu-Mn alloy sputtering target material and method for producing the same |
WO2015046261A1 (en) * | 2013-09-27 | 2015-04-02 | Jsr株式会社 | Touch panel, radiation-sensitive resin composition and cured film |
US20150155313A1 (en) | 2013-11-29 | 2015-06-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
RU2546941C1 (en) * | 2014-02-12 | 2015-04-10 | Владимир Викторович Черниченко | Copper-based alloy |
RU2537688C1 (en) * | 2014-02-12 | 2015-01-10 | Владимир Викторович Черниченко | Copper-based alloy |
JP6274525B2 (en) * | 2014-08-04 | 2018-02-07 | 三菱マテリアル株式会社 | CuSn sputtering target and manufacturing method thereof |
CN104716202A (en) | 2015-04-03 | 2015-06-17 | 京东方科技集团股份有限公司 | Thin-film transistor and preparation method thereof, array substrate and display device |
CN104701384A (en) * | 2015-04-09 | 2015-06-10 | 京东方科技集团股份有限公司 | Thin film transistor, preparation method thereof, array substrate and display device |
RU2608348C1 (en) * | 2015-08-18 | 2017-01-18 | Общество с ограниченной ответственностью "Научно-исследовательский институт источников света имени А.Н. Лодыгина" | Amalgam fluorescent lamp |
US10410883B2 (en) | 2016-06-01 | 2019-09-10 | Corning Incorporated | Articles and methods of forming vias in substrates |
US10794679B2 (en) | 2016-06-29 | 2020-10-06 | Corning Incorporated | Method and system for measuring geometric parameters of through holes |
US10134657B2 (en) | 2016-06-29 | 2018-11-20 | Corning Incorporated | Inorganic wafer having through-holes attached to semiconductor wafer |
US11463526B2 (en) * | 2016-08-25 | 2022-10-04 | Intel Corporation | Future proofing and prototyping an internet of things network |
US10580725B2 (en) | 2017-05-25 | 2020-03-03 | Corning Incorporated | Articles having vias with geometry attributes and methods for fabricating the same |
US11078112B2 (en) | 2017-05-25 | 2021-08-03 | Corning Incorporated | Silica-containing substrates with vias having an axially variable sidewall taper and methods for forming the same |
US12180108B2 (en) | 2017-12-19 | 2024-12-31 | Corning Incorporated | Methods for etching vias in glass-based articles employing positive charge organic molecules |
US11554984B2 (en) | 2018-02-22 | 2023-01-17 | Corning Incorporated | Alkali-free borosilicate glasses with low post-HF etch roughness |
JP6954179B2 (en) * | 2018-02-26 | 2021-10-27 | 住友金属鉱山株式会社 | Selection method of copper substitution element, copper production method |
US11152294B2 (en) | 2018-04-09 | 2021-10-19 | Corning Incorporated | Hermetic metallized via with improved reliability |
TWI833747B (en) * | 2018-04-20 | 2024-03-01 | 美商康寧公司 | Method for forming metal interconnect and display tile comprising metal interconnect |
JP7003006B2 (en) * | 2018-06-26 | 2022-01-20 | 信越化学工業株式会社 | Manufacturing method of negative electrode active material for non-aqueous electrolyte secondary battery |
KR20210064266A (en) | 2018-09-20 | 2021-06-02 | 재단법인 공업기술연구원 | Copper metallization for through-glass vias on thin glass |
CN113474311B (en) | 2019-02-21 | 2023-12-29 | 康宁股份有限公司 | Glass or glass ceramic article with copper-metallized through-holes and process for making same |
Citations (29)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57170549A (en) | 1981-04-14 | 1982-10-20 | Toshiba Corp | Semiconductor device |
JPH0372045A (en) | 1989-08-14 | 1991-03-27 | Nippon Mining Co Ltd | High strength and high conductivity copper alloy having excellent adhesion for oxidized film |
JPH0547760A (en) | 1991-08-12 | 1993-02-26 | Hitachi Ltd | Semiconductor integrated circuit device and its manufacture and sputtering target for the manufacture |
JPH05267299A (en) | 1992-03-19 | 1993-10-15 | Hitachi Ltd | Semiconductor device |
JPH05311424A (en) | 1992-05-12 | 1993-11-22 | Dowa Mining Co Ltd | Sputtering target for forming thin metal film and its production |
JPH0697164A (en) | 1992-09-11 | 1994-04-08 | Mitsubishi Electric Corp | Wiring in integrated circuit and structure thereof |
US5351143A (en) | 1992-02-07 | 1994-09-27 | Kabushiki Kaisha Pilot | Hand-writable polymer dispersed liquid crystal board set with high resistance layer of crosslinking polymer adjacent conductive layer |
JPH0765630A (en) | 1993-08-30 | 1995-03-10 | Toshiba Corp | Laminated conductor and manufacture thereof |
JPH10153788A (en) | 1996-11-25 | 1998-06-09 | Toshiba Corp | Liquid crystal display device |
JPH1154458A (en) | 1997-05-08 | 1999-02-26 | Applied Materials Inc | Metallization structure |
JP2000199054A (en) | 1998-12-28 | 2000-07-18 | Kobe Steel Ltd | Aluminum alloy sputtering target material |
US6348741B1 (en) * | 2000-02-23 | 2002-02-19 | Hitachi, Ltd. | Semiconductor apparatus and a manufacturing method thereof |
JP2002069550A (en) | 2000-09-04 | 2002-03-08 | Furuya Kinzoku:Kk | Metallic material, sputtering target material for thin film formation and thin film |
US6492190B2 (en) | 1998-10-05 | 2002-12-10 | Sony Corporation | Method of producing electrooptical device and method of producing driving substrate for driving electrooptical device |
US6498089B2 (en) * | 2001-03-09 | 2002-12-24 | Fujitsu Limited | Semiconductor integrated circuit device with moisture-proof ring and its manufacture method |
US6515726B2 (en) | 2000-11-13 | 2003-02-04 | Lg.Philips Lcd Co., Ltd. | LCD panel with low resistance interconnection |
JP2003064431A (en) | 2001-08-20 | 2003-03-05 | Nippon Mining & Metals Co Ltd | Copper alloy foil for laminates |
JP2003277852A (en) | 2002-03-25 | 2003-10-02 | Kyocera Corp | Copper metallized composition and ceramic wiring board |
JP2003332262A (en) | 2002-05-17 | 2003-11-21 | Idemitsu Kosan Co Ltd | Wiring material and wiring board using the same |
JP2003342653A (en) | 2002-05-17 | 2003-12-03 | Idemitsu Kosan Co Ltd | Wiring material and wiring board using the same |
JP2004091907A (en) | 2002-09-04 | 2004-03-25 | Dept Corp | Electronic component, its manufacturing process, metal material for the electronic component, its processing process, electronic device and electronic optical component |
JP2004139057A (en) | 2002-09-20 | 2004-05-13 | Semiconductor Energy Lab Co Ltd | Display device and manufacturing method thereof |
JP2004163901A (en) | 2002-11-08 | 2004-06-10 | Lg Philips Lcd Co Ltd | Array substrate for liquid crystal display device and method of manufacturing the same |
JP2005158887A (en) | 2003-11-21 | 2005-06-16 | Dept Corp | Circuit board and its production process |
JP2005166757A (en) | 2003-11-28 | 2005-06-23 | Advanced Lcd Technologies Development Center Co Ltd | Wiring structure, method of forming the same thin film transistor, method of forming the same and display device |
US6961101B2 (en) | 2001-10-25 | 2005-11-01 | Lg. Philips Lcd Co., Ltd. | Copper alloy, array substrate of liquid crystal display using the same and method of fabricating the same |
WO2006025347A1 (en) | 2004-08-31 | 2006-03-09 | National University Corporation Tohoku University | Copper alloy and liquid-crystal display |
JP2007072428A (en) | 2005-08-09 | 2007-03-22 | Tohoku Univ | Planar electronic display device and manufacturing method thereof |
US7940361B2 (en) | 2004-08-31 | 2011-05-10 | Advanced Interconnect Materials, Llc | Copper alloy and liquid-crystal display device |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5460294A (en) * | 1994-05-12 | 1995-10-24 | Pyxis Corporation | Single dose pharmaceutical dispenser subassembly |
FR2753087B1 (en) * | 1996-09-09 | 1999-02-12 | Biostat | MODULAR POUCH OF MEDICAMENTS DISPENSER |
KR100890465B1 (en) * | 2001-09-10 | 2009-03-27 | 가부시키가이샤 유야마 세이사쿠쇼 | Medicine feed apparatus |
TWI295573B (en) * | 2002-10-18 | 2008-04-11 | Yuyama Mfg Co Ltd | Feeding device of drug |
-
2005
- 2005-08-30 JP JP2006532690A patent/JP4065959B2/en not_active Expired - Fee Related
- 2005-08-30 WO PCT/JP2005/015699 patent/WO2006025347A1/en active Application Filing
- 2005-08-30 US US10/572,278 patent/US7626665B2/en active Active
- 2005-08-30 TW TW094129627A patent/TWI282031B/en active
-
2009
- 2009-09-23 US US12/586,563 patent/US7782433B2/en not_active Ceased
-
2012
- 2012-08-24 US US13/594,443 patent/USRE44817E1/en active Active
Patent Citations (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57170549A (en) | 1981-04-14 | 1982-10-20 | Toshiba Corp | Semiconductor device |
JPH0372045A (en) | 1989-08-14 | 1991-03-27 | Nippon Mining Co Ltd | High strength and high conductivity copper alloy having excellent adhesion for oxidized film |
JPH0547760A (en) | 1991-08-12 | 1993-02-26 | Hitachi Ltd | Semiconductor integrated circuit device and its manufacture and sputtering target for the manufacture |
US5351143A (en) | 1992-02-07 | 1994-09-27 | Kabushiki Kaisha Pilot | Hand-writable polymer dispersed liquid crystal board set with high resistance layer of crosslinking polymer adjacent conductive layer |
JPH05267299A (en) | 1992-03-19 | 1993-10-15 | Hitachi Ltd | Semiconductor device |
JPH05311424A (en) | 1992-05-12 | 1993-11-22 | Dowa Mining Co Ltd | Sputtering target for forming thin metal film and its production |
JPH0697164A (en) | 1992-09-11 | 1994-04-08 | Mitsubishi Electric Corp | Wiring in integrated circuit and structure thereof |
JPH0765630A (en) | 1993-08-30 | 1995-03-10 | Toshiba Corp | Laminated conductor and manufacture thereof |
JPH10153788A (en) | 1996-11-25 | 1998-06-09 | Toshiba Corp | Liquid crystal display device |
JPH1154458A (en) | 1997-05-08 | 1999-02-26 | Applied Materials Inc | Metallization structure |
US6492190B2 (en) | 1998-10-05 | 2002-12-10 | Sony Corporation | Method of producing electrooptical device and method of producing driving substrate for driving electrooptical device |
US6767755B2 (en) | 1998-10-05 | 2004-07-27 | Sony Corporation | Method of producing electrooptical device and method of producing driving substrate for driving electrooptical device |
JP2000199054A (en) | 1998-12-28 | 2000-07-18 | Kobe Steel Ltd | Aluminum alloy sputtering target material |
US6348741B1 (en) * | 2000-02-23 | 2002-02-19 | Hitachi, Ltd. | Semiconductor apparatus and a manufacturing method thereof |
JP2002069550A (en) | 2000-09-04 | 2002-03-08 | Furuya Kinzoku:Kk | Metallic material, sputtering target material for thin film formation and thin film |
US6515726B2 (en) | 2000-11-13 | 2003-02-04 | Lg.Philips Lcd Co., Ltd. | LCD panel with low resistance interconnection |
US6498089B2 (en) * | 2001-03-09 | 2002-12-24 | Fujitsu Limited | Semiconductor integrated circuit device with moisture-proof ring and its manufacture method |
JP2003064431A (en) | 2001-08-20 | 2003-03-05 | Nippon Mining & Metals Co Ltd | Copper alloy foil for laminates |
US6961101B2 (en) | 2001-10-25 | 2005-11-01 | Lg. Philips Lcd Co., Ltd. | Copper alloy, array substrate of liquid crystal display using the same and method of fabricating the same |
JP2003277852A (en) | 2002-03-25 | 2003-10-02 | Kyocera Corp | Copper metallized composition and ceramic wiring board |
JP2003342653A (en) | 2002-05-17 | 2003-12-03 | Idemitsu Kosan Co Ltd | Wiring material and wiring board using the same |
JP2003332262A (en) | 2002-05-17 | 2003-11-21 | Idemitsu Kosan Co Ltd | Wiring material and wiring board using the same |
JP2004091907A (en) | 2002-09-04 | 2004-03-25 | Dept Corp | Electronic component, its manufacturing process, metal material for the electronic component, its processing process, electronic device and electronic optical component |
JP2004139057A (en) | 2002-09-20 | 2004-05-13 | Semiconductor Energy Lab Co Ltd | Display device and manufacturing method thereof |
JP2004163901A (en) | 2002-11-08 | 2004-06-10 | Lg Philips Lcd Co Ltd | Array substrate for liquid crystal display device and method of manufacturing the same |
JP2005158887A (en) | 2003-11-21 | 2005-06-16 | Dept Corp | Circuit board and its production process |
JP2005166757A (en) | 2003-11-28 | 2005-06-23 | Advanced Lcd Technologies Development Center Co Ltd | Wiring structure, method of forming the same thin film transistor, method of forming the same and display device |
WO2006025347A1 (en) | 2004-08-31 | 2006-03-09 | National University Corporation Tohoku University | Copper alloy and liquid-crystal display |
US7626665B2 (en) | 2004-08-31 | 2009-12-01 | Tohoku University | Copper alloys and liquid-crystal display device |
US20100015330A1 (en) * | 2004-08-31 | 2010-01-21 | National University Corporation Tohoku University | Copper alloy and liquid-crystal display device |
US7782433B2 (en) | 2004-08-31 | 2010-08-24 | Tohoku University | Copper alloy and liquid-crystal display device |
US7940361B2 (en) | 2004-08-31 | 2011-05-10 | Advanced Interconnect Materials, Llc | Copper alloy and liquid-crystal display device |
JP2007072428A (en) | 2005-08-09 | 2007-03-22 | Tohoku Univ | Planar electronic display device and manufacturing method thereof |
Non-Patent Citations (2)
Title |
---|
Keizou Iwase and Shozo Okamoto, "Normal state diagram of binary alloy," Jan. 15, 1953, pp. 252, Nikkan Kogyo Shimbun, Ltd., in Japan. |
Lanford, W. A. et al., "Low-temperature Passivation of Copper by Doping with Al or Mg," Thin Solid Films, Jun. 15, 1995, 262(1-2), 234-241. |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10760156B2 (en) | 2017-10-13 | 2020-09-01 | Honeywell International Inc. | Copper manganese sputtering target |
US11035036B2 (en) | 2018-02-01 | 2021-06-15 | Honeywell International Inc. | Method of forming copper alloy sputtering targets with refined shape and microstructure |
US11167375B2 (en) | 2018-08-10 | 2021-11-09 | The Research Foundation For The State University Of New York | Additive manufacturing processes and additively manufactured products |
US11426818B2 (en) | 2018-08-10 | 2022-08-30 | The Research Foundation for the State University | Additive manufacturing processes and additively manufactured products |
US12122120B2 (en) | 2018-08-10 | 2024-10-22 | The Research Foundation For The State University Of New York | Additive manufacturing processes and additively manufactured products |
Also Published As
Publication number | Publication date |
---|---|
TWI282031B (en) | 2007-06-01 |
JP4065959B2 (en) | 2008-03-26 |
US7626665B2 (en) | 2009-12-01 |
JPWO2006025347A1 (en) | 2008-05-08 |
US20100015330A1 (en) | 2010-01-21 |
US20070002239A1 (en) | 2007-01-04 |
US7782433B2 (en) | 2010-08-24 |
TW200627029A (en) | 2006-08-01 |
WO2006025347A1 (en) | 2006-03-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE44817E1 (en) | Copper alloy and liquid-crystal display device | |
US7940361B2 (en) | Copper alloy and liquid-crystal display device | |
KR100265484B1 (en) | Al-ni-y alloy films for electrodes of semiconductor devices and sputtering targets for depositing the al-ni-y alloy films | |
EP1063693B1 (en) | Method for manufacturing a wiring member on a thin-film transistor substate suitable for a liquid crystal display | |
TWI437697B (en) | Wiring structure and a display device having a wiring structure | |
US7928575B2 (en) | Electronic device, method of manufacture of the same, and sputtering target | |
US8350303B2 (en) | Display device and sputtering target for producing the same | |
US7683370B2 (en) | Source/drain electrodes, transistor substrates and manufacture methods, thereof, and display devices | |
US6329284B2 (en) | Manufacturing process of a semiconductor device | |
US8624397B2 (en) | Electrode layer structure for a thin-film transistor and process for manufacture thereof | |
JPWO2008044757A1 (en) | Conductive film forming method, thin film transistor, thin film transistor panel, and thin film transistor manufacturing method | |
US20090022982A1 (en) | Electronic Device, Method of Manufacture of Same and Sputtering Target | |
JP2007081385A (en) | Source drain electrode, transistor substrate and method for manufacturing the same, and display device | |
CN103782374B (en) | Display device distribution structure | |
US7052993B2 (en) | Thin film transistor having copper alloy wire and method of manufacturing the same | |
WO2015118947A1 (en) | Wiring film for flat panel display | |
JP5774005B2 (en) | Thin film transistor (TFT) with copper electrode | |
JP5374111B2 (en) | Display device and Cu alloy film used therefor | |
KR20070021086A (en) | Source / drain electrodes, thin film transistor substrates, methods of manufacturing the same, and display devices | |
JP2007224397A (en) | Flat display panel and Cu sputtering target | |
KR100799824B1 (en) | Source / drain electrodes, transistor substrates and methods of manufacturing the same, and display devices | |
JP4065019B6 (en) | Semiconductor device, manufacturing method thereof, and sputtering target material used in the manufacturing method | |
JP4065019B2 (en) | Semiconductor device, manufacturing method thereof, and sputtering target material used in the manufacturing method | |
JP2003264193A (en) | Wiring structure, manufacturing method, and optical device | |
JPH02284470A (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ALTIAM SERVICES LTD. LLC, DELAWARE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ADVANCED INTERCONNECT MATERIALS, LLC;REEL/FRAME:028998/0893 Effective date: 20120306 |
|
AS | Assignment |
Owner name: XENOGENIC DEVELOPMENT LIMITED LIABILITY COMPANY, D Free format text: MERGER;ASSIGNOR:ALTIAM SERVICES LTD. LLC;REEL/FRAME:036855/0346 Effective date: 20150828 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552) Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |