US8530896B2 - Semiconductor device comprising a pixel unit including an auxiliary capacitor - Google Patents
Semiconductor device comprising a pixel unit including an auxiliary capacitor Download PDFInfo
- Publication number
- US8530896B2 US8530896B2 US12/512,173 US51217309A US8530896B2 US 8530896 B2 US8530896 B2 US 8530896B2 US 51217309 A US51217309 A US 51217309A US 8530896 B2 US8530896 B2 US 8530896B2
- Authority
- US
- United States
- Prior art keywords
- region
- pixel
- tft
- gate electrode
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000004065 semiconductor Substances 0.000 title claims description 147
- 239000003990 capacitor Substances 0.000 title 1
- 238000009413 insulation Methods 0.000 claims abstract description 89
- 230000001681 protective effect Effects 0.000 claims abstract description 41
- 239000011229 interlayer Substances 0.000 claims abstract description 35
- 239000011810 insulating material Substances 0.000 claims abstract description 25
- 239000010410 layer Substances 0.000 claims description 131
- 239000000758 substrate Substances 0.000 claims description 129
- 239000012535 impurity Substances 0.000 claims description 107
- WABPQHHGFIMREM-UHFFFAOYSA-N lead(0) Chemical compound [Pb] WABPQHHGFIMREM-UHFFFAOYSA-N 0.000 claims description 75
- 239000004020 conductor Substances 0.000 claims description 63
- 239000004973 liquid crystal related substance Substances 0.000 claims description 58
- 125000006850 spacer group Chemical group 0.000 claims description 47
- 230000015572 biosynthetic process Effects 0.000 claims description 46
- 239000010936 titanium Substances 0.000 claims description 15
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 7
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 7
- 229910052721 tungsten Inorganic materials 0.000 claims description 6
- 150000001875 compounds Chemical class 0.000 claims description 5
- 229910052715 tantalum Inorganic materials 0.000 claims description 5
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 5
- 239000010937 tungsten Substances 0.000 claims description 5
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 claims description 4
- 229910052719 titanium Inorganic materials 0.000 claims description 4
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 claims description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 3
- 229910052750 molybdenum Inorganic materials 0.000 claims description 3
- 239000011733 molybdenum Substances 0.000 claims description 3
- 150000004767 nitrides Chemical class 0.000 claims description 3
- 229910021332 silicide Inorganic materials 0.000 claims 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims 2
- 238000000034 method Methods 0.000 abstract description 74
- 239000010408 film Substances 0.000 description 233
- 239000011159 matrix material Substances 0.000 description 40
- 238000004519 manufacturing process Methods 0.000 description 39
- 238000005530 etching Methods 0.000 description 30
- 238000010276 construction Methods 0.000 description 23
- -1 polyethylene terephthalate Polymers 0.000 description 22
- 239000000463 material Substances 0.000 description 21
- 230000003287 optical effect Effects 0.000 description 21
- 229910052814 silicon oxide Inorganic materials 0.000 description 19
- 238000000137 annealing Methods 0.000 description 17
- 239000007789 gas Substances 0.000 description 16
- 230000006870 function Effects 0.000 description 13
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 12
- 239000011521 glass Substances 0.000 description 12
- 239000001257 hydrogen Substances 0.000 description 12
- 229910052739 hydrogen Inorganic materials 0.000 description 12
- 229910052751 metal Inorganic materials 0.000 description 11
- 239000002184 metal Substances 0.000 description 11
- 238000004544 sputter deposition Methods 0.000 description 11
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 10
- 238000010438 heat treatment Methods 0.000 description 10
- 238000005224 laser annealing Methods 0.000 description 10
- 230000008569 process Effects 0.000 description 10
- 230000005540 biological transmission Effects 0.000 description 9
- 230000003197 catalytic effect Effects 0.000 description 9
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 9
- 238000002425 crystallisation Methods 0.000 description 8
- 238000005984 hydrogenation reaction Methods 0.000 description 8
- 239000011347 resin Substances 0.000 description 8
- 229920005989 resin Polymers 0.000 description 8
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 7
- 230000004913 activation Effects 0.000 description 7
- 229910052782 aluminium Inorganic materials 0.000 description 7
- 238000006243 chemical reaction Methods 0.000 description 7
- 239000010949 copper Substances 0.000 description 7
- 238000005516 engineering process Methods 0.000 description 7
- 150000002500 ions Chemical class 0.000 description 7
- 238000012545 processing Methods 0.000 description 7
- 239000000565 sealant Substances 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 6
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 6
- 229910021417 amorphous silicon Inorganic materials 0.000 description 6
- 229910052802 copper Inorganic materials 0.000 description 6
- 230000008025 crystallization Effects 0.000 description 6
- 239000012071 phase Substances 0.000 description 6
- 229910052698 phosphorus Inorganic materials 0.000 description 6
- 239000011574 phosphorus Substances 0.000 description 6
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 6
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 5
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 5
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical compound [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 description 5
- 229910045601 alloy Inorganic materials 0.000 description 5
- 239000000956 alloy Substances 0.000 description 5
- 239000012298 atmosphere Substances 0.000 description 5
- 229910021419 crystalline silicon Inorganic materials 0.000 description 5
- 238000005070 sampling Methods 0.000 description 5
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 239000000853 adhesive Substances 0.000 description 4
- 230000001070 adhesive effect Effects 0.000 description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 4
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 4
- 229910052796 boron Inorganic materials 0.000 description 4
- 238000001312 dry etching Methods 0.000 description 4
- 230000005669 field effect Effects 0.000 description 4
- 239000001301 oxygen Substances 0.000 description 4
- 229910052760 oxygen Inorganic materials 0.000 description 4
- 238000000206 photolithography Methods 0.000 description 4
- 229920001721 polyimide Polymers 0.000 description 4
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 3
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 3
- 239000004642 Polyimide Substances 0.000 description 3
- 229910052786 argon Inorganic materials 0.000 description 3
- IVHJCRXBQPGLOV-UHFFFAOYSA-N azanylidynetungsten Chemical compound [W]#N IVHJCRXBQPGLOV-UHFFFAOYSA-N 0.000 description 3
- 238000004891 communication Methods 0.000 description 3
- 239000013078 crystal Substances 0.000 description 3
- 238000011161 development Methods 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 239000010931 gold Substances 0.000 description 3
- 238000009616 inductively coupled plasma Methods 0.000 description 3
- 239000012299 nitrogen atmosphere Substances 0.000 description 3
- 229910000069 nitrogen hydride Inorganic materials 0.000 description 3
- 230000010355 oscillation Effects 0.000 description 3
- 239000002245 particle Substances 0.000 description 3
- 239000004033 plastic Substances 0.000 description 3
- 229920003023 plastic Polymers 0.000 description 3
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 3
- 238000004151 rapid thermal annealing Methods 0.000 description 3
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 2
- VEXZGXHMUGYJMC-UHFFFAOYSA-N Hydrochloric acid Chemical compound Cl VEXZGXHMUGYJMC-UHFFFAOYSA-N 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 2
- 230000003213 activating effect Effects 0.000 description 2
- 229910052783 alkali metal Inorganic materials 0.000 description 2
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 description 2
- 239000003795 chemical substances by application Substances 0.000 description 2
- ZOCHARZZJNPSEU-UHFFFAOYSA-N diboron Chemical compound B#B ZOCHARZZJNPSEU-UHFFFAOYSA-N 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000005611 electricity Effects 0.000 description 2
- 239000000945 filler Substances 0.000 description 2
- 229910052733 gallium Inorganic materials 0.000 description 2
- 238000005247 gettering Methods 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 229910003437 indium oxide Inorganic materials 0.000 description 2
- PJXISJQVUVHSOJ-UHFFFAOYSA-N indium(iii) oxide Chemical compound [O-2].[O-2].[O-2].[In+3].[In+3] PJXISJQVUVHSOJ-UHFFFAOYSA-N 0.000 description 2
- 239000012774 insulation material Substances 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 229910052757 nitrogen Inorganic materials 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 230000010287 polarization Effects 0.000 description 2
- 229920000139 polyethylene terephthalate Polymers 0.000 description 2
- 239000005020 polyethylene terephthalate Substances 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 239000000243 solution Substances 0.000 description 2
- 238000004528 spin coating Methods 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- NXHILIPIEUBEPD-UHFFFAOYSA-H tungsten hexafluoride Chemical compound F[W](F)(F)(F)(F)F NXHILIPIEUBEPD-UHFFFAOYSA-H 0.000 description 2
- 238000001771 vacuum deposition Methods 0.000 description 2
- 229910052724 xenon Inorganic materials 0.000 description 2
- OYQCBJZGELKKPM-UHFFFAOYSA-N zinc indium(3+) oxygen(2-) Chemical compound [O-2].[Zn+2].[O-2].[In+3] OYQCBJZGELKKPM-UHFFFAOYSA-N 0.000 description 2
- 239000011787 zinc oxide Substances 0.000 description 2
- DDFHBQSCUXNBSA-UHFFFAOYSA-N 5-(5-carboxythiophen-2-yl)thiophene-2-carboxylic acid Chemical compound S1C(C(=O)O)=CC=C1C1=CC=C(C(O)=O)S1 DDFHBQSCUXNBSA-UHFFFAOYSA-N 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 description 1
- XEEYBQQBJWHFJM-UHFFFAOYSA-N Iron Chemical compound [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 description 1
- 229910017665 NH4HF2 Inorganic materials 0.000 description 1
- GQPLMRYTRLFLPF-UHFFFAOYSA-N Nitrous Oxide Chemical compound [O-][N+]#N GQPLMRYTRLFLPF-UHFFFAOYSA-N 0.000 description 1
- XYFCBTPGUUZFHI-UHFFFAOYSA-N Phosphine Chemical compound P XYFCBTPGUUZFHI-UHFFFAOYSA-N 0.000 description 1
- 229920012266 Poly(ether sulfone) PES Polymers 0.000 description 1
- 239000004952 Polyamide Substances 0.000 description 1
- 238000001069 Raman spectroscopy Methods 0.000 description 1
- XOLBLPGZBRYERU-UHFFFAOYSA-N SnO2 Inorganic materials O=[Sn]=O XOLBLPGZBRYERU-UHFFFAOYSA-N 0.000 description 1
- 241000862969 Stella Species 0.000 description 1
- 229910001362 Ta alloys Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 229910001080 W alloy Inorganic materials 0.000 description 1
- AZWHFTKIBIQKCA-UHFFFAOYSA-N [Sn+2]=O.[O-2].[In+3] Chemical compound [Sn+2]=O.[O-2].[In+3] AZWHFTKIBIQKCA-UHFFFAOYSA-N 0.000 description 1
- 239000011149 active material Substances 0.000 description 1
- 150000001340 alkali metals Chemical class 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 239000005407 aluminoborosilicate glass Substances 0.000 description 1
- 229910021529 ammonia Inorganic materials 0.000 description 1
- 239000007864 aqueous solution Substances 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- LDDQLRUQCUTJBB-UHFFFAOYSA-O azanium;hydrofluoride Chemical compound [NH4+].F LDDQLRUQCUTJBB-UHFFFAOYSA-O 0.000 description 1
- GPBUGPUPKAGMDK-UHFFFAOYSA-N azanylidynemolybdenum Chemical compound [Mo]#N GPBUGPUPKAGMDK-UHFFFAOYSA-N 0.000 description 1
- 229910052788 barium Inorganic materials 0.000 description 1
- DSAJWYNOEDNPEQ-UHFFFAOYSA-N barium atom Chemical compound [Ba] DSAJWYNOEDNPEQ-UHFFFAOYSA-N 0.000 description 1
- YXTPWUNVHCYOSP-UHFFFAOYSA-N bis($l^{2}-silanylidene)molybdenum Chemical compound [Si]=[Mo]=[Si] YXTPWUNVHCYOSP-UHFFFAOYSA-N 0.000 description 1
- 239000005388 borosilicate glass Substances 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 229910052804 chromium Inorganic materials 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 238000011109 contamination Methods 0.000 description 1
- 238000012937 correction Methods 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000001035 drying Methods 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 230000002349 favourable effect Effects 0.000 description 1
- 239000007792 gaseous phase Substances 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 229910052736 halogen Inorganic materials 0.000 description 1
- 150000002367 halogens Chemical class 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 239000005001 laminate film Substances 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- 229910001507 metal halide Inorganic materials 0.000 description 1
- 150000005309 metal halides Chemical class 0.000 description 1
- 239000011259 mixed solution Substances 0.000 description 1
- 229910021344 molybdenum silicide Inorganic materials 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 229920002647 polyamide Polymers 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 239000011112 polyethylene naphthalate Substances 0.000 description 1
- 239000009719 polyimide resin Substances 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 239000007790 solid phase Substances 0.000 description 1
- 238000005507 spraying Methods 0.000 description 1
- 238000002230 thermal chemical vapour deposition Methods 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- 229910021341 titanium silicide Inorganic materials 0.000 description 1
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical compound [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 description 1
- 229910021342 tungsten silicide Inorganic materials 0.000 description 1
- 239000012808 vapor phase Substances 0.000 description 1
- 238000005406 washing Methods 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
- FHNFHKCVQCLJFQ-UHFFFAOYSA-N xenon atom Chemical compound [Xe] FHNFHKCVQCLJFQ-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78606—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
- H01L29/78618—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure
- H01L29/78621—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure with LDD structure or an extension or an offset region or characterised by the doping profile
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/13306—Circuit arrangements or driving methods for the control of single liquid crystal cells
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/133345—Insulating layers
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1339—Gaskets; Spacers; Sealing of cells
- G02F1/13394—Gaskets; Spacers; Sealing of cells spacers regularly patterned on the cell subtrate, e.g. walls, pillars
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
- G02F1/134309—Electrodes characterised by their geometrical arrangement
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136227—Through-hole connection of the pixel electrode to the active element through an insulation layer
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/13624—Active matrix addressed cells having more than one switching element per pixel
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136277—Active matrix addressed cells formed on a semiconductor substrate, e.g. of silicon
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136286—Wiring, e.g. gate line, drain line
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/1368—Active matrix addressed cells in which the switching element is a three-electrode device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02126—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
- H01L21/0214—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC the material being a silicon oxynitride, e.g. SiON or SiON:H
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/0217—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02205—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
- H01L21/02208—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02266—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by physical ablation of a target, e.g. sputtering, reactive sputtering, physical vapour deposition or pulsed laser deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/02274—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02422—Non-crystalline insulating materials, e.g. glass, polymers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02587—Structure
- H01L21/0259—Microstructure
- H01L21/02592—Microstructure amorphous
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/0262—Reduction or decomposition of gaseous compounds, e.g. CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/02631—Physical deposition at reduced pressure, e.g. MBE, sputtering, evaporation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02664—Aftertreatments
- H01L21/02667—Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/3065—Plasma etching; Reactive-ion etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3081—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their composition, e.g. multilayer masks, materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1218—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition or structure of the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1248—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition or shape of the interlayer dielectric specially adapted to the circuit arrangement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1251—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs comprising TFTs having a different architecture, e.g. top- and bottom gate TFTs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1259—Multistep manufacturing methods
- H01L27/127—Multistep manufacturing methods with a particular formation, treatment or patterning of the active layer specially adapted to the circuit arrangement
- H01L27/1274—Multistep manufacturing methods with a particular formation, treatment or patterning of the active layer specially adapted to the circuit arrangement using crystallisation of amorphous semiconductor or recrystallisation of crystalline semiconductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1259—Multistep manufacturing methods
- H01L27/1288—Multistep manufacturing methods employing particular masking sequences or specially adapted masks, e.g. half-tone mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
- H01L29/167—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table further characterised by the doping material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66742—Thin film unipolar transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66742—Thin film unipolar transistors
- H01L29/6675—Amorphous silicon or polysilicon transistors
- H01L29/66757—Lateral single gate single channel transistors with non-inverted structure, i.e. the channel layer is formed before the gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7833—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78651—Silicon transistors
- H01L29/7866—Non-monocrystalline silicon transistors
- H01L29/78672—Polycrystalline or microcrystalline silicon transistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78651—Silicon transistors
- H01L29/7866—Non-monocrystalline silicon transistors
- H01L29/78672—Polycrystalline or microcrystalline silicon transistor
- H01L29/78675—Polycrystalline or microcrystalline silicon transistor with normal-type structure, e.g. with top gate
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1339—Gaskets; Spacers; Sealing of cells
- G02F1/13396—Spacers having different sizes
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1339—Gaskets; Spacers; Sealing of cells
- G02F1/13398—Spacer materials; Spacer properties
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1345—Conductors connecting electrodes to cell terminals
- G02F1/13454—Drivers integrated on the active matrix substrate
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/13624—Active matrix addressed cells having more than one switching element per pixel
- G02F1/136245—Active matrix addressed cells having more than one switching element per pixel having complementary transistors
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/914—Doping
- Y10S438/919—Compensation doping
Definitions
- This invention relates to a semiconductor device having a circuit comprising thin film transistors (hereinafter called “TFT”) on a substrate having an insulation surface, and a fabrication method thereof. More particularly, the present invention provides a technology that will be utilized advantageously for an electro-optical device typified by a liquid crystal display device having a pixel unit and a driving circuit disposed round the pixel unit, and for an electronic appliance having such an electro-optical device mounted thereto.
- the term “semiconductor device” used herein represents those devices which operate by utilizing semiconductor characteristics, and embraces within its scope the electro-optical devices as well as the electronic appliances having the electro-optical device mounted thereto that are described above.
- a technology that uses TFTs for constituting switching devices and functional circuits has been developed in the electro-optical device typified by an active matrix type liquid crystal display device.
- a semiconductor film is grown on a substrate such as a sheet of glass by a vapor phase growing method, and the semiconductor film is used as an active layer.
- Silicon or a material consisting of silicon as the principal component such as silicon-germanium has been used appropriately for the semiconductor film.
- An amorphous silicon film and a crystalline silicon film represented by a polycrystalline silicon film can be obtained depending on the formation method of the silicon semiconductor film.
- the TFT using the amorphous silicon film for the active layer cannot essentially acquire field effect mobility of greater than several cm 2 /Vsec because of its electro-physical factors resulting from the amorphous structure, and so forth. Therefore, though it can be used as a switching device (pixel TFT) for driving a liquid crystal disposed at each pixel of a pixel unit in an active matrix type liquid crystal device, the amorphous silicon film cannot form a driving circuit for effecting image display. For this reason, a technology of packaging a driver IC, etc, by using a TAB (Tape Automated Bonding) system or a COG (Chip on Glass) system has been employed.
- TAB Transmission Automated Bonding
- COG Chip on Glass
- the TFT using the crystalline silicon film for the active layer can acquire high field effect mobility and can form various functional circuits on the same glass substrate.
- the crystalline silicon film makes it possible to fabricate a shift register circuit, a level shifter circuit, a buffer circuit, a sampling circuit, and the like, each comprising a CMOS circuit including n channel TFTs and p channel TFTs in the driving circuit besides the pixel TFTs.
- a shift register circuit a level shifter circuit, a buffer circuit, a sampling circuit, and the like
- CMOS circuit including n channel TFTs and p channel TFTs in the driving circuit besides the pixel TFTs.
- the active layer using the crystalline silicon film is superior.
- the fabrication steps become complicated and the number of process steps increases.
- the increase of the number of process steps in turn results in the increase of the production cost and lowers also the production yield.
- the pixel TFT comprises an n channel TFT, applies the voltage and drives a liquid crystal as a switching device. Since the liquid crystal is driven by the alternating current, a system called “frame inversion driving” has been used widely.
- a system called “frame inversion driving” has been used widely.
- one of the characteristics required for the pixel TFT is to restrict an OFF current value (a drain current that flows when the TFT is under the OFF operation) to a sufficiently low level.
- a high driving voltage is applied to a buffer circuit of a control circuit. Therefore, the withstand voltage must be increased less the TFT is not broken even when a high voltage is applied thereto.
- a sufficient ON current value (the drain current that flows when the TFT is under the ON operation) must be secured.
- a lightly doped drain (LDD) structure is known as a TFT structure for reducing the OFF current value.
- This structure disposes an impurity region, to which an impurity element is added in a concentration lower than that of a source or drain region, between a channel formation region and the source or drain region that is formed by adding an impurity element in a high concentration. This impurity region is called the “LDD region”.
- the required characteristics are not always the same between the pixel TFT and the TFT used for the driving circuit such as the shift register circuit or the buffer circuit.
- a large back-bias (a negative voltage in the case of the n channel TFT) to the gate of the pixel TFT, but the TFT of the driving circuit does not basically operate under the back-bias state.
- the operation speed of the pixel TFT may not be higher than 1/100 of that of the TFT of the control circuit.
- the threshold voltage and sub-threshold coefficient (S value) of the TFTs must be kept within predetermined ranges.
- the TFT must be examined from the aspects of both structure and material.
- the present invention contemplates to provide a technology that solves these problems.
- electro-optical devices typified by an active matrix liquid crystal device fabricated by using TFTs
- the present invention is directed to improve the operation characteristics and reliability of the semiconductor devices by optimizing the structures of the TFTs employed in various circuits in accordance with the functions of the respective circuits, to lower power consumption, and the production cost by reducing the number of process steps, and to improve the production yield.
- the number of photo-masks used for the fabrication of the TFT must be reduced.
- the photo-mask is used for forming a resist pattern as the mask for the etching process on the substrate. Therefore, when one photo-mask is used, additional process steps such as peeling, washing, drying, etc, of the resist are necessary before and after the etching step in addition to the process steps of the film formation and etching.
- additional process steps such as peeling, washing, drying, etc, of the resist are necessary before and after the etching step in addition to the process steps of the film formation and etching.
- complicated process steps such as the application of the resist, pre-baking, exposure, development, post-baking, etc, are necessary.
- the present invention provides a semiconductor device having, on the same substrate, pixel TFTs disposed in a pixel unit and a driving circuit including p channel type TFTs and n channel type TFTs and disposed round the pixel unit, wherein the p channel type TFT of the driving circuit has a channel formation region and a p type impurity region having a third concentration, for forming a source region or a drain region; the n channel type TFT of the driving circuit and the pixel TFT each have a channel formation region, an n type impurity region having a first concentration, disposed in contact with the channel formation region and forming an LDD region, and an n type impurity region for forming a source region or a drain region, having a second concentration and disposed outside the n type impurity region having the first concentration; and each pixel electrode disposed in the pixel unit and having a light reflecting surface is formed on an inter-layer insulation film made of an organic insulating material, and is connected to the
- Another construction of the present invention provides a semiconductor device having, on the same substrate, pixel TFTs disposed in a pixel unit and a driving circuit including p channel type TFTs and n channel type TFTs and disposed round the pixel unit, wherein: the p channel type TFT of the driving circuit has a channel formation region and a p type impurity region having a third concentration, for forming a source region or a drain region; the n channel type TFT of the driving circuit and the pixel TFT each have a channel formation region, an n type impurity region having a first concentration, disposed in contact with the channel formation region and forming an LDD region, and an n type impurity region for forming a source region or a drain region, having a second concentration and disposed outside the n type impurity region having the first concentration; and each pixel electrode disposed in the pixel unit and having a light reflecting surface is formed on an inter-layer insulation film made of an organic insulating material, and is connected to an electrically
- Another construction of the present invention provides a semiconductor device having a liquid crystal sandwiched between a pair of substrates, wherein, in one of said substrates having pixel TFT of a pixel unit and p channel type TFTs and n channel type TFTs of a driving circuit; the p channel type TFT of the driving circuit has a channel formation region and a p type impurity region having a third concentration, for forming a source region or a drain region; the n channel type TFT of said driving circuit and the pixel TFT each have a channel formation region, an n type impurity region having a first concentration, disposed in contact with the channel formation region and forming an LDD region, and an n type impurity region for forming a source region or a drain region, having a second concentration and disposed outside said n type impurity region having the first concentration; each pixel electrode disposed in the pixel unit and having a light reflecting surface is formed on an inter-layer insulation film made of an organic insulating material and is connected to
- Another construction of the present invention provides a semiconductor device having a liquid crystal sandwiched between a pair of substrates, wherein, in one of the substrates having pixel TFTs of a pixel unit and p channel type TFTs and n channel type TFTs of a driving circuit; the p channel type TFT of the driving circuit has a channel formation region and a p type impurity region having a third concentration, for forming a source region or a drain region; the n channel type TFT of the driving circuit and the pixel TFT each have a channel formation region, an n type impurity region having a first concentration, disposed in contact with the channel formation region and forming an LDD region, and an n type impurity region for forming a source region or a drain region, having a second concentration and disposed outside the n type impurity region having the first concentration; each pixel electrode disposed in the pixel unit and having a light transmitting property is formed on an inter-layer insulation film made of an organic insulating material and is
- this one substrate is bonded to the other of the substrates having a transparent conductor formed thereon through at least one columnar spacer formed in superposition with the hole.
- the p channel type TFT of the driving circuit has an offset region formed between the channel formation region and the p type impurity region having the third concentration, for forming the source region or the drain region.
- a method of fabricating a semiconductor device comprises the steps of: forming an underlying film on the substrate; forming a plurality of island-like semiconductor layers on the underlying film; forming an n type impurity region having a first concentration, for forming an LDD region of the n channel type TFT of the driving circuit and the pixel TFT in a selected region of the island-like semiconductor layer; forming an n type impurity region having a second concentration, for forming a source region or a drain region outside the n type impurity region having the first concentration; forming a p type impurity region having a third concentration, for forming a source region or a drain region of the p channel type TFT of the driving circuit in a selected region of the island-
- the present invention provides a method of fabricating a semiconductor device that comprises the steps of: forming an underlying film on the substrate; forming a plurality of island-like semiconductor layers on the underlying film; forming an n type impurity region having a first concentration, for forming an LDD region of the n channel type TFT of the driving circuit and the pixel TFT in a selected region of the island-like semiconductor layer; forming a high concentration n type impurity region for forming a source region or a drain region outside the n type impurity region having the first concentration; forming a p type impurity region having a third concentration, for forming a source region or a drain region of the p channel type TFT of the driving circuit in a selected region of the island-like semiconductor layers
- the present invention provides a method of fabricating a semiconductor device that comprises the following steps for one of substrates including pixel TFTs disposed in a pixel unit and a driving circuit having p channel type TFTs and n channel type TFTs round the pixel unit: forming an underlying film on the substrate; forming a plurality of island-like semiconductor layer on the underlying film; forming an n type impurity region having a first concentration, for forming an LDD region of the n channel type TFT of the driving circuit and the pixel TFT, in a selected region of the island-like semiconductor layers; forming an n type impurity region having a second concentration, for forming a source region or a drain region outside the n type impurity region having the first concentration; forming a p type impurity region having a third concentration, for forming a source region or a drain region of the p channel type TFT of
- the present invention provides a method of fabricating a semiconductor device that comprises the following steps for one of substrates having pixel TFTs disposed in a pixel unit and a driving circuit having p channel type TFTs and n channel type TFTs and disposed round the pixel unit; forming an underlying film on the substrate; forming a plurality of island-like semiconductor layers on the underlying film; forming an n type impurity region having a first concentration, for forming an LDD region of the n channel type TFT and the pixel TFT, in a selected region of the island-like semiconductor layer; forming an n type impurity region having a second concentration, for forming a source region or a drain region outside the n type impurity region having the first concentration; forming a p type impurity region having a third concentration, for forming a source region or a drain region of the p channel type TFT of the
- the step of forming a p type impurity region having a third concentration, for forming a source region or a drain region of the p channel type TFT can be conducted in a selected region of the island-like semiconductor layers after the step of forming the protective insulation film formed of an inorganic insulating material, on the gate electrode of the p channel type TFT, and an offset region can be formed between the channel formation region of the p channel type TFT and the p type impurity region having the third concentration, for forming the source region or the drain region.
- FIGS. 1(A) to 1(D) are sectional views showing a fabrication step of a pixel TFT and a TFT of a driving circuit
- FIGS. 2(A) to 2(D) are sectional views showing a fabrication step of the pixel TFT and the TFT of the driving circuit
- FIGS. 3(A) to 3(C) are sectional views showing a fabrication step of the pixel TFT and the TFT of the driving circuit
- FIGS. 4(A) to 4(C) are sectional views showing a fabrication step of the pixel TFT and the TFT of the driving circuit
- FIGS. 5(A) to 5(C) are sectional views showing a fabrication step of the pixel TFT and the TFT of the driving circuit
- FIGS. 6(A) and 6(B) are top views showing the construction of the TFT of the driving circuit and the pixel TFT;
- FIGS. 7(A) and 7(B) are sectional views showing a fabrication step of the TFT of the driving circuit
- FIGS. 8(A) to 8(C) are sectional views showing a fabrication step of a crystalline semiconductor film
- FIG. 9 is a sectional view showing a fabrication step of the pixel TFT and the TFT of the driving circuit
- FIGS. 10(A) to 10(B) are sectional views showing a fabrication step of the pixel TFT and the TFT of the driving circuit
- FIGS. 11(A) to 11(B) are sectional views showing a fabrication step of an active matrix type liquid crystal display device
- FIG. 12 is a sectional view showing a fabrication step of the active matrix type liquid crystal device
- FIG. 13 is an explanatory view useful for explaining the shape of a columnar spacer
- FIG. 14 is a top view useful for explaining the arrangement of input/output terminals, wires, circuit arrangement, spacers and sealants of a liquid crystal display device;
- FIG. 15 is a perspective view showing the construction of the liquid crystal display device
- FIG. 16 is a top view showing the pixel of the pixel unit
- FIG. 17 is a block diagram useful for explaining the circuit construction of the liquid crystal display device.
- FIG. 18 is an explanatory view useful for explaining the connection structure between a flexible printed board and external input/output terminals
- FIG. 19 is a sectional view showing a fabrication step of an active matrix type liquid crystal display device
- FIG. 20 is an explanatory view useful for explaining the connection structure between the flexible printed board and the external input/output terminals
- FIG. 21(A) is a schematic view showing an example of semiconductor devices
- FIG. 21(B) is a sectional view showing a pixel unit of the semiconductor devices
- FIGS. 22(A) to 22(F) are schematic views showing examples of the semiconductor devices
- FIGS. 23(A) and 23(B) are schematic views showing the construction of projection type liquid crystal display devices
- FIG. 23(C) is a schematic view showing a light source optical system and a display device shown in FIGS. 23(A) and 23(B) ;
- FIG. 23(D) is a schematic view showing a light source optical system shown in FIG. 23(C) .
- the first embodiment of the present invention will be explained with reference to FIGS. 1 to 3 .
- a method of forming simultaneously pixel TFTs and holding capacitances of a pixel unit and TFTs of a driving circuit disposed round the display region will be explained step-wise in detail.
- barium borosilicate glass or aluminoborosilicate glass as typified by Corning #7059 glass and #1737 glass can be used for a substrate 101 .
- plastic substrates not having optical anisotropy such as polyethylene terephthalate (PET), polyethylene naphthalate (PEN), polyethersulfone (PES), etc, can be used, too.
- PET polyethylene terephthalate
- PEN polyethylene naphthalate
- PES polyethersulfone
- the substrate may be heat-treated in advance at a temperature lower by about 10 to 20° C. than a glass strain point.
- An underlying film 102 such as a silicon oxide film, a silicon nitride film or a silicon oxide nitride film is formed on the surface of the substrate 101 , on which TFT is to be formed, in order to prevent the diffusion of impurities from the substrate 101 .
- the silicon oxide nitride film 102 a prepared from SiH 4 , NH 3 and N 2 O is formed to a thickness of 10 to 200 nm (preferably, 50 to 100 nm) by a plasma CVD process.
- a hydrogenated silicon oxide nitride film 102 b prepared from SiH 4 and N 2 O is formed to a thickness of 50 to 200 nm (preferably, 100 to 150 nm) in lamination.
- the silicon oxide nitride film is formed by using the conventional parallel flat sheet type plasma CVD process.
- the silicon oxide nitride film 102 a is formed by introducing SiH 4 at 10 sccm, NH 3 at 100 sccm and N 2 O at 20 sccm into a reaction chamber under the condition of a substrate temperature of 325° C., a reaction pressure of 40 Pa, a discharge power density of 0.41 W/cm 2 and a discharge frequency of 60 MHz. These films can be formed by only changing the substrate temperature and by switching the reactive gases.
- the silicon oxide nitride film 102 a thus formed has a density of 9.28 ⁇ 10 22 /cm 3 , has an etching rate of about 63 nm/min in a mixed solution (“LAL500”, a product of Stella Chemifa Co.) containing 7.13% of ammonium hydrogenfluoride (NH 4 HF 2 ) and 15.4% of ammonium fluoride at 20° C., and is a compact and hard film.
- LAL500 a mixed solution
- NH 4 HF 2 ammonium hydrogenfluoride
- 154% ammonium fluoride
- a semiconductor layer 103 a having a thickness of 25 to 80 nm (preferably, 30 to 60 nm) and an amorphous structure is formed by a known method such as a plasma CVD process or a sputtering process.
- the amorphous silicon film is formed to a thickness of 55 nm by the plasma CVD process.
- Semiconductor films having such an amorphous structure include an amorphous semiconductor film and a microcrystalline semiconductor film, and a compound semiconductor film having an amorphous structure such as an amorphous silicon-germanium film may be used. Both underlying film 102 and amorphous semiconductor layer 103 a can be formed continuously.
- the film formation can be carried out continuously by switching the reactive gases from SiH 4 , N 2 O and H 2 to SiH 4 and H 2 , or SiH 4 alone, without exposing them once to the atmosphere of the open air.
- the contamination of the surface of the hydrogenated silicon oxide nitride film 102 b can be prevented, and variance of the characteristics of the TFT to be fabricated and fluctuation of the threshold voltage can be reduced.
- the crystallization step is then carried out to form a crystalline semiconductor layer 103 b from the amorphous semiconductor layer 103 a .
- a laser annealing method, a thermal annealing method (solid phase growing method) or a rapid thermal annealing method (RTA method) can be used for this method.
- the laser annealing method is employed preferably.
- the RTA method uses an IR lamp, a halogen lamp, a metal halide lamp or a xenon lamp as the light source.
- the crystalline semiconductor layer 103 b can be formed by the crystallization method using a catalytic element in accordance with the technology disclosed in Japanese Patent Laid-Open No.
- the crystallization step hydrogen contained in the amorphous semiconductor layer is first discharged preferably. After heat-treatment is conducted at 400 to 500° C. for about 1 hour to lower the hydrogen content to 5 atom % or below, the crystallization step is then conducted. In this way, coarsening of the film surface can be prevented advantageously.
- a pulse oscillation type or continuous light emission type excimer laser, or an argon laser is used as the light source.
- the pulse oscillation type excimer laser is used, the laser beam is processed to a linear shape and laser annealing is then conducted.
- the laser annealing condition can be selected appropriately.
- the laser pulse oscillation is 30 Hz and the laser energy density is 100 to 500 mJ/cm 2 (typically, 300 to 400 mJ/cm 2 ).
- the linear beams are irradiated to the entire surface of the substrate, and the overlap ratio of the linear beams at this time is 80 to 98%. In this way, the crystalline semiconductor layer 103 b can be obtained as shown in FIG. 1(B) .
- a resist pattern is formed by photolithography that uses a photo-mask 1 (PM 1 ) on the crystalline semiconductor layer 103 b .
- the crystalline semiconductor layer is divided into an island shape by dry etching, forming thereby island-like semiconductor layers 104 to 108 .
- a mixed gas of CF 4 and O 2 is used for dry etching.
- an impurity for imparting the P type may be applied in a concentration of about 1 ⁇ 10 16 to 5 ⁇ 10 17 atoms/cm 3 to the entire surface of the island-like semiconductor layers.
- the elements of the Group XIII of the Periodic Table such as boron (B), aluminum (Al) or gallium (Ga) are known as the impurity elements for imparting the p type to the semiconductor.
- Ion implantation or ion doping is known as the method of doping these elements, but ion doping is suitable for processing a substrate having a large area.
- This ion doping method uses diborane (B 2 H 6 ) as a source gas and adds boron (B). Injection of such an impurity element is not always necessary and may be omitted. However, this is the method that can be used appropriately for keeping the threshold voltage of the n channel TFT, in particular, within a predetermined range.
- a gate insulation film 109 is formed of a silicon-containing insulation film having a thickness of 40 to 150 nm by the plasma CVD method or the sputtering method. For example, it is advisable to form a silicon oxide nitride film having a thickness of 120 nm.
- the silicon oxide nitride film that is formed by adding O 2 to SiH 4 and N 2 O has a reduced fixed charge density in the film. Therefore, this film is a preferable material for this application.
- the gate insulation film is not particularly limited to such a silicon oxide nitride film but may be a single layered film of other silicon-containing insulation film or their laminate structure ( FIG. 1(C) ).
- a heat-resistant conductor layer is formed as shown in FIG. 1(D) to form a gate electrode on the gate insulation film 109 .
- the heat-resistant conductor layer may comprise a single layer, but may be a laminate structure of two or more layers, whenever necessary.
- a laminate structure of the conductor layer (A) 110 made of the conductive metal nitride film and the conductor layer (B) 111 made of the metal film may be preferably used by using such a heat-resistant conductor material.
- the conductor layer (B) 111 may be made of an element selected from tantalum (Ta), titanium (Ti), molybdenum (Mo) and tungsten (W), or alloys consisting of these elements as the principal component or alloy films comprising the combination of these elements (typically, an Mo—W alloy film, an Mo—Ta alloy film).
- the conductor layer (A) 110 is formed of tantalum nitride (TaN), tungsten nitride (WN), titanium nitride (TiN) or molybdenum nitride (MoN). Alternatively, tungsten silicide, titanium silicide or molybdenum silicide may be used for the conductor layer (A) 110 .
- the impurity concentration of the conductor layer (B) 111 is preferably lowered so as to achieve a low resistance.
- the concentration is preferably 30 ppm or below.
- a specific resistance value of not higher than 20 ⁇ cm can be accomplished for tungsten (W), for example.
- the thickness of the conductor layer (A) 110 is from 10 to 50 nm (preferably, 20 to 30 nm) and the thickness of the conductor layer (B) 111 is 200 to 400 nm (preferably, 250 to 350 nm).
- W is used for the gate electrode
- tungsten nitride (WN) is formed to a thickness of 50 nm for the conductor layer (A) 111 and W is formed to a thickness of 250 nm for the conductor layer (B) 110 by the sputtering method using W as a target and by introducing an argon (Ar) gas and a nitrogen (N 2 ) gas.
- a thermal CVD method may be used for forming the W film by using tungsten hexafluoride (WF 6 ).
- WF 6 tungsten hexafluoride
- the resistance of the gate electrode must be lowered, and the resistivity of the W film is preferably not higher than 20 ⁇ cm.
- the low resistivity of the W film can be accomplished by increasing the crystal grain size, but the resistance becomes high when the contents of the impurity elements such as O in W are great because crystallization is impeded. Therefore, when the sputtering method is employed, the W target used has a purity of 99.9999%, and sufficient attention should be paid lest impurities mix from the gaseous phase during the formation of the film. In this way, the resistivity of 9 to 20 ⁇ cm can be achieved.
- the conductor layer (A) 110 uses a TaN film and the conductor layer (B) 111 uses a Ta film
- these films can be formed simultaneously by sputtering.
- Ta is used as the target and a mixed gas of Ar and nitrogen, as the sputtering gas.
- Argon (Ar) is used as the sputtering gas to form the Ta film.
- a suitable amount of Xe or Kr is added to the sputtering gas, the internal stress of the resulting films can be mitigated and peel of the films can be prevented.
- the resistivity of the a phase Ta film is about 20 ⁇ cm, and this film can be used for the gate electrode.
- the resistivity of the D phase Ta film is about 180 ⁇ cm and this film is not suitable for the gate electrode.
- the TaN film has a crystal structure approximate to that of the a phase. Therefore, when the Ta film is formed on the TaN film, the a phase Ta film can be obtained easily. Incidentally, it is effective to form a P-doped silicon film to a thickness of about 2 to about 20 mm below the conductor layer (A) 110 , though this film is not shown in the drawing.
- This film improves adhesion of the conductor film to be formed thereon, prevents oxidation and can prevent the diffusion of the alkali metal element, that is contained in a trace amount in the conductor layer (A) 110 or in the conductor layer (B) 111 , into the gate insulation film 109 .
- the resistivity of the conductor layer (B) 111 is preferably within the range of 10 to 50 ⁇ cm.
- resist masks 112 to 117 are formed by photolithography with a photo-mask 2 (PM 2 ).
- the conductor layer (A) 110 and the conductor layer (B) 111 are collectively etched to form gate electrodes 118 to 122 and a capacitance lead wire 123 .
- These gate electrodes 118 to 122 and capacitance lead wires 123 comprise a unitary structure of 118 a to 123 a formed of the conductor layer (A) and 118 b to 123 b formed of the conductor layer (B) ( FIG. 2(A) ).
- the method for etching the conductor layer (A) and the conductor layer (B) may be selected suitably.
- dry etching using a high density plasma is preferably employed in order to conduct etching at a high speed and with high accuracy.
- One of the means for obtaining the high density plasma is the one that uses an inductively coupled plasma (ICP) etching apparatus.
- ICP inductively coupled plasma
- the etching method of W using the ICP etching apparatus introduces two kinds of gases, that is, CF 4 and Cl 2 , as the etching gas into a reaction chamber, sets the pressure to 0.5 to 1.5 Pa (preferably, 1 Pa) and applies high frequency (13.56 MHz) power of 200 to 1,000 W to the inductively coupled portion.
- the substrate is charged to the negative potential by self-bias, the positive ions are accelerated and anisotropic etching can be conducted.
- an etching rate of 2 to 5 nm/sec can be obtained for a hard metal film such as W.
- over-etching is preferably conducted while the etching time is increased at a ratio of about 10 to 20%.
- the selection ratio of the silicon oxide nitride film (gate insulation film 109 ) to the W film is 2.5 to 3. Therefore, when the over-etching treatment is conducted, the surface on which the silicon oxide nitride film is exposed is etched by about 20 to 50 nm and becomes substantially thin.
- a doping step of an impurity element for imparting the n type is conducted.
- the n-imparting impurity element is doped by ion-doping in self-alignment with the gate electrodes 118 to 122 and the capacitance lead wire 123 as the mask.
- the concentration of phosphorus (P) doped as the n-imparting impurity element is within the range of 1 ⁇ 10 16 to 5 ⁇ 10 19 atoms/cm 3 . In this way, the n impurity regions 124 to 129 having the first concentration is formed in the island-like semiconductor layer as shown in FIG. 2(B) .
- resist masks 130 to 134 are formed using a photo-mask 3 (PM 3 ), and the n-imparting impurity element is doped to form n impurity regions 135 to 140 having the second concentration.
- Phosphorus (P) is used as the n-imparting impurity element.
- Ion doping using phosphine (PH 3 ) is employed so that the concentration falls within the range of 1 ⁇ 10 20 to 1 ⁇ 10 21 atoms/cm 3 ( FIG. 2(C) ).
- P impurity regions 144 and 145 having a third concentration are formed as the source and drain regions in the island-like semiconductor layers 104 and 106 forming the p channel TFT.
- a p-imparting impurity element is doped with the gate electrodes 118 and 120 as the mask, and the p impurity regions having the third concentration are formed in self-alignment.
- resist masks 141 to 143 are formed on the island-like semiconductor films 105 , 107 and 108 forming the n channel TFT using a photo-mask 4 (PM 4 ) in such a manner as to cover the entire surface.
- P impurity regions 144 and 145 having the third concentration are formed by ion doping that uses diborane (B 2 H 6 ).
- the boron (B) concentration in the regions is 3 ⁇ 10 20 to 3 ⁇ 10 21 atoms/cm 3 ( FIG. 2(D) ).
- Phosphorus (P) is added in a pre-step to the p impurity regions 144 and 145 having the third concentration.
- the p impurity regions 144 a and 145 a having the third concentration have a concentration of 1 ⁇ 10 20 to 1 ⁇ 10 21 atoms/cm 3
- the p impurity regions 144 b and 145 b having the third concentration have a concentration of 1 ⁇ 10 16 to 5 ⁇ 10 19 atoms/cm 3 .
- the concentration of boron (B) added in this step is set to become 1.5 to 3 times. In consequence, no trouble occurs in the function as the source and drain regions of the p channel TFT.
- a protective insulation film 146 is formed from above the gate electrode and the gate insulation film.
- the protective insulation film may comprise a silicon oxide film, a silicon oxide nitride film, a silicon nitride film or a laminate film comprising the combination of these films.
- the protective insulation film 146 is formed of an inorganic insulating material.
- the protective insulation film 146 has a film thickness of 100 to 200 nm.
- the plasma CVD method is employed to form the silicon oxide nitride film from SiH 4 and N 2 O.
- the film formation condition in this case is the reaction pressure of 20 to 200 Pa, the substrate temperature of 300 to 400° C., and the high frequency (60 MHz) power density of 0.1 to 1.0 W/cm 2 .
- the hydrogenated silicon oxide nitride film formed from SiH 4 , N 2 O and H 2 may be used, as well.
- the silicon nitride film can be formed similarly from SiH 4 and NH 3 by the plasma CVD method.
- the activation step of activating the n- or p-imparting impurity elements added in the respective concentrations is conducted.
- This step is conducted by a thermal annealing method using a furnace annealing oven.
- a thermal annealing method it is possible to employ a laser annealing method and a rapid thermal annealing method (RTA method).
- the thermal annealing method is conducted in a nitrogen atmosphere containing oxygen in a concentration of 1 ppm or below, preferably 0.1 ppm or below, at 400 to 700° C., typically 500 to 600° C. In this embodiment, the heat-treatment is conducted at 550° C. for 4 hours.
- the laser annealing method is preferably employed ( FIG. 3(B) ).
- heat-treatment is further conducted in an atmosphere containing 3 to 100% hydrogen at 300 to 450° C. for 1 to 12 hours to hydrogenate the island-like semiconductor film.
- This is the process step that terminates the dangling bonds of 10 16 to 10 18 /cm 3 in the island-like semiconductor film by hydrogen that is thermally excited.
- Plasma hydrogenation (using hydrogen that is excited by plasma) may be used as another means for hydrogenation.
- an inter-layer insulation film 147 made of an organic insulation material is formed to a mean thickness of 1.0 to 2.0 ⁇ m.
- the organic resin materials are polyimide, acryl, polyamide, polyimidamide, BCB (benzocyclobutene), and so forth.
- polyimide of the type that is thermally polymerized after being applied to the substrate, is used, the material is baked at 300° C. in a clean oven.
- acryl a two-component type is used. After the main agent and the curing agent are mixed, the mixture is applied to the entire surface of the substrate by using a spinner. Preparatory heating is then conducted by using a hot plate at 80° C. for 60 seconds, and baking is then made in the clean oven at 250° C. for 60 minutes.
- the inter-layer insulation film When the inter-layer insulation film is formed of the organic insulating material, its surface can be planarized satisfactorily.
- the organic resin materials have generally a low dielectric constant, and the parasitic capacitance can be reduced.
- the organic insulation material since they are hygroscopic, they are not suitable for the protective film. Therefore, the organic insulation material must be used in combination with the silicon oxide film, the silicon oxide nitride film or the silicon nitride film formed as the protective insulation film 146 as in this embodiment.
- a resist mask having a predetermined pattern is formed by using a photo-mask 5 (PM 5 ).
- Contact holes reaching the source or drain regions of the respective island-like semiconductor films are formed.
- the contact holes are formed by dry etching.
- a mixed gas of CF 4 , O 2 and He is used as the etching gas.
- the inter-layer insulation film formed of the organic resin material is first etched.
- the etching gas is switched to CF 4 and O 2 , and the protective insulation film 146 is etched.
- the etching gas is switched further to CHF 3 and the gate insulation film is etched. In this way, the contact holes can be formed satisfactorily.
- a conductive metal film is formed by sputtering or vacuum deposition.
- a resist mask pattern is then formed by using a photo-mask (PM 6 ).
- Source lead wires 148 to 152 and drain lead wires 153 to 158 are formed by etching.
- the drain lead wire 157 functions as the pixel electrode.
- this embodiment uses a 50 to 150 nm-thick Ti film for this electrode.
- a contact with the semiconductor film of the island-like semiconductor layer for forming the source or drain region is formed, and aluminum (Al) is formed to a thickness of 300 to 400 nm in superposition with the Ti film to give the lead wire.
- the heat-treatment is conducted preferably at 300 to 450° C. for 1 to 12 hours in an atmosphere containing 3 to 100% of hydrogen.
- a similar effect can be obtained by using the plasma hydrogenation method.
- Such a heat-treatment can diffuse hydrogen existing in the protective insulation film 146 and the underlying film 102 into the island-like semiconductor films 104 to 108 and can hydrogenate these films.
- the defect density in the island-like semiconductor films 104 to 108 is lowered preferably to 10 16 /cm 3 or below, and for this purpose, hydrogen may be added in an amount of about 0.01 to about 0.1 atomic % ( FIG. 3(C) ).
- a substrate having the TFTs of the driving circuit and the pixel TFTs of the pixel unit on the same substrate can be completed.
- the first p channel TFT 200 , the first n channel TFT 201 , the second p channel TFT 202 and the second n channel TFT 203 are formed in the driving circuit.
- the pixel TFT 204 and the holding capacitance 205 are formed in the pixel unit.
- such a substrate will be referred to as an “active matrix substrate” for convenience sake.
- the first p channel TFT 200 in the driving circuit has a single drain structure that includes the channel formation region 206 , the source regions 107 a and 107 b and the drain regions 208 a and 208 b each comprising the p impurity region having the third concentration in the island-like semiconductor film 104 .
- the first n channel TFT 201 includes the channel formation region 209 in the island-like semiconductor film 105 , the LDD region 210 that does not overlap with the gate electrode 119 and comprises the n type impurity region having the first concentration, and the source region 212 and the drain region 211 comprising the n impurity region of the second concentration.
- the length of this LDD region in the direction of the channel-length is 1.0 to 4.0 ⁇ m, preferably 2.0 to 3.0 ⁇ m.
- the second p channel TFT 202 in the driving circuit has similarly the single drain structure including the channel formation region 213 , the source regions 214 a and 214 b and the drain regions 215 a and 215 b comprising the p impurity region having the third concentration in the island-like semiconductor film 106 .
- a channel formation region 216 , LDD regions 217 and 218 comprising the n impurity region of the first concentration, and a source region 220 and a drain region 219 comprising the n impurity region of the second concentration are formed in the second n channel TFT 203 .
- the length of the LDD of this TFT is also set to 1.0 to 4.0 ⁇ m.
- the pixel TFT 204 includes channel formation regions 221 to 222 and LDD regions 226 to 228 comprising an n impurity region of the first concentration in the island-like semiconductor film 108 .
- the length of the LDD region in the direction of the channel length is 0.5 to 4.0 ⁇ m, preferably 1.5 to 2.5 ⁇ m.
- a holding capacitance 205 comprises a capacitance lead wire 123 , an insulation film made of the same material as the gate insulation film and a semiconductor layer 229 for connecting the drain region 228 of the pixel TFT 204 .
- the pixel TFT 204 is shown as having a double gate structure. However, it may have a single gate structure or a multi-gate structure having a plurality of gate electrodes.
- FIG. 16 is a top view showing substantially one pixel of the pixel unit.
- the section A-A′ in the drawing corresponds to the sectional view of the pixel unit shown in FIG. 3(C) .
- the gate electrode 122 of the pixel TFT 204 that functions also the gate lead wire, crosses the island-like semiconductor layer 108 below it through a gate insulation film, not shown in the drawing.
- the source region, the drain region and the LDD region are formed in the island-like semiconductor layer, though they are not shown in the drawing.
- Reference numeral 256 denotes a contact portion between the source lead wire 152 and the source region 226 .
- Reference numeral 257 denotes a contact portion between the drain lead wire 157 and the drain region 228 .
- a holding capacitance 205 is formed by the overlapping region of the semiconductor layer 229 that extends from the drain region 228 of the pixel TFT 204 and a holding capacitance lead wire 123 through the gate insulation film.
- an impurity element for controlling the valency electron is not added to the semiconductor layer 229 .
- the construction described above makes it possible to optimize the structure of the TFT constituting each circuit in accordance with the specification required by the pixel TFT and the driving circuit, and to improve operation performance and reliability of the semiconductor device. Furthermore, this construction makes it easy to activate the LDD region, the source region and the drain region by forming the gate electrode by a conductive material having heat resistance.
- the characteristics of the TFT constituting the pixel TFT and the driving circuit must be improved.
- One of the required TFT characteristics is the decrease of the current flowing under the OFF state (OFF current) besides the threshold voltage, the field effect mobility, the sub-threshold coefficient (S value), and so forth.
- OFF current the current flowing under the OFF state
- S value the sub-threshold coefficient
- the LDD region is formed, and this LDD region can lower the OFF current value to the extent that renders no problem.
- the p channel type TFT has the single drain structure, the increase of the OFF current value becomes often the problem.
- This embodiment provides a method of fabricating a p channel TFT having an offset region suitable to cope with such a problem.
- the process steps shown in FIGS. 1(A) to 2(A) are conducted first in the same way as in Embodiment 1, and the gate electrodes 118 to 122 and the capacitance lead wire 123 are formed.
- the step of adding the n-imparting impurity element (n ⁇ doping step) is conducted to form the LDD region in the n channel TFT.
- the n-imparting impurity element is added in self-alignment by using a photo-mask 7 .
- the entire surface of island-like semiconductor layers 104 and 106 , on which the p channel TFT is to be formed, is covered with resist masks 159 and 160 using the photo-mask 7 lest the impurity element is added to these layers.
- the n impurity regions 125 to 129 having the first concentration are formed in the island-like semiconductor layer as shown in FIG. 4(A) .
- an n impurity region having the second concentration that functions as the source or drain region is formed.
- Resist masks 130 to 134 are formed by using a photo-mask, and an n-imparting impurity element is added to form n impurity regions 135 to 140 having the second concentration ( FIG. 4(B) ).
- a protective insulation layer 146 is formed in the same way as in Embodiment 1.
- P impurity regions 144 and 145 having the third concentration to serve as the source and drain regions are formed in the island-like semiconductor layers 104 and 106 that constitute the p channel TFT.
- Resist masks 161 to 163 are formed by using the photo-mask 4 to cover the entire surface of the island-like semiconductor films 105 , 107 and 108 that constitute the n channel TFT. This step is conducted by ion doping.
- the impurity element doped has slight fluctuation but is incident substantially vertically to the surface of the island-like semiconductor layers.
- the protective insulation layer formed at the end portion functions as the mask.
- p type impurity regions 144 and 145 having the third concentration are formed in the spaced-apart relation from the gate electrode by the distance corresponding to the film thickness.
- offset regions 230 and 231 are formed to a length Lo between the channel formation region and the p impurity region having the third concentration. More concretely, since the length Lo corresponds to the thickness of the protective insulation layer 46 , it is formed to a length of 100 to 200 nm.
- Such an offset region contributes as a series resistance component to the electric characteristics of the TFT, and can reduce the OFF current value by about 1/10 to 1/100. Subsequently, the process steps from FIG. 3(A) are carried out in the same way as in Embodiment 1.
- An active matrix substrate can be completed by using seven photo-masks.
- Embodiment 1 represents the example that uses the heat-resistant conductive material such as W and Ta for the gate electrode.
- the reason why such materials are used is mainly because the impurity elements are activated by thermal annealing at 400 to 700° C. to control the valency electrons after the gate electrode is formed.
- such heat-resistant conductive material has the area resistance of about 10 ⁇ and are not suitable for a liquid crystal display device having a screen size of 4 inches or more.
- the gate lead wire connected to the gate electrode is made of the same material, the extension length of the lead wire becomes essentially great, and the wiring delay resulting from the influence of the wiring resistance cannot be neglected.
- the pixel density is VGA, for example, 480 gate lead wires and 640 source lead wires are formed.
- the pixel density is XGA, 768 gate lead wires and 1,024 source lead wires are formed.
- the length of the diagonal is 340 mm in the case of the 13-inch class and 460 mm in the case of the 18-inch class. This embodiment explains the method of accomplishing such a liquid crystal display device by using low resistance conductive materials such as Al or Cu (copper) for the gate lead wires with reference to FIG. 5 .
- the process steps shown in FIGS. 1(A) to 2(D) are conducted in the same way as in Embodiment 1.
- the activation step for activating the impurity elements added to the respective island-like semiconductor layer is conducted to control the valency electron.
- This step is carried out by the thermal annealing method using the furnace annealing oven.
- the laser annealing method or the rapid thermal annealing method (RTA method) can be employed besides the thermal annealing method.
- This thermal annealing method is conducted in a nitrogen atmosphere having an oxygen concentration of 1 ppm or below, preferably 0.1 ppm or below, at 400 to 700° C., typically at 500 to 600° C. In this embodiment, the heat-treatment is conducted at 525° C. for 4 hours.
- conductor layers (C) 118 c to 123 c are formed to a thickness of 5 to 80 nm from the surface on the conductor layers (B) 118 b to 123 b forming the gate electrodes 118 to 122 and the capacitance lead wire 123 .
- the conductor layers (B) 118 b to 123 b are made of tungsten (W), for example, tungsten nitride (WN) is formed and when they are made of tantalum (Ta), tantalum nitride (TaN) is formed.
- the conductor layers (C) 118 c to 123 c can be formed similarly by exposing the gate electrodes 118 to 123 to a plasma atmosphere containing nitrogen or ammonia.
- the heat-treatment is carried out further in an atmosphere containing 3 to 100% hydrogen at 300 to 450° C. for 1 to 12 hours to hydrogenate the island-like semiconductor layers.
- This process step is the one that terminates the dangling bonds of the semiconductor layers by thermally excited hydrogen.
- Plasma hydrogenation (using hydrogen excited by plasma) may be used as another hydrogenation means ( FIG. 5(A) ).
- the gate lead wires are made of the low resistance conductive material.
- the low resistance conductor layer is formed of a conductor layer (D) containing Al or Cu as the principal component.
- a conductor layer (D) containing Al or Cu as the principal component.
- an Al film (not shown) containing 0.1 to 2 wt % of Ti is formed as the conductor layer (D) on the entire surface.
- the thickness of the conductor layer (D) is 200 to 400 nm (preferably, 250 to 350 nm).
- Predetermined resist patterns are formed using a photo-mask and etching is conducted to form the gate lead wires 164 and 165 and the capacitance lead wire 166 .
- This etching is made by wet etching using a phosphoric acid type etching solution and removes the conductor layer (D). In this way, the gate lead wires can be formed while keeping selective processability with the underlying layers.
- a protective insulation film 146 is then formed ( FIG. 5(B) ).
- FIGS. 6(A) and 6(B) are top views of this state.
- the B-B′ section of FIG. 6(A) and the C-C′ section of FIG. 6(B) correspond to A-A′ and C-C′ of FIG. 5(C) , respectively.
- the gate insulation film, the protective insulation film and the inter-layer insulation film are shown omitted in FIGS. 6(A) and 6(B) .
- the source lead wires 148 , 149 and 167 and the drain lead wires 153 , 154 and 168 are connected to the source and drain regions, not shown, of the island-like semiconductor layers 104 , 105 and 108 through contact holes.
- the D-D′′ section of FIG. 6(A) and the E-E′ section of FIG. 6(B) are shown in FIGS. 7(A) and 7(B) , respectively.
- the gate lead wires 164 and 165 are formed in such a fashion that the former 164 overlaps with the gate electrodes 118 and 119 and the latter 165 overlaps with the gate electrode 122 , outside the island-like semiconductor layers 104 , 105 and 108 , respectively.
- the conductor layer (C) and the conductor layer (D) that come into mutual contact are mutually connected electrically.
- the gate lead wires are formed of the low resistance conductive material in this way, the wiring resistance can be lowered sufficiently. Therefore, this embodiment can be applied to the display device having the pixel unit (screen size) of the 4-inch class.
- the active matrix substrate fabricated in Embodiment 1 can be as such applied to a reflection type liquid crystal display device.
- the pixel electrode provided to each pixel of the pixel unit needs only be formed of the transparent electrode.
- a method of fabricating the active matrix substrate adapted to the transmission type liquid crystal display device will be explained with reference to FIG. 10 .
- the active matrix substrate is produced in the same way as in Embodiment 1.
- the source lead wire and the drain lead wire are formed by sputtering or a vacuum depositing a conductive metal film.
- a Ti film is formed to a thickness of 50 to 150 nm and a contact is formed with the semiconductor film for forming the source or drain region of the island-like semiconductor layer.
- Aluminum (Al) is formed to a thickness of 300 to 400 nm in superposition with the Ti film.
- a Ti film or a titanium nitride (TiN) film is formed to a thickness of 100 to 200 nm. In this way, a three-layered structure is completed.
- a transparent conductive film is formed on the entire surface, and pixel electrodes 171 are formed by patterning treatment and etching treatment with a photo-mask.
- the pixel electrodes 171 are formed on the inter-layer insulating film 147 , and a portion overlapping with the drain lead wire 169 of each pixel TFT 204 is disposed to form a connection structure.
- a transparent conductor film is first formed on the inter-layer insulation film 147 , and pixel electrodes 171 are formed through patterning treatment and etching treatment. Drain lead wires 169 are then formed at portions overlapping with the pixel electrodes 171 .
- a Ti film is formed to a thickness of 50 to 150 nm as the drain lead wire 169 and is brought into contact with a semiconductor film forming the source or drain region on the island-like semiconductor layer.
- Aluminum (Al) is formed to a thickness of 300 to 400 nm in superposition with the Ti film. According to this construction, the pixel electrode 171 comes into contact with only the Ti film that forms the drain lead wire 169 . As a result, the reaction between the transparent conductor film and Al can be prevented.
- Indium oxide (In 2 O 3 ) or an indium oxide—tin oxide alloy (In 2 O 3 —SnO 2 ; ITO) is sputtered or vacuum deposited as the material of the transparent conductor film. Etching of such a material is made by using a hydrochloric acid type solution.
- indium oxide—zinc oxide alloy In 2 O 3 —ZnO
- the indium oxide—zinc oxide alloy is excellent in surface flatness and heat stability with respect to ITO. Therefore, this material can prevent the corrosive reaction with Al with which it comes into contact on the end face of the drain lead wire 169 .
- zinc oxide (ZnO) is a suitable material, and zinc oxide containing gallium (Ga) for improving transmissivity of the visible rays and the electric conductivity (ZnO:Ga) can be used, too.
- This embodiment represents another method of fabricating the crystalline semiconductor layer for forming the active layer of the TFT of the active matrix substrate represented by Embodiments 1 through 4.
- the crystalline semiconductor layer is formed by crystallizing the amorphous semiconductor layer by thermal annealing, laser annealing or RTA.
- the crystallization method using a catalytic element that is disclosed in Japanese Patent Laid-Open No. 7-130652, can be applied. An example of this case will be explained with reference to FIG. 8 .
- Underlying films 102 a and 102 b and an amorphous semiconductor layer 103 a are formed to a thickness of 25 to 80 nm on a glass substrate 101 in the same way as in Embodiment 1 as shown in FIG. 8(A) .
- An amorphous silicon film for example, is formed to a thickness of 55 nm.
- An aqueous solution containing 10 ppm, calculated by weight, of a catalytic element is applied by a spin coating method to form a layer 170 containing the catalytic element.
- the catalytic element examples include nickel (Ni), germanium (Ge), iron (Fe), palladium (Pd), tin (Sn), lead (Pb), cobalt (Co), platinum (Pt), copper (Cu) and gold (Au).
- the layer 170 containing the catalytic element may be formed by sputtering or vacuum deposition so that the thickness of the layer of the catalytic element is 1 to 5 nm.
- heat treatment is conducted first at 400 to 500° C. for about 1 hour and the hydrogen content of the amorphous silicon film is lowered to not greater than 5 atom %.
- Heat annealing is then conducted in a nitrogen atmosphere at 550 to 600° C. for 1 to 8 hours inside a furnace annealing oven.
- This process step can acquire a crystallin silicon layer 103 c comprising the crystalline silicon film ( FIG. 8(C) ).
- a gettering treatment with phosphorus (P) for this purpose can be conducted simultaneously with the activation step explained in FIG. 3(B) .
- This process step is shown in FIG. 9 .
- the concentration of phosphorus (P) necessary for gettering may be approximate to the impurity concentration of the high concentration n impurity region.
- Thermal annealing of the activation step can allow the catalytic element to segregate from the channel formation region of the n channel TFT and the p channel TFT to the impurity region containing phosphorus (P) in that concentration (in the direction indicated by an arrow in FIG. 9 ).
- the catalytic element segregates in a concentration of 1 ⁇ 10 17 to 1 ⁇ 10 19 atoms/cm 3 in the impurity region.
- the TFT thus fabricated has a lowered OFF current value and has high crystallinity. Therefore, a high field effect mobility can be obtained, and excellent characteristics can be accomplished.
- This embodiment explains the fabrication steps of an active matrix liquid crystal display device from the active matrix substrate fabricated in Embodiment 1.
- a spacer comprising a columnar spacer is formed on the active matrix substrate under the state shown in FIG. 3(C) .
- the spacer may be formed by spraying of particles having a size of several microns.
- a resin film is formed over the entire surface of the substrate and is then patterned.
- the material of the spacer is not limited, in particular.
- This embodiment uses “NN700” of JSR Co. After the resin film is applied by a spinner, a predetermined pattern is formed by exposure and development. The pattern is heated and cured at 150 to 200° C. in a clean oven, or the like.
- the shape and size of the spacer can be changed depending on the conditions of exposure and development.
- the columnar spacer 173 has a columnar shape with a flat top as shown in FIG. 13 .
- the mechanical strength as the liquid crystal display panel can be secured.
- the shape is not particularly limited and may be conical or pyramidal. When it is conical, for example, the height H is 1.2 to 5 ⁇ m, the mean radius L 1 is 5 to 7 ⁇ m and the ratio of the mean radius L 1 to the radius L 2 of the bottom is 1:1.5.
- the taper angle of the side surface is not greater than ⁇ 15° at this time.
- the arrangement of the spacer may be decided arbitrarily.
- the columnar spacer 173 is disposed in such a manner as to be superposed with, and cover, the contact portion 251 of the drain lead wire 157 (pixel electrode) in the pixel unit as shown in FIG. 11(A) . Since planarity of the contact portion 251 is lost and the liquid crystal is not oriented sufficiently at this portion, the columnar spacer 173 is formed in the form in which the spacer resin is packed to the contact portion 251 . In this way, discrimination, or the like, can be prevented.
- the orientation film 174 is formed.
- a polyimide resin is used generally for the orientation film of the liquid crystal display element.
- rubbing treatment is conducted so that the liquid crystal molecules are oriented with a certain predetermined pre-tilt angle.
- the region from the end portion of the columnar spacer 173 disposed in the pixel unit to the region that is not rubbed, in the rubbing direction is not greater than 2 ⁇ m.
- the occurrence of static electricity often becomes the problem during the rubbing treatment.
- the spacer 172 is formed on the TFT of the driving circuit, too, both original role as the spacer and the protection effect of the TFT from static electricity can be acquired.
- a shading film 176 , a transparent conductor film 177 and an orientation film 178 are formed on an opposed substrate 175 on the opposite side.
- Ti, Cr, Al or the like is formed to a thickness of 150 to 300 nm as the shading film 176 .
- the active matrix substrate on which the pixel unit and the driving circuit are formed and the opposed substrate are bonded to each other through a sealant 179 .
- a filler 180 is mixed in the sealant 179 .
- These two substrates are bonded together while keeping a uniform gap by the filler 180 and the spacers 172 and 173 .
- a liquid crystal material 50 is charged between both substrates, and the substrates are completely sealed by the sealant (not shown).
- a known liquid crystal material may be used for the liquid crystal material. In this way, the active matrix type liquid crystal display device shown in FIG. 11(B) can be completed.
- FIG. 11 shows the example where the spacer 172 is formed on the entire surface of the TFT of the driving circuit.
- the spacer may be divided into a plurality of segment spacers 172 a to 172 e as shown in FIG. 12 .
- the spacer that is to be disposed at the formation portion of the driving circuit may be formed in such a manner as to cover at least the source and drain lead wires of the driving circuit. According to this construction, each TFT of the driving circuit is completely covered and protected by the protective insulation film 146 , the inter-layer insulation film 147 and the spacer 172 or the spacers 172 a to 172 e.
- FIG. 14 is a top view of the active matrix substrate. It is the top view showing the positional relationship among the pixel unit, the driving circuit portion, the spacer and the sealant.
- a scanning signal driving circuit 185 and an image signal driving circuit 186 are disposed as the driving circuit round the pixel unit 188 .
- a signal processing circuit 187 such as a CPU, a memory, etc, may be further added. These driving circuits are connected to external input/output terminals 182 by connection lead wires 183 .
- a group of gate lead wires 189 extending from the scanning signal driving circuit 185 and a group of source lead wires 190 extending from the image signal driving circuit 186 cross one another in the matrix form.
- a pixel TFT 204 and a holding capacitance 205 are provided to each pixel.
- the columnar spacer 173 disposed in the pixel unit may be provided to all the pixels. However, the columnar spacers may be provided to every several or dozens of pixels disposed in matrix. In other words, the proportion of the number of spacers to the total number of pixels constituting the pixel unit may be preferably 20 to 100%.
- the spacers 172 , 172 ′ and 172 ′ provided to the driving circuit portion may be disposed in such a fashion as to cover the entire surface of the driving circuit portion, or may be divided into several segments in match with the positions of the source and drain lead wires of the TFT as shown in FIG. 12 .
- the sealant 179 is applied outside the pixel unit 188 , the scanning signal control circuit 185 , the image signal control circuit 186 and other signal processing circuits 187 but inside the external input/output terminals 182 .
- the active matrix substrate comprises the pixel unit 188 , the scanning signal driving circuit 185 , the image signal driving circuit 186 and other signal processing circuit 187 formed on the glass substrate 101 .
- the pixel TFT 204 and the holding capacitance 205 are provided to the pixel unit 188 .
- the driving circuit disposed round the pixel unit comprises the CMOS circuit as the basic circuit.
- the scanning signal driving circuit 185 and the image signal driving circuit 186 are connected to the pixel TFT 204 by the gate lead wires 122 and the source lead wires 152 .
- a flexible printed circuit (FPC) 191 is connected to the external input terminal 182 and is used for inputting the image signal, and the like. It is connected to the respective driving circuit by connection lead wires 183 .
- the shading film and the transparent electrodes, not shown, are disposed on the opposed substrate 175 .
- FIG. 18 is an explanatory view useful for explaining the connection structure between the external input/output terminals 182 and the FPC 191 .
- the external input/output terminal 182 has the same structure as the source lead wire or the drain lead wire, is made of the conductive metal film, and is formed on the substrate 101 from which the inter-layer insulation film 147 is removed.
- the FPC 191 has a copper lead wire 302 formed on the organic resin film 301 such as polyimide and is connected to the external input/output terminal 182 by an anisotropic conductive adhesive 303 .
- This adhesive 303 comprises an anisotropic adhesive 303 and particles 304 that have a diameter of dozens to hundreds of microns, have a conductive surface plated with gold, or the like, and are mixed in the adhesive 303 .
- the FPC 191 swells out from the external input/output terminals 182 and is bonded so as to improve the bonding strength with the substrate 101 . It has a resin layer 192 at its end portion to improve the mechanical strength at this portion.
- connection structure of the external input/output terminals 182 and the FPC 191 is also the same as shown in FIG. 20 , and the spacer 199 is provided to the outside of the sealant 179 and clamped between the active matrix substrate and the opposed substrate. In this way, the mechanical strength at this portion can be increased.
- This construction functions particularly effectively when a part of the opposed substrate is cut off so as to expose the external input/output terminals 182 .
- the liquid crystal display device having such a construction can be fabricated by using the active matrix substrate explained in Embodiments 1 through 4.
- a reflection type liquid crystal display device can be obtained.
- a transmission type liquid crystal display device can be obtained.
- FIG. 17 shows an example of the circuit construction of the active matrix substrate represented by Embodiments 1 through 4.
- the drawing shows a circuit construction of a direct viewing type display device.
- the active matrix substrate includes an image signal driving circuit 186 , scanning signal driving circuits (A), (B) 185 and a pixel unit 188 .
- the term “driving circuit” used in this specification is a generic term that includes the image signal driving circuit 186 and the scanning signal driving circuit 185 .
- the image signal driving circuit 186 includes a shift register circuit 501 a , a level shifter circuit 502 a , a buffer circuit 503 a and a sampling circuit 504 .
- the scanning signal driving circuits (A) (B) 185 include a shift register circuit 501 b , a level shifter circuit 502 b and a buffer circuit 503 b.
- Each shift register circuit 501 a , 501 b uses a driving voltage of 5 to 16 V (typically, 10 V).
- the TFT constituting the CMOS circuit for forming this circuit includes the first p channel TFT 200 and the first n channel TFT 201 shown in FIG. 3(C) .
- the driving voltages of the level shifter circuits 502 a and 502 b and the buffer circuits 503 a and 503 b are as high as 14 to 16 V, but the TFT similar to that of the shift register circuit may be used.
- the withstand voltage can be improved when these circuits are constituted into the multi-gate structure, and reliability of the circuit can be improved effectively.
- a sampling circuit 504 comprises an analog switch and its driving voltage is 14 to 16 V. Since this circuit is driven while its polarity is alternately reversed and moreover, since the OFF current value must be lowered, the sampling circuit 504 preferably comprises the second p channel TFT 202 and second n channel TFT 203 shown in FIG. 3(C) . When the OFF current value of the p channel TFT 202 becomes the problem in this circuit, the TFT having the single drain structure having the offset region and fabricated in Embodiment 2 is preferably used.
- the driving voltage of the pixel unit is 14 to 16 V.
- the OFF current value must be further lowered than in the sampling circuit from the aspect of low power consumption. Therefore, the TFT having the multi-gate structure and equipped further with the LDD region, such as the pixel TFT 204 shown in FIG. 3(C) , is preferably used.
- this embodiment can be achieved easily by fabricating the TFT in accordance with the process steps shown in Embodiments 1 through 4.
- this embodiment represents only the constructions of the pixel unit and the driving circuit, it is possible to form other circuits such as a signal division circuit, a frequency division circuit, a D/A converter, a ⁇ correction circuit, an operational amplifier circuit, a signal processing circuit such as a memory circuit and an arithmetic processing circuit, or a logic circuit, on the same substrate in accordance with the process steps of Embodiments 1 through 4.
- the present invention can accomplish the liquid crystal display device including the pixel unit and the driving circuit on the same substrate, such as the one including the signal controlling circuit and the pixel unit.
- the active matrix substrate, the liquid crystal display device and the EL display device fabricated in accordance with the present invention can be used for various electro-optical apparatuses.
- the present invention can be applied to all those electronic apparatuses which include such an electro-optical apparatus as the display medium.
- Examples of the electronic apparatuses include a personal computer, a digital camera, a video camera, a portable information terminal (a mobile computer, a cellular telephone, an electronic book), and a navigation system.
- FIG. 22 shows an example of them.
- FIG. 22(A) shows the personal computer, which comprises a main body 2001 including a microprocessor and a memory board, an image input unit 2002 , a display device 2003 and a keyboard 2004 .
- the present invention can form the display device 2003 and other signal processing circuits.
- FIG. 22(B) shows a video camera, that comprises a main body 2161 , a display device 2102 , a sound input unit 2103 , an operation switch 2104 , a battery 2105 and an image reception unit 2106 .
- the present invention can be applied to the display device 2102 and other signal control circuits.
- FIG. 22(C) shows the portable information terminal, that comprises a main body 2201 , an image input unit 2202 , an image reception unit 2203 , an operation switch 2204 and a display device 2205 .
- the present invention can be applied to the display device 2205 and other signal controlling circuits.
- FIG. 21 shows an example of such an application to the portable information terminal.
- the display device 2205 comprises a touch panel 3602 , a liquid crystal display device 3003 and LED back-light 3004 .
- the touch panel 3002 is provided so as to easily operate the portable information terminal.
- a light emitting element 3100 such as LED is disposed at one of the ends of the touch panel 3002 and a light receiving device 3200 such as a photo-diode is disposed at the other end.
- An optical path is defined between them.
- the touch panel 3002 is pushed and the optical path is cut off, the output of the light receiving element 3200 changes.
- the touch panel can be allowed to function as the input medium.
- FIG. 21(B) shows the construction of the pixel unit of the hybrid type liquid crystal display device.
- a drain electrode 169 and a pixel electrode 171 are disposed on an inter-layer insulation film 147 .
- the drain electrode has a laminate structure of a Ti film and an Al film and operates also as the pixel electrode.
- the pixel electrode 171 is made of the transparent conductor film material explained in Embodiment 4.
- As the liquid crystal display device 3003 is fabricated from the active matrix substrate, it can be used suitably for the portable information terminal.
- FIG. 22(D) shows an electronic game machine such as a television game or a video game. It comprises a main body 2301 having mounted thereto an electronic circuit 2308 such as a CPU, a recording medium 2304 , etc, a controller 2305 , a display device 2303 and a display device 2302 that is assembled in the main body 2301 .
- the display device 2303 and the display device 2302 assembled in the main body 2301 may display the same information.
- the latter may be used mainly as a main display device and the latter, as a sub-display device to display the operation condition of the apparatus or as an operation board by adding the function of a touch sensor.
- the main body 2301 , the controller 2305 and the display device 2303 may have wire communication functions to transmit signals between them, or may be equipped with sensor units 2302 and 2303 for achieving wireless communication or optical communication function.
- the present invention can be applied to the display devices 2302 and 2303 .
- a conventional CRT may be used for the display device 2303 .
- FIG. 22(D) shows a player that uses a recording medium storing a program (hereinafter called the “recording medium”). It comprises a main body 2401 , a display device 2402 , a speaker unit 2403 , a recording medium 2404 and an operation switch 2405 .
- a DVD Digital Versatile Disc
- CD compact disk
- the recording medium can be used for the recording medium to reproduce a music program or to display images or information display such as a video game (or a television game) and information display through the Internet.
- the present invention can be utilized suitably for the display device 2402 and other signal control circuits.
- FIG. 22(E) shows a digital camera, which comprises a main body 2501 , a display device 2502 , an eyepiece unit 2503 , an operation switch 2504 and an image reception unit (not shown).
- the present invention can be applied to the display unit 2502 and other signal control circuits.
- FIG. 23(A) shows a front type projector, which comprises a light source optical system, a display device 2601 and a screen 2602 .
- the present invention can be applied to the display device and other signal control circuits.
- FIG. 23(B) shows a rear type projector, which comprises a main body 2701 , a light source optical system, a display device 2702 , a mirror 2703 and a screen 2704 .
- the present invention can be applied to the display device and other signal control circuit.
- FIG. 23(C) shows an example of the construction of the light source optical system and the display devices 2601 and 2702 in FIGS. 23(A) and 23(B) .
- the light source optical system and the display device 2601 and 2702 comprise a light source optical system 2801 , mirrors 2802 , 2804 to 2806 , a dichroic mirror 2803 , a beam splitter 2807 , a liquid crystal display device 2808 , a phase difference plate 2809 and a projection optical system 2810 .
- the projection optical system 2810 comprises a plurality of optical lenses.
- FIG. 23(C) shows an example of the three-plate system that uses three liquid crystal display devices 2808 .
- FIG. 23(D) shows a structural example of the light source optical system 2801 in FIG. 23(C) .
- the light source optical system 2801 comprises a reflector 2811 , alight source 2812 , lens arrays 2813 and 2814 , a polarization conversion element 2815 and a convergent lens 2816 .
- the light source optical system shown in FIG. 23(D) is an example but is in no way restrictive.
- the present invention can be applied to a navigation system of a read circuit of an image sensor, though they are not shown in the drawings.
- the application range of the present invention is thus extremely broad, and the present invention can be applied to electronic appliances of all fields.
- the electronic appliances of this embodiment can be accomplished by the technologies of Embodiments 1 through 7.
- the TFTs having suitable performance can be arranged in accordance with the specification required by each functional circuit in the semiconductor devices (concretely, the electro-optical devices) having a plurality of functional circuits formed on the same substrate. Moreover, the operation characteristics of such TFTs can be drastically improved.
- the active matrix substrate in which the p channel TFT of the driving circuit has the single drain structure and the n channel TFT has the LDD structure and the pixel TFT of the pixel unit has the LDD structure, can be fabricated by using six photo-masks.
- a reflection type liquid crystal display device can be fabricated from such an active matrix substrate.
- a transmission type liquid crystal display device can be fabricated in accordance with the same process steps by using seven photo-masks.
- an active matrix substrate in which the p channel TFT of the driving circuit has the single drain structure having the offset region and its n channel TFT has the LDD structure and pixel TFT of the pixel unit has the LDD structure, can be fabricated by using seven photo-masks.
- the reflection type liquid crystal device can be fabricated from such an active matrix substrate.
- a transmission type liquid crystal display device can be fabricated in accordance with the same process steps by using eight photo-masks.
- the fabrication method of the semiconductor device according to the present invention can form the active material substrate in which the p channel TFT of the driving circuit to the single drain structure, its n channel TFT, to the LDD structure, the pixel TFT of the pixel unit to the LDD structure, by using seven photo-masks.
- the reflection type liquid crystal display device can be fabricated from such an active matrix substrate.
- the transmission type liquid crystal display device can be fabricated in accordance with the same process steps by using eight photo-masks.
- the number of photo-masks necessary for fabricating the active matrix substrate is limited to 6 to 8. In consequence, the fabrication process can be simplified, and the production cost can be drastically reduced.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Nonlinear Science (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Optics & Photonics (AREA)
- Mathematical Physics (AREA)
- Ceramic Engineering (AREA)
- Plasma & Fusion (AREA)
- Geometry (AREA)
- Materials Engineering (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Thin Film Transistor (AREA)
- Liquid Crystal (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
Abstract
Description
Claims (34)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/512,173 US8530896B2 (en) | 1999-07-06 | 2009-07-30 | Semiconductor device comprising a pixel unit including an auxiliary capacitor |
US14/021,168 US8859353B2 (en) | 1999-07-06 | 2013-09-09 | Semiconductor device and fabrication method thereof |
US14/510,503 US9343570B2 (en) | 1999-07-06 | 2014-10-09 | Semiconductor device and fabrication method thereof |
US15/153,047 US9786787B2 (en) | 1999-07-06 | 2016-05-12 | Semiconductor device and fabrication method thereof |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP19109399 | 1999-07-06 | ||
JP11-191093 | 1999-07-06 | ||
US09/610,217 US6777254B1 (en) | 1999-07-06 | 2000-07-05 | Semiconductor device and fabrication method thereof |
US10/871,621 US7569854B2 (en) | 1999-07-06 | 2004-06-18 | Semiconductor device and fabrication method thereof |
US12/512,173 US8530896B2 (en) | 1999-07-06 | 2009-07-30 | Semiconductor device comprising a pixel unit including an auxiliary capacitor |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/871,621 Division US7569854B2 (en) | 1999-07-06 | 2004-06-18 | Semiconductor device and fabrication method thereof |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/021,168 Division US8859353B2 (en) | 1999-07-06 | 2013-09-09 | Semiconductor device and fabrication method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US20090290082A1 US20090290082A1 (en) | 2009-11-26 |
US8530896B2 true US8530896B2 (en) | 2013-09-10 |
Family
ID=32844006
Family Applications (6)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/610,217 Expired - Lifetime US6777254B1 (en) | 1999-07-06 | 2000-07-05 | Semiconductor device and fabrication method thereof |
US10/871,621 Expired - Fee Related US7569854B2 (en) | 1999-07-06 | 2004-06-18 | Semiconductor device and fabrication method thereof |
US12/512,173 Expired - Fee Related US8530896B2 (en) | 1999-07-06 | 2009-07-30 | Semiconductor device comprising a pixel unit including an auxiliary capacitor |
US14/021,168 Expired - Fee Related US8859353B2 (en) | 1999-07-06 | 2013-09-09 | Semiconductor device and fabrication method thereof |
US14/510,503 Expired - Fee Related US9343570B2 (en) | 1999-07-06 | 2014-10-09 | Semiconductor device and fabrication method thereof |
US15/153,047 Expired - Fee Related US9786787B2 (en) | 1999-07-06 | 2016-05-12 | Semiconductor device and fabrication method thereof |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/610,217 Expired - Lifetime US6777254B1 (en) | 1999-07-06 | 2000-07-05 | Semiconductor device and fabrication method thereof |
US10/871,621 Expired - Fee Related US7569854B2 (en) | 1999-07-06 | 2004-06-18 | Semiconductor device and fabrication method thereof |
Family Applications After (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/021,168 Expired - Fee Related US8859353B2 (en) | 1999-07-06 | 2013-09-09 | Semiconductor device and fabrication method thereof |
US14/510,503 Expired - Fee Related US9343570B2 (en) | 1999-07-06 | 2014-10-09 | Semiconductor device and fabrication method thereof |
US15/153,047 Expired - Fee Related US9786787B2 (en) | 1999-07-06 | 2016-05-12 | Semiconductor device and fabrication method thereof |
Country Status (2)
Country | Link |
---|---|
US (6) | US6777254B1 (en) |
JP (1) | JP4666723B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9673223B2 (en) | 1999-11-19 | 2017-06-06 | Semiconductor Energy Laboratory Co., Ltd. | Electroluminescence display device |
Families Citing this family (67)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6524895B2 (en) * | 1998-12-25 | 2003-02-25 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US6777716B1 (en) | 1999-02-12 | 2004-08-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor display device and method of manufacturing therefor |
EP1031873A3 (en) * | 1999-02-23 | 2005-02-23 | Sel Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method thereof |
EP1041641B1 (en) | 1999-03-26 | 2015-11-04 | Semiconductor Energy Laboratory Co., Ltd. | A method for manufacturing an electrooptical device |
US6952020B1 (en) * | 1999-07-06 | 2005-10-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6777254B1 (en) | 1999-07-06 | 2004-08-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method thereof |
US6563482B1 (en) | 1999-07-21 | 2003-05-13 | Semiconductor Energy Laboratory Co., Ltd. | Display device |
US7618850B2 (en) | 2002-12-19 | 2009-11-17 | Sandisk 3D Llc | Method of making a diode read/write memory cell in a programmed state |
US7660181B2 (en) * | 2002-12-19 | 2010-02-09 | Sandisk 3D Llc | Method of making non-volatile memory cell with embedded antifuse |
US7800933B2 (en) * | 2005-09-28 | 2010-09-21 | Sandisk 3D Llc | Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance |
US7800932B2 (en) * | 2005-09-28 | 2010-09-21 | Sandisk 3D Llc | Memory cell comprising switchable semiconductor memory element with trimmable resistance |
US8008700B2 (en) * | 2002-12-19 | 2011-08-30 | Sandisk 3D Llc | Non-volatile memory cell with embedded antifuse |
US8125601B2 (en) | 2003-01-08 | 2012-02-28 | Samsung Electronics Co., Ltd. | Upper substrate and liquid crystal display device having the same |
TW588463B (en) * | 2003-04-04 | 2004-05-21 | Au Optronics Corp | A method for forming a low temperature polysilicon complementary metal oxide semiconductor thin film transistor |
KR101035844B1 (en) * | 2004-01-06 | 2011-05-19 | 삼성전자주식회사 | Upper substrate and liquid crystal display having the same |
US7183147B2 (en) * | 2004-03-25 | 2007-02-27 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device, method for manufacturing thereof and electronic appliance |
KR100675636B1 (en) * | 2004-05-31 | 2007-02-02 | 엘지.필립스 엘시디 주식회사 | Driving circuit integrated liquid crystal display device comprising goldd type tft and ldd type tft |
KR100663355B1 (en) * | 2005-01-25 | 2007-01-02 | 삼성전자주식회사 | Method of forming a metal layer pattern and method of fabricating a image sensor device using the same |
TWI271868B (en) * | 2005-07-08 | 2007-01-21 | Au Optronics Corp | A pixel circuit of the display panel |
US7800934B2 (en) * | 2005-09-28 | 2010-09-21 | Sandisk 3D Llc | Programming methods to increase window for reverse write 3D cell |
US20070115415A1 (en) * | 2005-11-21 | 2007-05-24 | Arthur Piehl | Light absorbers and methods |
US7731377B2 (en) * | 2006-03-21 | 2010-06-08 | Semiconductor Energy Laboratory Co., Ltd. | Backlight device and display device |
KR101226594B1 (en) * | 2006-05-15 | 2013-01-28 | 삼성디스플레이 주식회사 | Method of manufacturing array substrate and method of manufacturing display panel |
KR20090015991A (en) * | 2006-05-31 | 2009-02-12 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Display device |
CN101479777B (en) * | 2006-05-31 | 2011-07-06 | 株式会社半导体能源研究所 | Display device and electronic apparatus |
US7781768B2 (en) * | 2006-06-29 | 2010-08-24 | Semiconductor Energy Laboratory Co., Ltd. | Display device, method for manufacturing the same, and electronic device having the same |
WO2008069162A1 (en) | 2006-12-05 | 2008-06-12 | Semiconductor Energy Laboratory Co., Ltd. | Anti-reflection film and display device |
WO2008069163A1 (en) | 2006-12-05 | 2008-06-12 | Semiconductor Energy Laboratory Co., Ltd. | Plasma display panel and field emission display |
WO2008069221A1 (en) | 2006-12-05 | 2008-06-12 | Semiconductor Energy Laboratory Co., Ltd. | Plasma display panel and field emission display |
KR100970925B1 (en) * | 2006-12-29 | 2010-07-20 | 엘지디스플레이 주식회사 | LCD device and Manufacturing method of the same |
US20080265257A1 (en) * | 2007-04-26 | 2008-10-30 | Peter James Fricke | Thin film transistor |
TWI353063B (en) | 2007-07-27 | 2011-11-21 | Au Optronics Corp | Photo detector and method for fabricating the same |
JP4998142B2 (en) * | 2007-08-23 | 2012-08-15 | セイコーエプソン株式会社 | Electro-optical device and electronic apparatus |
WO2009054159A1 (en) * | 2007-10-23 | 2009-04-30 | Sharp Kabushiki Kaisha | Display device and method for manufacturing display device |
US8183628B2 (en) | 2007-10-29 | 2012-05-22 | Unisantis Electronics Singapore Pte Ltd. | Semiconductor structure and method of fabricating the semiconductor structure |
US8598650B2 (en) * | 2008-01-29 | 2013-12-03 | Unisantis Electronics Singapore Pte Ltd. | Semiconductor device and production method therefor |
JP5317343B2 (en) | 2009-04-28 | 2013-10-16 | ユニサンティス エレクトロニクス シンガポール プライベート リミテッド | Semiconductor device and manufacturing method thereof |
US8378425B2 (en) * | 2008-01-29 | 2013-02-19 | Unisantis Electronics Singapore Pte Ltd. | Semiconductor storage device |
JP5536986B2 (en) * | 2008-04-30 | 2014-07-02 | 三菱電機株式会社 | Liquid crystal display |
US8357977B2 (en) | 2008-10-27 | 2013-01-22 | Sharp Kabushiki Kaisha | Semiconductor device and method for manufacturing same |
JP4987926B2 (en) * | 2009-09-16 | 2012-08-01 | ユニサンティス エレクトロニクス シンガポール プライベート リミテッド | Semiconductor device |
JP5356970B2 (en) | 2009-10-01 | 2013-12-04 | ユニサンティス エレクトロニクス シンガポール プライベート リミテッド | Semiconductor device |
WO2011111662A1 (en) | 2010-03-08 | 2011-09-15 | 日本ユニサンティスエレクトロニクス株式会社 | Solid-state image pickup device |
US8487357B2 (en) | 2010-03-12 | 2013-07-16 | Unisantis Electronics Singapore Pte Ltd. | Solid state imaging device having high sensitivity and high pixel density |
WO2011145362A1 (en) * | 2010-05-18 | 2011-11-24 | シャープ株式会社 | Semiconductor device, and method for producing same |
JP5066590B2 (en) | 2010-06-09 | 2012-11-07 | ユニサンティス エレクトロニクス シンガポール プライベート リミテッド | Semiconductor device and manufacturing method thereof |
JP5087655B2 (en) | 2010-06-15 | 2012-12-05 | ユニサンティス エレクトロニクス シンガポール プライベート リミテッド | Semiconductor device and manufacturing method thereof |
US8564034B2 (en) | 2011-09-08 | 2013-10-22 | Unisantis Electronics Singapore Pte. Ltd. | Solid-state imaging device |
US8669601B2 (en) | 2011-09-15 | 2014-03-11 | Unisantis Electronics Singapore Pte. Ltd. | Method for producing semiconductor device and semiconductor device having pillar-shaped semiconductor |
JP6017134B2 (en) * | 2011-12-13 | 2016-10-26 | 東京エレクトロン株式会社 | Production efficiency system, production efficiency device, and production efficiency method |
US8916478B2 (en) | 2011-12-19 | 2014-12-23 | Unisantis Electronics Singapore Pte. Ltd. | Method for manufacturing semiconductor device and semiconductor device |
US8772175B2 (en) | 2011-12-19 | 2014-07-08 | Unisantis Electronics Singapore Pte. Ltd. | Method for manufacturing semiconductor device and semiconductor device |
US10736935B2 (en) | 2011-12-22 | 2020-08-11 | Children's Medical Center Corporation | Saposin-A derived peptides and uses thereof |
US8748938B2 (en) | 2012-02-20 | 2014-06-10 | Unisantis Electronics Singapore Pte. Ltd. | Solid-state imaging device |
KR102086626B1 (en) * | 2012-11-23 | 2020-03-11 | 한국전자통신연구원 | Self-aligned thin film transistor and fabrication method thereof |
US9482906B2 (en) * | 2012-12-28 | 2016-11-01 | Sharp Kabushiki Kaisha | Liquid crystal display |
US9704888B2 (en) * | 2014-01-08 | 2017-07-11 | Apple Inc. | Display circuitry with reduced metal routing resistance |
KR102205401B1 (en) * | 2014-01-14 | 2021-01-21 | 삼성디스플레이 주식회사 | Organic luminescence emitting display device |
JP2015173177A (en) * | 2014-03-11 | 2015-10-01 | 株式会社東芝 | semiconductor light-emitting element |
US9287303B1 (en) * | 2015-02-13 | 2016-03-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | CMOS image sensor structure |
WO2016194753A1 (en) * | 2015-06-01 | 2016-12-08 | シャープ株式会社 | Display device |
KR102375192B1 (en) * | 2015-07-03 | 2022-03-17 | 삼성디스플레이 주식회사 | Organic light emitting diode display |
WO2017126438A1 (en) * | 2016-01-20 | 2017-07-27 | シャープ株式会社 | Liquid crystal display panel and method for manufacturing same |
US10141387B2 (en) * | 2016-04-08 | 2018-11-27 | Innolux Corporation | Display device |
CN107887336B (en) * | 2016-09-29 | 2019-10-11 | 元太科技工业股份有限公司 | Display device and its dot structure |
CN108919545B (en) * | 2018-06-28 | 2021-05-04 | 厦门天马微电子有限公司 | Display panel and display device |
TWI692857B (en) * | 2019-01-25 | 2020-05-01 | 世界先進積體電路股份有限公司 | Semiconductor device and biometric identification apparatus |
Citations (134)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4654536A (en) | 1983-12-08 | 1987-03-31 | Kabushiki Kaisha Toshiba | Contact color image sensor |
US4653864A (en) | 1986-02-26 | 1987-03-31 | Ovonic Imaging Systems, Inc. | Liquid crystal matrix display having improved spacers and method of making same |
US4874461A (en) | 1986-08-20 | 1989-10-17 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing liquid crystal device with spacers formed by photolithography |
US4963504A (en) | 1987-11-23 | 1990-10-16 | Xerox Corporation | Method for fabricating double implanted LDD transistor self-aligned with gate |
US4975385A (en) * | 1990-04-06 | 1990-12-04 | Applied Materials, Inc. | Method of constructing lightly doped drain (LDD) integrated circuit structure |
US5003356A (en) | 1987-09-09 | 1991-03-26 | Casio Computer Co., Ltd. | Thin film transistor array |
US5153754A (en) | 1989-06-30 | 1992-10-06 | General Electric Company | Multi-layer address lines for amorphous silicon liquid crystal display devices |
US5182619A (en) | 1991-09-03 | 1993-01-26 | Motorola, Inc. | Semiconductor device having an MOS transistor with overlapped and elevated source and drain |
US5217910A (en) | 1990-11-05 | 1993-06-08 | Mitsubishi Denki Kabushiki Kaisha | Method of fabricating semiconductor device having sidewall spacers and oblique implantation |
US5247190A (en) | 1989-04-20 | 1993-09-21 | Cambridge Research And Innovation Limited | Electroluminescent devices |
US5283455A (en) | 1991-08-09 | 1994-02-01 | Mitsubishi Denki Kabushiki Kaisha | Thin film field effect element having an LDD structure |
US5302966A (en) | 1992-06-02 | 1994-04-12 | David Sarnoff Research Center, Inc. | Active matrix electroluminescent display and method of operation |
US5323042A (en) | 1991-11-25 | 1994-06-21 | Casio Computer Co., Ltd. | Active matrix liquid crystal display having a peripheral driving circuit element |
US5348897A (en) | 1992-12-01 | 1994-09-20 | Paradigm Technology, Inc. | Transistor fabrication methods using overlapping masks |
US5377031A (en) | 1990-12-31 | 1994-12-27 | Kopin Corporation | Single crystal silicon tiles for liquid crystal display panels including light shielding layers |
US5379139A (en) | 1986-08-20 | 1995-01-03 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal device and method for manufacturing same with spacers formed by photolithography |
US5403772A (en) | 1992-12-04 | 1995-04-04 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device |
US5412240A (en) | 1992-01-31 | 1995-05-02 | Canon Kabushiki Kaisha | Silicon-on-insulator CMOS device and a liquid crystal display with controlled base insulator thickness |
US5412494A (en) | 1990-08-30 | 1995-05-02 | Canon Kabushiki Kaisha | Liquid crystal device with metal oxide masking films with breaks between films under metal lead electrodes |
US5413945A (en) | 1994-08-12 | 1995-05-09 | United Micro Electronics Corporation | Blanket N-LDD implantation for sub-micron MOS device manufacturing |
US5424244A (en) | 1992-03-26 | 1995-06-13 | Semiconductor Energy Laboratory Co., Ltd. | Process for laser processing and apparatus for use in the same |
US5482871A (en) | 1994-04-15 | 1996-01-09 | Texas Instruments Incorporated | Method for forming a mesa-isolated SOI transistor having a split-process polysilicon gate |
US5499123A (en) | 1992-10-27 | 1996-03-12 | Nec Corporation | Active matrix liquid crystal display cell with light blocking capacitor electrode above insulating layer |
US5499128A (en) | 1993-03-15 | 1996-03-12 | Kabushiki Kaisha Toshiba | Liquid crystal display device with acrylic polymer spacers and method of manufacturing the same |
US5508209A (en) | 1993-10-01 | 1996-04-16 | Semiconductor Energy Laboratory Co., Ltd. | Method for fabricating thin film transistor using anodic oxidation |
US5532175A (en) | 1995-04-17 | 1996-07-02 | Motorola, Inc. | Method of adjusting a threshold voltage for a semiconductor device fabricated on a semiconductor on insulator substrate |
US5532176A (en) | 1992-04-17 | 1996-07-02 | Nippondenso Co., Ltd. | Process for fabricating a complementary MIS transistor |
US5543947A (en) | 1991-05-21 | 1996-08-06 | Semiconductor Energy Laboratory Co., Ltd. | Method of driving an LCD employing an active matrix with short pulses for gray scale |
US5543340A (en) | 1993-12-28 | 1996-08-06 | Samsung Electronics Co., Ltd. | Method for manufacturing offset polysilicon thin-film transistor |
US5563427A (en) | 1993-02-10 | 1996-10-08 | Seiko Epson Corporation | Active matrix panel and manufacturing method including TFTs having variable impurity concentration levels |
US5567966A (en) | 1993-09-29 | 1996-10-22 | Texas Instruments Incorporated | Local thinning of channel region for ultra-thin film SOI MOSFET with elevated source/drain |
US5576887A (en) | 1995-06-22 | 1996-11-19 | Honeywell Inc. | Head gear display system using off-axis image sources |
US5576926A (en) | 1995-04-03 | 1996-11-19 | American Technical Ceramics Corporation | Capacitor with buried isolated electrode |
US5581092A (en) | 1993-09-07 | 1996-12-03 | Semiconductor Energy Laboratory Co., Ltd. | Gate insulated semiconductor device |
US5583675A (en) | 1993-04-27 | 1996-12-10 | Sharp Kabushiki Kaisha | Liquid crystal display device and a method for producing the same |
US5583369A (en) | 1992-07-06 | 1996-12-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for forming the same |
US5594569A (en) | 1993-07-22 | 1997-01-14 | Semiconductor Energy Laboratory Co., Ltd. | Liquid-crystal electro-optical apparatus and method of manufacturing the same |
US5608251A (en) | 1993-10-20 | 1997-03-04 | Semiconductor Energy Laboratory Co., Ltd. | Thin film semiconductor integrated circuit and method of fabricating the same |
US5610653A (en) | 1992-02-07 | 1997-03-11 | Abecassis; Max | Method and system for automatically tracking a zoomed video image |
US5616506A (en) | 1993-08-27 | 1997-04-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having a crystallized silicon thin film in which the crystallization direction is oriented either vertically or horizontally to the current flow direction |
US5623157A (en) | 1992-12-09 | 1997-04-22 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having a lead including aluminum |
US5643826A (en) | 1993-10-29 | 1997-07-01 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing a semiconductor device |
US5650636A (en) * | 1994-06-02 | 1997-07-22 | Semiconductor Energy Laboratory Co., Ltd. | Active matrix display and electrooptical device |
US5672523A (en) | 1989-08-14 | 1997-09-30 | Hitachi, Ltd. | Thin film transistor substrate, manufacturing method thereof, liquid crystal display panel and liquid crystal display equipment |
US5686328A (en) | 1993-07-14 | 1997-11-11 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and process for fabricating the same |
US5691793A (en) | 1992-07-15 | 1997-11-25 | Kabushiki Kaisha Toshiba | Liquid crystal display apparatus having gap adjusting means under the sealing region |
US5706064A (en) | 1995-03-31 | 1998-01-06 | Kabushiki Kaisha Toshiba | LCD having an organic-inorganic hybrid glass functional layer |
US5712495A (en) | 1994-06-13 | 1998-01-27 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device including active matrix circuit |
US5739890A (en) | 1995-02-06 | 1998-04-14 | International Business Machines Corporation | Liquid crystal display device and a method of fabricating same |
US5757451A (en) | 1995-09-08 | 1998-05-26 | Kabushiki Kaisha Toshiba | Liquid crystal display device spacers formed from stacked color layers |
US5766694A (en) | 1997-05-29 | 1998-06-16 | Univ Kent State Ohio | Method for forming uniformly-spaced plastic substrate liquid crystal displays |
US5767930A (en) | 1994-05-20 | 1998-06-16 | Mitsubishi Denki Kabushiki Kaisha | Active-matrix liquid crystal display and fabrication method thereof |
US5773330A (en) | 1995-06-30 | 1998-06-30 | Hyundai Electronics Industries Co., Ltd. | Semiconductor device and method for fabricating the same |
US5815231A (en) | 1995-12-19 | 1998-09-29 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display and method of manufacturing the same |
US5815232A (en) | 1995-08-18 | 1998-09-29 | Kabushiki Kaisha Toshiba | Color liquid crystal display apparatus |
US5831710A (en) | 1997-02-06 | 1998-11-03 | International Business Machines Corporation | Liquid crystal display |
US5834327A (en) | 1995-03-18 | 1998-11-10 | Semiconductor Energy Laboratory Co., Ltd. | Method for producing display device |
US5841170A (en) | 1996-04-25 | 1998-11-24 | Sharp Kabushiki Kaisha | Field effect transistor and CMOS element having dopant exponentially graded in channel |
US5844643A (en) | 1995-09-14 | 1998-12-01 | Sharp Kabushiki Kaisha | Liquid crystal display device with at least 7° C. liquid crystal to isotropic phase transition temperature difference and method of making |
US5858820A (en) | 1995-05-17 | 1999-01-12 | Samsung Electronics Co., Ltd. | Thin film transistor-liquid crystal display and a manufacturing method thereof |
US5879977A (en) | 1993-02-15 | 1999-03-09 | Semiconductor Energy Laboratory Co., Ltd. | Process for fabricating a thin film transistor semiconductor device |
US5880803A (en) | 1995-11-06 | 1999-03-09 | Sharp Kabushiki Kaisha | Liquid crystal display element with a portion of an alignment layer covers spacer is directly bonded to the alignment layer on the other substrate |
US5903249A (en) | 1994-10-07 | 1999-05-11 | Semiconductor Energy Laboratory Co., Ltd. | Method for driving active matrix display device |
US5917572A (en) | 1995-08-21 | 1999-06-29 | Kabushiki Kaisha Toshiba | Liquid crystal display device comprising switching elements of reverse stagger type and common electrode formed over the entire surface of the substrate including spacers that are constructed of stacked color filter layers |
US5917563A (en) | 1995-10-16 | 1999-06-29 | Sharp Kabushiki Kaisha | Liquid crystal display device having an insulation film made of organic material between an additional capacity and a bus line |
US5923961A (en) | 1996-11-12 | 1999-07-13 | Semiconductor Energy Laboratory Co., Ltd. | Method of making an active matrix type display |
US5923962A (en) | 1993-10-29 | 1999-07-13 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing a semiconductor device |
US5939731A (en) | 1993-01-18 | 1999-08-17 | Semiconductor Energy Lab | MIS semiconductor device and method for fabricating the same |
US5946561A (en) | 1991-03-18 | 1999-08-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for forming the same |
US5952708A (en) | 1995-11-17 | 1999-09-14 | Semiconductor Energy Laboratory Co., Ltd. | Display device |
US5952554A (en) | 1995-08-18 | 1999-09-14 | Director-General Of The Agency Of Industrial Science And Technology | Method for testing frequency response characteristics of laser displacement/vibration meters |
US5966193A (en) | 1996-07-15 | 1999-10-12 | Semiconductor Energy Laboratory Co., Ltd. | LCD device having coupling capacitances and shielding films |
US5978063A (en) | 1997-04-15 | 1999-11-02 | Xerox Corporation | Smart spacers for active matrix liquid crystal projection light valves |
US5978061A (en) | 1995-09-06 | 1999-11-02 | Kabushiki Kaisha Toshiba | Liquid crystal display device |
US5982471A (en) | 1997-03-27 | 1999-11-09 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display contact structure having conducting spacers and plural conducting films |
US5982002A (en) | 1993-01-27 | 1999-11-09 | Seiko Instruments Inc. | Light valve having a semiconductor film and a fabrication process thereof |
US6034748A (en) | 1997-04-08 | 2000-03-07 | Matsushita Electric Industrial Co., Ltd. | Thin film transistor, manufacturing method therefor and liquid crystal display unit using the same |
US6049370A (en) | 1993-01-26 | 2000-04-11 | Hughes Aircraft Company | Liquid crystal light valves using internal, fixed spacers and method of incorporating same |
US6055034A (en) * | 1996-06-25 | 2000-04-25 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display panel |
US6057897A (en) | 1996-10-18 | 2000-05-02 | Canon Kabushiki Kaisha | Active matrix display in which adjacent transistors share a common source region |
US6066860A (en) | 1997-12-25 | 2000-05-23 | Seiko Epson Corporation | Substrate for electro-optical apparatus, electro-optical apparatus, method for driving electro-optical apparatus, electronic device and projection display device |
US6067144A (en) | 1996-10-23 | 2000-05-23 | Kabushiki Kaisha Toshiba | LCD cell having two supporting gap members different in height |
US6097467A (en) | 1996-08-05 | 2000-08-01 | Nec Corporation | Latitudinal LCD with cylindrical and eliptical spacers at intersection of signal and gate lines |
US6096585A (en) | 1996-11-29 | 2000-08-01 | Kabushiki Kaisha Toshiba | Method of manufacturing thin film transistor |
US6100954A (en) | 1996-03-26 | 2000-08-08 | Lg Electronics Inc. | Liquid crystal display with planarizing organic gate insulator and organic planarization layer and method for manufacturing |
US6115094A (en) | 1997-02-06 | 2000-09-05 | Semiconductor Energy Laboratory, Inc. | Reflection type display device and electronic device |
US6115090A (en) | 1997-03-26 | 2000-09-05 | Semiconductor Energy Laboratory Co., Ltd. | Display device |
US6147667A (en) * | 1996-12-27 | 2000-11-14 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US6160279A (en) | 1993-05-26 | 2000-12-12 | Semiconductor Energy Laboratory Co., Ltd. | Method for producing a semiconductor device including doping with a catalyst that is a group IV element |
US6163357A (en) | 1996-09-26 | 2000-12-19 | Kabushiki Kaisha Toshiba | Liquid crystal display device having the driving circuit disposed in the seal area, with different spacer density in driving circuit area than display area |
US6198133B1 (en) | 1993-12-03 | 2001-03-06 | Semiconductor Energy Laboratory Company, Ltd. | Electro-optical device having silicon nitride interlayer insulating film |
US6201585B1 (en) | 1998-01-21 | 2001-03-13 | Semiconductor Energy Laboratory Co., Ltd. | Electronic apparatus having thin film transistors |
US6222238B1 (en) | 1994-05-06 | 2001-04-24 | Vlsi Technology, Inc. | Low voltage CMOS process and device with individually adjustable LDD spacers |
US6236445B1 (en) | 1996-02-22 | 2001-05-22 | Hughes Electronics Corporation | Method for making topographic projections |
US6251763B1 (en) * | 1997-06-30 | 2001-06-26 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing same |
US6259138B1 (en) | 1998-12-18 | 2001-07-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having multilayered gate electrode and impurity regions overlapping therewith |
US6271543B1 (en) | 1998-02-26 | 2001-08-07 | Semiconductor Energy Laboratory Co., Ltd. | Active matrix type display device and method of manufacturing the same |
US6278131B1 (en) | 1999-01-11 | 2001-08-21 | Semiconductor Energy Laboratory Co., Ltd. | Pixel TFT and driver TFT having different gate insulation width |
US6281552B1 (en) | 1999-03-23 | 2001-08-28 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistors having ldd regions |
US6286359B1 (en) | 1995-08-18 | 2001-09-11 | Director-General Of The Agency Of Industrial Science And Technology | Method for testing frequency response characteristics of laser displacement/vibration meters |
US6287951B1 (en) * | 1998-12-07 | 2001-09-11 | Motorola Inc. | Process for forming a combination hardmask and antireflective layer |
US6306694B1 (en) | 1999-03-12 | 2001-10-23 | Semiconductor Energy Laboratory Co., Ltd. | Process of fabricating a semiconductor device |
US6316787B1 (en) | 1996-06-04 | 2001-11-13 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor integrated circuit and fabrication method thereof |
US6358766B1 (en) | 1999-06-22 | 2002-03-19 | Semiconductor Energy Laboratory Co., Ltd. | Method of fabricating a semiconductor device |
US6399988B1 (en) | 1999-03-26 | 2002-06-04 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor having lightly doped regions |
US6445059B1 (en) | 1995-12-14 | 2002-09-03 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US20020163000A1 (en) | 1998-12-25 | 2002-11-07 | Shunpei Yamazaki | Semiconductor device and method of fabricating the same |
US20020171800A1 (en) | 1995-09-06 | 2002-11-21 | Kabushiki Kaisha Toshiba | Liquid crystal display device |
US6492659B1 (en) | 1999-05-15 | 2002-12-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having single crystal grains with hydrogen and tapered gate insulation layer |
US6534826B2 (en) | 1999-04-30 | 2003-03-18 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6541294B1 (en) | 1999-07-22 | 2003-04-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6576924B1 (en) | 1999-02-12 | 2003-06-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having at least a pixel unit and a driver circuit unit over a same substrate |
US6576926B1 (en) | 1999-02-23 | 2003-06-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method thereof |
US6613620B2 (en) | 2000-07-31 | 2003-09-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of manufacturing the same |
US6617644B1 (en) | 1998-11-09 | 2003-09-09 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of manufacturing the same |
US6638781B1 (en) | 1999-07-06 | 2003-10-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US6661096B1 (en) | 1999-06-29 | 2003-12-09 | Semiconductor Energy Laboratory Co., Ltd. | Wiring material semiconductor device provided with a wiring using the wiring material and method of manufacturing thereof |
US6664145B1 (en) | 1999-07-22 | 2003-12-16 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6730550B1 (en) | 1999-08-13 | 2004-05-04 | Semiconductor Energy Laboratory Co., Ltd. | Laser apparatus, laser annealing method, and manufacturing method of a semiconductor device |
US6777254B1 (en) | 1999-07-06 | 2004-08-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method thereof |
US6777716B1 (en) | 1999-02-12 | 2004-08-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor display device and method of manufacturing therefor |
US6784457B2 (en) | 1999-12-14 | 2004-08-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US20040218112A1 (en) | 1997-05-22 | 2004-11-04 | Semiconductor Energy Laboratory Co., Ltd. | Electro-optical device |
US20040238820A1 (en) | 1999-06-02 | 2004-12-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and a method of manufacturing the same |
US6914642B2 (en) | 1995-02-15 | 2005-07-05 | Semiconductor Energy Laboratory Co., Ltd. | Active matrix display device |
US6927109B1 (en) | 1999-07-05 | 2005-08-09 | Semiconductor Energy Laboratory Co., Ltd. | Laser irradiation apparatus laser irradiation method, semiconductor device and method of manufacturing a semiconductor device |
US6936844B1 (en) | 1999-03-26 | 2005-08-30 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having a gate wiring comprising laminated wirings |
US6952020B1 (en) | 1999-07-06 | 2005-10-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US7071041B2 (en) | 2000-01-20 | 2006-07-04 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing a semiconductor device |
US20070085964A1 (en) | 1996-06-25 | 2007-04-19 | Semiconductor Energy Laboratory Co., Ltd. | Electronic Device Having Liquid Crystal Display Device |
US7245018B1 (en) | 1999-06-22 | 2007-07-17 | Semiconductor Energy Laboratory Co., Ltd. | Wiring material, semiconductor device provided with a wiring using the wiring material and method of manufacturing thereof |
US7330234B2 (en) | 1999-05-14 | 2008-02-12 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US7667817B2 (en) | 1996-06-25 | 2010-02-23 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display panel |
US8071981B2 (en) | 1999-04-12 | 2011-12-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for fabricating the same |
Family Cites Families (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3306694A (en) * | 1965-06-24 | 1967-02-28 | Gen Electric | Door and rack structure for automatic dishwasher |
US4080038A (en) | 1977-04-28 | 1978-03-21 | Bunker Ramo Corporation | Non-bulging quick snap-on strain relief adapter |
JPS61184518A (en) | 1985-02-12 | 1986-08-18 | Semiconductor Energy Lab Co Ltd | Manufacture of liquid crystal display unit |
JPS61184518U (en) | 1985-05-09 | 1986-11-18 | ||
JPH0784267B2 (en) | 1987-04-28 | 1995-09-13 | キヤノン株式会社 | Paper feeder |
JP2814089B2 (en) * | 1988-12-12 | 1998-10-22 | 株式会社半導体エネルギー研究所 | Liquid crystal electro-optical device |
SE500608C2 (en) * | 1989-01-11 | 1994-07-25 | Roby Teknik Ab | Laminated material for conversion to mold-stable packaging containers, methods of making the material and use of a film of ethylene vinyl alcohol copolymer and amorphous polyamide in a laminated fold-shaped packaging material |
JPH0651319B2 (en) | 1989-10-20 | 1994-07-06 | 凸版印刷株式会社 | Injection molding nozzle and injection molding method |
KR930002855A (en) * | 1991-07-15 | 1993-02-23 | 이헌조 | Manufacturing method of liquid crystal display device |
JPH05281558A (en) | 1992-04-03 | 1993-10-29 | Toshiba Corp | Liquid crystal display element |
JPH05289109A (en) * | 1992-04-08 | 1993-11-05 | Sony Corp | Liquid crystal display device |
JP3251690B2 (en) | 1992-06-01 | 2002-01-28 | 株式会社東芝 | Liquid crystal display device |
US5576556A (en) * | 1993-08-20 | 1996-11-19 | Semiconductor Energy Laboratory Co., Ltd. | Thin film semiconductor device with gate metal oxide and sidewall spacer |
US5302996A (en) * | 1992-11-25 | 1994-04-12 | Eastman Kodak Company | Apparatus for processing photosensitive material |
JPH06273735A (en) | 1993-03-18 | 1994-09-30 | Nippon Telegr & Teleph Corp <Ntt> | Liquid crystal cell |
JPH0784267A (en) | 1993-09-20 | 1995-03-31 | Matsushita Electric Ind Co Ltd | Liquid crystal display element and spatial light modulating element |
JP3431033B2 (en) | 1993-10-29 | 2003-07-28 | 株式会社半導体エネルギー研究所 | Semiconductor fabrication method |
JPH08248427A (en) | 1995-03-13 | 1996-09-27 | Semiconductor Energy Lab Co Ltd | Liquid crystal display device |
JPH0973093A (en) | 1995-09-06 | 1997-03-18 | Toshiba Electron Eng Corp | Liquid crystal display device and its production |
JP3310152B2 (en) | 1996-01-18 | 2002-07-29 | 株式会社東芝 | Liquid crystal display device and manufacturing method thereof |
JPH1056184A (en) * | 1996-06-04 | 1998-02-24 | Semiconductor Energy Lab Co Ltd | Semiconductor integrated circuit and its manufacture |
JPH1062789A (en) * | 1996-08-23 | 1998-03-06 | Sharp Corp | Liquid crystal display device and its production |
JPH1068955A (en) | 1996-08-29 | 1998-03-10 | Toshiba Corp | Liquid crystal display element |
JPH10153797A (en) | 1996-09-26 | 1998-06-09 | Toshiba Corp | Liquid crystal display device |
JP3949759B2 (en) * | 1996-10-29 | 2007-07-25 | 東芝電子エンジニアリング株式会社 | Color filter substrate and liquid crystal display element |
JPH10228022A (en) * | 1997-02-17 | 1998-08-25 | Semiconductor Energy Lab Co Ltd | Liquid crystal display device and its manufacture |
JPH10319431A (en) * | 1997-05-15 | 1998-12-04 | Advanced Display:Kk | Thin film transistor array substrate |
JP3998755B2 (en) | 1997-05-22 | 2007-10-31 | 株式会社半導体エネルギー研究所 | Semiconductor display device |
-
2000
- 2000-07-05 US US09/610,217 patent/US6777254B1/en not_active Expired - Lifetime
- 2000-07-05 JP JP2000204253A patent/JP4666723B2/en not_active Expired - Fee Related
-
2004
- 2004-06-18 US US10/871,621 patent/US7569854B2/en not_active Expired - Fee Related
-
2009
- 2009-07-30 US US12/512,173 patent/US8530896B2/en not_active Expired - Fee Related
-
2013
- 2013-09-09 US US14/021,168 patent/US8859353B2/en not_active Expired - Fee Related
-
2014
- 2014-10-09 US US14/510,503 patent/US9343570B2/en not_active Expired - Fee Related
-
2016
- 2016-05-12 US US15/153,047 patent/US9786787B2/en not_active Expired - Fee Related
Patent Citations (195)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4654536A (en) | 1983-12-08 | 1987-03-31 | Kabushiki Kaisha Toshiba | Contact color image sensor |
US4653864A (en) | 1986-02-26 | 1987-03-31 | Ovonic Imaging Systems, Inc. | Liquid crystal matrix display having improved spacers and method of making same |
US4874461A (en) | 1986-08-20 | 1989-10-17 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing liquid crystal device with spacers formed by photolithography |
US5379139A (en) | 1986-08-20 | 1995-01-03 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal device and method for manufacturing same with spacers formed by photolithography |
US5003356A (en) | 1987-09-09 | 1991-03-26 | Casio Computer Co., Ltd. | Thin film transistor array |
US4963504A (en) | 1987-11-23 | 1990-10-16 | Xerox Corporation | Method for fabricating double implanted LDD transistor self-aligned with gate |
US5399502A (en) | 1989-04-20 | 1995-03-21 | Cambridge Display Technology Limited | Method of manufacturing of electrolumineschent devices |
US5247190A (en) | 1989-04-20 | 1993-09-21 | Cambridge Research And Innovation Limited | Electroluminescent devices |
US5153754A (en) | 1989-06-30 | 1992-10-06 | General Electric Company | Multi-layer address lines for amorphous silicon liquid crystal display devices |
US5672523A (en) | 1989-08-14 | 1997-09-30 | Hitachi, Ltd. | Thin film transistor substrate, manufacturing method thereof, liquid crystal display panel and liquid crystal display equipment |
US4975385A (en) * | 1990-04-06 | 1990-12-04 | Applied Materials, Inc. | Method of constructing lightly doped drain (LDD) integrated circuit structure |
US5412494A (en) | 1990-08-30 | 1995-05-02 | Canon Kabushiki Kaisha | Liquid crystal device with metal oxide masking films with breaks between films under metal lead electrodes |
US5217910A (en) | 1990-11-05 | 1993-06-08 | Mitsubishi Denki Kabushiki Kaisha | Method of fabricating semiconductor device having sidewall spacers and oblique implantation |
US5377031A (en) | 1990-12-31 | 1994-12-27 | Kopin Corporation | Single crystal silicon tiles for liquid crystal display panels including light shielding layers |
US5946561A (en) | 1991-03-18 | 1999-08-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for forming the same |
US5543947A (en) | 1991-05-21 | 1996-08-06 | Semiconductor Energy Laboratory Co., Ltd. | Method of driving an LCD employing an active matrix with short pulses for gray scale |
US5283455A (en) | 1991-08-09 | 1994-02-01 | Mitsubishi Denki Kabushiki Kaisha | Thin film field effect element having an LDD structure |
US5182619A (en) | 1991-09-03 | 1993-01-26 | Motorola, Inc. | Semiconductor device having an MOS transistor with overlapped and elevated source and drain |
US5323042A (en) | 1991-11-25 | 1994-06-21 | Casio Computer Co., Ltd. | Active matrix liquid crystal display having a peripheral driving circuit element |
US5412240A (en) | 1992-01-31 | 1995-05-02 | Canon Kabushiki Kaisha | Silicon-on-insulator CMOS device and a liquid crystal display with controlled base insulator thickness |
US5610653A (en) | 1992-02-07 | 1997-03-11 | Abecassis; Max | Method and system for automatically tracking a zoomed video image |
US5849043A (en) | 1992-03-26 | 1998-12-15 | Semiconductor Energy Laboratory Co., Ltd. | Apparatus for laser ion doping |
US5424244A (en) | 1992-03-26 | 1995-06-13 | Semiconductor Energy Laboratory Co., Ltd. | Process for laser processing and apparatus for use in the same |
US5532176A (en) | 1992-04-17 | 1996-07-02 | Nippondenso Co., Ltd. | Process for fabricating a complementary MIS transistor |
US5302966A (en) | 1992-06-02 | 1994-04-12 | David Sarnoff Research Center, Inc. | Active matrix electroluminescent display and method of operation |
US5583369A (en) | 1992-07-06 | 1996-12-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for forming the same |
US5691793A (en) | 1992-07-15 | 1997-11-25 | Kabushiki Kaisha Toshiba | Liquid crystal display apparatus having gap adjusting means under the sealing region |
US5499123A (en) | 1992-10-27 | 1996-03-12 | Nec Corporation | Active matrix liquid crystal display cell with light blocking capacitor electrode above insulating layer |
US5348897A (en) | 1992-12-01 | 1994-09-20 | Paradigm Technology, Inc. | Transistor fabrication methods using overlapping masks |
US5403772A (en) | 1992-12-04 | 1995-04-04 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device |
US6166414A (en) | 1992-12-09 | 2000-12-26 | Semiconductor Energy Laboratory Co., Ltd. | Electronic circuit |
US5623157A (en) | 1992-12-09 | 1997-04-22 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having a lead including aluminum |
US6031290A (en) | 1992-12-09 | 2000-02-29 | Semiconductor Energy Laboratory Co., Ltd. | Electronic circuit |
US5804878A (en) | 1992-12-09 | 1998-09-08 | Semiconductor Energy Laboratory Co., Ltd. | Electronic circuit |
US5939731A (en) | 1993-01-18 | 1999-08-17 | Semiconductor Energy Lab | MIS semiconductor device and method for fabricating the same |
US6049370A (en) | 1993-01-26 | 2000-04-11 | Hughes Aircraft Company | Liquid crystal light valves using internal, fixed spacers and method of incorporating same |
US5982002A (en) | 1993-01-27 | 1999-11-09 | Seiko Instruments Inc. | Light valve having a semiconductor film and a fabrication process thereof |
US5563427A (en) | 1993-02-10 | 1996-10-08 | Seiko Epson Corporation | Active matrix panel and manufacturing method including TFTs having variable impurity concentration levels |
US5879977A (en) | 1993-02-15 | 1999-03-09 | Semiconductor Energy Laboratory Co., Ltd. | Process for fabricating a thin film transistor semiconductor device |
US5499128A (en) | 1993-03-15 | 1996-03-12 | Kabushiki Kaisha Toshiba | Liquid crystal display device with acrylic polymer spacers and method of manufacturing the same |
US5583675A (en) | 1993-04-27 | 1996-12-10 | Sharp Kabushiki Kaisha | Liquid crystal display device and a method for producing the same |
US6160279A (en) | 1993-05-26 | 2000-12-12 | Semiconductor Energy Laboratory Co., Ltd. | Method for producing a semiconductor device including doping with a catalyst that is a group IV element |
US5686328A (en) | 1993-07-14 | 1997-11-11 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and process for fabricating the same |
US5594569A (en) | 1993-07-22 | 1997-01-14 | Semiconductor Energy Laboratory Co., Ltd. | Liquid-crystal electro-optical apparatus and method of manufacturing the same |
US5616506A (en) | 1993-08-27 | 1997-04-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having a crystallized silicon thin film in which the crystallization direction is oriented either vertically or horizontally to the current flow direction |
US5581092A (en) | 1993-09-07 | 1996-12-03 | Semiconductor Energy Laboratory Co., Ltd. | Gate insulated semiconductor device |
US5567966A (en) | 1993-09-29 | 1996-10-22 | Texas Instruments Incorporated | Local thinning of channel region for ultra-thin film SOI MOSFET with elevated source/drain |
US5508209A (en) | 1993-10-01 | 1996-04-16 | Semiconductor Energy Laboratory Co., Ltd. | Method for fabricating thin film transistor using anodic oxidation |
US5962872A (en) | 1993-10-01 | 1999-10-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for fabricating the same |
US6259120B1 (en) | 1993-10-01 | 2001-07-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for fabricating the same |
US5608251A (en) | 1993-10-20 | 1997-03-04 | Semiconductor Energy Laboratory Co., Ltd. | Thin film semiconductor integrated circuit and method of fabricating the same |
US5923962A (en) | 1993-10-29 | 1999-07-13 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing a semiconductor device |
US5643826A (en) | 1993-10-29 | 1997-07-01 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing a semiconductor device |
US6198133B1 (en) | 1993-12-03 | 2001-03-06 | Semiconductor Energy Laboratory Company, Ltd. | Electro-optical device having silicon nitride interlayer insulating film |
US5543340A (en) | 1993-12-28 | 1996-08-06 | Samsung Electronics Co., Ltd. | Method for manufacturing offset polysilicon thin-film transistor |
US5482871A (en) | 1994-04-15 | 1996-01-09 | Texas Instruments Incorporated | Method for forming a mesa-isolated SOI transistor having a split-process polysilicon gate |
US6222238B1 (en) | 1994-05-06 | 2001-04-24 | Vlsi Technology, Inc. | Low voltage CMOS process and device with individually adjustable LDD spacers |
US5767930A (en) | 1994-05-20 | 1998-06-16 | Mitsubishi Denki Kabushiki Kaisha | Active-matrix liquid crystal display and fabrication method thereof |
US6146930A (en) | 1994-05-20 | 2000-11-14 | Mitsubishi Denki Kabushiki Kaisha | Method of fabricating an active-matrix liquid crystal display |
US5650636A (en) * | 1994-06-02 | 1997-07-22 | Semiconductor Energy Laboratory Co., Ltd. | Active matrix display and electrooptical device |
US5998841A (en) | 1994-06-13 | 1999-12-07 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device including active matrix circuit |
US5712495A (en) | 1994-06-13 | 1998-01-27 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device including active matrix circuit |
US5856689A (en) * | 1994-06-13 | 1999-01-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device including active matrix circuit |
US5413945A (en) | 1994-08-12 | 1995-05-09 | United Micro Electronics Corporation | Blanket N-LDD implantation for sub-micron MOS device manufacturing |
US5903249A (en) | 1994-10-07 | 1999-05-11 | Semiconductor Energy Laboratory Co., Ltd. | Method for driving active matrix display device |
US5739890A (en) | 1995-02-06 | 1998-04-14 | International Business Machines Corporation | Liquid crystal display device and a method of fabricating same |
US6914642B2 (en) | 1995-02-15 | 2005-07-05 | Semiconductor Energy Laboratory Co., Ltd. | Active matrix display device |
US5834327A (en) | 1995-03-18 | 1998-11-10 | Semiconductor Energy Laboratory Co., Ltd. | Method for producing display device |
US5706064A (en) | 1995-03-31 | 1998-01-06 | Kabushiki Kaisha Toshiba | LCD having an organic-inorganic hybrid glass functional layer |
US5576926A (en) | 1995-04-03 | 1996-11-19 | American Technical Ceramics Corporation | Capacitor with buried isolated electrode |
US5532175A (en) | 1995-04-17 | 1996-07-02 | Motorola, Inc. | Method of adjusting a threshold voltage for a semiconductor device fabricated on a semiconductor on insulator substrate |
US5858820A (en) | 1995-05-17 | 1999-01-12 | Samsung Electronics Co., Ltd. | Thin film transistor-liquid crystal display and a manufacturing method thereof |
US5576887A (en) | 1995-06-22 | 1996-11-19 | Honeywell Inc. | Head gear display system using off-axis image sources |
US5773330A (en) | 1995-06-30 | 1998-06-30 | Hyundai Electronics Industries Co., Ltd. | Semiconductor device and method for fabricating the same |
US5815232A (en) | 1995-08-18 | 1998-09-29 | Kabushiki Kaisha Toshiba | Color liquid crystal display apparatus |
US5952554A (en) | 1995-08-18 | 1999-09-14 | Director-General Of The Agency Of Industrial Science And Technology | Method for testing frequency response characteristics of laser displacement/vibration meters |
US5969784A (en) | 1995-08-18 | 1999-10-19 | Kabushiki Kaisha Toshiba | Color liquid crystal display apparatus |
US6286359B1 (en) | 1995-08-18 | 2001-09-11 | Director-General Of The Agency Of Industrial Science And Technology | Method for testing frequency response characteristics of laser displacement/vibration meters |
US5917572A (en) | 1995-08-21 | 1999-06-29 | Kabushiki Kaisha Toshiba | Liquid crystal display device comprising switching elements of reverse stagger type and common electrode formed over the entire surface of the substrate including spacers that are constructed of stacked color filter layers |
US5978061A (en) | 1995-09-06 | 1999-11-02 | Kabushiki Kaisha Toshiba | Liquid crystal display device |
US6888608B2 (en) | 1995-09-06 | 2005-05-03 | Kabushiki Kaisha Toshiba | Liquid crystal display device |
US6445437B1 (en) | 1995-09-06 | 2002-09-03 | Kabushiki Kaisha Toshiba | Liquid crystal display device |
US20020171800A1 (en) | 1995-09-06 | 2002-11-21 | Kabushiki Kaisha Toshiba | Liquid crystal display device |
US5757451A (en) | 1995-09-08 | 1998-05-26 | Kabushiki Kaisha Toshiba | Liquid crystal display device spacers formed from stacked color layers |
US6287733B1 (en) | 1995-09-08 | 2001-09-11 | Kabushiki Kaisha Toshiba | Liquid crystal display device |
US5844643A (en) | 1995-09-14 | 1998-12-01 | Sharp Kabushiki Kaisha | Liquid crystal display device with at least 7° C. liquid crystal to isotropic phase transition temperature difference and method of making |
US5917563A (en) | 1995-10-16 | 1999-06-29 | Sharp Kabushiki Kaisha | Liquid crystal display device having an insulation film made of organic material between an additional capacity and a bus line |
US5880803A (en) | 1995-11-06 | 1999-03-09 | Sharp Kabushiki Kaisha | Liquid crystal display element with a portion of an alignment layer covers spacer is directly bonded to the alignment layer on the other substrate |
US5952708A (en) | 1995-11-17 | 1999-09-14 | Semiconductor Energy Laboratory Co., Ltd. | Display device |
US6445059B1 (en) | 1995-12-14 | 2002-09-03 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US5815231A (en) | 1995-12-19 | 1998-09-29 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display and method of manufacturing the same |
US6236445B1 (en) | 1996-02-22 | 2001-05-22 | Hughes Electronics Corporation | Method for making topographic projections |
US6100954A (en) | 1996-03-26 | 2000-08-08 | Lg Electronics Inc. | Liquid crystal display with planarizing organic gate insulator and organic planarization layer and method for manufacturing |
US5841170A (en) | 1996-04-25 | 1998-11-24 | Sharp Kabushiki Kaisha | Field effect transistor and CMOS element having dopant exponentially graded in channel |
US20080290345A1 (en) | 1996-06-04 | 2008-11-27 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having display device |
US7414288B2 (en) | 1996-06-04 | 2008-08-19 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having display device |
US6316787B1 (en) | 1996-06-04 | 2001-11-13 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor integrated circuit and fabrication method thereof |
US6657228B2 (en) | 1996-06-04 | 2003-12-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor integrated circuit and fabrication method thereof |
US6979841B2 (en) | 1996-06-04 | 2005-12-27 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor integrated circuit and fabrication method thereof |
US6972435B2 (en) | 1996-06-04 | 2005-12-06 | Semiconductor Energy Laboratory Co., Ltd. | Camera having display device utilizing TFT |
US6055034A (en) * | 1996-06-25 | 2000-04-25 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display panel |
US7667817B2 (en) | 1996-06-25 | 2010-02-23 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display panel |
US20070085964A1 (en) | 1996-06-25 | 2007-04-19 | Semiconductor Energy Laboratory Co., Ltd. | Electronic Device Having Liquid Crystal Display Device |
US5966193A (en) | 1996-07-15 | 1999-10-12 | Semiconductor Energy Laboratory Co., Ltd. | LCD device having coupling capacitances and shielding films |
US6097467A (en) | 1996-08-05 | 2000-08-01 | Nec Corporation | Latitudinal LCD with cylindrical and eliptical spacers at intersection of signal and gate lines |
US6163357A (en) | 1996-09-26 | 2000-12-19 | Kabushiki Kaisha Toshiba | Liquid crystal display device having the driving circuit disposed in the seal area, with different spacer density in driving circuit area than display area |
US6057897A (en) | 1996-10-18 | 2000-05-02 | Canon Kabushiki Kaisha | Active matrix display in which adjacent transistors share a common source region |
US6067144A (en) | 1996-10-23 | 2000-05-23 | Kabushiki Kaisha Toshiba | LCD cell having two supporting gap members different in height |
US5923961A (en) | 1996-11-12 | 1999-07-13 | Semiconductor Energy Laboratory Co., Ltd. | Method of making an active matrix type display |
US6096585A (en) | 1996-11-29 | 2000-08-01 | Kabushiki Kaisha Toshiba | Method of manufacturing thin film transistor |
US6147667A (en) * | 1996-12-27 | 2000-11-14 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US7176993B2 (en) | 1997-02-06 | 2007-02-13 | Semiconductor Energy Laboratory Co., Ltd. | Reflection type display device using a light shading film with a light shading material evenly dispersed throughout |
US5831710A (en) | 1997-02-06 | 1998-11-03 | International Business Machines Corporation | Liquid crystal display |
US6115094A (en) | 1997-02-06 | 2000-09-05 | Semiconductor Energy Laboratory, Inc. | Reflection type display device and electronic device |
US6400434B1 (en) | 1997-02-06 | 2002-06-04 | Semiconductor Energy Laboratory Co., Ltd. | Reflection type display device having display part covered with insulating layer in which carbon-based material or pigment is dispersed |
US6115090A (en) | 1997-03-26 | 2000-09-05 | Semiconductor Energy Laboratory Co., Ltd. | Display device |
US6404480B2 (en) | 1997-03-27 | 2002-06-11 | Semiconductor Energy Laboratory Co., Ltd. | Contact structure |
US6177974B1 (en) | 1997-03-27 | 2001-01-23 | Semiconductor Energy Laboratory Co., Ltd. | Contact structure |
US5982471A (en) | 1997-03-27 | 1999-11-09 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display contact structure having conducting spacers and plural conducting films |
US7760316B2 (en) | 1997-03-27 | 2010-07-20 | Semiconductor Energy Laboratory Co., Ltd. | Contact structure |
US7561242B2 (en) | 1997-03-27 | 2009-07-14 | Semiconductor Energy Laboratory Co., Ltd. | Contact structure |
US6034748A (en) | 1997-04-08 | 2000-03-07 | Matsushita Electric Industrial Co., Ltd. | Thin film transistor, manufacturing method therefor and liquid crystal display unit using the same |
US5978063A (en) | 1997-04-15 | 1999-11-02 | Xerox Corporation | Smart spacers for active matrix liquid crystal projection light valves |
US20040218112A1 (en) | 1997-05-22 | 2004-11-04 | Semiconductor Energy Laboratory Co., Ltd. | Electro-optical device |
US8045125B2 (en) | 1997-05-22 | 2011-10-25 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device having a gap retaining member made of resin formed directly over the driver circuit |
US20120044433A1 (en) | 1997-05-22 | 2012-02-23 | Semiconductor Energy Laboratory Co., Ltd. | Electro-optical device |
US5766694A (en) | 1997-05-29 | 1998-06-16 | Univ Kent State Ohio | Method for forming uniformly-spaced plastic substrate liquid crystal displays |
US6251763B1 (en) * | 1997-06-30 | 2001-06-26 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing same |
US6066860A (en) | 1997-12-25 | 2000-05-23 | Seiko Epson Corporation | Substrate for electro-optical apparatus, electro-optical apparatus, method for driving electro-optical apparatus, electronic device and projection display device |
US6201585B1 (en) | 1998-01-21 | 2001-03-13 | Semiconductor Energy Laboratory Co., Ltd. | Electronic apparatus having thin film transistors |
US6271543B1 (en) | 1998-02-26 | 2001-08-07 | Semiconductor Energy Laboratory Co., Ltd. | Active matrix type display device and method of manufacturing the same |
US20110241012A1 (en) | 1998-11-09 | 2011-10-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor Device and Method of Manufacturing the Same |
US6617644B1 (en) | 1998-11-09 | 2003-09-09 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of manufacturing the same |
US20080048189A1 (en) | 1998-11-09 | 2008-02-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor Device and Method of Manufacturing the Same |
US7279711B1 (en) | 1998-11-09 | 2007-10-09 | Semiconductor Energy Laboratory Co., Ltd. | Ferroelectric liquid crystal and goggle type display devices |
US7259427B2 (en) | 1998-11-09 | 2007-08-21 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of manufacturing the same |
US7923779B2 (en) | 1998-11-09 | 2011-04-12 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of manufacturing the same |
US6287951B1 (en) * | 1998-12-07 | 2001-09-11 | Motorola Inc. | Process for forming a combination hardmask and antireflective layer |
US6259138B1 (en) | 1998-12-18 | 2001-07-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having multilayered gate electrode and impurity regions overlapping therewith |
US6524895B2 (en) | 1998-12-25 | 2003-02-25 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US20020163000A1 (en) | 1998-12-25 | 2002-11-07 | Shunpei Yamazaki | Semiconductor device and method of fabricating the same |
US6278131B1 (en) | 1999-01-11 | 2001-08-21 | Semiconductor Energy Laboratory Co., Ltd. | Pixel TFT and driver TFT having different gate insulation width |
US6777716B1 (en) | 1999-02-12 | 2004-08-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor display device and method of manufacturing therefor |
US6576924B1 (en) | 1999-02-12 | 2003-06-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having at least a pixel unit and a driver circuit unit over a same substrate |
US6576926B1 (en) | 1999-02-23 | 2003-06-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method thereof |
US6306694B1 (en) | 1999-03-12 | 2001-10-23 | Semiconductor Energy Laboratory Co., Ltd. | Process of fabricating a semiconductor device |
US6281552B1 (en) | 1999-03-23 | 2001-08-28 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistors having ldd regions |
US6399988B1 (en) | 1999-03-26 | 2002-06-04 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor having lightly doped regions |
US6936844B1 (en) | 1999-03-26 | 2005-08-30 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having a gate wiring comprising laminated wirings |
US8071981B2 (en) | 1999-04-12 | 2011-12-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for fabricating the same |
US6753257B2 (en) | 1999-04-30 | 2004-06-22 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US7573069B2 (en) | 1999-04-30 | 2009-08-11 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US7015141B2 (en) | 1999-04-30 | 2006-03-21 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US8097884B2 (en) | 1999-04-30 | 2012-01-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6534826B2 (en) | 1999-04-30 | 2003-03-18 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US7858987B2 (en) | 1999-04-30 | 2010-12-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US7330234B2 (en) | 1999-05-14 | 2008-02-12 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US6492659B1 (en) | 1999-05-15 | 2002-12-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having single crystal grains with hydrogen and tapered gate insulation layer |
US6762081B2 (en) | 1999-05-15 | 2004-07-13 | Semiconductor Energy Laboratory Co., Ltd. | Method for fabricating a semiconductor device |
US20040238820A1 (en) | 1999-06-02 | 2004-12-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and a method of manufacturing the same |
US20110223699A1 (en) | 1999-06-22 | 2011-09-15 | Semiconductor Energy Laboratory Co., Ltd. | Wiring Material, Semiconductor Device Provided with a Wiring Using the Wiring Material and Method of Manufacturing Thereof |
US7906429B2 (en) | 1999-06-22 | 2011-03-15 | Semiconductor Energy Laboratory Co., Ltd. | Wiring material, semiconductor device provided with a wiring using the wiring material and method of manufacturing thereof |
US7245018B1 (en) | 1999-06-22 | 2007-07-17 | Semiconductor Energy Laboratory Co., Ltd. | Wiring material, semiconductor device provided with a wiring using the wiring material and method of manufacturing thereof |
US6358766B1 (en) | 1999-06-22 | 2002-03-19 | Semiconductor Energy Laboratory Co., Ltd. | Method of fabricating a semiconductor device |
US7816191B2 (en) | 1999-06-29 | 2010-10-19 | Semiconductor Energy Laboratory Co., Ltd. | Wiring material, semiconductor device provided with a wiring using the wiring material and method of manufacturing thereof |
US7226822B2 (en) | 1999-06-29 | 2007-06-05 | Semiconductor Energy Laboratory Co., Ltd. | Wiring material, semiconductor device provided with a wiring using the wiring material and method of manufacturing thereof |
US6661096B1 (en) | 1999-06-29 | 2003-12-09 | Semiconductor Energy Laboratory Co., Ltd. | Wiring material semiconductor device provided with a wiring using the wiring material and method of manufacturing thereof |
US6927109B1 (en) | 1999-07-05 | 2005-08-09 | Semiconductor Energy Laboratory Co., Ltd. | Laser irradiation apparatus laser irradiation method, semiconductor device and method of manufacturing a semiconductor device |
US7419861B2 (en) | 1999-07-05 | 2008-09-02 | Semiconductor Energy Laboratory Co., Ltd. | Laser irradiation apparatus, laser irradiation method, semiconductor device, and method of manufacturing a semiconductor device |
US7348599B2 (en) | 1999-07-06 | 2008-03-25 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6777254B1 (en) | 1999-07-06 | 2004-08-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method thereof |
US7605902B2 (en) | 1999-07-06 | 2009-10-20 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US6638781B1 (en) | 1999-07-06 | 2003-10-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US20120120336A1 (en) | 1999-07-06 | 2012-05-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US6952020B1 (en) | 1999-07-06 | 2005-10-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US7173281B2 (en) | 1999-07-06 | 2007-02-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US7569854B2 (en) | 1999-07-06 | 2009-08-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method thereof |
US20070205413A1 (en) | 1999-07-06 | 2007-09-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6743649B2 (en) | 1999-07-22 | 2004-06-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6992328B2 (en) | 1999-07-22 | 2006-01-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US7737441B2 (en) | 1999-07-22 | 2010-06-15 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6664145B1 (en) | 1999-07-22 | 2003-12-16 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US7335911B2 (en) | 1999-07-22 | 2008-02-26 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6541294B1 (en) | 1999-07-22 | 2003-04-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US20110254008A1 (en) | 1999-07-22 | 2011-10-20 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor Device and Manufacturing Method Thereof |
US7968890B2 (en) | 1999-07-22 | 2011-06-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6730550B1 (en) | 1999-08-13 | 2004-05-04 | Semiconductor Energy Laboratory Co., Ltd. | Laser apparatus, laser annealing method, and manufacturing method of a semiconductor device |
US6974731B2 (en) | 1999-08-13 | 2005-12-13 | Semiconductor Energy Laboratory Co., Ltd. | Laser apparatus, laser annealing method, and manufacturing method of a semiconductor device |
US6753212B2 (en) | 1999-08-13 | 2004-06-22 | Semiconductor Energy Laboratory Co., Ltd. | Laser apparatus, laser annealing method, and manufacturing method of a semiconductor device |
US20070148925A1 (en) | 1999-08-13 | 2007-06-28 | Semiconductor Energy Laboratory Co., Ltd. | Laser apparatus, laser annealing method, and manufacture method of a semiconductor device |
US7179698B2 (en) | 1999-08-13 | 2007-02-20 | Semiconductor Energy Laboratory Co., Ltd. | Laser apparatus, laser annealing method, and manufacturing method of a semiconductor device |
US6784457B2 (en) | 1999-12-14 | 2004-08-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US7071041B2 (en) | 2000-01-20 | 2006-07-04 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing a semiconductor device |
US20060220021A1 (en) | 2000-01-20 | 2006-10-05 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing a semiconductor device |
US6613620B2 (en) | 2000-07-31 | 2003-09-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of manufacturing the same |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9673223B2 (en) | 1999-11-19 | 2017-06-06 | Semiconductor Energy Laboratory Co., Ltd. | Electroluminescence display device |
Also Published As
Publication number | Publication date |
---|---|
US9343570B2 (en) | 2016-05-17 |
US6777254B1 (en) | 2004-08-17 |
US20150091017A1 (en) | 2015-04-02 |
US20090290082A1 (en) | 2009-11-26 |
US9786787B2 (en) | 2017-10-10 |
US7569854B2 (en) | 2009-08-04 |
JP2001077373A (en) | 2001-03-23 |
US8859353B2 (en) | 2014-10-14 |
JP4666723B2 (en) | 2011-04-06 |
US20040222467A1 (en) | 2004-11-11 |
US20140011331A1 (en) | 2014-01-09 |
US20160260842A1 (en) | 2016-09-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9786787B2 (en) | Semiconductor device and fabrication method thereof | |
US8227806B2 (en) | Active matrix display in which LDD regions in the driver circuit and the storage capacitor in the pixel section have the same dopant concentration | |
JP4801790B2 (en) | Semiconductor device | |
US6515336B1 (en) | Thin film transistors having tapered gate electrode and taped insulating film | |
US9576981B2 (en) | Semiconductor device having a gate insulting film with thick portions aligned with a tapered gate electrode | |
JP4801241B2 (en) | Semiconductor device and manufacturing method thereof | |
JP4683696B2 (en) | Method for manufacturing semiconductor device | |
JP3983460B2 (en) | Method for manufacturing semiconductor device | |
JP4869472B2 (en) | Semiconductor device | |
JP4637333B2 (en) | Method for manufacturing semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20210910 |