US20110032763A1 - Semiconductor devices including first and second bit lines - Google Patents
Semiconductor devices including first and second bit lines Download PDFInfo
- Publication number
- US20110032763A1 US20110032763A1 US12/909,223 US90922310A US2011032763A1 US 20110032763 A1 US20110032763 A1 US 20110032763A1 US 90922310 A US90922310 A US 90922310A US 2011032763 A1 US2011032763 A1 US 2011032763A1
- Authority
- US
- United States
- Prior art keywords
- line
- bit lines
- bit line
- insulation layer
- lines
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 30
- 125000006850 spacer group Chemical group 0.000 claims abstract description 45
- 238000009413 insulation Methods 0.000 claims description 133
- 239000000758 substrate Substances 0.000 claims description 54
- 238000002955 isolation Methods 0.000 claims description 22
- 239000010410 layer Substances 0.000 description 176
- 238000000034 method Methods 0.000 description 87
- 230000008569 process Effects 0.000 description 46
- 230000015654 memory Effects 0.000 description 34
- 239000004020 conductor Substances 0.000 description 31
- 238000005530 etching Methods 0.000 description 26
- 239000000463 material Substances 0.000 description 19
- 230000002093 peripheral effect Effects 0.000 description 14
- 150000004767 nitrides Chemical class 0.000 description 12
- 238000000059 patterning Methods 0.000 description 11
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 9
- 238000000206 photolithography Methods 0.000 description 9
- 229910052710 silicon Inorganic materials 0.000 description 9
- 239000010703 silicon Substances 0.000 description 9
- 238000010586 diagram Methods 0.000 description 8
- 229910052751 metal Inorganic materials 0.000 description 7
- 239000002184 metal Substances 0.000 description 7
- 229910052581 Si3N4 Inorganic materials 0.000 description 6
- 230000015572 biosynthetic process Effects 0.000 description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 6
- 230000005641 tunneling Effects 0.000 description 6
- 238000004891 communication Methods 0.000 description 4
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 4
- 101100366714 Caenorhabditis elegans ssl-1 gene Proteins 0.000 description 3
- 239000012212 insulator Substances 0.000 description 3
- 229910001092 metal group alloy Inorganic materials 0.000 description 3
- 229910044991 metal oxide Inorganic materials 0.000 description 3
- 150000004706 metal oxides Chemical class 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 229910000449 hafnium oxide Inorganic materials 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 230000001681 protective effect Effects 0.000 description 2
- 229910052594 sapphire Inorganic materials 0.000 description 2
- 239000010980 sapphire Substances 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- XMWRBQBLMFGWIX-UHFFFAOYSA-N C60 fullerene Chemical class C12=C3C(C4=C56)=C7C8=C5C5=C9C%10=C6C6=C4C1=C1C4=C6C6=C%10C%10=C9C9=C%11C5=C8C5=C8C7=C3C3=C7C2=C1C1=C2C4=C6C4=C%10C6=C9C9=C%11C5=C5C8=C3C3=C7C1=C1C2=C4C6=C2C9=C5C3=C12 XMWRBQBLMFGWIX-UHFFFAOYSA-N 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- ILCYGSITMBHYNK-UHFFFAOYSA-N [Si]=O.[Hf] Chemical compound [Si]=O.[Hf] ILCYGSITMBHYNK-UHFFFAOYSA-N 0.000 description 1
- MIQVEZFSDIJTMW-UHFFFAOYSA-N aluminum hafnium(4+) oxygen(2-) Chemical compound [O-2].[Al+3].[Hf+4] MIQVEZFSDIJTMW-UHFFFAOYSA-N 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000007667 floating Methods 0.000 description 1
- 229910003472 fullerene Inorganic materials 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 239000002082 metal nanoparticle Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000002105 nanoparticle Substances 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- -1 silicon nitride) Chemical class 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000003949 trap density measurement Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76816—Aspects relating to the layout of the pattern or to the size of vias or trenches
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
- H10B41/35—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region with a cell select transistor, e.g. NAND
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
- H10B41/41—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region of a memory region comprising a cell select transistor, e.g. NAND
Definitions
- Exemplary embodiments disclosed herein generally relate to formation of lines and, more particularly, to formation of bit lines in a semiconductor device. Exemplary embodiments disclosed herein also relate to bit lines in a semiconductor device such as a non-volatile memory device and a method for forming the same.
- fine patterns are formed by performing various photolithography processes.
- a misalignment margin in such photolithography processes decreases.
- fine patterns e.g., contacts
- a misalignment margin in such photolithography processes decreases.
- fine patterns e.g., contacts
- misalignment between bit lines and bit line contacts occurs, thereby bridging one bit line to an adjacent bit line.
- adjacent bit lines can become electrically connected to each other.
- Exemplary embodiments described herein provide a conductive line structure and a method for forming the same. Exemplary embodiments described herein also provide a non-volatile memory device including a bit line and a method for forming the same. Exemplary embodiments described herein also provide a memory card including the non-volatile memory device. Exemplary embodiments described herein also provide a stacked memory device including a non-volatile memory device.
- One embodiment exemplarily described herein can be characterized as a method for forming a conductive line that includes forming an insulation layer on a substrate, the substrate including a plurality of first regions and a plurality of second regions, each of the second region being disposed between adjacent first regions; forming a plurality of first conductive lines on the insulation layer, the first conductive lines being electrically connected to respective first regions through respective first contacts through the insulation layer; forming a plurality of spacers on sidewalls of the first lines; forming a plurality of contact holes between the adjacent first contacts by removing the insulation layer between the adjacent ones of the plurality of spacers, the contact holes exposing respective second regions; and forming a plurality of second contacts filling respective contact holes and forming a plurality of second conducive lines electrically connected to respective second contacts.
- Another embodiment exemplarily described herein can be characterized as a method of forming a non-volatile memory device that includes forming a string select line, a ground select line, and a plurality of word lines between the string select line and the ground select line on a substrate having a plurality of active regions, the string and ground select lines and the plurality of word lines crossing over the active regions; forming an insulation layer covering the ground select line, the string select line, and the plurality of word lines; patterning the insulation layer to form a plurality of first contact holes; forming a plurality of first contacts within respective first contact holes and forming a plurality of first bit lines electrically connected to respective first contacts; forming a plurality of spacers on sidewalls of the first bit lines; forming a second contact hole between adjacent ones of the plurality of first contact holes by removing the insulation layer between the adjacent ones of the plurality of spacers; and forming a second contact within the second contact holes and a second bit line electrically connected to the second contact.
- Still another embodiment exemplarily described herein can be characterized as a stacked memory device that includes a plurality of substrates having at least two stacked substrates; and a memory device disposed on at least one of the substrates.
- the memory device can be formed according to the method disclosed in the immediately preceding paragraph.
- Still another embodiment exemplarily described herein can be characterized as a memory card that includes a microprocessor; and a memory device coupled to the microprocessor.
- the memory device can be formed according to the method disclosed in the immediately preceding paragraph.
- Yet another embodiment exemplarily described herein can be characterized as a semiconductor device that includes a plurality of first bit lines and a plurality of first contacts connected to respective first bit lines; a spacer formed on a sidewall of each of the first bit lines; and a second bit line self-alignedly disposed between the adjacent spacers and a second contact self-aligned with and connected to the second bit line.
- a further embodiment exemplarily described herein can be characterized as a non-volatile memory device that includes a substrate including a plurality of active regions defined by a device isolation region; a string select line, a ground select line, and a plurality of word lines disposed between the string select line and the ground select line, the string and ground select lines and the plurality of word lines crossing over the active regions; an insulation layer covering the string select line, the ground select line, the plurality of word liens, and the active regions; first contacts through the insulation layer and electrically connected to odd active regions; first bit lines electrically connected to respective first contacts; a spacer formed on a sidewall of the first bit lines; and a second bit line self-alignedly disposed between the adjacent spacers and a second contact self-aligned with and connected to the second bit line.
- Yet another embodiment exemplarily described herein can be characterized as a method of forming a semiconductor device that includes forming a first insulation layer on a substrate; forming a first mask on the first insulation layer, the first mask defining an opening; forming a first groove within the first insulation layer using the first mask; forming a second insulation layer on the first mask and on a side of the first groove to define a second groove, the second groove having a smaller width than the first groove; forming a second mask filling the second groove; forming a plurality of third grooves for bit lines by removing the second insulation layer, each third groove being between the first and second masks; forming a third mask having an opening exposing the third grooves; forming a plurality of contact holes disposed between the adjacent first and second masks and self-aligned with respect to the third grooves by patterning the first insulating layer using the third, second and first masks as an etching mask; forming a conductive material on the first and second masks to fill the third grooves and respective
- Still another embodiment exemplarily described herein can be characterized as a method of forming a line that includes forming a first insulation layer on a substrate; forming a first mask on the first insulation layer, the first mask defining a first groove therein; forming a second mask dividing the first groove, the second mask disposed within the first groove and defining a plurality of third grooves between the first and second masks; forming a third mask, the third mask having an opening crossing over at least one of the plurality of third grooves; forming a plurality of contact holes self-aligned with third grooves by patterning the first insulation layer using the third mask, the second mask, and the first mask as an etching mask; and forming a plurality of conductive lines and a plurality of contacts self-aligned with respect to corresponding conductive lines by filling the contact holes and the third grooves with a conductive material and etching the conductive material.
- Another embodiment exemplarily described herein can be characterized as a method for forming a semiconductor device that includes forming a first insulation layer on a substrate; forming a plurality of first contacts through the first insulation layer; forming a second contact through the first insulation layer between adjacent ones of the plurality of first contacts; forming an insulation structure on the first insulation layer, the insulation structure defining a groove, wherein at least a portion of the first insulation layer defines a lower surface of the groove; forming a plurality of first conductive lines on the first insulation layer, the plurality of first conductive lines electrically connected to corresponding ones of the plurality of first contacts; and forming a second conductive line within the groove, the second conductive line electrically connected to the second contact, wherein the insulation structure is formed on sidewalls of adjacent ones of the plurality of first conductive lines.
- Yet another embodiment exemplarily described herein can be characterized as a semiconductor device that includes a first insulation layer on a substrate; a plurality of first contacts through the first insulation layer; a second contact through the first insulation layer and between adjacent ones of the plurality of contacts; an insulation structure on the first insulation layer, the insulation structure defining a groove, wherein at least a portion of the first insulation layer defines a lower surface of the groove; a plurality of first conductive lines on the first insulation layer, the plurality of first conductive lines electrically connected to corresponding ones of the plurality of first contacts; and a second conductive line within the groove, the second conductive line electrically connected to the second contact, wherein the insulation structure is formed on sidewalls of adjacent ones of the plurality of first conductive lines.
- another embodiment exemplarily described herein can be characterized as a method of forming a semiconductor device that includes forming a first insulation layer on a substrate; forming a plurality of first bit lines on the first insulation layer; forming an insulation structure on the first insulation layer; and forming a second bit line on the first insulation layer between the plurality of first bit lines, wherein the second bit line is self-aligned with respect to the insulation structure.
- FIG. 1 is an equivalent circuit diagram of one embodiment of a non-volatile memory device
- FIG. 2 is an equivalent circuit diagram of another embodiment of a non-volatile memory device
- FIG. 3 is a plan view exemplarily illustrating connections between bit lines and corresponding bit line contacts in a non-volatile memory device according to one embodiment
- FIG. 4 is a cross-sectional view of the non-volatile memory device shown in FIG. 3 , taken along line I-I′ thereof;
- FIG. 5 is a cross-sectional view of the non-volatile memory device shown in FIG. 3 , taken along lines II-II′ and III-III′ thereof;
- FIGS. 6-14 are cross-sectional views illustrating an exemplary embodiment of a method for forming a non-volatile memory device
- FIG. 15 is a cross-sectional view of another embodiment of a non-volatile memory device.
- FIGS. 16-18 are cross-sectional views illustrating another exemplary embodiment of a method for forming a non-volatile memory device
- FIGS. 19-26 are cross-sectional views illustrating yet another exemplary embodiment of a method for forming a non-volatile memory device
- FIG. 27 is a cross-sectional view illustrating still another exemplary embodiment of a method for forming a non-volatile memory device
- FIGS. 28-35 are cross-sectional views illustrating yet another exemplary embodiment of a method for forming a non-volatile memory device
- FIG. 36 is a cross-sectional view of an exemplary embodiment of a stacked memory device including a non-volatile memory device
- FIG. 37 is a block diagram of an exemplary embodiment of a system including a non-volatile memory device.
- FIG. 38 is a block diagram of an exemplary embodiment of a memory card incorporating a non-volatile memory device.
- a ‘semiconductor substrate’ or a ‘substrate’ mentioned in the exemplary embodiments may refer to a structure based on an arbitrary semiconductor.
- the structure based on the semiconductor may include a silicon-on-insulator (SOI) having silicon on an insulation layer, silicon-on-sapphire (SOS) having silicon on sapphire, silicon-germanium, doped or undoped silicon, an epitaxial layer formed by an epitaxial growth technology, and another semiconductor structure.
- SOI silicon-on-insulator
- SOS silicon-on-sapphire
- a ‘semiconductor substrate’ or a ‘substrate’ may be a semiconductor substrate or a substrate where an arbitrary semiconductor device, e.g., a memory device, is already formed.
- bit line and ‘even bit line’, as used herein below, are relative.
- a bit line adjacent to the one bit line is called an ‘even bit line’.
- a bit line adjacent to the one bit line is called an ‘odd bit line’.
- Exemplary embodiments described herein relate to a method of forming lines and the line structure resulting therefrom.
- the exemplary embodiments also relate to formation of bit lines in a semiconductor device such as a memory device.
- the exemplary embodiments may also relate to bit lines of a non-volatile memory device and to a method for forming the same.
- various types of lines will be exemplary described.
- a bit line of a non-volatile memory device will be described as an example.
- FIG. 1 is an equivalent circuit diagram of one embodiment of a non-volatile memory device such as a NAND flash memory device.
- a string select line SSL and a ground select line GSL are disposed in a row direction (e.g., an x-axis direction), and word lines WL 0 to WLm- 1 are disposed between the string select line SSL and the ground select line GSL.
- Bit lines BL 0 to BLn- 1 are disposed in a column direction (e.g., a y-axis direction) to cross over the word lines WL 0 to WLm- 1 .
- a plurality of memory cells are coupled to each of the word lines WL 0 to WLm- 1 such that a plurality of memory cells MC 0 to MCm- 1 arranged in the column direction are connected in series to form a unit NAND string.
- a string select transistor SST and a ground select transistor GST are disposed on both sides of each unit NAND string. Gates of the string select transistors SST arranged in a row direction are connected to each other to form the string select line SSL and gates of the ground select transistors GST arranged in a row direction are connected to each other to form a ground select line GSL.
- a bit line is connected to respective string select transistor SST (e.g., via a drain region) of each NAND string. Source regions of the ground select transistors GST are connected to a common source line CSL.
- FIG. 2 is an equivalent circuit diagram of one embodiment of a non-volatile memory device such as a NOR flash memory device.
- a bit line BL and a source line S/L are connected to each memory cell. That is, the memory cells arranged in a column direction are separated from each other.
- memory cells can include a tunneling insulation layer, a memory layer (or a charge storage layer), and a control insulation layer (or an inter-gate dielectric layer) which are sequentially stacked on a semiconductor substrate.
- the memory layer may include a material capable of storing electric charges that are injected from the substrate through the tunneling insulation layer.
- a memory layer can include an insulator material capable of trapping electric charges with a high trap density.
- Such an insulator material can include, for example, nitride, aluminum oxide (Al 2 O 3 ), hafnium oxide (HfO), hafnium aluminum oxide (HfAlO), hafnium silicon oxide (HfSiO) or combinations thereof.
- polysilicon nano-particles, metal nano-particles, fullerenes, or the like can be used as, or incorporated within, a memory layer.
- a floating gate such as polysilicon also can be used as a memory layer.
- drain regions of the string select transistors SST arranged in a column direction are connected to the respective lines BL 0 to BLn- 1 .
- the bit lines BL 0 to BLn- 1 are connected to each memory cell. Accordingly, to form a reliable highly-integrated flash memory device, the bit line is connected to the corresponding string select transistor SST in the NAND flash memory device, and is connected to the respective memory cell MC in the NOR flash memory device.
- bit lines of the NAND flash memory device is connected to a drain region of a string select transistor SST through a bit line contact and the bit line of a NOR flash memory device is connected to a source/drain region of the memory cell.
- bit lines may be provided as either a first bit line or a second bit line, wherein second bit lines can be disposed between adjacent first bit lines. Accordingly, odd bit lines may be referred to as first bit lines and even bit lines may be referred to as second bit lines.
- Each bit line is electrically connected to a respective bit line contact.
- the first bit line and the second bit line can have different structures and, therefore, can be formed according to different methods. The bit lines will be described with reference to FIGS. 3 through 5 .
- FIG. 3 is a plan view showing connections to odd bit lines BL_O and even bit lines BL_E and respective odd bit line contacts DC_O and even bit line contacts DC_E in a NAND flash memory device, according to one embodiment.
- the odd bit lines BL_O are connected to the respective odd bit line contacts DC_O, and the even bit lines BL_E are connected to the respective even bit line contacts DC_E.
- the even bit lines BL_E and the odd bit lines BL_O may have the same structure or may have different structures.
- the even bit lines BL_E and the odd bit lines BL_O may be structurally different when, for example, the even bit lines BL_E and odd bit lines BL_O are formed according to different methods.
- the odd bit lines BL_O can be formed using a photolithography process while the even bit lines BL_E can be formed between the odd hit lines BL_O in a self-aligned manner.
- the even bit line contact DC_E can be formed on the respective even bit lines BL_E in a self-aligned manner.
- an overlapping area between the odd bit lines BL_O and the respective odd bit line contacts DC_O can, in one embodiment, be less than or substantially equal to an overlapping area between the even bit line BL_E and the respective odd bit line contact DC_E.
- a distance between the odd bit line contact DC_O and a string select line SSL (or a string select gate) may be different from or substantially equal to a distance between the even bit line contact DC_E and the string select line (or a string select gate).
- a distance D 1 between an odd bit line contact DC_O and a first string select line SSL_ 1 may be greater than a distance D 3 between the even bit line contact DC_E and the first string select line SSL_ 1 (or the first string select gate).
- a distance D 2 between the odd bit line contact DC_O and a second string select line SSL_ 2 (or a second string select gate) may be shorter than a distance D 4 between the even bit line contact DC_E and the second string select line SSL_ 2 (or the second string select gate).
- the structural difference may be result from that the odd bit line and the even bit line are formed by different methods.
- FIG. 4 is a cross-sectional view of the non-volatile memory device shown in FIG. 3 , taken along line I-I′.
- an active region 30 may be defined in a substrate 10 by a device isolation region 20 . Adjacent active regions 30 may be electrically insulated from each other by a device isolation region 20 .
- a bit line is electrically connected to the respective active region 20 through a bit line contact.
- bit line contacts 71 and 76 are formed through an insulation layer 50 to electrically contact the active regions.
- an odd bit line and an even bit line can have the same or different structures (e.g., different widths, different heights, or different widths and heights).
- the height of the even bit line 86 may be less than the height of the odd bit line 81 .
- the width w 1 of the odd bit line contact 71 and the width w 2 of the odd bit line 81 can be substantially the same. Further, the width w 3 of the even bit line contact 76 may be less than the width w 4 of the even bit line 86 and the width w 2 of the odd bit line contact 81 may be less than the width w 4 of the even bit line 86 .
- the even bit line contact 76 is self-aligned with respect to a respective even bit line 86 . However, when the odd bit line 81 is formed by a photolithography process, the odd bit line 81 may be misaligned with respect to a respective odd bit line contact 71 within an acceptable range.
- FIG. 5 is a cross-sectional view of the non-volatile memory device shown in FIG. 3 , taken along lines II-II′ and Specifically, a left-illustrated portion of FIG. 5 is a cross-sectional view of the non-volatile memory device shown in FIG. 3 , taken along line II-II′ and shows a cross-sectional view of odd bit lines while a left-illustrated portion of FIG. 5 is a cross-sectional view of the non-volatile memory device shown in FIG. 3 , taken along line III-III′ and shows a cross-sectional view of even bit lines.
- each bit line 81 and 86 is electrically connected to an active region outside a string select line (or a string select gate), i.e., a drain region 39 .
- the bit lines 81 and 86 are electrically connected to the drain region 39 between the first string select line SSL_ 1 and the second string select line SSL_ 2 via bit line contacts 71 and 76 , respectively.
- FIGS. 6-14 are views illustrating an exemplary embodiment of a method for forming a non-volatile memory device. Specifically, FIGS. 6 , 8 - 10 and 12 - 14 are cross-sectional views taken along line I-I′ of FIG. 3 ; and FIGS. 7 and 11 are plan views corresponding to FIGS. 6 and 10 , respectively.
- a device isolation region 20 is formed on a substrate 10 to define a plurality of active regions 30 .
- a string select line 41 , a ground select line (not shown) and a plurality of word lines 43 between the string and ground select lines are also formed according to well known methods; therefore, a detailed discussion of their formation will be omitted for conciseness.
- the conductive layer is patterned to form a string select line 41 , word lines 43 and the ground select line (not shown), all of which cross over the active regions 30 and the device isolation regions 20 .
- the conductive layer, the tunneling insulation layer 33 , the memory layer 35 and the control insulation layer 37 can be patterned concurrently during a patterning process for the conductive layer.
- the drain region 39 is formed on the active region outside the string select line 41
- a source region (not shown) is formed on the active region outside the ground select line
- a source/drain region (not shown) is formed on the active region between the word lines 43 .
- An insulation layer 50 is formed on the substrate 10 to cover the string select line 41 , the ground select line (not shown), and the word lines 43 .
- the insulation layer 50 may include a material such as an oxide.
- the insulation layer 50 may include a multilayer structure of an oxide and a nitride.
- a first mask 60 having a plurality of first openings 65 defining odd bit line contacts is formed on the insulation layer 50 .
- the first openings 65 of the first mask 60 are disposed over the drain regions formed on odd active regions 30 _O outside the string select lines 41 . That is, drain regions formed on odd active regions 30 _O outside the string select lines 41 are disposed within the first openings 65 of the first mask 60 .
- the first openings 65 may overlap with odd active regions 30 _O (i.e., odd drain regions).
- the first mask 60 may be used as an etching mask to etch the insulation layer 50 , the control insulation layer 37 , the memory layer 35 and the tunneling insulation layer 33 , thereby forming odd contact holes 53 that expose the drain regions 39 in the odd active regions 30 _O.
- odd contacts 71 are formed within the odd contact holes 53 and odd bit lines 81 are electrically connected to respective odd contacts 71 .
- the odd contacts 71 and odd bit lines 81 can be formed according to any of various exemplary methods.
- odd bit lines 81 can be formed after forming the odd contacts 71 . That is, after a material having a good step coverage (e.g., silicon) is formed on the insulation layer 50 to fill the odd contact holes 53 , a planarization process (e.g., chemical mechanical polishing (CMP), etch-back or the like) is performed to form the odd contacts 71 in the odd contact holes 53 . Next, after forming a conductive material for a bit line on the odd contacts 71 and the insulation layer 50 , a patterning process is performed on the conductive material to form odd bit lines 81 that are electrically connected to respective ones of the odd contacts 71 .
- CMP chemical mechanical polishing
- a capping layer 90 including a material such as a nitride can be formed on the odd bit lines 81 .
- the conductive material from which the bit lines 81 are formed may include a material such as a metal, a metal alloy, a silicide, a conductive metal nitride, a conductive metal oxide, silicon, or the like or combinations thereof.
- the odd contacts 71 and corresponding odd bit lines 81 can be formed concurrently. That is, a conductive material may be formed on the insulation layer 50 to fill the odd contact holes 53 , and then a patterning process may be performed to form the odd contacts 71 and the odd bit lines 81 .
- the conductive material may include a material such as a metal, a metal alloy, a silicide, a conductive metal nitride, a conductive metal oxide, silicon, or the like or combinations thereof.
- a first conductive material e.g., silicon
- a second conductive material e.g., a metal having a low electrical resistance
- spacers 93 are formed on sidewalls of the odd bit lines 81 .
- the spacers 93 may include a material having a suitable etching selectivity with respect to the insulation layer 50 .
- the spacers 93 may include a material having an etching selectivity with respect to the uppermost insulation layer of the multilayer insulation layer 50 .
- the spacers 93 may include a nitride (e.g., silicon nitride), an oxide (e.g., aluminum oxide) or a nitride oxide (e.g., silicon oxynitride).
- adjacent spacers 93 form line-type grooves 100 .
- these line-type grooves 100 can be used to define where even bit lines are to be subsequently formed.
- adjacent ones of the even and odd bit lines can be insulated from each other by a spacer 93 provided therebetween.
- a second mask 110 is formed to define odd bit line contacts.
- the second mask 110 includes a second opening 115 that exposes regions where the even bit line contacts are to be subsequently formed.
- the second opening 115 overlaps at least one drain region 39 formed on the even active region 30 _E.
- the second opening 115 of the second mask 110 may be disposed between adjacent string select lines 41 , and extend in a direction of the string select line 41 to overlap at least two even active regions 30 _E and the odd active regions 30 _O therebetween.
- the second opening 115 may be bar- or line-shaped such that the second opening 115 exposes at least two adjacent line-type grooves 100 and exposes the odd bit lines 81 therebetween.
- the second mask 110 and the spacers 93 formed can be collectively used as an etch mask to form even bit line contacts 76 between string select lines 41 . Accordingly, the even bit line contacts 76 can be confined between the spacers 93 and be self-aligned with respect to line-type grooves 100 where even bit lines 86 are to be subsequently formed.
- the exposed insulation layer 50 , the control insulation layer 37 , the memory layer 35 and the tunneling insulation layer 33 are etched to form even contact holes 56 between adjacent odd contacts 71 .
- the spacer 93 has an etching selectivity with respect to the insulation layer 50 , it serves as an etching mask. During the etching process, a portion of the spacers 93 may be etched. In this embodiment, even contact holes 56 may be completely self-aligned with respect to corresponding line-type grooves 100 where even bit lines 86 are to be subsequently formed. Moreover, misalignment between the line-type grooves 100 and even contact holes 56 does not occur.
- the width of a subsequently formed even bit line 86 may be greater than the width of the odd bit line 81 .
- the width of the line-type groove 100 can be adjusted by varying the width of the spacers 93 .
- the width of subsequently formed even bit lines 86 can be appropriately adjusted, as well as the ratio between the widths of the even and odd bit lines 71 and 76 , by controlling the width of the spacers 93 .
- even bit line contacts 76 may be formed by filling the even contact holes 56 and the line-type groove 100 between spacers 93 with a conductive material and subsequently performing an etch-back process. Before performing the etch-back process, a CMP process can be performed. A conductive material for bit lines 86 may then be formed on the even bit line contacts 76 to fill the line-type groove 100 between the spacers 93 .
- even bit lines 86 are formed in a self-aligned manner between spacers 93 and are electrically connected to respective ones of even bit line contacts 76 by etching the conductive material for the bit lines 86 .
- a CMP process may be performed until the top surface of the odd bit lines 81 is exposed, thereby forming the even bit lines 86 .
- the conductive material from which the bit lines 86 are formed may include a material such as a metal, a metal alloy, a silicide, a conductive metal nitride, a conductive metal oxide, silicon, or the like or combinations thereof.
- the even bit lines and even bit line contacts can be formed concurrently. That is, a conductive material may be formed to fill the even contact holes 56 and the line-type grooves 100 between spacers 93 and a planarization process may then be performed to form the even bit lines 86 and respective even bit line contacts 76 .
- misalignment between the even bit lines and respective bit line contacts does not occur. Additionally, because even bit lines are formed between the odd bit lines in a self-aligned manner after the odd bit lines are formed, a distance between the adjacent bit lines can be decreased beyond the resolution of a photolithography process (i.e., beyond a design rule). Moreover, an electrical connection between adjacent bit lines can be prevented.
- the conductive material may be subjected to various etches to form the bit lines 86 .
- the even bit lines can be formed in various structures. For example, if a planarization process is performed until the capping layer 90 on the odd bit line is exposed after forming the conductive material for a bit line 86 (e.g., as shown in FIG. 13 ), then, as exemplarily illustrated in FIG. 15 , the top of the even bit lines 86 may be higher than the top of the odd bit lines 81 .
- the top of the even bit lines 86 may be made lower than the top surface of capping layer 90 , or may be lower than or substantially equal to the top of the odd bit lines 81 .
- the capping layer 90 can be formed on the even bit line 86 .
- odd bit lines are formed by performing a patterning process in the above embodiment, they can be formed according to a damascene process. In this case, misalignment between the even bit lines and the even bit line contacts does not occur and misalignment between the odd bit lines and respective odd bit line contacts does not occur.
- a damascene process will be described in greater detail with reference to FIGS. 16-18 .
- a device isolation region 20 , an active region 30 , a string select line SSL, a word line, and ground select line GSL may be formed on the substrate 10 in the same or similar manner as described above with respect to FIG. 6 and then an insulation layer 50 may be formed.
- the insulation layer 50 may include a single layer of a material such as oxide or may include multilayer structure of materials such as oxide and nitride.
- a mold layer 120 may then be formed on the insulation layer 50 .
- the mold layer 120 may include a material having an etching selectivity with respect to the insulation layer 50 .
- the mold layer 120 may include a material such as a nitride. As shown in FIG.
- each odd line-type opening 125 defines an odd bit line while each odd contact hole 53 is self-aligned with the odd line-type opening 125 and defines an odd bit line contact.
- the width of the odd line-type opening 125 may be wider than or substantially equal to the width of the odd contact hole 53 .
- odd bit line contacts 71 and odd bit lines 81 are formed by filling each odd contact hole 53 and each odd line-type opening 125 with conductive material. For example, after a conductive material is formed on the mold layer 120 to fill the odd contact holes 53 and the odd line-type openings 125 , a planarization process is performed until the mold layer 120 is exposed, thereby forming odd bit lines 81 and odd bit line contacts 71 .
- the odd bit lines 81 may partially fill the odd line-type openings 125 and an insulation layer including a material such as nitride may be used to fill the remaining portion of the line-type openings 125 , thereby forming a capping layer 130 .
- the top surface of the capping layer 130 may be made lower than the top surface of the mold layer 120 by performing an additional etch-back process on the odd bit line 81 .
- the capping layer 130 may include an oxide (e.g., aluminum oxide, silicon oxide, etc.).
- spacers 93 are formed on sidewalls of the odd bit lines 81 in a similar manner as discussed with respect to FIG. 10 .
- a second mask having a second opening may be formed to define an even contact hole. Since subsequent processes are identical to those of the previous embodiments, description will be omitted for conciseness.
- FIGS. 19-26 a method for forming a bit line according to another embodiment will be described.
- FIGS. 19 , 21 - 23 , 25 and 26 are cross-sectional views taken along a line perpendicular to a bit line direction.
- FIGS. 20 and 24 are plan views corresponding to FIGS. 19 and 23 , respectively.
- a first insulation layer 250 is formed on a substrate 210 .
- the first insulating layer 250 may include a material such as an oxide.
- the substrate 210 includes a plurality of active regions 230 that are defined by a device isolation region 220 . Adjacent active regions 230 are electrically isolated by the device isolation region 220 . That is, the active region 230 is defined between the adjacent device isolation regions 220 such that the device isolation region and the active region are alternately disposed on the substrate 210 .
- a first mask pattern 261 is formed to cover odd device isolation regions. The first mask pattern 261 extends in a column direction (e.g., a y-axis direction) to cover the odd device isolation regions.
- the first mask pattern 261 is formed on the first insulation layer 250 to cover the odd device isolation regions, a plurality of first grooves 265 are defined within portions of the first insulation layer 250 exposed by the first mask pattern 261 .
- the first mask pattern 261 may be formed such that each of the first grooves 265 overlaps (or exposes) the even device isolation regions 220 and the active regions 230 on the both sides of the exposed even device isolation regions 220 .
- the first groove 265 extends in the column direction.
- the first mask pattern 261 includes a material (e.g., a nitride) having an etching selectivity with respect to the first insulation layer 250 .
- the first mask pattern 261 may be formed by performing a photolithography process to pattern the silicon nitride layer. At this point, a portion of the first insulation layer 250 between the first mask patterns 261 may be etched.
- a second insulation layer 290 having an etching selectivity with respect to the first mask pattern 261 is formed.
- the second insulation layer 290 may include an oxide (e.g., silicon oxide).
- the second insulation layer 290 may have a substantially uniform thickness and be formed on the side and top surfaces of the first mask pattern 261 and within the plurality of first grooves 265 defined within the first insulation layer 250 . Accordingly, the second insulation layer 290 defines a plurality of second grooves 295 overlapping (or exposing) even device isolation regions 220 .
- the second grooves 295 extend in the column direction to overlap (or expose) the even device isolation regions 220 .
- a second mask pattern 266 is formed by filling the second groove 295 with a material (e.g., silicon nitride) having an etching selectivity with respect to the first insulation layer 250 and the second insulation layer 290 .
- a material e.g., silicon nitride
- the second mask pattern 266 is formed by removing portions of the silicon nitride layer outside the second grooves 295 via an etch-back process. As a result of the etch-back process, the second mask pattern 266 covers the even device isolation regions 220 .
- an etching process is performed on the second insulation layer 290 to remove portions of the second insulation layer 290 on the first mask pattern 261 and portions of the second insulation layer 290 between the first mask pattern 261 and the second mask pattern 266 , thereby concurrently forming third grooves 257 and 258 .
- the third grooves 257 can be used to define where a subsequently formed odd bit line will be formed and the third grooves 258 can be used to define where a subsequently formed even bit line will be formed.
- the second mask pattern 266 is formed between adjacent sidewalls of the first mask pattern 261 through a self-aligned method using the second insulation layer 290 .
- the third grooves 257 and 258 are defined between the first mask pattern 261 and the neighboring second mask pattern 266 in a self-aligned method.
- a third mask 300 is formed to have an opening 305 defining a bit line contact hole.
- the opening 305 of the third mask 300 may be bar- or line-shaped and extend in a row direction (e.g., in an x-axis direction) to define a plurality of bit line contact holes concurrently.
- the opening 305 of the third mask 300 concurrently exposes the third grooves 257 and the third grooves 258 to define where even bit line contact holes and odd bit line contact holes will be concurrently formed.
- the first insulation layer 250 is patterned to form odd bit line contact holes 253 , self-aligned with respect to the third grooves 257 , and even bit line contact holes 254 , self-aligned with respect to the third grooves 258 .
- the third mask 300 is then removed.
- bit lines 81 and 86 and bit line contacts 71 and 81 are formed concurrently.
- the even bit lines and the odd bit lines may have the substantially the same structure.
- the heights and widths of the even and odd bit lines may be substantially the same and the top surfaces of the even and odd bit lines may be substantially coplanar.
- a remaining portion 290 r of the second insulation layer may remain below the second mask pattern 266 . That is, although the first insulation layer 250 is disposed between an even device isolation region and the first mask pattern 261 , the remaining portion 290 r may remain between the odd device isolation region and the second mask pattern 266 .
- bit line contacts 71 and 81 and the bit lines 81 and 86 formed according to the process exemplarily described above with respect to FIGS. 19-26 , can be formed in a manner similar to the processes exemplarily described above with respect to FIGS. 6-15 .
- the second insulation layer 290 can, in another embodiment, be formed on the sidewall of the first mask pattern 261 (e.g., within grooves of the first mask pattern 261 ) as a spacer 297 instead of being formed by filling the first groove 265 as shown in FIG. 21 .
- the aforementioned first grooves 265 are not defined within the first insulation layer 250 and, after forming the second insulation layer 290 , an etch-back process is performed to form spacers 297 on sidewalls of the first mask pattern 261 . Due to the formation of spacers 297 , the second mask pattern 266 directly contacts the first insulation layer 250 . The process for forming the bit line contacts and bit lines may then proceed as described with respect to FIG. 23 .
- portions of the second insulation layer 290 between the first mask pattern and the second mask pattern can be removed to define the third grooves 257 and 258 . That is, after forming the odd and even bit line contact holes, the second insulation layer 290 between the adjacent first mask and second mask is removed to form the third grooves 257 and 258 for an odd and even bit line.
- FIGS. 19-26 illustrate processes to form a conductive line on a cell region.
- a conductive line can also be formed on a peripheral circuit region of the substrate, concurrently with the formation of the bit lines over the cell region.
- the aforementioned first mask pattern 261 may be formed over a cell region and over a peripheral circuit region concurrently with the process described with respect to FIGS. 19 and 20 .
- the first mask pattern may further include fourth grooves 267 where conductive lines are to be formed.
- the aforementioned second insulation layer 290 and second mask 266 may be formed over the cell region and the peripheral circuit region concurrently with the process described with respect to FIGS. 21 and 22 .
- an etch process is performed to remove the portion of second mask pattern 266 and second insulation layer 290 within the fourth groove 267 over the peripheral circuit region while retaining the fourth groove 267 defined by the first mask pattern 261 in the peripheral circuit region.
- a protective mask (not shown) may be formed to cover the cell region. Then, the second mask pattern 266 is removed in a peripheral circuit region where is not covered by the protective mask.
- the portion of the second insulation layer 290 within the fourth groove 267 over the peripheral region is also removed also (e.g., in the manner as described with respect to the embodiment shown in FIG. 23 ), to expose the fourth groove 267 .
- the second mask pattern and the second insulation layer can be selectively formed only on the cell region instead of forming second mask pattern and second insulation layer on the cell and peripheral regions and then selectively removing portions of the second mask pattern and the second insulation layer over the peripheral circuit region. In such an embodiment, a process for removing the second insulation layer and the second mask layer over the peripheral circuit region will be omitted.
- the third mask 300 when forming the aforementioned third mask 300 having the third opening 305 as described with respect to FIGS. 23 and 24 , the third mask 300 may also be formed on the first mask 261 and the first insulation layer 250 in the cell and peripheral circuit regions and further include an opening 307 exposing the fourth groove 267 over the peripheral circuit region.
- the first insulation layer 250 may be patterned to form a contact hole 258 .
- the contact hole 258 is self-aligned with respect to the fourth groove 267 .
- a conductive line 88 and a contact 78 for a conductive line may be similarly formed in the peripheral circuit region.
- the method for forming bit lines in the above embodiments can be applied to various fields.
- the methods can be applied to form a conductive line that is electrically connected to corresponding conductive region below the conductive line through a contact plug.
- the methods can be applied to form a cross-point memory device having a memory layer defined at a cross-point of top and bottom electrodes (i.e., at a region where the top and bottom electrodes cross each other).
- the methods exemplarily described in the above embodiments can be applied.
- a method for forming a semiconductor device and/or a method for forming a non-volatile memory device according to the embodiments of the present invention can be applied to a stacked memory device or a three dimensional memory device.
- the stacked memory device may include stacked substrates. At least one substrate of the plurality of stacked substrates may include a memory device or a memory chip, and at least one memory device may include a non-volatile memory device fabricated according to the embodiments exemplarily described above.
- FIG. 36 is a cross-sectional view of one embodiment of a stacked memory device including a non-volatile memory device.
- the stacked memory device may, for example, include a first level substrate 410 , a second level substrate 510 , and a third level substrate 610 .
- the second level substrate 510 and the third level substrate 510 include memory devices 550 and 650 .
- Substrates can be insulated from each other via insulation layers 430 and 530 .
- the memory devices 550 and 650 on each substrate may be or may not be electrically connected to each other.
- the memory device in the substrates may be configured the same or differently.
- the memory device 550 in the second level substrate 510 may be a flash memory device and the memory device 650 in the third level substrate 610 may be a volatile memory device, or vice versa.
- the memory device in a specific level substrate may include different types of memory devices.
- the memory device 550 of the second level substrate 510 may include a volatile memory device, a ferroelectrics memory, a resistance memory, a phase-change memory, a magnetic memory or combinations thereof in addition to a non-volatile memory device.
- the memory device may be a memory capable of storing one bit or more than two bits of a multi bit.
- FIG. 37 is a block diagram of a system 900 including a non-volatile memory device according to an embodiment of the present invention.
- the system 900 can be used in a wireless communication device such as a PDA, a laptop computer, a portable computer, a web tablet, a wireless phone, a mobile phone, a digital music player, or all devices transmitting and/or receiving information via a wireless environment.
- a wireless communication device such as a PDA, a laptop computer, a portable computer, a web tablet, a wireless phone, a mobile phone, a digital music player, or all devices transmitting and/or receiving information via a wireless environment.
- the system 900 may include a controller 910 , an input/output device 920 such as a keypad, a keyboard and a display, a memory 930 , and a wireless interface 940 combined each other through a bus 950 .
- the controller 910 may include more than one microprocessor, a digital signal processor, a microcontroller, or any devices similar to those.
- the memory 930 can be used to store commands executed by the controller 910 .
- the memory 930 includes a flash memory according to the embodiments of the present invention.
- the memory 930 includes another type of a memory, a volatile memory where arbitrary access is possible, or various types of memory.
- the system 900 may use a wireless interface 940 transmitting data into a wireless communication network or receiving data from the network.
- the wireless interface 940 includes an antenna and a wireless transceiver.
- the system 900 can be used in a communication interface protocol of a third generation communication system such as CDMA, GSM, NADC, E-TDMA, WCDAM, and CDMA2000.
- a third generation communication system such as CDMA, GSM, NADC, E-TDMA, WCDAM, and CDMA2000.
- FIG. 38 is a block diagram of a memory card 1000 applied with a non-volatile memory device 1100 according to an exemplary embodiment.
- the memory card 1000 may include an encryption circuit for encoding, a logic circuit 1020 , a digital signal processor (DSP), and a main processor 1040 . Additionally, the memory card system 1000 includes a flash memory device 1100 and other various kinds of memories such as SRAM 1050 , DRAM 1060 , and ROM 1070 . The memory card system 1000 includes RF (high frequency/microwave) circuit 1080 and an input/output circuit 1090 . Function blocks 1010 in the memory card 1000 are connected to each other through a system bus.
- DSP digital signal processor
- the memory card 1000 operates according to a control of the external host (not shown), and the non-volatile memory device 1100 stores data or output the stored data according to a control of the host.
- one embodiment can be exemplarily characterized as a method for forming a conductive line that includes forming an insulation layer on a substrate, the substrate including a plurality of first regions and a plurality of second regions, each of the second regions being disposed between adjacent first regions.
- a plurality of first lines are formed on the insulation layer, the first lines being electrically connected to respective first regions through respective first contacts penetrating the insulation layer.
- Spacers are formed on a side of the first lines.
- a plurality of contact holes are formed between the adjacent first contacts by removing the insulation layer between the adjacent spacers, the contact holes exposing respective second regions.
- a plurality of second contacts are formed to fill the corresponding contact holes and a plurality of second lines are formed to be electrically connected to respective second contacts.
- a method of forming a non-volatile memory device may include forming a string select line, a ground select line, and a plurality of word lines between the string select line and the ground select line on a substrate having a plurality of active regions, the string and ground select lines and the plurality of word lines crossing over the active regions.
- An insulation layer is formed to cover the ground select line, the string select line, and the plurality of word lines.
- the insulation layer is patterned to form a plurality of first contact holes.
- a plurality of first contacts are formed to fill respective first contact holes and a plurality of first bit lines are formed to be electrically connected to respective first contacts.
- a spacer is formed on a side of each of the first bit lines.
- a second contact hole is formed between the adjacent first contact holes by removing the insulation layer between the adjacent spacers.
- a second contact is formed to fill the second contact holes and a second bit line is formed to be electrically connected to the second contact.
- Still other embodiments can be exemplarily characterized as a semiconductor device including a plurality of first bit lines and a plurality of first contacts connected to respective first bit lines.
- a spacer is provided on a side of each of the first bit lines.
- a second bit line is self-alignedly disposed between the adjacent spacers.
- a second contact is self-aligned and connected to the second bit line.
- non-volatile memory device including a substrate including a plurality of active regions defined by a device isolation region.
- a string select line, a ground select line, and a plurality of word lines between the string select line and the ground select line are provided to cross over the active regions.
- An insulation layer covers the string select line, the ground select line, the plurality of word liens, and the active regions.
- a first contact penetrates the insulation layer to electrically connect to odd active regions, and a bit line is electrically connected to respective first contacts.
- a spacer is provided on a side of each of the first bit lines.
- a second bit line is provided self-alignedly between the adjacent spacers.
- a second contact is self-aligned and connected to the second bit line.
- Yet other embodiment can be exemplarily characterized as a method of forming a semiconductor device that includes forming a first insulation layer on a substrate.
- a plurality of spaced apart first masks are formed on the first insulation layer.
- a plurality of first grooves are defined between adjacent first masks.
- a second insulation layer is formed on a side of each of the first masks to define a plurality of second grooves, the second groove having a smaller width than the first grooves.
- a plurality of second masks are formed to fill respective second grooves.
- a plurality of second masks are formed to fill respective second grooves.
- a plurality of third grooves for a bit line are formed by removing the second insulation layer, each of the third grooves being disposed between adjacent first and second masks.
- a third mask is formed, the third mask having an opening exposing the third groove.
- a plurality of contact holes are formed between the adjacent first and second masks and self-aligned with respective third grooves by patterning the first insulation layer using the third mask, the second mask, and the first mask as an etching mask.
- a conductive material is formed on the first masks and the second mask to fill the third groove and respective contact hole.
- a plurality of conductive lines and a plurality of contacts are formed by performing an etching process on the conductive material, the contacts being self-aligned with respective lines.
- a further embodiment can be exemplarily characterized as a method of forming a conductive line that includes forming a first insulation layer on a substrate.
- a plurality of spaced first masks are formed on the first insulation layer.
- a plurality of second masks are formed to divide a first groove defined between the adjacent first masks, each of the second masks being disposed between the adjacent first masks.
- a third mask is formed, the third mask having opening crossing over at least one of a plurality of third grooves, the third groove being defined by the adjacent first mask and the second mask.
- a contact hole self-aligned with respective third groove is formed by patterning the first insulation layer using the third mask, the second mask, and the first mask as an etching mask.
- a plurality of conductive lines and a plurality of contacts self-aligned with respective conductive lines are formed by filling the contact holes and the third grooves with a conductive material and etching the filled conductive material.
- Some embodiments can be exemplarily characterized as a stacked memory device including a plurality of substrates.
- a memory device is disposed on the at least one substrate.
- the memory device may include the non-volatile memory device formed by exemplary embodiments.
- FIG. 1 Other embodiments can be exemplarily characterized as a memory card including a microprocessor and a memory device coupled to the microprocessor.
- the memory device may include the non-volatile memory device formed by exemplary embodiments.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
In some embodiments, a semiconductor device includes first bit lines connected to respective first contacts. Spacers are disposed on sidewalls of the first bit lines. A second bit line is self-alignedly disposed between adjacent spacers, and a second contact is self-aligned with and connected to the second bit line.
Description
- The present application is a divisional of and claims priority from U.S. patent application Ser. No. 11/623,269, filed Jan. 15, 2007, which claims the benefit of Korean Patent Application No. 10-2006-0101957, filed on Oct. 19, 2006, the disclosures of which are hereby incorporated by reference herein in their entireties.
- Exemplary embodiments disclosed herein generally relate to formation of lines and, more particularly, to formation of bit lines in a semiconductor device. Exemplary embodiments disclosed herein also relate to bit lines in a semiconductor device such as a non-volatile memory device and a method for forming the same.
- As semiconductor devices become increasingly integrated, the widths of patterns and the intervals between adjacent patterns decrease. Conventionally, fine patterns are formed by performing various photolithography processes. However, as the degree to which semiconductor devices are integrated increases, a misalignment margin in such photolithography processes decreases. Accordingly, fine patterns (e.g., contacts) are often misaligned with respect to underlying conductive regions during photolithography processes. For example, when even a slight degree of a misalignment occurs during a photolithography process for forming a bit line, misalignment between bit lines and bit line contacts occurs, thereby bridging one bit line to an adjacent bit line. Moreover, due to the reduction of a photolithography process margin, adjacent bit lines can become electrically connected to each other.
- Exemplary embodiments described herein provide a conductive line structure and a method for forming the same. Exemplary embodiments described herein also provide a non-volatile memory device including a bit line and a method for forming the same. Exemplary embodiments described herein also provide a memory card including the non-volatile memory device. Exemplary embodiments described herein also provide a stacked memory device including a non-volatile memory device.
- One embodiment exemplarily described herein can be characterized as a method for forming a conductive line that includes forming an insulation layer on a substrate, the substrate including a plurality of first regions and a plurality of second regions, each of the second region being disposed between adjacent first regions; forming a plurality of first conductive lines on the insulation layer, the first conductive lines being electrically connected to respective first regions through respective first contacts through the insulation layer; forming a plurality of spacers on sidewalls of the first lines; forming a plurality of contact holes between the adjacent first contacts by removing the insulation layer between the adjacent ones of the plurality of spacers, the contact holes exposing respective second regions; and forming a plurality of second contacts filling respective contact holes and forming a plurality of second conducive lines electrically connected to respective second contacts.
- Another embodiment exemplarily described herein can be characterized as a method of forming a non-volatile memory device that includes forming a string select line, a ground select line, and a plurality of word lines between the string select line and the ground select line on a substrate having a plurality of active regions, the string and ground select lines and the plurality of word lines crossing over the active regions; forming an insulation layer covering the ground select line, the string select line, and the plurality of word lines; patterning the insulation layer to form a plurality of first contact holes; forming a plurality of first contacts within respective first contact holes and forming a plurality of first bit lines electrically connected to respective first contacts; forming a plurality of spacers on sidewalls of the first bit lines; forming a second contact hole between adjacent ones of the plurality of first contact holes by removing the insulation layer between the adjacent ones of the plurality of spacers; and forming a second contact within the second contact holes and a second bit line electrically connected to the second contact.
- Still another embodiment exemplarily described herein can be characterized as a stacked memory device that includes a plurality of substrates having at least two stacked substrates; and a memory device disposed on at least one of the substrates. In such an embodiment, the memory device can be formed according to the method disclosed in the immediately preceding paragraph.
- Still another embodiment exemplarily described herein can be characterized as a memory card that includes a microprocessor; and a memory device coupled to the microprocessor. In such an embodiment, the memory device can be formed according to the method disclosed in the immediately preceding paragraph.
- Yet another embodiment exemplarily described herein can be characterized as a semiconductor device that includes a plurality of first bit lines and a plurality of first contacts connected to respective first bit lines; a spacer formed on a sidewall of each of the first bit lines; and a second bit line self-alignedly disposed between the adjacent spacers and a second contact self-aligned with and connected to the second bit line.
- A further embodiment exemplarily described herein can be characterized as a non-volatile memory device that includes a substrate including a plurality of active regions defined by a device isolation region; a string select line, a ground select line, and a plurality of word lines disposed between the string select line and the ground select line, the string and ground select lines and the plurality of word lines crossing over the active regions; an insulation layer covering the string select line, the ground select line, the plurality of word liens, and the active regions; first contacts through the insulation layer and electrically connected to odd active regions; first bit lines electrically connected to respective first contacts; a spacer formed on a sidewall of the first bit lines; and a second bit line self-alignedly disposed between the adjacent spacers and a second contact self-aligned with and connected to the second bit line.
- Yet another embodiment exemplarily described herein can be characterized as a method of forming a semiconductor device that includes forming a first insulation layer on a substrate; forming a first mask on the first insulation layer, the first mask defining an opening; forming a first groove within the first insulation layer using the first mask; forming a second insulation layer on the first mask and on a side of the first groove to define a second groove, the second groove having a smaller width than the first groove; forming a second mask filling the second groove; forming a plurality of third grooves for bit lines by removing the second insulation layer, each third groove being between the first and second masks; forming a third mask having an opening exposing the third grooves; forming a plurality of contact holes disposed between the adjacent first and second masks and self-aligned with respect to the third grooves by patterning the first insulating layer using the third, second and first masks as an etching mask; forming a conductive material on the first and second masks to fill the third grooves and respective contact holes; and forming a plurality of conductive lines and a plurality of contacts by performing an etching process on the conductive material, the contacts being self-aligned with respective conductive lines.
- Still another embodiment exemplarily described herein can be characterized as a method of forming a line that includes forming a first insulation layer on a substrate; forming a first mask on the first insulation layer, the first mask defining a first groove therein; forming a second mask dividing the first groove, the second mask disposed within the first groove and defining a plurality of third grooves between the first and second masks; forming a third mask, the third mask having an opening crossing over at least one of the plurality of third grooves; forming a plurality of contact holes self-aligned with third grooves by patterning the first insulation layer using the third mask, the second mask, and the first mask as an etching mask; and forming a plurality of conductive lines and a plurality of contacts self-aligned with respect to corresponding conductive lines by filling the contact holes and the third grooves with a conductive material and etching the conductive material.
- Another embodiment exemplarily described herein can be characterized as a method for forming a semiconductor device that includes forming a first insulation layer on a substrate; forming a plurality of first contacts through the first insulation layer; forming a second contact through the first insulation layer between adjacent ones of the plurality of first contacts; forming an insulation structure on the first insulation layer, the insulation structure defining a groove, wherein at least a portion of the first insulation layer defines a lower surface of the groove; forming a plurality of first conductive lines on the first insulation layer, the plurality of first conductive lines electrically connected to corresponding ones of the plurality of first contacts; and forming a second conductive line within the groove, the second conductive line electrically connected to the second contact, wherein the insulation structure is formed on sidewalls of adjacent ones of the plurality of first conductive lines.
- Yet another embodiment exemplarily described herein can be characterized as a semiconductor device that includes a first insulation layer on a substrate; a plurality of first contacts through the first insulation layer; a second contact through the first insulation layer and between adjacent ones of the plurality of contacts; an insulation structure on the first insulation layer, the insulation structure defining a groove, wherein at least a portion of the first insulation layer defines a lower surface of the groove; a plurality of first conductive lines on the first insulation layer, the plurality of first conductive lines electrically connected to corresponding ones of the plurality of first contacts; and a second conductive line within the groove, the second conductive line electrically connected to the second contact, wherein the insulation structure is formed on sidewalls of adjacent ones of the plurality of first conductive lines.
- Lastly, another embodiment exemplarily described herein can be characterized as a method of forming a semiconductor device that includes forming a first insulation layer on a substrate; forming a plurality of first bit lines on the first insulation layer; forming an insulation structure on the first insulation layer; and forming a second bit line on the first insulation layer between the plurality of first bit lines, wherein the second bit line is self-aligned with respect to the insulation structure.
- The accompanying figures are included to provide a further understanding of the exemplary embodiments, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the present invention and, together with the description, serve to exemplarily explain principles of the present invention. In the figures:
-
FIG. 1 is an equivalent circuit diagram of one embodiment of a non-volatile memory device; -
FIG. 2 is an equivalent circuit diagram of another embodiment of a non-volatile memory device; -
FIG. 3 is a plan view exemplarily illustrating connections between bit lines and corresponding bit line contacts in a non-volatile memory device according to one embodiment; -
FIG. 4 is a cross-sectional view of the non-volatile memory device shown inFIG. 3 , taken along line I-I′ thereof; -
FIG. 5 is a cross-sectional view of the non-volatile memory device shown inFIG. 3 , taken along lines II-II′ and III-III′ thereof; -
FIGS. 6-14 are cross-sectional views illustrating an exemplary embodiment of a method for forming a non-volatile memory device; -
FIG. 15 is a cross-sectional view of another embodiment of a non-volatile memory device; -
FIGS. 16-18 are cross-sectional views illustrating another exemplary embodiment of a method for forming a non-volatile memory device; -
FIGS. 19-26 are cross-sectional views illustrating yet another exemplary embodiment of a method for forming a non-volatile memory device; -
FIG. 27 is a cross-sectional view illustrating still another exemplary embodiment of a method for forming a non-volatile memory device; -
FIGS. 28-35 are cross-sectional views illustrating yet another exemplary embodiment of a method for forming a non-volatile memory device; -
FIG. 36 is a cross-sectional view of an exemplary embodiment of a stacked memory device including a non-volatile memory device; -
FIG. 37 is a block diagram of an exemplary embodiment of a system including a non-volatile memory device; and -
FIG. 38 is a block diagram of an exemplary embodiment of a memory card incorporating a non-volatile memory device. - Exemplary embodiments will be described below in more detail with reference to the accompanying drawings. These embodiments may, however, be realized in different forms and should not be constructed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present invention to those skilled in the art.
- In the figures, the dimensions of layers and regions are exaggerated for clarity of illustration. It will also be understood that when a layer (or film) is referred to as being ‘on’ another layer or substrate, it can be directly on the other layer or substrate, or intervening layers may also be present. Further, it will be understood that when a layer is referred to as being ‘under’ another layer, it can be directly under, and one or more intervening layers may also be present. In addition, it will also be understood that when a layer is referred to as being ‘between’ two layers, it can be the only layer between the two layers, or one or more intervening layers may also be present.
- A ‘semiconductor substrate’ or a ‘substrate’ mentioned in the exemplary embodiments may refer to a structure based on an arbitrary semiconductor. The structure based on the semiconductor may include a silicon-on-insulator (SOI) having silicon on an insulation layer, silicon-on-sapphire (SOS) having silicon on sapphire, silicon-germanium, doped or undoped silicon, an epitaxial layer formed by an epitaxial growth technology, and another semiconductor structure. Additionally, a ‘semiconductor substrate’ or a ‘substrate’ may be a semiconductor substrate or a substrate where an arbitrary semiconductor device, e.g., a memory device, is already formed.
- The terms ‘odd bit line’ and ‘even bit line’, as used herein below, are relative. When one bit line is called an ‘odd bit line’, a bit line adjacent to the one bit line is called an ‘even bit line’. Conversely, when one bit line is called an ‘even bit line’, a bit line adjacent to the one bit line is called an ‘odd bit line’. For example, when considering adjacent two bit lines, when one bit line is an ‘odd bit line’, the other one is an ‘even bit line’, and vice versa.
- Exemplary embodiments described herein relate to a method of forming lines and the line structure resulting therefrom. The exemplary embodiments also relate to formation of bit lines in a semiconductor device such as a memory device. The exemplary embodiments may also relate to bit lines of a non-volatile memory device and to a method for forming the same. Hereinafter, various types of lines will be exemplary described. Moreover, a bit line of a non-volatile memory device will be described as an example.
-
FIG. 1 is an equivalent circuit diagram of one embodiment of a non-volatile memory device such as a NAND flash memory device. - Referring to
FIG. 1 , a string select line SSL and a ground select line GSL are disposed in a row direction (e.g., an x-axis direction), and word lines WL0 to WLm-1 are disposed between the string select line SSL and the ground select line GSL. Bit lines BL0 to BLn-1 are disposed in a column direction (e.g., a y-axis direction) to cross over the word lines WL0 to WLm-1. - A plurality of memory cells are coupled to each of the word lines WL0 to WLm-1 such that a plurality of memory cells MC0 to MCm-1 arranged in the column direction are connected in series to form a unit NAND string. A string select transistor SST and a ground select transistor GST are disposed on both sides of each unit NAND string. Gates of the string select transistors SST arranged in a row direction are connected to each other to form the string select line SSL and gates of the ground select transistors GST arranged in a row direction are connected to each other to form a ground select line GSL. A bit line is connected to respective string select transistor SST (e.g., via a drain region) of each NAND string. Source regions of the ground select transistors GST are connected to a common source line CSL.
-
FIG. 2 is an equivalent circuit diagram of one embodiment of a non-volatile memory device such as a NOR flash memory device. - Referring to
FIG. 2 , and unlike the NAND flash memory device ofFIG. 1 , a bit line BL and a source line S/L are connected to each memory cell. That is, the memory cells arranged in a column direction are separated from each other. - The types and forms of memory cells that may be combined in a word line may be numerous. For example, memory cells can include a tunneling insulation layer, a memory layer (or a charge storage layer), and a control insulation layer (or an inter-gate dielectric layer) which are sequentially stacked on a semiconductor substrate. The memory layer may include a material capable of storing electric charges that are injected from the substrate through the tunneling insulation layer. For example, a memory layer can include an insulator material capable of trapping electric charges with a high trap density. Such an insulator material can include, for example, nitride, aluminum oxide (Al2O3), hafnium oxide (HfO), hafnium aluminum oxide (HfAlO), hafnium silicon oxide (HfSiO) or combinations thereof. Additionally, polysilicon nano-particles, metal nano-particles, fullerenes, or the like, can be used as, or incorporated within, a memory layer. A floating gate such as polysilicon also can be used as a memory layer.
- In the NAND flash memory device of
FIG. 1 , drain regions of the string select transistors SST arranged in a column direction are connected to the respective lines BL0 to BLn-1. In the NOR flash memory device ofFIG. 2 , the bit lines BL0 to BLn-1 are connected to each memory cell. Accordingly, to form a reliable highly-integrated flash memory device, the bit line is connected to the corresponding string select transistor SST in the NAND flash memory device, and is connected to the respective memory cell MC in the NOR flash memory device. - According to the embodiments described herein, the bit line of the NAND flash memory device is connected to a drain region of a string select transistor SST through a bit line contact and the bit line of a NOR flash memory device is connected to a source/drain region of the memory cell. In one embodiment, bit lines may be provided as either a first bit line or a second bit line, wherein second bit lines can be disposed between adjacent first bit lines. Accordingly, odd bit lines may be referred to as first bit lines and even bit lines may be referred to as second bit lines. Each bit line is electrically connected to a respective bit line contact. In one embodiment, the first bit line and the second bit line can have different structures and, therefore, can be formed according to different methods. The bit lines will be described with reference to
FIGS. 3 through 5 . -
FIG. 3 is a plan view showing connections to odd bit lines BL_O and even bit lines BL_E and respective odd bit line contacts DC_O and even bit line contacts DC_E in a NAND flash memory device, according to one embodiment. - Referring to
FIG. 3 , the odd bit lines BL_O are connected to the respective odd bit line contacts DC_O, and the even bit lines BL_E are connected to the respective even bit line contacts DC_E. In one embodiment, the even bit lines BL_E and the odd bit lines BL_O may have the same structure or may have different structures. The even bit lines BL_E and the odd bit lines BL_O may be structurally different when, for example, the even bit lines BL_E and odd bit lines BL_O are formed according to different methods. For example, the odd bit lines BL_O can be formed using a photolithography process while the even bit lines BL_E can be formed between the odd hit lines BL_O in a self-aligned manner. Moreover, the even bit line contact DC_E can be formed on the respective even bit lines BL_E in a self-aligned manner. - Because the even bit line contacts DC_E and corresponding even bit lines BL_E can be formed in a self-aligned manner, an overlapping area between the odd bit lines BL_O and the respective odd bit line contacts DC_O can, in one embodiment, be less than or substantially equal to an overlapping area between the even bit line BL_E and the respective odd bit line contact DC_E. In one embodiment, a distance between the odd bit line contact DC_O and a string select line SSL (or a string select gate) may be different from or substantially equal to a distance between the even bit line contact DC_E and the string select line (or a string select gate).
- Referring to
FIG. 3 , a distance D1 between an odd bit line contact DC_O and a first string select line SSL_1 (or a first string select gate) may be greater than a distance D3 between the even bit line contact DC_E and the first string select line SSL_1 (or the first string select gate). A distance D2 between the odd bit line contact DC_O and a second string select line SSL_2 (or a second string select gate) may be shorter than a distance D4 between the even bit line contact DC_E and the second string select line SSL_2 (or the second string select gate). As described above, the structural difference may be result from that the odd bit line and the even bit line are formed by different methods. -
FIG. 4 is a cross-sectional view of the non-volatile memory device shown inFIG. 3 , taken along line I-I′. - Referring to
FIG. 4 , anactive region 30 may be defined in asubstrate 10 by adevice isolation region 20. Adjacentactive regions 30 may be electrically insulated from each other by adevice isolation region 20. A bit line is electrically connected to the respectiveactive region 20 through a bit line contact. For example,bit line contacts insulation layer 50 to electrically contact the active regions. In one embodiment, an odd bit line and an even bit line can have the same or different structures (e.g., different widths, different heights, or different widths and heights). For example, the height of theeven bit line 86 may be less than the height of theodd bit line 81. Moreover, the width w1 of the oddbit line contact 71 and the width w2 of theodd bit line 81 can be substantially the same. Further, the width w3 of the evenbit line contact 76 may be less than the width w4 of theeven bit line 86 and the width w2 of the oddbit line contact 81 may be less than the width w4 of theeven bit line 86. The evenbit line contact 76 is self-aligned with respect to a respective even bitline 86. However, when theodd bit line 81 is formed by a photolithography process, theodd bit line 81 may be misaligned with respect to a respective oddbit line contact 71 within an acceptable range. -
FIG. 5 is a cross-sectional view of the non-volatile memory device shown inFIG. 3 , taken along lines II-II′ and Specifically, a left-illustrated portion ofFIG. 5 is a cross-sectional view of the non-volatile memory device shown inFIG. 3 , taken along line II-II′ and shows a cross-sectional view of odd bit lines while a left-illustrated portion ofFIG. 5 is a cross-sectional view of the non-volatile memory device shown inFIG. 3 , taken along line III-III′ and shows a cross-sectional view of even bit lines. - Referring generally to
FIG. 5 , eachbit line drain region 39. Specifically, the bit lines 81 and 86 are electrically connected to thedrain region 39 between the first string select line SSL_1 and the second string select line SSL_2 viabit line contacts -
FIGS. 6-14 are views illustrating an exemplary embodiment of a method for forming a non-volatile memory device. Specifically,FIGS. 6 , 8-10 and 12-14 are cross-sectional views taken along line I-I′ ofFIG. 3 ; andFIGS. 7 and 11 are plan views corresponding toFIGS. 6 and 10 , respectively. - Referring to
FIGS. 6 and 7 , adevice isolation region 20 is formed on asubstrate 10 to define a plurality ofactive regions 30. A stringselect line 41, a ground select line (not shown) and a plurality ofword lines 43 between the string and ground select lines are also formed according to well known methods; therefore, a detailed discussion of their formation will be omitted for conciseness. Briefly however, after forming atunneling insulation layer 33, amemory layer 35, acontrol insulation layer 37 and a conductive layer (not shown), for word lines and select lines, the conductive layer is patterned to form a stringselect line 41, word lines 43 and the ground select line (not shown), all of which cross over theactive regions 30 and thedevice isolation regions 20. The conductive layer, thetunneling insulation layer 33, thememory layer 35 and thecontrol insulation layer 37 can be patterned concurrently during a patterning process for the conductive layer. By performing an ion implantation process, thedrain region 39 is formed on the active region outside the stringselect line 41, a source region (not shown) is formed on the active region outside the ground select line, and a source/drain region (not shown) is formed on the active region between the word lines 43. - An
insulation layer 50 is formed on thesubstrate 10 to cover the stringselect line 41, the ground select line (not shown), and the word lines 43. In one embodiment, theinsulation layer 50 may include a material such as an oxide. In another embodiment, theinsulation layer 50 may include a multilayer structure of an oxide and a nitride. Afirst mask 60 having a plurality offirst openings 65 defining odd bit line contacts is formed on theinsulation layer 50. Thefirst openings 65 of thefirst mask 60 are disposed over the drain regions formed on odd active regions 30_O outside the stringselect lines 41. That is, drain regions formed on odd active regions 30_O outside the stringselect lines 41 are disposed within thefirst openings 65 of thefirst mask 60. As exemplarily illustrated, thefirst openings 65 may overlap with odd active regions 30_O (i.e., odd drain regions). - Referring to
FIG. 8 , thefirst mask 60 may be used as an etching mask to etch theinsulation layer 50, thecontrol insulation layer 37, thememory layer 35 and thetunneling insulation layer 33, thereby forming odd contact holes 53 that expose thedrain regions 39 in the odd active regions 30_O. - Referring to
FIG. 9 , thefirst mask 60 is removed,odd contacts 71 are formed within the odd contact holes 53 andodd bit lines 81 are electrically connected to respectiveodd contacts 71. Theodd contacts 71 andodd bit lines 81 can be formed according to any of various exemplary methods. - In one exemplary method,
odd bit lines 81 can be formed after forming theodd contacts 71. That is, after a material having a good step coverage (e.g., silicon) is formed on theinsulation layer 50 to fill the odd contact holes 53, a planarization process (e.g., chemical mechanical polishing (CMP), etch-back or the like) is performed to form theodd contacts 71 in the odd contact holes 53. Next, after forming a conductive material for a bit line on theodd contacts 71 and theinsulation layer 50, a patterning process is performed on the conductive material to formodd bit lines 81 that are electrically connected to respective ones of theodd contacts 71. Here, acapping layer 90 including a material such as a nitride can be formed on the odd bit lines 81. The conductive material from which the bit lines 81 are formed may include a material such as a metal, a metal alloy, a silicide, a conductive metal nitride, a conductive metal oxide, silicon, or the like or combinations thereof. - In another exemplary method, the
odd contacts 71 and correspondingodd bit lines 81 can be formed concurrently. That is, a conductive material may be formed on theinsulation layer 50 to fill the odd contact holes 53, and then a patterning process may be performed to form theodd contacts 71 and the odd bit lines 81. The conductive material may include a material such as a metal, a metal alloy, a silicide, a conductive metal nitride, a conductive metal oxide, silicon, or the like or combinations thereof. In one exemplary embodiment, if a bit line is to formed as a multilayer structure, a first conductive material (e.g., silicon) may be formed on theinsulation layer 50 to fill the odd contact holes 53 and a second conductive material (e.g., a metal having a low electrical resistance) may be formed on the first conductive material. Then, a patterning process can be performed to pattern the second conductive material or the second and first conductive materials. - Referring to
FIGS. 10 and 11 ,spacers 93 are formed on sidewalls of the odd bit lines 81. Thespacers 93 may include a material having a suitable etching selectivity with respect to theinsulation layer 50. When theinsulation layer 50 is formed in a multilayer, thespacers 93 may include a material having an etching selectivity with respect to the uppermost insulation layer of themultilayer insulation layer 50. For example, thespacers 93 may include a nitride (e.g., silicon nitride), an oxide (e.g., aluminum oxide) or a nitride oxide (e.g., silicon oxynitride). Since thespacers 93 are formed on sidewalls of adjacent theodd bit lines 81,adjacent spacers 93 form line-type grooves 100. In one embodiment, these line-type grooves 100 can be used to define where even bit lines are to be subsequently formed. In another embodiment, adjacent ones of the even and odd bit lines can be insulated from each other by aspacer 93 provided therebetween. - Next, and as illustrated in
FIG. 11 , asecond mask 110 is formed to define odd bit line contacts. Thesecond mask 110 includes asecond opening 115 that exposes regions where the even bit line contacts are to be subsequently formed. For example, thesecond opening 115 overlaps at least onedrain region 39 formed on the even active region 30_E. In one embodiment, thesecond opening 115 of thesecond mask 110 may be disposed between adjacent stringselect lines 41, and extend in a direction of the stringselect line 41 to overlap at least two even active regions 30_E and the odd active regions 30_O therebetween. Accordingly, thesecond opening 115 may be bar- or line-shaped such that thesecond opening 115 exposes at least two adjacent line-type grooves 100 and exposes theodd bit lines 81 therebetween. Thesecond mask 110 and thespacers 93 formed can be collectively used as an etch mask to form even bitline contacts 76 between stringselect lines 41. Accordingly, the evenbit line contacts 76 can be confined between thespacers 93 and be self-aligned with respect to line-type grooves 100 where even bitlines 86 are to be subsequently formed. - Referring to
FIG. 12 by using thesecond mask 110 and thespacers 93 as an etching mask, the exposedinsulation layer 50, thecontrol insulation layer 37, thememory layer 35 and thetunneling insulation layer 33 are etched to form even contactholes 56 between adjacentodd contacts 71. Because thespacer 93 has an etching selectivity with respect to theinsulation layer 50, it serves as an etching mask. During the etching process, a portion of thespacers 93 may be etched. In this embodiment, even contactholes 56 may be completely self-aligned with respect to corresponding line-type grooves 100 where even bitlines 86 are to be subsequently formed. Moreover, misalignment between the line-type grooves 100 and even contactholes 56 does not occur. During the etching process, when a portion of aspacer 93 is etched, the width of a subsequently formed even bitline 86 may be greater than the width of theodd bit line 81. On the other hand, the width of the line-type groove 100 can be adjusted by varying the width of thespacers 93. Thus, the width of subsequently formed even bitlines 86 can be appropriately adjusted, as well as the ratio between the widths of the even andodd bit lines spacers 93. - The
even contacts 76 and even bitlines 86 can be formed according to any of various exemplary methods. For example, and with reference toFIG. 13 , even bitline contacts 76 may be formed by filling the even contact holes 56 and the line-type groove 100 betweenspacers 93 with a conductive material and subsequently performing an etch-back process. Before performing the etch-back process, a CMP process can be performed. A conductive material forbit lines 86 may then be formed on the evenbit line contacts 76 to fill the line-type groove 100 between thespacers 93. - Referring to
FIG. 14 , even bitlines 86 are formed in a self-aligned manner betweenspacers 93 and are electrically connected to respective ones of even bitline contacts 76 by etching the conductive material for the bit lines 86. For example, a CMP process may be performed until the top surface of theodd bit lines 81 is exposed, thereby forming the even bit lines 86. The conductive material from which the bit lines 86 are formed may include a material such as a metal, a metal alloy, a silicide, a conductive metal nitride, a conductive metal oxide, silicon, or the like or combinations thereof. - In another exemplary method, the even bit lines and even bit line contacts can be formed concurrently. That is, a conductive material may be formed to fill the even contact holes 56 and the line-
type grooves 100 betweenspacers 93 and a planarization process may then be performed to form theeven bit lines 86 and respective even bitline contacts 76. - According to the illustrated embodiment, misalignment between the even bit lines and respective bit line contacts does not occur. Additionally, because even bit lines are formed between the odd bit lines in a self-aligned manner after the odd bit lines are formed, a distance between the adjacent bit lines can be decreased beyond the resolution of a photolithography process (i.e., beyond a design rule). Moreover, an electrical connection between adjacent bit lines can be prevented.
- The conductive material may be subjected to various etches to form the bit lines 86. For example, when an etching amount is adjusted, the even bit lines can be formed in various structures. For example, if a planarization process is performed until the
capping layer 90 on the odd bit line is exposed after forming the conductive material for a bit line 86 (e.g., as shown inFIG. 13 ), then, as exemplarily illustrated inFIG. 15 , the top of theeven bit lines 86 may be higher than the top of the odd bit lines 81. By further performing an etching process on the conductive material forbit lines 86, the top of theeven bit lines 86 may be made lower than the top surface of cappinglayer 90, or may be lower than or substantially equal to the top of the odd bit lines 81. Moreover, thecapping layer 90 can be formed on theeven bit line 86. - Although the odd bit lines are formed by performing a patterning process in the above embodiment, they can be formed according to a damascene process. In this case, misalignment between the even bit lines and the even bit line contacts does not occur and misalignment between the odd bit lines and respective odd bit line contacts does not occur. Such a damascene process will be described in greater detail with reference to
FIGS. 16-18 . - Referring to
FIG. 16 , adevice isolation region 20, anactive region 30, a string select line SSL, a word line, and ground select line GSL may be formed on thesubstrate 10 in the same or similar manner as described above with respect toFIG. 6 and then aninsulation layer 50 may be formed. Theinsulation layer 50 may include a single layer of a material such as oxide or may include multilayer structure of materials such as oxide and nitride. Amold layer 120 may then be formed on theinsulation layer 50. Themold layer 120 may include a material having an etching selectivity with respect to theinsulation layer 50. For example, when theinsulation layer 50 includes an oxide layer, themold layer 120 may include a material such as a nitride. As shown inFIG. 16 , a patterning process is performed on themold layer 120 to form odd line-type openings 125 and odd contact holes 53. Each odd line-type opening 125 defines an odd bit line while eachodd contact hole 53 is self-aligned with the odd line-type opening 125 and defines an odd bit line contact. In the illustrated embodiment, the width of the odd line-type opening 125 may be wider than or substantially equal to the width of theodd contact hole 53. - Referring to
FIG. 17 , oddbit line contacts 71 andodd bit lines 81 are formed by filling eachodd contact hole 53 and each odd line-type opening 125 with conductive material. For example, after a conductive material is formed on themold layer 120 to fill the odd contact holes 53 and the odd line-type openings 125, a planarization process is performed until themold layer 120 is exposed, thereby formingodd bit lines 81 and oddbit line contacts 71. In one embodiment, theodd bit lines 81 may partially fill the odd line-type openings 125 and an insulation layer including a material such as nitride may be used to fill the remaining portion of the line-type openings 125, thereby forming acapping layer 130. In one embodiment, the top surface of thecapping layer 130 may be made lower than the top surface of themold layer 120 by performing an additional etch-back process on theodd bit line 81. In one embodiment, thecapping layer 130 may include an oxide (e.g., aluminum oxide, silicon oxide, etc.). - Referring to
FIG. 18 , after removing themold layer 120,spacers 93 are formed on sidewalls of theodd bit lines 81 in a similar manner as discussed with respect toFIG. 10 . In a similar manner as described with respect toFIG. 11 , a second mask having a second opening may be formed to define an even contact hole. Since subsequent processes are identical to those of the previous embodiments, description will be omitted for conciseness. - As described above with respect to
FIGS. 16-18 , a misalignment between the even bit line and the even bit line contact and between the odd bit line and the odd bit line contact does not occur. - Referring to
FIGS. 19-26 , a method for forming a bit line according to another embodiment will be described.FIGS. 19 , 21-23, 25 and 26 are cross-sectional views taken along a line perpendicular to a bit line direction.FIGS. 20 and 24 are plan views corresponding toFIGS. 19 and 23 , respectively. - Referring to
FIGS. 19 and 20 , afirst insulation layer 250 is formed on asubstrate 210. The first insulatinglayer 250 may include a material such as an oxide. Thesubstrate 210 includes a plurality ofactive regions 230 that are defined by adevice isolation region 220. Adjacentactive regions 230 are electrically isolated by thedevice isolation region 220. That is, theactive region 230 is defined between the adjacentdevice isolation regions 220 such that the device isolation region and the active region are alternately disposed on thesubstrate 210. Afirst mask pattern 261 is formed to cover odd device isolation regions. Thefirst mask pattern 261 extends in a column direction (e.g., a y-axis direction) to cover the odd device isolation regions. Because thefirst mask pattern 261 is formed on thefirst insulation layer 250 to cover the odd device isolation regions, a plurality offirst grooves 265 are defined within portions of thefirst insulation layer 250 exposed by thefirst mask pattern 261. Thefirst mask pattern 261 may be formed such that each of thefirst grooves 265 overlaps (or exposes) the evendevice isolation regions 220 and theactive regions 230 on the both sides of the exposed evendevice isolation regions 220. Thefirst groove 265 extends in the column direction. Thefirst mask pattern 261 includes a material (e.g., a nitride) having an etching selectivity with respect to thefirst insulation layer 250. For example, after forming a silicon nitride layer on thefirst insulation layer 250, thefirst mask pattern 261 may be formed by performing a photolithography process to pattern the silicon nitride layer. At this point, a portion of thefirst insulation layer 250 between thefirst mask patterns 261 may be etched. - Referring to
FIG. 21 , asecond insulation layer 290 having an etching selectivity with respect to thefirst mask pattern 261 is formed. For example, thesecond insulation layer 290 may include an oxide (e.g., silicon oxide). In one embodiment, thesecond insulation layer 290 may have a substantially uniform thickness and be formed on the side and top surfaces of thefirst mask pattern 261 and within the plurality offirst grooves 265 defined within thefirst insulation layer 250. Accordingly, thesecond insulation layer 290 defines a plurality ofsecond grooves 295 overlapping (or exposing) evendevice isolation regions 220. Thesecond grooves 295 extend in the column direction to overlap (or expose) the evendevice isolation regions 220. - Referring to
FIG. 22 , asecond mask pattern 266 is formed by filling thesecond groove 295 with a material (e.g., silicon nitride) having an etching selectivity with respect to thefirst insulation layer 250 and thesecond insulation layer 290. For example, after forming a silicon nitride layer on thesecond insulation layer 290 to fill thesecond groove 295, thesecond mask pattern 266 is formed by removing portions of the silicon nitride layer outside thesecond grooves 295 via an etch-back process. As a result of the etch-back process, thesecond mask pattern 266 covers the evendevice isolation regions 220. - Referring to
FIG. 23 , an etching process is performed on thesecond insulation layer 290 to remove portions of thesecond insulation layer 290 on thefirst mask pattern 261 and portions of thesecond insulation layer 290 between thefirst mask pattern 261 and thesecond mask pattern 266, thereby concurrently formingthird grooves third grooves 257 can be used to define where a subsequently formed odd bit line will be formed and thethird grooves 258 can be used to define where a subsequently formed even bit line will be formed. - In the illustrated embodiment, the
second mask pattern 266 is formed between adjacent sidewalls of thefirst mask pattern 261 through a self-aligned method using thesecond insulation layer 290. Thus, thethird grooves first mask pattern 261 and the neighboringsecond mask pattern 266 in a self-aligned method. - Referring now to
FIGS. 23 and 24 , athird mask 300 is formed to have anopening 305 defining a bit line contact hole. Theopening 305 of thethird mask 300 may be bar- or line-shaped and extend in a row direction (e.g., in an x-axis direction) to define a plurality of bit line contact holes concurrently. For example, theopening 305 of thethird mask 300 concurrently exposes thethird grooves 257 and thethird grooves 258 to define where even bit line contact holes and odd bit line contact holes will be concurrently formed. - Referring to
FIG. 25 , using thethird mask 300, thesecond mask pattern 266 and thefirst mask pattern 261 as an etching mask, thefirst insulation layer 250 is patterned to form odd bit line contact holes 253, self-aligned with respect to thethird grooves 257, and even bit line contact holes 254, self-aligned with respect to thethird grooves 258. Thethird mask 300 is then removed. - Referring to
FIG. 26 , a conductive material for a bit line contact and a bit line is then provided to fill the contact holes 253 and 254 and thethird grooves first mask pattern 261 and thesecond mask pattern 266 are exposed, thereby formingbit lines line contacts - Referring to
FIGS. 19-26 , a remainingportion 290 r of the second insulation layer may remain below thesecond mask pattern 266. That is, although thefirst insulation layer 250 is disposed between an even device isolation region and thefirst mask pattern 261, the remainingportion 290 r may remain between the odd device isolation region and thesecond mask pattern 266. - The
bit line contacts FIGS. 19-26 , can be formed in a manner similar to the processes exemplarily described above with respect toFIGS. 6-15 . - Referring to
FIG. 27 , thesecond insulation layer 290 can, in another embodiment, be formed on the sidewall of the first mask pattern 261 (e.g., within grooves of the first mask pattern 261) as aspacer 297 instead of being formed by filling thefirst groove 265 as shown inFIG. 21 . In such an embodiment, the aforementionedfirst grooves 265 are not defined within thefirst insulation layer 250 and, after forming thesecond insulation layer 290, an etch-back process is performed to form spacers 297 on sidewalls of thefirst mask pattern 261. Due to the formation ofspacers 297, thesecond mask pattern 266 directly contacts thefirst insulation layer 250. The process for forming the bit line contacts and bit lines may then proceed as described with respect toFIG. 23 . - In the embodiment of
FIGS. 19 through 26 , after thethird mask 300 is formed, portions of thesecond insulation layer 290 between the first mask pattern and the second mask pattern can be removed to define thethird grooves second insulation layer 290 between the adjacent first mask and second mask is removed to form thethird grooves -
FIGS. 19-26 illustrate processes to form a conductive line on a cell region. According to another embodiment exemplarily illustrated inFIGS. 28-35 , a conductive line can also be formed on a peripheral circuit region of the substrate, concurrently with the formation of the bit lines over the cell region. - Referring to
FIG. 28 , the aforementionedfirst mask pattern 261 may be formed over a cell region and over a peripheral circuit region concurrently with the process described with respect toFIGS. 19 and 20 . In the illustrated embodiment, the first mask pattern may further includefourth grooves 267 where conductive lines are to be formed. - Referring to
FIGS. 29 and 30 , the aforementionedsecond insulation layer 290 andsecond mask 266 may be formed over the cell region and the peripheral circuit region concurrently with the process described with respect toFIGS. 21 and 22 . - Referring to
FIGS. 31-32 , after forming thesecond mask pattern 266 and before forming the aforementionedthird mask 300, an etch process is performed to remove the portion ofsecond mask pattern 266 andsecond insulation layer 290 within thefourth groove 267 over the peripheral circuit region while retaining thefourth groove 267 defined by thefirst mask pattern 261 in the peripheral circuit region. For example, after forming thesecond mask pattern 266 and thesecond insulation layer 290 on the cell and peripheral circuit regions, a protective mask (not shown) may be formed to cover the cell region. Then, thesecond mask pattern 266 is removed in a peripheral circuit region where is not covered by the protective mask. - Referring again to
FIG. 32 , when removing thesecond insulation layer 290 on and between thefirst mask pattern 261 and thesecond mask pattern 266 over the cell region, the portion of thesecond insulation layer 290 within thefourth groove 267 over the peripheral region is also removed also (e.g., in the manner as described with respect to the embodiment shown inFIG. 23 ), to expose thefourth groove 267. - In another embodiment, the second mask pattern and the second insulation layer can be selectively formed only on the cell region instead of forming second mask pattern and second insulation layer on the cell and peripheral regions and then selectively removing portions of the second mask pattern and the second insulation layer over the peripheral circuit region. In such an embodiment, a process for removing the second insulation layer and the second mask layer over the peripheral circuit region will be omitted.
- Referring to
FIG. 33 , when forming the aforementionedthird mask 300 having thethird opening 305 as described with respect toFIGS. 23 and 24 , thethird mask 300 may also be formed on thefirst mask 261 and thefirst insulation layer 250 in the cell and peripheral circuit regions and further include anopening 307 exposing thefourth groove 267 over the peripheral circuit region. - Referring to
FIG. 34 , when forming the aforementioned contact holes as described above with respect toFIG. 25 , thefirst insulation layer 250 may be patterned to form acontact hole 258. As shown, thecontact hole 258 is self-aligned with respect to thefourth groove 267. - Referring to
FIG. 35 , when the aforementioned conductive material is planarized by, for example, etching to form bit lines and bit line contacts as shown inFIG. 26 , aconductive line 88 and acontact 78 for a conductive line may be similarly formed in the peripheral circuit region. - The method for forming bit lines in the above embodiments can be applied to various fields. For example, the methods can be applied to form a conductive line that is electrically connected to corresponding conductive region below the conductive line through a contact plug. Additionally, the methods can be applied to form a cross-point memory device having a memory layer defined at a cross-point of top and bottom electrodes (i.e., at a region where the top and bottom electrodes cross each other). Thus, when the top electrode and the bottom electrode are connected through a contact plug in the cross-point memory device, the methods exemplarily described in the above embodiments can be applied.
- A method for forming a semiconductor device and/or a method for forming a non-volatile memory device according to the embodiments of the present invention can be applied to a stacked memory device or a three dimensional memory device. In one embodiment, the stacked memory device may include stacked substrates. At least one substrate of the plurality of stacked substrates may include a memory device or a memory chip, and at least one memory device may include a non-volatile memory device fabricated according to the embodiments exemplarily described above.
-
FIG. 36 is a cross-sectional view of one embodiment of a stacked memory device including a non-volatile memory device. - Referring to
FIG. 36 , the stacked memory device may, for example, include afirst level substrate 410, asecond level substrate 510, and athird level substrate 610. Thesecond level substrate 510 and thethird level substrate 510 includememory devices memory devices - The memory device in the substrates may be configured the same or differently. For example, the
memory device 550 in thesecond level substrate 510 may be a flash memory device and thememory device 650 in thethird level substrate 610 may be a volatile memory device, or vice versa. Additionally, the memory device in a specific level substrate may include different types of memory devices. For example, thememory device 550 of thesecond level substrate 510 may include a volatile memory device, a ferroelectrics memory, a resistance memory, a phase-change memory, a magnetic memory or combinations thereof in addition to a non-volatile memory device. The memory device may be a memory capable of storing one bit or more than two bits of a multi bit. -
FIG. 37 is a block diagram of asystem 900 including a non-volatile memory device according to an embodiment of the present invention. Thesystem 900 can be used in a wireless communication device such as a PDA, a laptop computer, a portable computer, a web tablet, a wireless phone, a mobile phone, a digital music player, or all devices transmitting and/or receiving information via a wireless environment. - The
system 900 may include acontroller 910, an input/output device 920 such as a keypad, a keyboard and a display, amemory 930, and awireless interface 940 combined each other through abus 950. Thecontroller 910 may include more than one microprocessor, a digital signal processor, a microcontroller, or any devices similar to those. Thememory 930 can be used to store commands executed by thecontroller 910. Thememory 930 includes a flash memory according to the embodiments of the present invention. Thememory 930 includes another type of a memory, a volatile memory where arbitrary access is possible, or various types of memory. - The
system 900 may use awireless interface 940 transmitting data into a wireless communication network or receiving data from the network. For example, thewireless interface 940 includes an antenna and a wireless transceiver. - The
system 900 can be used in a communication interface protocol of a third generation communication system such as CDMA, GSM, NADC, E-TDMA, WCDAM, and CDMA2000. - The semiconductor device and/or the non-volatile memory exemplarily device described herein can be applied to a memory card.
FIG. 38 is a block diagram of amemory card 1000 applied with anon-volatile memory device 1100 according to an exemplary embodiment. - Referring to
FIG. 38 , thememory card 1000 may include an encryption circuit for encoding, alogic circuit 1020, a digital signal processor (DSP), and amain processor 1040. Additionally, thememory card system 1000 includes aflash memory device 1100 and other various kinds of memories such asSRAM 1050,DRAM 1060, andROM 1070. Thememory card system 1000 includes RF (high frequency/microwave)circuit 1080 and an input/output circuit 1090. Function blocks 1010 in thememory card 1000 are connected to each other through a system bus. - The
memory card 1000 operates according to a control of the external host (not shown), and thenon-volatile memory device 1100 stores data or output the stored data according to a control of the host. - According to the embodiments exemplarily described above, misalignment between the bit line and the bit line contact can be prevented.
- According to the embodiments exemplarily described above, a more highly integrated memory device can be obtained.
- Accordingly, one embodiment can be exemplarily characterized as a method for forming a conductive line that includes forming an insulation layer on a substrate, the substrate including a plurality of first regions and a plurality of second regions, each of the second regions being disposed between adjacent first regions. A plurality of first lines are formed on the insulation layer, the first lines being electrically connected to respective first regions through respective first contacts penetrating the insulation layer. Spacers are formed on a side of the first lines. A plurality of contact holes are formed between the adjacent first contacts by removing the insulation layer between the adjacent spacers, the contact holes exposing respective second regions. A plurality of second contacts are formed to fill the corresponding contact holes and a plurality of second lines are formed to be electrically connected to respective second contacts.
- Other embodiments can be exemplarily characterized as a method of forming a non-volatile memory device may include forming a string select line, a ground select line, and a plurality of word lines between the string select line and the ground select line on a substrate having a plurality of active regions, the string and ground select lines and the plurality of word lines crossing over the active regions. An insulation layer is formed to cover the ground select line, the string select line, and the plurality of word lines. The insulation layer is patterned to form a plurality of first contact holes. A plurality of first contacts are formed to fill respective first contact holes and a plurality of first bit lines are formed to be electrically connected to respective first contacts. A spacer is formed on a side of each of the first bit lines. A second contact hole is formed between the adjacent first contact holes by removing the insulation layer between the adjacent spacers. A second contact is formed to fill the second contact holes and a second bit line is formed to be electrically connected to the second contact.
- Still other embodiments can be exemplarily characterized as a semiconductor device including a plurality of first bit lines and a plurality of first contacts connected to respective first bit lines. A spacer is provided on a side of each of the first bit lines. A second bit line is self-alignedly disposed between the adjacent spacers. A second contact is self-aligned and connected to the second bit line.
- Still, other embodiments can be exemplarily characterized as a non-volatile memory device including a substrate including a plurality of active regions defined by a device isolation region. A string select line, a ground select line, and a plurality of word lines between the string select line and the ground select line are provided to cross over the active regions. An insulation layer covers the string select line, the ground select line, the plurality of word liens, and the active regions. A first contact penetrates the insulation layer to electrically connect to odd active regions, and a bit line is electrically connected to respective first contacts. A spacer is provided on a side of each of the first bit lines. A second bit line is provided self-alignedly between the adjacent spacers. A second contact is self-aligned and connected to the second bit line.
- Yet other embodiment can be exemplarily characterized as a method of forming a semiconductor device that includes forming a first insulation layer on a substrate. A plurality of spaced apart first masks are formed on the first insulation layer. A plurality of first grooves are defined between adjacent first masks. A second insulation layer is formed on a side of each of the first masks to define a plurality of second grooves, the second groove having a smaller width than the first grooves. A plurality of second masks are formed to fill respective second grooves. A plurality of second masks are formed to fill respective second grooves. A plurality of third grooves for a bit line are formed by removing the second insulation layer, each of the third grooves being disposed between adjacent first and second masks. A third mask is formed, the third mask having an opening exposing the third groove. A plurality of contact holes are formed between the adjacent first and second masks and self-aligned with respective third grooves by patterning the first insulation layer using the third mask, the second mask, and the first mask as an etching mask. A conductive material is formed on the first masks and the second mask to fill the third groove and respective contact hole. A plurality of conductive lines and a plurality of contacts are formed by performing an etching process on the conductive material, the contacts being self-aligned with respective lines.
- A further embodiment can be exemplarily characterized as a method of forming a conductive line that includes forming a first insulation layer on a substrate. A plurality of spaced first masks are formed on the first insulation layer. A plurality of second masks are formed to divide a first groove defined between the adjacent first masks, each of the second masks being disposed between the adjacent first masks. A third mask is formed, the third mask having opening crossing over at least one of a plurality of third grooves, the third groove being defined by the adjacent first mask and the second mask. A contact hole self-aligned with respective third groove is formed by patterning the first insulation layer using the third mask, the second mask, and the first mask as an etching mask. A plurality of conductive lines and a plurality of contacts self-aligned with respective conductive lines are formed by filling the contact holes and the third grooves with a conductive material and etching the filled conductive material.
- Some embodiments can be exemplarily characterized as a stacked memory device including a plurality of substrates. A memory device is disposed on the at least one substrate. The memory device may include the non-volatile memory device formed by exemplary embodiments.
- Other embodiments can be exemplarily characterized as a memory card including a microprocessor and a memory device coupled to the microprocessor. The memory device may include the non-volatile memory device formed by exemplary embodiments.
- The above-disclosed subject matter is to be considered as illustrative, and not restrictive, and the appended claims are intended to cover all such modifications, enhancements, and other embodiments, which fall within the true spirit and scope of the present invention. Thus, to the maximum extent allowed by law, the scope of the present invention is to be determined by the broadest permissible interpretation of the following claims and their equivalents, and shall not be restricted or limited by the foregoing detailed description.
Claims (11)
1. A semiconductor device comprising:
a plurality of first bit lines and a plurality of first contacts connected to respective ones of the first bit lines;
a plurality of spacers on sidewalls of the first bit lines; and
a second bit line self-alignedly disposed between adjacent ones of the spacers, and a second contact self-aligned with and connected to the second bit line.
2. The semiconductor device of claim 1 , wherein an overlapping area between one of the first bit lines and the one of the first contacts connected thereto is larger than an overlapping area between the second bit line and the second contact.
3. The semiconductor device of claim 1 , wherein a height of one of the first bit lines is different from a height of the second bit line.
4. The semiconductor device of claim 1 , wherein a width of one of the first bit lines is different from a width of the second bit line.
5. The semiconductor device of claim 1 , further comprising a string select line, a ground select line, and a plurality of word lines between the string select line and the ground select line, the first contacts and the second contact being electrically connected to respective drain regions outside the string select line.
6. The semiconductor device of claim 5 , wherein a distance between the string select line and one of the first contacts is different from a distance between the string select line and the second contact.
7. A non-volatile memory device comprising:
a substrate including a plurality of active regions defined by a device isolation region;
a string select line, a ground select line, and a plurality of word lines disposed between the string select line and the ground select line, the string and ground select lines and the plurality of word lines crossing over the active regions;
an insulation layer covering the string select line, the ground select line, the plurality of word lines, and the active regions;
first contacts through the insulation layer and electrically connected to odd-numbered ones of the active regions;
first bit lines electrically connected to respective first contacts;
a plurality of spacers on sidewalls of the first bit lines; and
a second bit line self-alignedly disposed between adjacent ones of the spacers, and a second contact self-aligned with and connected to the second bit line.
8. The non-volatile memory device of claim 7 , wherein an overlapping area between one of the first contacts and the one of the first bit lines connected thereto is larger than an overlapping area between the second contact and the second bit line.
9. The non-volatile memory device of claim 7 , wherein a distance between the string select line and one of the first contacts is different from a distance between the string select line and the second contact.
10. The non-volatile memory device of claim 7 , wherein a height of one of the first bit lines is different from a height of the second bit line.
11. The non-volatile memory device of claim 7 , wherein a width of one of the first bit lines is different from a width of the second bit line.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/909,223 US20110032763A1 (en) | 2006-10-19 | 2010-10-21 | Semiconductor devices including first and second bit lines |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020060101957A KR100812239B1 (en) | 2006-10-19 | 2006-10-19 | Semiconductor device and method for forming thereof |
KR2006-0101957 | 2006-10-19 | ||
US11/623,269 US7842571B2 (en) | 2006-10-19 | 2007-01-15 | Method for forming semiconductor device |
US12/909,223 US20110032763A1 (en) | 2006-10-19 | 2010-10-21 | Semiconductor devices including first and second bit lines |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/623,269 Division US7842571B2 (en) | 2006-10-19 | 2007-01-15 | Method for forming semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110032763A1 true US20110032763A1 (en) | 2011-02-10 |
Family
ID=39318455
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/623,269 Active 2029-08-02 US7842571B2 (en) | 2006-10-19 | 2007-01-15 | Method for forming semiconductor device |
US12/909,223 Abandoned US20110032763A1 (en) | 2006-10-19 | 2010-10-21 | Semiconductor devices including first and second bit lines |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/623,269 Active 2029-08-02 US7842571B2 (en) | 2006-10-19 | 2007-01-15 | Method for forming semiconductor device |
Country Status (5)
Country | Link |
---|---|
US (2) | US7842571B2 (en) |
JP (1) | JP2008103729A (en) |
KR (1) | KR100812239B1 (en) |
CN (1) | CN101165875A (en) |
TW (1) | TW200824034A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8119531B1 (en) * | 2011-01-26 | 2012-02-21 | International Business Machines Corporation | Mask and etch process for pattern assembly |
JP2022534274A (en) * | 2019-10-14 | 2022-07-28 | 長江存儲科技有限責任公司 | 3D phase change memory device |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4901898B2 (en) * | 2009-03-30 | 2012-03-21 | 株式会社東芝 | Manufacturing method of semiconductor device |
KR101610831B1 (en) * | 2010-02-09 | 2016-04-12 | 삼성전자주식회사 | Semiconductor device having bit line interconnection with enlarged width and lowered level on bit line contact and fabricating methods of the same |
DE112016004265T5 (en) * | 2015-09-21 | 2018-06-07 | Monolithic 3D Inc. | 3D SEMICONDUCTOR DEVICE AND STRUCTURE |
US9412752B1 (en) * | 2015-09-22 | 2016-08-09 | Macronix International Co., Ltd. | Reference line and bit line structure for 3D memory |
CN112599474B (en) * | 2020-12-21 | 2023-04-07 | 维沃移动通信(重庆)有限公司 | Flash memory device manufacturing method, flash memory device and electronic equipment |
CN113097146B (en) * | 2021-03-31 | 2022-06-17 | 长鑫存储技术有限公司 | Preparation method of semiconductor structure and semiconductor structure |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6153513A (en) * | 1998-06-17 | 2000-11-28 | United Microelectronics Corp. | Method of fabricating self-aligned capacitor |
US20020115256A1 (en) * | 2001-02-19 | 2002-08-22 | Samsung Electronics Co., Ltd. | Non-volatile memory device having a bit line contact pad and method for manufacturing the same |
US20030022484A1 (en) * | 2001-06-26 | 2003-01-30 | Hynix Semiconductor Inc. | Method of forming inter-dielectric layer in semiconductor device |
US6528418B1 (en) * | 2001-09-20 | 2003-03-04 | Hynix Semiconductor Inc. | Manufacturing method for semiconductor device |
US20030094632A1 (en) * | 2001-06-29 | 2003-05-22 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method of the same |
US20040051133A1 (en) * | 2002-09-13 | 2004-03-18 | Sharp Kabushiki Kaisha | Nonvolatile semiconductor memory device and process for producing the same |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR19980083674A (en) | 1997-05-16 | 1998-12-05 | 김영환 | Microcontact and charge storage electrode formation method of semiconductor device |
KR100451498B1 (en) | 1998-12-28 | 2004-12-09 | 주식회사 하이닉스반도체 | Bar pattern formation method of semiconductor device |
KR20000044952A (en) * | 1998-12-30 | 2000-07-15 | 김영환 | Method for fabricating metal wire |
KR100295061B1 (en) * | 1999-03-29 | 2001-07-12 | 윤종용 | Semiconductor device having chamfered silicide layer and method for manufacturing the same |
KR100583168B1 (en) | 1999-05-19 | 2006-05-24 | 주식회사 하이닉스반도체 | Method of manufacturing a semiconductor device |
CN1168134C (en) * | 2000-10-16 | 2004-09-22 | 联华电子股份有限公司 | Automatic alignment method of bit line contacting window and node conducting window |
US6911389B2 (en) * | 2002-09-18 | 2005-06-28 | Texas Instruments Incorporated | Self aligned vias in dual damascene interconnect, buried mask approach |
KR20050002005A (en) * | 2003-06-30 | 2005-01-07 | 주식회사 하이닉스반도체 | Method for fabricating semiconductor device capable of forming storage node contact hole and insulating spacer of bit line |
-
2006
- 2006-10-19 KR KR1020060101957A patent/KR100812239B1/en active IP Right Grant
-
2007
- 2007-01-15 US US11/623,269 patent/US7842571B2/en active Active
- 2007-10-18 JP JP2007271758A patent/JP2008103729A/en active Pending
- 2007-10-19 TW TW096139288A patent/TW200824034A/en unknown
- 2007-10-19 CN CNA2007101818559A patent/CN101165875A/en active Pending
-
2010
- 2010-10-21 US US12/909,223 patent/US20110032763A1/en not_active Abandoned
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6153513A (en) * | 1998-06-17 | 2000-11-28 | United Microelectronics Corp. | Method of fabricating self-aligned capacitor |
US20020115256A1 (en) * | 2001-02-19 | 2002-08-22 | Samsung Electronics Co., Ltd. | Non-volatile memory device having a bit line contact pad and method for manufacturing the same |
US20030022484A1 (en) * | 2001-06-26 | 2003-01-30 | Hynix Semiconductor Inc. | Method of forming inter-dielectric layer in semiconductor device |
US20030094632A1 (en) * | 2001-06-29 | 2003-05-22 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method of the same |
US6528418B1 (en) * | 2001-09-20 | 2003-03-04 | Hynix Semiconductor Inc. | Manufacturing method for semiconductor device |
US20040051133A1 (en) * | 2002-09-13 | 2004-03-18 | Sharp Kabushiki Kaisha | Nonvolatile semiconductor memory device and process for producing the same |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8119531B1 (en) * | 2011-01-26 | 2012-02-21 | International Business Machines Corporation | Mask and etch process for pattern assembly |
JP2022534274A (en) * | 2019-10-14 | 2022-07-28 | 長江存儲科技有限責任公司 | 3D phase change memory device |
JP7345567B2 (en) | 2019-10-14 | 2023-09-15 | 長江存儲科技有限責任公司 | 3D phase change memory device |
Also Published As
Publication number | Publication date |
---|---|
KR100812239B1 (en) | 2008-03-10 |
CN101165875A (en) | 2008-04-23 |
JP2008103729A (en) | 2008-05-01 |
US7842571B2 (en) | 2010-11-30 |
US20080096377A1 (en) | 2008-04-24 |
TW200824034A (en) | 2008-06-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10418374B2 (en) | Vertical memory devices | |
US9437483B2 (en) | Methods for forming etch stop layers, semiconductor devices having the same, and methods for fabricating semiconductor devices | |
US6376876B1 (en) | NAND-type flash memory devices and methods of fabricating the same | |
US8404542B2 (en) | Semiconductor device having transistor with vertical gate electrode and method of fabricating the same | |
US6936885B2 (en) | NAND-type flash memory devices and methods of fabricating the same | |
US7683422B2 (en) | Non-volatile memory devices with wraparound-shaped floating gate electrodes and methods of forming same | |
US20120156848A1 (en) | Method of manufacturing non-volatile memory device and contact plugs of semiconductor device | |
US20140048873A1 (en) | Semiconductor devices | |
US7768061B2 (en) | Self aligned 1 bit local SONOS memory cell | |
US20110032763A1 (en) | Semiconductor devices including first and second bit lines | |
JP2006186378A (en) | Nor flash memory device with twin bit cell structure and manufacturing method therefor | |
JP2006253652A (en) | Nonvolatile memory element and its manufacturing method | |
US9214470B2 (en) | Non-volatile memory device with vertical memory cells and method for fabricating the same | |
US8470704B2 (en) | Nonvolatile memory device and method of forming the nonvolatile memory device including giving an upper portion of an insulating layer an etching selectivity with respect to a lower portion | |
US8952536B2 (en) | Semiconductor device and method of fabrication | |
CN114649340A (en) | Three-dimensional memory element and manufacturing method thereof | |
US20100295133A1 (en) | Resistor of Semiconductor Device and Method of Forming the Same | |
US7320934B2 (en) | Method of forming a contact in a flash memory device | |
KR100660543B1 (en) | Nand falsh memory device and method of fabricating the same | |
US20100062581A1 (en) | Method of fabricating non-volatile memory device | |
US20050048718A1 (en) | Method for manufacturing flash memory device | |
US7932149B2 (en) | Method of manufacturing a semiconductor device | |
US8486802B2 (en) | Method of manufacturing semiconductor device having shared bit line structure | |
CN117896988A (en) | Vertical nonvolatile memory device having hydrogen diffusion barrier layer and method of manufacturing the same | |
US20080203461A1 (en) | Gate structure of nand flash memory having insulators each filled with between gate electrodes of adjacent memory cells and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |