US20030117861A1 - NROM NOR array - Google Patents
NROM NOR array Download PDFInfo
- Publication number
- US20030117861A1 US20030117861A1 US10/023,469 US2346901A US2003117861A1 US 20030117861 A1 US20030117861 A1 US 20030117861A1 US 2346901 A US2346901 A US 2346901A US 2003117861 A1 US2003117861 A1 US 2003117861A1
- Authority
- US
- United States
- Prior art keywords
- bit line
- bit
- storage area
- cells
- storage areas
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0466—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS]
- G11C16/0475—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS] comprising two or more independent storage sites which store independent data
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/18—Bit line organisation; Bit line lay-out
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/26—Sensing or reading circuits; Data output circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/002—Isolation gates, i.e. gates coupling bit lines to the sense amplifier
Definitions
- the present invention relates generally to NOR array architectures for memory arrays and specifically, to such arrays for non-volatile memories such as nitride read only memory (NROM) arrays.
- NROM nitride read only memory
- a memory cell typically is formed of a channel between two terminals, known as the source and drain. Above the channel is some form of memory element, which is activated by a third terminal, known as the gate.
- the gates of rows of cells are connected together in word lines, the drains of columns of cells are connected together as bit lines and the sources are connected together as either bit lines or common sources.
- the arrangement of word lines, bit lines and common lines or common sources is known as the architecture of the array and there are many such architectures.
- NOR array One common architecture is called the “NOR array”. Such an architecture is shown in FIG. 1, to which reference is now made.
- FIG. 1 shows an array of cells 10 whose gates G are connected in rows by word lines WLi and whose drains D are connected in columns by bit lines BLj.
- the sources S of the cells are connected to ground lines, indicated by arrowheads.
- FIG. 1 indicates that the word lines WLi are connected to a row decoder (XDEC) 12 and the bit lines BLj are usually accessed by a multiplexer (YMUX) 16 through which the cells can be biased and read.
- the NOR architecture of FIG. 1 is useful for read only memory (ROM) arrays and FLASH electrically erasable, programmable read only memory (EEPROM) arrays and is very common for floating gate type cells.
- Non-FLASH EEPROM arrays i.e. arrays wherein each cell or a small subset of cells is individually erasable
- each cell 10 is controlled by a select cell 18 and a row of select cells 18 is controlled by a select line SELi.
- Select cells 18 are typically standard transistors (such as n-channel MOS transistors) whose drains are connected to the bit lines BLj, whose sources are connected to the drains of the cells 10 that they control and whose gates are connected to the relevant select line SELi.
- BLj bit lines
- select line SELi and word line WLi are activated, the cells of the ith row are potentially activated.
- the only cell that will be accessed is cell 10 A since only its drain will receive power, through activated select transistor 18 A.
- Other cells that share the accessed word line WLi and select line SELi do not feel any high voltage because their bit lines are not activated.
- cells sharing the same bit line BLj do not feel the high bit line voltage because their select transistors SELi are off.
- FIG. 1 is an illustration of a NOR array
- FIG. 2 is an illustration of a NOR array for EEPROM cells
- FIGS. 3A and 3B are schematic illustrations of an NROM memory cell
- FIGS. 4A and 4B are illustrations of a NOR array for two bit NROM cells, operating as FLASH EEPROMs, constructed and operative in accordance with an embodiment of the present invention
- FIG. 5 is an illustration of a single bit per cell, EEPROM array within a NOR array, constructed and operative in accordance with a further embodiment of the present invention.
- FIG. 6 is an illustration of a combined FLASH and EEPROM array in a NOR architecture, constructed and operative in accordance with another embodiment of the present invention.
- the present invention is a NOR array having nitride read only memory (NROM) type cells.
- NROM cells are described in U.S. Pat. Nos. 5,768,192 and 6,011,725 and in copending U.S. patent application Ser. No. 09/211,981, all assigned to the common assignees of the present invention. The disclosures of the above-identified patents and application are incorporated herein by reference.
- NROM cell will be briefly described with respect to FIGS. 3A and 3B, after which a plurality of NOR array architectures and their operations will be described.
- FIGS. 3A and 3B illustrate the NROM cell and its operation.
- the NROM cell has channel 100 between two diffusion areas 102 and 104 .
- the NROM cell has two separated and separately chargeable areas 106 and 108 found within a nitride layer 110 formed in an oxide-nitride-oxide (ONO) sandwich (layers 109 , 110 and 111 ) underneath gate 112 .
- Each chargeable area defines one bit.
- the NROM cell can be utilized either as a single bit cell (using only one of areas 106 and 108 ) or a dual bit cell (using both) and each of the bits 106 and 108 can be operated as a multi level bit.
- the left diffusion area 102 receives a high programming voltage V D (i.e. area 102 is the drain) and right diffusion area 104 is grounded (i.e. area 104 is the source). Hence the electrons flow from area 104 to area 102 . This is indicated by arrow 114 .
- the channel hot electrons are then injected into the nitride layer, in area 106 .
- the negative charge in area 106 raises the threshold voltage of the cell, if read in the reverse direction.
- programming area 108 the left diffusion area 102 is the source (i.e. grounded) and right diffusion area 104 is the drain (i.e. receives high programming voltage V D ).
- the cell is therefore programmed in the opposite direction, as indicated by arrow 113 , and the electrons then jump up into chargeable area 108 .
- the gate receives a negative erase gate voltage Vge, the left diffusion area 102 receives an erase voltage V e and right diffusion area 104 is left floating.
- the gate receives a negative erase gate voltage Vge, the right diffusion area 104 receives the erase voltage V e and left diffusion area 102 is left floating.
- each bit is read in the direction opposite (a “reverse read”) to that of its programming direction.
- a reverse read An explanation of the reverse read process is described in U.S. patent application Ser. No. 08/905,286, mentioned above.
- right diffusion area 104 acts as the drain and let diffusion area 102 acts as the source. This is known as the “read through” direction, indicated by arrow 113 .
- the cell is read in the opposite direction, indicated by arrow 114 .
- left diffusion area 102 is the drain and right diffusion area 104 is the source.
- the presence of the gate and drain voltages V G and V D induce a depletion layer 54 (FIG. 3B) and an inversion layer 52 in the center of channel 100 .
- the drain voltage V D is large enough to induce a depletion region 55 near drain 104 that extends to the depletion layer 54 of channel 100 . This is known as “barrier lowering” and it causes “punch-through” of electrons from the inversion layer 52 to the drain 104 .
- area 106 is near left diffusion area 102 which, for this case, acts as the source (i.e. low voltage level)
- the charge state of area 106 will determine whether or not the inversion layer 52 is extended to the source 102 . If enough electrons are trapped in left the source 102 , the cells current will be low, and a “0” will be read. The opposite is true if area 106 has no charge.
- FIGS. 4A and 4B illustrate a NOR array for NROM cells, labeled 120 , operating as FLASH EEPROMs.
- word lines WLi connect the gates of a row of NROM cells 120 .
- Bit lines BLj are connected to one of the diffusion areas of a column of NROM cells 120 while common lines CLp are connected to the other diffusion area of a row of NROM cells 120 .
- pairs of neighboring NROM cells of a column can share the same common line CLp.
- pairs of neighboring NROM cells of a column can share the same connection to the BLj.
- the array is segmented and a block k of word lines is accessed through a single common select transistor 122 and a plurality of bit line select transistors 124 A and 124 B.
- segmentation is not required to practice the present invention, nor is the particular segmentation shown in FIGS. 4A and 4B the only segmentation possible. Exemplary segmentations for a different architecture are described in U.S. patent application Ser. No. 09/727,781, filed Dec. 4, 2000, whose disclosure is incorporated herein. Such segmentation, which includes multiple levels of select lines, can be utilized herein as well.
- Common select transistors 122 are controlled by common select lines CSELk while bit line select transistors 124 A and 124 B are controlled by bit line select lines BSELAk and BSELBk, respectively.
- the common select transistor 122 of a block connects a local common line CLp, local to the block k, to a global common line GCLn that extends to a column of blocks.
- bit line select transistor 124 for each local bit line BLj, local to the block k. For every pair of local bit lines BLj, there is a global bit line GBLm to which they are connected via bit line select transistors 124 A and 124 B. Which local bit line BLj is currently connected to global bit line GBLm depends on which select line BSELAk or BSELBk is currently activated.
- the array additionally comprises control elements which activate and provide power to the various selected word, bit, select and common lines. Two elements, in particular, are shown in FIGS. 4A and 4B, a Y multiplexer (YMUX) 130 and a sensing unit 132 .
- YMUX Y multiplexer
- sensing is performed on the selected bit line.
- sensing unit 132 has two sense amplifiers, a CL sense amplifier 134 and a BL sense amplifier 136 .
- YMUX 130 connects the selected bit line to the relevant sense amplifier 134 or 136 , depending on the type of storage area being read.
- common select line CSELk activates common select transistor 122 to connect global common line GCLn to the common lines CLp of block k.
- power must be provided to work line WLi and to local bit line BLj+1.
- bit line select line BSELBk must activate bit line select transistor 124 B to connect global bit line GBLm to local bit line BLj+1.
- YMUX 130 is configured to provide power to global bit line GBLm and to global common line GCLn via switches 138 .
- Switch 138 A connects to the relevant bit line power supply for pre-charge of the selected bit line, after which switch 138 A connects to the relevant sense amplifier for sensing.
- Switch 138 B connects global common line GCLn to its relevant power supply during sensing.
- FIGS. 4A and 4B the path that the current follows is bolded. It flows from a power source (not shown) through YMUX 130 to global common line GCLn, through common select transistor 122 to connecting line 126 to common line CLp to one diffusion area of NROM cell 120 A. The current then flows through NROM cell 120 A to the other diffusion area which is connected to local bit line BLj+1, through bit line select transistor 124 B to global bit line GBLm and through YMUX 130 to one of the sense amplifiers of sensing unit 132 .
- FIG. 4A illustrates the operations for the BL storage area (marked as a dark circle on NROM cell 120 A) while FIG. 4B illustrates the operations for the CL storage area. It is noted that the voltage levels to be provided to the global bit and common lines during the read/program/erase operations are listed on the figures in that order, first for the BL storage area followed by those for the CL storage area.
- Vr/0/F indicates that the line receives a read voltage Vr during reading, a 0 (or ground) voltage during programming and is left floating (F), or driven to a low voltage, during erasure.
- the voltages used for accessing the relevant type of cell are bolded.
- bit line BLj+1 is grounded and YMUX 130 is configured to connect the global bit line GBLm to BL sense amplifier 136 for close to ground reading.
- global bit line GBLm is discharged to ground (thereby to bring bit line BLj+1 to ground).
- the global common line is driven to the read voltage Vr (such as 1.5V) and the word line WLi is driven to its voltage for reading, such as 3.5V.
- Vr such as 1.5V
- word line WLi is driven to its voltage for reading, such as 3.5V.
- the terminal close to the storage area being programmed is at a programming level Vp.
- Vp programming level
- Vp programming level
- GCLn global common line
- Word line WLi is driven to its programming level, such as 9V.
- YMUX 130 is configured to disconnect BL sense amplifier 136 .
- the bit line select transistors BSELAk or BSELBk can be used to disconnect.
- the cells of a block are erased together.
- the BL storage areas are erased together.
- the global common line GCLn for the block is set to float or driven to a low voltage (such as 1.5V)
- all of the global bit lines GBL for the block are driven to the erase voltage Ve (such as 4V)
- the word lines WL of the block are driven to their erase voltage, such as ⁇ 7V.
- YMUX 130 or bit line select transistors BSELA/Bk are configured to disconnect BL storage area sense amplifier 136 .
- the opposite set of operations occurs in order to access CL storage area.
- the connections are the same, but the voltages provided to the global common and bit lines are opposite.
- the global bit line GBLm receives Vr/0/F and the common line GCLn receives 0/Vp/Ve.
- YMUX 130 is configured to connect global bit line GBLm to CL sense amplifier 134 .
- global bit line GBLm is first precharged to a positive read voltage Vr (about 1.5V) after which, the precharge is released and a signal develops at CL sense amplifier 134 which is close to the precharge levels.
- Vr positive read voltage
- CL sense amplifier 134 is a standard type of sense amplifier (which senses the current or voltage, as desired, which develops after the precharge is released), it will not be further described.
- the global common lines GCL of the block are driven to the erase voltage Ve, all of the global bit lines GBL of the block are set to float and the word lines WL of the block are driven to their erase voltage.
- a ⁇ 7V erase voltage can be used. Positive erase voltages can be utilized as well.
- FIG. 5 illustrates the architecture of the present invention for a single storage area per cell EEPROM array.
- This embodiment utilizes a similar architecture and thus, similar elements carry similar reference numerals.
- the architecture will not be further described except to note that it has no select SEL transistors such as are found in the EEPROM array of FIG. 2.
- each NROM cell stores a single, individually programmable and individually erasable EEPROM storage area 142 .
- the EEPROM storage area is a BL storage area, located on the bit line side of the cell.
- the CL storage areas cannot be individually erased because, during erasure of a CL storage area, its common line CLp is at a high level, its word line is negative and its bit line floats. Since the common lines are a parallel to the word lines, this means that each CL storage area of a row receives the same sets of voltages (negative word line, high common line and floating bit line) and thus, the entire row of CL storage areas corresponding to the accessed word line WL are erased together.
- the EEPROM storage area is programmed and read as described hereinabove for the BL storage area.
- the programming voltage Vp is provided to the relevant local bit line BLj and the relevant common line is grounded. Reading is done from a close to ground voltage and thus, the global bit line GBLm is connected to source amplifier 136 and the global common line is driven to read voltage Vr.
- the close to ground readout can be performed as a current or voltage readout. No CL sense amplifier is needed in this embodiment.
- erase voltage Ve is provided to the relevant local bit line BLj while the remaining local bit lines are set to float. All of the common lines are set to float. A negative voltage is provided only to the relevant word line WLi; the remaining word lines WLi are set either to 0V or to a positive inhibit voltage.
- a suitable inhibit voltage is discussed in assignee's copending application Ser. No. 09/761,818, filed Jan. 18, 2001 and entitled “An EEPROM Array And Method For Operation Thereof”, which disclosure is incorporated herein by reference.
- each NROM cell 140 has two storage areas.
- the BL storage area 142 is an EEPROM storage area, as described hereinabove with respect to FIG. 5, while the CL storage area, labeled 144 , is a FLASH storage area.
- a group of the CL storage areas 144 (such as those connected to a common line or all of the storage areas of a block) may be erased together while the EEPROM BL storage areas 142 may be individually erasable.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Read Only Memory (AREA)
- Non-Volatile Memory (AREA)
Abstract
Description
- The present invention relates generally to NOR array architectures for memory arrays and specifically, to such arrays for non-volatile memories such as nitride read only memory (NROM) arrays.
- A memory cell typically is formed of a channel between two terminals, known as the source and drain. Above the channel is some form of memory element, which is activated by a third terminal, known as the gate.
- To create an array of memory cells, the gates of rows of cells are connected together in word lines, the drains of columns of cells are connected together as bit lines and the sources are connected together as either bit lines or common sources. The arrangement of word lines, bit lines and common lines or common sources is known as the architecture of the array and there are many such architectures.
- One common architecture is called the “NOR array”. Such an architecture is shown in FIG. 1, to which reference is now made.
- FIG. 1 shows an array of
cells 10 whose gates G are connected in rows by word lines WLi and whose drains D are connected in columns by bit lines BLj. The sources S of the cells are connected to ground lines, indicated by arrowheads. FIG. 1 indicates that the word lines WLi are connected to a row decoder (XDEC) 12 and the bit lines BLj are usually accessed by a multiplexer (YMUX) 16 through which the cells can be biased and read. The NOR architecture of FIG. 1 is useful for read only memory (ROM) arrays and FLASH electrically erasable, programmable read only memory (EEPROM) arrays and is very common for floating gate type cells. Non-FLASH EEPROM arrays (i.e. arrays wherein each cell or a small subset of cells is individually erasable) require a modified NOR array, as shown in FIG. 2, to which reference is now made. - In this architecture, each
cell 10 is controlled by aselect cell 18 and a row ofselect cells 18 is controlled by a select line SELi. Selectcells 18 are typically standard transistors (such as n-channel MOS transistors) whose drains are connected to the bit lines BLj, whose sources are connected to the drains of thecells 10 that they control and whose gates are connected to the relevant select line SELi. When a cell, such ascell 10A, is to be accessed, its word line WLi and associated select line SELi are activated as is its bit line BLj. Because select line SELi and word line WLi are activated, the cells of the ith row are potentially activated. However, the only cell that will be accessed iscell 10A since only its drain will receive power, through activatedselect transistor 18A. Other cells that share the accessed word line WLi and select line SELi do not feel any high voltage because their bit lines are not activated. Furthermore, cells sharing the same bit line BLj do not feel the high bit line voltage because their select transistors SELi are off. - In addition to the “per-cell select transistor”, there are typically “array select transistors”, which segment the array into blocks. The need for so many cell select transistors significantly increases the cell area.
- The present invention will be understood and appreciated more fully from the following detailed description taken in conjunction with the appended drawings in which:
- FIG. 1 is an illustration of a NOR array;
- FIG. 2 is an illustration of a NOR array for EEPROM cells;
- FIGS. 3A and 3B are schematic illustrations of an NROM memory cell;
- FIGS. 4A and 4B are illustrations of a NOR array for two bit NROM cells, operating as FLASH EEPROMs, constructed and operative in accordance with an embodiment of the present invention;
- FIG. 5 is an illustration of a single bit per cell, EEPROM array within a NOR array, constructed and operative in accordance with a further embodiment of the present invention; and
- FIG. 6 is an illustration of a combined FLASH and EEPROM array in a NOR architecture, constructed and operative in accordance with another embodiment of the present invention.
- The present invention is a NOR array having nitride read only memory (NROM) type cells. NROM cells are described in U.S. Pat. Nos. 5,768,192 and 6,011,725 and in copending U.S. patent application Ser. No. 09/211,981, all assigned to the common assignees of the present invention. The disclosures of the above-identified patents and application are incorporated herein by reference.
- An NROM cell will be briefly described with respect to FIGS. 3A and 3B, after which a plurality of NOR array architectures and their operations will be described.
- Reference is now made to FIGS. 3A and 3B, which illustrate the NROM cell and its operation. The NROM cell has
channel 100 between twodiffusion areas chargeable areas nitride layer 110 formed in an oxide-nitride-oxide (ONO) sandwich (layers gate 112. Each chargeable area defines one bit. The NROM cell can be utilized either as a single bit cell (using only one ofareas 106 and 108) or a dual bit cell (using both) and each of thebits - To program the left bit in
area 106, theleft diffusion area 102 receives a high programming voltage VD (i.e. area 102 is the drain) andright diffusion area 104 is grounded (i.e. area 104 is the source). Hence the electrons flow fromarea 104 toarea 102. This is indicated byarrow 114. The channel hot electrons are then injected into the nitride layer, inarea 106. The negative charge inarea 106 raises the threshold voltage of the cell, if read in the reverse direction. - The opposite is true for
programming area 108; theleft diffusion area 102 is the source (i.e. grounded) andright diffusion area 104 is the drain (i.e. receives high programming voltage VD). The cell is therefore programmed in the opposite direction, as indicated byarrow 113, and the electrons then jump up intochargeable area 108. - To erase the left bit in
area 106, the gate receives a negative erase gate voltage Vge, theleft diffusion area 102 receives an erase voltage Ve andright diffusion area 104 is left floating. To erase the right bit inarea 104, the gate receives a negative erase gate voltage Vge, theright diffusion area 104 receives the erase voltage Ve andleft diffusion area 102 is left floating. - For NROM cells, each bit is read in the direction opposite (a “reverse read”) to that of its programming direction. An explanation of the reverse read process is described in U.S. patent application Ser. No. 08/905,286, mentioned above. To read the left bit stored in
area 106,right diffusion area 104 acts as the drain and letdiffusion area 102 acts as the source. This is known as the “read through” direction, indicated byarrow 113. To read the right bit stored inarea 108, the cell is read in the opposite direction, indicated byarrow 114. Thus,left diffusion area 102 is the drain andright diffusion area 104 is the source. - During the read operation, the presence of the gate and drain voltages VG and VD, respectively, induce a depletion layer 54 (FIG. 3B) and an
inversion layer 52 in the center ofchannel 100. The drain voltage VD is large enough to induce adepletion region 55 neardrain 104 that extends to thedepletion layer 54 ofchannel 100. This is known as “barrier lowering” and it causes “punch-through” of electrons from theinversion layer 52 to thedrain 104. - Since
area 106 is nearleft diffusion area 102 which, for this case, acts as the source (i.e. low voltage level), the charge state ofarea 106 will determine whether or not theinversion layer 52 is extended to thesource 102. If enough electrons are trapped in left thesource 102, the cells current will be low, and a “0” will be read. The opposite is true ifarea 106 has no charge. - Reference is now made to FIGS. 4A and 4B, which illustrate a NOR array for NROM cells, labeled120, operating as FLASH EEPROMs. As in a standard NOR array, word lines WLi connect the gates of a row of
NROM cells 120. Bit lines BLj are connected to one of the diffusion areas of a column ofNROM cells 120 while common lines CLp are connected to the other diffusion area of a row ofNROM cells 120. It is noted that, in this embodiment, pairs of neighboring NROM cells of a column can share the same common line CLp. Similarly, pairs of neighboring NROM cells of a column can share the same connection to the BLj. Thus, there is one common line CLp for every two word lines WLi and WLi+1 and one common connection to the BLj for every pair of NROM cells on every two word lines WLi+1 and WLi+2. However, the specific arrangement of shared common lines and shared BL connections shown herein is only an exemplary arrangement. - As shown in the exemplary embodiment of FIGS. 4A and 4B, the array is segmented and a block k of word lines is accessed through a single common
select transistor 122 and a plurality of bit lineselect transistors - Common
select transistors 122 are controlled by common select lines CSELk while bit lineselect transistors select transistor 122 of a block connects a local common line CLp, local to the block k, to a global common line GCLn that extends to a column of blocks. For this purpose, there is a connectingline 126 that connects commonselect transistors 122 to the common lines of the block. - There is one bit line select transistor124 for each local bit line BLj, local to the block k. For every pair of local bit lines BLj, there is a global bit line GBLm to which they are connected via bit line
select transistors - The array additionally comprises control elements which activate and provide power to the various selected word, bit, select and common lines. Two elements, in particular, are shown in FIGS. 4A and 4B, a Y multiplexer (YMUX)130 and a
sensing unit 132. - In the present invention, sensing is performed on the selected bit line. However, since there are two storage areas in each
NROM cell 120 and since the storage areas are read in opposite directions, sensingunit 132 has two sense amplifiers, aCL sense amplifier 134 and aBL sense amplifier 136.YMUX 130 connects the selected bit line to therelevant sense amplifier - To access the block k, common select line CSELk activates common
select transistor 122 to connect global common line GCLn to the common lines CLp of block k. To access the highlightedcell 120A, power must be provided to work line WLi and to local bitline BLj+ 1. To provide power to local bitline BLj+ 1, bit line select line BSELBk must activate bit lineselect transistor 124B to connect global bit line GBLm to local bitline BLj+ 1. Moreover,YMUX 130 is configured to provide power to global bit line GBLm and to global common line GCLn via switches 138.Switch 138A connects to the relevant bit line power supply for pre-charge of the selected bit line, after which switch 138A connects to the relevant sense amplifier for sensing.Switch 138B connects global common line GCLn to its relevant power supply during sensing. - In FIGS. 4A and 4B, the path that the current follows is bolded. It flows from a power source (not shown) through
YMUX 130 to global common line GCLn, through commonselect transistor 122 to connectingline 126 to common line CLp to one diffusion area ofNROM cell 120A. The current then flows throughNROM cell 120A to the other diffusion area which is connected to local bitline BLj+ 1, through bit lineselect transistor 124B to global bit line GBLm and throughYMUX 130 to one of the sense amplifiers ofsensing unit 132. - For the present discussion, the storage area on the bit line side will be called herein the “BL storage area” and the storage area on the common line side will be called herein the “CL storage area”. FIG. 4A illustrates the operations for the BL storage area (marked as a dark circle on
NROM cell 120A) while FIG. 4B illustrates the operations for the CL storage area. It is noted that the voltage levels to be provided to the global bit and common lines during the read/program/erase operations are listed on the figures in that order, first for the BL storage area followed by those for the CL storage area. Thus, the label Vr/0/F indicates that the line receives a read voltage Vr during reading, a 0 (or ground) voltage during programming and is left floating (F), or driven to a low voltage, during erasure. The voltages used for accessing the relevant type of cell are bolded. - In reading, the terminal close to the storage area being read is grounded. Thus, for the BL storage area, bit
line BLj+ 1 is grounded andYMUX 130 is configured to connect the global bit line GBLm toBL sense amplifier 136 for close to ground reading. In addition, global bit line GBLm is discharged to ground (thereby to bring bit line BLj+1 to ground). The global common line is driven to the read voltage Vr (such as 1.5V) and the word line WLi is driven to its voltage for reading, such as 3.5V. To sense the threshold voltage of the BL storage area, global bit line GBLm is released and the signal (current or voltage—either of the two is possible) is allowed to develop from the ground level. More details about implementing close to ground reading can be found in U.S. Pat. No. 6,128,226, whose disclosure is incorporated herein by reference. - During programming, the terminal close to the storage area being programmed is at a programming level Vp. Thus, for the BL storage area, global bit line GBLm is driven to the programming level Vp, such as 4-6V, and global common line GCLn is grounded. Word line WLi is driven to its programming level, such as 9V.
YMUX 130 is configured to disconnectBL sense amplifier 136. Alternately, the bit line select transistors BSELAk or BSELBk can be used to disconnect. - For FLASH EEPROMs, the cells of a block are erased together. In the present invention, the BL storage areas are erased together. To do so, the global common line GCLn for the block is set to float or driven to a low voltage (such as 1.5V), all of the global bit lines GBL for the block are driven to the erase voltage Ve (such as 4V) and the word lines WL of the block are driven to their erase voltage, such as −7V. Once again,
YMUX 130 or bit line select transistors BSELA/Bk are configured to disconnect BL storagearea sense amplifier 136. - Generally, the opposite set of operations occurs in order to access CL storage area. As can be seen in FIG. 4B, the connections are the same, but the voltages provided to the global common and bit lines are opposite. Thus, if for the BL storage area the global bit line GBLm received 0/Vp/Ve and the common line GCLn received Vr/0/F, then for the CL storage area, the global bit line GBLm receives Vr/0/F and the common line GCLn receives 0/Vp/Ve.
- Furthermore, in order to read the CL storage area,
YMUX 130 is configured to connect global bit line GBLm toCL sense amplifier 134. For the latter, the following is noted: global bit line GBLm is first precharged to a positive read voltage Vr (about 1.5V) after which, the precharge is released and a signal develops atCL sense amplifier 134 which is close to the precharge levels. This is in contrast to method for reading the BL storage area, for which a close to ground sensing operation is utilized. AsCL sense amplifier 134 is a standard type of sense amplifier (which senses the current or voltage, as desired, which develops after the precharge is released), it will not be further described. - Finally, all of the CL storage areas of a block are erased together. To do so, the global common lines GCL of the block are driven to the erase voltage Ve, all of the global bit lines GBL of the block are set to float and the word lines WL of the block are driven to their erase voltage. For example, a −7V erase voltage can be used. Positive erase voltages can be utilized as well.
- Reference is now made to FIG. 5, which illustrates the architecture of the present invention for a single storage area per cell EEPROM array. This embodiment utilizes a similar architecture and thus, similar elements carry similar reference numerals. The architecture will not be further described except to note that it has no select SEL transistors such as are found in the EEPROM array of FIG. 2.
- In this embodiment, each NROM cell, labeled140, stores a single, individually programmable and individually erasable
EEPROM storage area 142. For each cell, the EEPROM storage area is a BL storage area, located on the bit line side of the cell. It is noted that the CL storage areas cannot be individually erased because, during erasure of a CL storage area, its common line CLp is at a high level, its word line is negative and its bit line floats. Since the common lines are a parallel to the word lines, this means that each CL storage area of a row receives the same sets of voltages (negative word line, high common line and floating bit line) and thus, the entire row of CL storage areas corresponding to the accessed word line WL are erased together. - The EEPROM storage area is programmed and read as described hereinabove for the BL storage area. Thus, to program the EEPROM bit, the programming voltage Vp is provided to the relevant local bit line BLj and the relevant common line is grounded. Reading is done from a close to ground voltage and thus, the global bit line GBLm is connected to source
amplifier 136 and the global common line is driven to read voltage Vr. As previously mentioned, the close to ground readout can be performed as a current or voltage readout. No CL sense amplifier is needed in this embodiment. - For erasure of an individual storage area, erase voltage Ve is provided to the relevant local bit line BLj while the remaining local bit lines are set to float. All of the common lines are set to float. A negative voltage is provided only to the relevant word line WLi; the remaining word lines WLi are set either to 0V or to a positive inhibit voltage. A suitable inhibit voltage is discussed in assignee's copending application Ser. No. 09/761,818, filed Jan. 18, 2001 and entitled “An EEPROM Array And Method For Operation Thereof”, which disclosure is incorporated herein by reference.
- It will be appreciated that, when the previously described erase voltages are provided, only the BL storage area of the NROM cell at the intersection of selected bit line BLj and selected word line WLi will be erased since this is the only cell to receive such an erase set of voltages; no other cells receive a similar set of voltages. All the other cells in the same row receive the same negative voltage on their word lines but their local bit lines are floating and thus, these cells do not erase. All the other cells in the same column receive the same erase voltage Ve on their bit lines but their word lines are at a positive voltage level, so they do not erase either.
- Reference is now made to FIG. 6, which illustrates a combined FLASH and EEPROM array in a NOR architecture, constructed and operative in accordance with a further embodiment of the present invention. In this embodiment, each
NROM cell 140 has two storage areas. TheBL storage area 142 is an EEPROM storage area, as described hereinabove with respect to FIG. 5, while the CL storage area, labeled 144, is a FLASH storage area. In other words, a group of the CL storage areas 144 (such as those connected to a common line or all of the storage areas of a block) may be erased together while the EEPROMBL storage areas 142 may be individually erasable. - The operation for
BL storage areas 142 has been described hereinabove with respect to FIG. 5 and thus, will not be further described. For the FLASH CL storage areas 144, the operation is as described hereinabove with respect to FIG. 4B.CL sense amplifier 134 is utilized during a read operation and, as these are FLASH bits, all of the CL storage areas of a block are erased together. - It is noted that, since these are NROM cells, the two storage areas are separately accessible and any operation designed to access a BL storage area will not affect its neighboring CL storage area.
- The methods and apparatus disclosed herein have been described without reference to specific hardware or software. Rather, the methods and apparatus have been described in a manner sufficient to enable persons of ordinary skill in the art to readily adapt commercially available hardware and software as may be needed to reduce any of the embodiments of the present invention to practice without undue experimentation and using conventional techniques.
- It will be appreciated by persons skilled in the art that the present invention is not limited by what has been particularly shown and described hereinabove. Rather the scope of the invention is defined by the claims that follow:
Claims (23)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/023,469 US6885585B2 (en) | 2001-12-20 | 2001-12-20 | NROM NOR array |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/023,469 US6885585B2 (en) | 2001-12-20 | 2001-12-20 | NROM NOR array |
Publications (2)
Publication Number | Publication Date |
---|---|
US20030117861A1 true US20030117861A1 (en) | 2003-06-26 |
US6885585B2 US6885585B2 (en) | 2005-04-26 |
Family
ID=21815284
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/023,469 Expired - Lifetime US6885585B2 (en) | 2001-12-20 | 2001-12-20 | NROM NOR array |
Country Status (1)
Country | Link |
---|---|
US (1) | US6885585B2 (en) |
Cited By (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030235075A1 (en) * | 2002-06-21 | 2003-12-25 | Micron Technology, Inc. | Vertical NROM having a storage density of 1bit per 1F2 |
US20040130934A1 (en) * | 2002-06-21 | 2004-07-08 | Micron Technology, Inc. | NROM memory cell, memory array, related devices and methods |
US20040153620A1 (en) * | 2003-01-30 | 2004-08-05 | Shai Eisen | Address scramble |
US20040218426A1 (en) * | 2003-04-29 | 2004-11-04 | Oleg Dadashev | Apparatus and methods for multi-level sensing in a memory array |
US6830963B1 (en) | 2003-10-09 | 2004-12-14 | Micron Technology, Inc. | Fully depleted silicon-on-insulator CMOS logic |
US20040265011A1 (en) * | 2003-06-30 | 2004-12-30 | Kiyonori Tsuda | Powder transport apparatus and image forming apparatus that can stabilize replenishment of powder |
US20050001229A1 (en) * | 2003-07-01 | 2005-01-06 | Leonard Forbes | Apparatus and method for split transistor memory having improved endurance |
US20050030794A1 (en) * | 2003-08-07 | 2005-02-10 | Micron Technology, Inc. | Method for erasing an NROM cell |
US20050030792A1 (en) * | 2003-08-07 | 2005-02-10 | Micron Technology, Inc. | Method for programming and erasing an nrom cell |
US20050105341A1 (en) * | 2003-11-04 | 2005-05-19 | Micron Technology, Inc. | NROM flash memory with self-aligned structural charge separation |
US20050106811A1 (en) * | 2003-11-17 | 2005-05-19 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US20050117395A1 (en) * | 2002-01-31 | 2005-06-02 | Saifun Semiconductors Ltd. | Method for operating a memory device |
US20050128804A1 (en) * | 2003-12-16 | 2005-06-16 | Micron Technology, Inc. | Multi-state NROM device |
US20050133860A1 (en) * | 2003-12-17 | 2005-06-23 | Micron Technology, Inc. | Vertical NROM NAND flash memory array |
US20050167743A1 (en) * | 2004-01-30 | 2005-08-04 | Micron Technology, Inc. | Vertical device 4F2 EEPROM memory |
US20050174847A1 (en) * | 2004-02-10 | 2005-08-11 | Micron Technology, Inc. | Nrom flash memory cell with integrated dram |
US20050173755A1 (en) * | 2004-02-10 | 2005-08-11 | Micron Technology, Inc. | NROM flash memory with a high-permittivity gate dielectric |
US20050185466A1 (en) * | 2004-02-24 | 2005-08-25 | Micron Technology, Inc. | Multi-state memory cell with asymmetric charge trapping |
US20050184337A1 (en) * | 2004-02-24 | 2005-08-25 | Micron Technology, Inc. | 4f2 eeprom nrom memory arrays with vertical devices |
US20050190596A1 (en) * | 2004-02-26 | 2005-09-01 | Macronix International Co., Ltd. | Method of controlling threshold voltage of NROM cell |
US20050212033A1 (en) * | 2004-03-24 | 2005-09-29 | Micron Technology, Inc. | Memory device with high dielectric constant gate dielectrics and metal floating gates |
US20050232024A1 (en) * | 2004-04-19 | 2005-10-20 | Shahar Atir | Method for reading a memory array with neighbor effect cancellation |
US20050247972A1 (en) * | 2004-05-06 | 2005-11-10 | Micron Technology, Inc. | Ballistic direct injection NROM cell on strained silicon structures |
US20050255638A1 (en) * | 2003-09-05 | 2005-11-17 | Micron Technology, Inc. | Trench corner effect bidirectional flash memory cell |
US20050277243A1 (en) * | 2003-12-18 | 2005-12-15 | Micron Technology, Inc. | Flash memory having a high-permittivity tunnel dielectric |
US20060034122A1 (en) * | 2004-08-12 | 2006-02-16 | Yoram Betser | Dynamic matching of signal path and reference path for sensing |
US20060036803A1 (en) * | 2004-08-16 | 2006-02-16 | Mori Edan | Non-volatile memory device controlled by a micro-controller |
US20060126382A1 (en) * | 2004-12-09 | 2006-06-15 | Eduardo Maayan | Method for reading non-volatile memory cells |
US20060128104A1 (en) * | 2003-12-16 | 2006-06-15 | Micron Technology, Inc. | NROM memory cell, memory array, related devices and methods |
US20070035991A1 (en) * | 2005-07-27 | 2007-02-15 | Hounien Chen | Read mode for flash memory |
US20070165458A1 (en) * | 2006-01-17 | 2007-07-19 | Nancy Leong | Random cache read using a double memory |
US20090039329A1 (en) * | 2007-08-10 | 2009-02-12 | Franz Hofmann | Integrated Circuit Having a Cell with a Resistivity Changing Layer |
US7738304B2 (en) | 2002-07-10 | 2010-06-15 | Saifun Semiconductors Ltd. | Multiple use memory chip |
Families Citing this family (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7136304B2 (en) | 2002-10-29 | 2006-11-14 | Saifun Semiconductor Ltd | Method, system and circuit for programming a non-volatile memory array |
US7178004B2 (en) | 2003-01-31 | 2007-02-13 | Yan Polansky | Memory array programming circuit and a method for using the circuit |
US7546357B2 (en) * | 2004-01-07 | 2009-06-09 | Microsoft Corporation | Configuring network settings using portable storage media |
US7652930B2 (en) * | 2004-04-01 | 2010-01-26 | Saifun Semiconductors Ltd. | Method, circuit and system for erasing one or more non-volatile memory cells |
US7747797B2 (en) * | 2004-09-28 | 2010-06-29 | Microsoft Corporation | Mass storage device with near field communications |
US7638850B2 (en) | 2004-10-14 | 2009-12-29 | Saifun Semiconductors Ltd. | Non-volatile memory structure and method of fabrication |
JP4794462B2 (en) * | 2004-11-30 | 2011-10-19 | スパンション エルエルシー | Nonvolatile memory device and manufacturing method thereof |
US8053812B2 (en) | 2005-03-17 | 2011-11-08 | Spansion Israel Ltd | Contact in planar NROM technology |
US8400841B2 (en) * | 2005-06-15 | 2013-03-19 | Spansion Israel Ltd. | Device to program adjacent storage cells of different NROM cells |
US7184313B2 (en) * | 2005-06-17 | 2007-02-27 | Saifun Semiconductors Ltd. | Method circuit and system for compensating for temperature induced margin loss in non-volatile memory cells |
US7786512B2 (en) | 2005-07-18 | 2010-08-31 | Saifun Semiconductors Ltd. | Dense non-volatile memory array and method of fabrication |
US20070036007A1 (en) * | 2005-08-09 | 2007-02-15 | Saifun Semiconductors, Ltd. | Sticky bit buffer |
US7668017B2 (en) | 2005-08-17 | 2010-02-23 | Saifun Semiconductors Ltd. | Method of erasing non-volatile memory cells |
US8116142B2 (en) * | 2005-09-06 | 2012-02-14 | Infineon Technologies Ag | Method and circuit for erasing a non-volatile memory cell |
US7808818B2 (en) | 2006-01-12 | 2010-10-05 | Saifun Semiconductors Ltd. | Secondary injection for NROM |
US7692961B2 (en) | 2006-02-21 | 2010-04-06 | Saifun Semiconductors Ltd. | Method, circuit and device for disturb-control of programming nonvolatile memory cells by hot-hole injection (HHI) and by channel hot-electron (CHE) injection |
US7760554B2 (en) | 2006-02-21 | 2010-07-20 | Saifun Semiconductors Ltd. | NROM non-volatile memory and mode of operation |
US8253452B2 (en) | 2006-02-21 | 2012-08-28 | Spansion Israel Ltd | Circuit and method for powering up an integrated circuit and an integrated circuit utilizing same |
US20070255889A1 (en) * | 2006-03-22 | 2007-11-01 | Yoav Yogev | Non-volatile memory device and method of operating the device |
US7701779B2 (en) | 2006-04-27 | 2010-04-20 | Sajfun Semiconductors Ltd. | Method for programming a reference cell |
US20090129166A1 (en) * | 2007-11-15 | 2009-05-21 | Eduardo Maayan | Method, circuit and system for sensing a cell in a non-volatile memory array |
US7817472B2 (en) * | 2008-02-14 | 2010-10-19 | Macronix International Co., Ltd. | Operating method of memory device |
US8471328B2 (en) | 2010-07-26 | 2013-06-25 | United Microelectronics Corp. | Non-volatile memory and manufacturing method thereof |
Citations (97)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3895360A (en) * | 1974-01-29 | 1975-07-15 | Westinghouse Electric Corp | Block oriented random access memory |
US4016588A (en) * | 1974-12-27 | 1977-04-05 | Nippon Electric Company, Ltd. | Non-volatile semiconductor memory device |
US4017888A (en) * | 1975-12-31 | 1977-04-12 | International Business Machines Corporation | Non-volatile metal nitride oxide semiconductor device |
US4151021A (en) * | 1977-01-26 | 1979-04-24 | Texas Instruments Incorporated | Method of making a high density floating gate electrically programmable ROM |
US4173766A (en) * | 1977-09-16 | 1979-11-06 | Fairchild Camera And Instrument Corporation | Insulated gate field-effect transistor read-only memory cell |
US4173791A (en) * | 1977-09-16 | 1979-11-06 | Fairchild Camera And Instrument Corporation | Insulated gate field-effect transistor read-only memory array |
US4281397A (en) * | 1979-10-29 | 1981-07-28 | Texas Instruments Incorporated | Virtual ground MOS EPROM or ROM matrix |
US4306353A (en) * | 1979-06-13 | 1981-12-22 | Siemens Aktiengesellschaft | Process for production of integrated MOS circuits with and without MNOS memory transistors in silicon-gate technology |
US4342149A (en) * | 1979-11-23 | 1982-08-03 | Siemens Aktiengesellschaft | Method of making very short channel length MNOS and MOS devices by double implantation of one conductivity type subsequent to other type implantation |
US4360900A (en) * | 1978-11-27 | 1982-11-23 | Texas Instruments Incorporated | Non-volatile semiconductor memory elements |
US4380057A (en) * | 1980-10-27 | 1983-04-12 | International Business Machines Corporation | Electrically alterable double dense memory |
US4388705A (en) * | 1981-10-01 | 1983-06-14 | Mostek Corporation | Semiconductor memory circuit |
US4471373A (en) * | 1980-02-27 | 1984-09-11 | Hitachi, Ltd. | Semiconductor integrated circuit device with memory MISFETS and thin and thick gate insulator MISFETS |
US4527257A (en) * | 1982-08-25 | 1985-07-02 | Westinghouse Electric Corp. | Common memory gate non-volatile transistor memory |
US4586163A (en) * | 1982-09-13 | 1986-04-29 | Toshiba Shibaura Denki Kabushiki Kaisha | Multi-bit-per-cell read only memory circuit |
US4667217A (en) * | 1985-04-19 | 1987-05-19 | Ncr Corporation | Two bit vertically/horizontally integrated memory cell |
US4742491A (en) * | 1985-09-26 | 1988-05-03 | Advanced Micro Devices, Inc. | Memory cell having hot-hole injection erase mode |
US4780424A (en) * | 1987-09-28 | 1988-10-25 | Intel Corporation | Process for fabricating electrically alterable floating gate memory devices |
US4847808A (en) * | 1986-04-22 | 1989-07-11 | Nec Corporation | Read only semiconductor memory having multiple bit cells |
US4870470A (en) * | 1987-10-16 | 1989-09-26 | International Business Machines Corporation | Non-volatile memory cell having Si rich silicon nitride charge trapping layer |
US4916671A (en) * | 1988-09-06 | 1990-04-10 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having sense amplifier having improved activation timing thereof and operating method thereof |
US4941028A (en) * | 1988-08-10 | 1990-07-10 | Actel Corporation | Structure for protecting thin dielectrics during processing |
US5021999A (en) * | 1987-12-17 | 1991-06-04 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile semiconductor memory device with facility of storing tri-level data |
US5117389A (en) * | 1990-09-05 | 1992-05-26 | Macronix International Co., Ltd. | Flat-cell read-only-memory integrated circuit |
US5214303A (en) * | 1991-02-08 | 1993-05-25 | Sharp Kabushiki Kaisha | Semiconductor device ROM having an offset region |
US5241497A (en) * | 1990-06-14 | 1993-08-31 | Creative Integrated Systems, Inc. | VLSI memory with increased memory access speed, increased memory cell density and decreased parasitic capacitance |
US5260593A (en) * | 1991-12-10 | 1993-11-09 | Micron Technology, Inc. | Semiconductor floating gate device having improved channel-floating gate interaction |
US5289412A (en) * | 1992-06-19 | 1994-02-22 | Intel Corporation | High-speed bias-stabilized current-mirror referencing circuit for non-volatile memories |
US5293563A (en) * | 1988-12-29 | 1994-03-08 | Sharp Kabushiki Kaisha | Multi-level memory cell with increased read-out margin |
US5305262A (en) * | 1991-09-11 | 1994-04-19 | Kawasaki Steel Corporation | Semiconductor integrated circuit |
US5311049A (en) * | 1991-10-17 | 1994-05-10 | Rohm Co., Ltd. | Non-volatile semiconductor memory with outer drain diffusion layer |
US5315541A (en) * | 1992-07-24 | 1994-05-24 | Sundisk Corporation | Segmented column memory array |
US5338954A (en) * | 1991-10-31 | 1994-08-16 | Rohm Co., Ltd. | Semiconductor memory device having an insulating film and a trap film joined in a channel region |
US5345425A (en) * | 1990-11-20 | 1994-09-06 | Fujitsu Limited | Semiconductor memory device |
US5349221A (en) * | 1991-10-25 | 1994-09-20 | Rohm Co., Ltd. | Semiconductor memory device and method of reading out information for the same |
US5350710A (en) * | 1993-06-24 | 1994-09-27 | United Microelectronics Corporation | Device for preventing antenna effect on circuit |
US5359554A (en) * | 1991-08-27 | 1994-10-25 | Matsushita Electric Industrial Co., Ltd. | Semiconductor memory device having an energy gap for high speed operation |
US5393701A (en) * | 1993-04-08 | 1995-02-28 | United Microelectronics Corporation | Layout design to eliminate process antenna effect |
US5394355A (en) * | 1990-08-28 | 1995-02-28 | Mitsubishi Denki Kabushiki Kaisha | Read only memory for storing multi-data |
US5399891A (en) * | 1992-01-22 | 1995-03-21 | Macronix International Co., Ltd. | Floating gate or flash EPROM transistor array having contactless source and drain diffusions |
US5412601A (en) * | 1992-08-31 | 1995-05-02 | Nippon Steel Corporation | Non-volatile semiconductor memory device capable of storing multi-value data in each memory cell |
US5414693A (en) * | 1991-08-29 | 1995-05-09 | Hyundai Electronics Industries Co., Ltd. | Self-aligned dual-bit split gate (DSG) flash EEPROM cell |
US5418743A (en) * | 1992-12-07 | 1995-05-23 | Nippon Steel Corporation | Method of writing into non-volatile semiconductor memory |
US5418176A (en) * | 1994-02-17 | 1995-05-23 | United Microelectronics Corporation | Process for producing memory devices having narrow buried N+ lines |
US5422844A (en) * | 1992-12-21 | 1995-06-06 | National Semiconductor Corporation | Memory array with field oxide islands eliminated and method |
US5424978A (en) * | 1993-03-15 | 1995-06-13 | Nippon Steel Corporation | Non-volatile semiconductor memory cell capable of storing more than two different data and method of using the same |
US5426605A (en) * | 1992-08-19 | 1995-06-20 | U.S. Philips Corporation | Semiconductor memory device |
US5434825A (en) * | 1988-06-08 | 1995-07-18 | Harari; Eliyahou | Flash EEPROM system cell array with more than two storage states per memory cell |
US5450341A (en) * | 1992-08-31 | 1995-09-12 | Nippon Steel Corporation | Non-volatile semiconductor memory device having memory cells, each for at least three different data writable thereinto selectively and a method of using the same |
US5450354A (en) * | 1992-08-31 | 1995-09-12 | Nippon Steel Corporation | Non-volatile semiconductor memory device detachable deterioration of memory cells |
US5467308A (en) * | 1994-04-05 | 1995-11-14 | Motorola Inc. | Cross-point eeprom memory array |
US5495440A (en) * | 1993-01-19 | 1996-02-27 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having hierarchical bit line structure |
US5521870A (en) * | 1993-12-07 | 1996-05-28 | Nec Corporation | Semiconductor memory device having a coincidence detection circuit and its test method |
US5523251A (en) * | 1994-10-05 | 1996-06-04 | United Microelectronics Corp. | Method for fabricating a self aligned mask ROM |
US5553018A (en) * | 1995-06-07 | 1996-09-03 | Advanced Micro Devices, Inc. | Nonvolatile memory cell formed using self aligned source implant |
US5599727A (en) * | 1994-12-15 | 1997-02-04 | Sharp Kabushiki Kaisha | Method for producing a floating gate memory device including implanting ions through an oxidized portion of the silicon film from which the floating gate is formed |
US5623438A (en) * | 1992-11-30 | 1997-04-22 | Sgs-Thomson Microelectronics, Inc. | Virtual ground read only memory circuit |
US5654568A (en) * | 1992-01-17 | 1997-08-05 | Rohm Co., Ltd. | Semiconductor device including nonvolatile memories |
US5661060A (en) * | 1994-12-28 | 1997-08-26 | National Semiconductor Corporation | Method for forming field oxide regions |
US5683925A (en) * | 1996-06-13 | 1997-11-04 | Waferscale Integration Inc. | Manufacturing method for ROM array with minimal band-to-band tunneling |
US5712814A (en) * | 1994-07-18 | 1998-01-27 | Sgs-Thomson Microelectronics S.R.L. | Nonvolatile memory cell and a method for forming the same |
US5726946A (en) * | 1994-06-02 | 1998-03-10 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device having hierarchical power source arrangement |
US5751037A (en) * | 1995-07-27 | 1998-05-12 | Sony Corporation | Non-volatile memory cell having dual gate electrodes |
US5754475A (en) * | 1996-06-24 | 1998-05-19 | Advanced Micro Devices, Inc. | Bit line discharge method for reading a multiple bits-per-cell flash EEPROM |
US5768192A (en) * | 1996-07-23 | 1998-06-16 | Saifun Semiconductors, Ltd. | Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping |
US5777919A (en) * | 1996-09-13 | 1998-07-07 | Holtek Microelectronics, Inc. | Select gate enhanced high density read-only-memory device |
US5787036A (en) * | 1995-12-12 | 1998-07-28 | Nec Corporation | Flash memory including improved transistor cells and a method of programming the memory |
US5793079A (en) * | 1996-07-22 | 1998-08-11 | Catalyst Semiconductor, Inc. | Single transistor non-volatile electrically alterable semiconductor memory device |
US5825686A (en) * | 1995-02-16 | 1998-10-20 | Siemens Aktiengesellschaft | Multi-value read-only memory cell having an improved signal-to-noise ratio |
US5834851A (en) * | 1990-02-09 | 1998-11-10 | Hitachi, Ltd. | SRAM having load transistor formed above driver transistor |
US5836772A (en) * | 1994-09-29 | 1998-11-17 | Macronix International Co., Ltd. | Interpoly dielectric process |
US5841700A (en) * | 1992-09-08 | 1998-11-24 | National Semiconductor Corporation | Source-coupling, split gate, virtual ground flash EEPROM array |
US5862076A (en) * | 1990-11-13 | 1999-01-19 | Waferscale Integration, Inc. | Fast EPROM array |
US5864164A (en) * | 1996-12-09 | 1999-01-26 | United Microelectronics Corp. | Multi-stage ROM structure and method for fabricating the same |
US5870335A (en) * | 1997-03-06 | 1999-02-09 | Agate Semiconductor, Inc. | Precision programming of nonvolatile memory cells |
US5946558A (en) * | 1997-02-05 | 1999-08-31 | United Microelectronics Corp. | Method of making ROM components |
US5949728A (en) * | 1997-12-12 | 1999-09-07 | Scenix Semiconductor, Inc. | High speed, noise immune, single ended sensing scheme for non-volatile memories |
US5963412A (en) * | 1997-11-13 | 1999-10-05 | Advanced Micro Devices, Inc. | Process induced charging damage control device |
US5963465A (en) * | 1997-12-12 | 1999-10-05 | Saifun Semiconductors, Ltd. | Symmetric segmented memory array architecture |
US5973373A (en) * | 1994-09-28 | 1999-10-26 | Siemens Aktiengesellschaft | Read-only-memory cell arrangement using vertical MOS transistors and gate dielectrics of different thicknesses and method for its production |
US5990526A (en) * | 1997-02-20 | 1999-11-23 | Stmicroelectronics S.R.L. | Memory device with a cell array in triple well, and related manufacturing process |
US5991202A (en) * | 1998-09-24 | 1999-11-23 | Advanced Micro Devices, Inc. | Method for reducing program disturb during self-boosting in a NAND flash memory |
US6011725A (en) * | 1997-08-01 | 2000-01-04 | Saifun Semiconductors, Ltd. | Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
US6018186A (en) * | 1997-04-15 | 2000-01-25 | United Microelectronics Corp. | Three-dimensional, deep-trench, high-density read-only memory (ROM) and its manufacturing method |
US6020241A (en) * | 1997-12-22 | 2000-02-01 | Taiwan Semiconductor Manufacturing Company | Post metal code engineering for a ROM |
US6028324A (en) * | 1997-03-07 | 2000-02-22 | Taiwan Semiconductor Manufacturing Company | Test structures for monitoring gate oxide defect densities and the plasma antenna effect |
US6030871A (en) * | 1998-05-05 | 2000-02-29 | Saifun Semiconductors Ltd. | Process for producing two bit ROM cell utilizing angled implant |
US6034403A (en) * | 1998-06-25 | 2000-03-07 | Acer Semiconductor Manufacturing, Inc. | High density flat cell mask ROM |
US6063666A (en) * | 1998-06-16 | 2000-05-16 | Advanced Micro Devices, Inc. | RTCVD oxide and N2 O anneal for top oxide of ONO film |
US6081456A (en) * | 1999-02-04 | 2000-06-27 | Tower Semiconductor Ltd. | Bit line control circuit for a memory array using 2-bit non-volatile memory cells |
US6128226A (en) * | 1999-02-04 | 2000-10-03 | Saifun Semiconductors Ltd. | Method and apparatus for operating with a close to ground signal |
US6134156A (en) * | 1999-02-04 | 2000-10-17 | Saifun Semiconductors Ltd. | Method for initiating a retrieval procedure in virtual ground arrays |
US6137718A (en) * | 1996-08-01 | 2000-10-24 | Siemens Aktiengesellschaft | Method for operating a non-volatile memory cell arrangement |
US6429063B1 (en) * | 1999-10-26 | 2002-08-06 | Saifun Semiconductors Ltd. | NROM cell with generally decoupled primary and secondary injection |
US6704217B2 (en) * | 1997-12-12 | 2004-03-09 | Saifun Semiconductors Ltd. | Symmetric segmented memory array architecture |
US6728134B2 (en) * | 2002-02-14 | 2004-04-27 | Renesas Technology Corp. | Nonvolatile semiconductor memory device having control circuit |
US6743677B1 (en) * | 2002-11-27 | 2004-06-01 | Advanced Micro Devices, Inc. | Method for fabricating nitride memory cells using a floating gate fabrication process |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4389705A (en) | 1981-08-21 | 1983-06-21 | Mostek Corporation | Semiconductor memory circuit with depletion data transfer transistor |
JPS60182174A (en) | 1984-02-28 | 1985-09-17 | Nec Corp | Non-volatile semiconductor memory |
US5168334A (en) | 1987-07-31 | 1992-12-01 | Texas Instruments, Incorporated | Non-volatile semiconductor memory |
US5172338B1 (en) | 1989-04-13 | 1997-07-08 | Sandisk Corp | Multi-state eeprom read and write circuits and techniques |
US5075245A (en) | 1990-08-03 | 1991-12-24 | Intel Corporation | Method for improving erase characteristics of buried bit line flash EPROM devices without using sacrificial oxide growth and removal steps |
JPH04311900A (en) | 1991-04-10 | 1992-11-04 | Sharp Corp | Semiconductor read only memory |
US5175120A (en) | 1991-10-11 | 1992-12-29 | Micron Technology, Inc. | Method of processing a semiconductor wafer to form an array of nonvolatile memory devices employing floating gate transistors and peripheral area having CMOS transistors |
JPH065823A (en) | 1992-06-19 | 1994-01-14 | Toshiba Corp | Nonvolatile semiconductor memory device and its application method |
JP3463030B2 (en) * | 1993-08-27 | 2003-11-05 | 株式会社東芝 | Nonvolatile semiconductor memory device |
US5477499A (en) | 1993-10-13 | 1995-12-19 | Advanced Micro Devices, Inc. | Memory architecture for a three volt flash EEPROM |
JP3197168B2 (en) * | 1994-10-03 | 2001-08-13 | 松下電器産業株式会社 | Driving method of semiconductor memory device |
US5583808A (en) | 1994-09-16 | 1996-12-10 | National Semiconductor Corporation | EPROM array segmented for high performance and method for controlling same |
JP3511732B2 (en) * | 1995-04-27 | 2004-03-29 | ソニー株式会社 | Semiconductor nonvolatile storage device |
JPH0917981A (en) * | 1995-07-03 | 1997-01-17 | Hitachi Ltd | Semiconductor storage device |
US5847441A (en) | 1996-05-10 | 1998-12-08 | Micron Technology, Inc. | Semiconductor junction antifuse circuit |
JPH11354758A (en) * | 1998-06-08 | 1999-12-24 | Hitachi Ltd | Semiconductor memory |
JP4091221B2 (en) * | 1999-09-10 | 2008-05-28 | 株式会社東芝 | Nonvolatile semiconductor memory device |
JP2002216488A (en) * | 2001-01-18 | 2002-08-02 | Iwate Toshiba Electronics Co Ltd | Semiconductor memory |
-
2001
- 2001-12-20 US US10/023,469 patent/US6885585B2/en not_active Expired - Lifetime
Patent Citations (99)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3895360A (en) * | 1974-01-29 | 1975-07-15 | Westinghouse Electric Corp | Block oriented random access memory |
US4016588A (en) * | 1974-12-27 | 1977-04-05 | Nippon Electric Company, Ltd. | Non-volatile semiconductor memory device |
US4017888A (en) * | 1975-12-31 | 1977-04-12 | International Business Machines Corporation | Non-volatile metal nitride oxide semiconductor device |
US4151021A (en) * | 1977-01-26 | 1979-04-24 | Texas Instruments Incorporated | Method of making a high density floating gate electrically programmable ROM |
US4173766A (en) * | 1977-09-16 | 1979-11-06 | Fairchild Camera And Instrument Corporation | Insulated gate field-effect transistor read-only memory cell |
US4173791A (en) * | 1977-09-16 | 1979-11-06 | Fairchild Camera And Instrument Corporation | Insulated gate field-effect transistor read-only memory array |
US4360900A (en) * | 1978-11-27 | 1982-11-23 | Texas Instruments Incorporated | Non-volatile semiconductor memory elements |
US4306353A (en) * | 1979-06-13 | 1981-12-22 | Siemens Aktiengesellschaft | Process for production of integrated MOS circuits with and without MNOS memory transistors in silicon-gate technology |
US4281397A (en) * | 1979-10-29 | 1981-07-28 | Texas Instruments Incorporated | Virtual ground MOS EPROM or ROM matrix |
US4342149A (en) * | 1979-11-23 | 1982-08-03 | Siemens Aktiengesellschaft | Method of making very short channel length MNOS and MOS devices by double implantation of one conductivity type subsequent to other type implantation |
US4471373A (en) * | 1980-02-27 | 1984-09-11 | Hitachi, Ltd. | Semiconductor integrated circuit device with memory MISFETS and thin and thick gate insulator MISFETS |
US4380057A (en) * | 1980-10-27 | 1983-04-12 | International Business Machines Corporation | Electrically alterable double dense memory |
US4388705A (en) * | 1981-10-01 | 1983-06-14 | Mostek Corporation | Semiconductor memory circuit |
US4527257A (en) * | 1982-08-25 | 1985-07-02 | Westinghouse Electric Corp. | Common memory gate non-volatile transistor memory |
US4586163A (en) * | 1982-09-13 | 1986-04-29 | Toshiba Shibaura Denki Kabushiki Kaisha | Multi-bit-per-cell read only memory circuit |
US4667217A (en) * | 1985-04-19 | 1987-05-19 | Ncr Corporation | Two bit vertically/horizontally integrated memory cell |
US4742491A (en) * | 1985-09-26 | 1988-05-03 | Advanced Micro Devices, Inc. | Memory cell having hot-hole injection erase mode |
US4847808A (en) * | 1986-04-22 | 1989-07-11 | Nec Corporation | Read only semiconductor memory having multiple bit cells |
US4780424A (en) * | 1987-09-28 | 1988-10-25 | Intel Corporation | Process for fabricating electrically alterable floating gate memory devices |
US4870470A (en) * | 1987-10-16 | 1989-09-26 | International Business Machines Corporation | Non-volatile memory cell having Si rich silicon nitride charge trapping layer |
US5021999A (en) * | 1987-12-17 | 1991-06-04 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile semiconductor memory device with facility of storing tri-level data |
US5434825A (en) * | 1988-06-08 | 1995-07-18 | Harari; Eliyahou | Flash EEPROM system cell array with more than two storage states per memory cell |
US4941028A (en) * | 1988-08-10 | 1990-07-10 | Actel Corporation | Structure for protecting thin dielectrics during processing |
US4916671A (en) * | 1988-09-06 | 1990-04-10 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having sense amplifier having improved activation timing thereof and operating method thereof |
US5293563A (en) * | 1988-12-29 | 1994-03-08 | Sharp Kabushiki Kaisha | Multi-level memory cell with increased read-out margin |
US5834851A (en) * | 1990-02-09 | 1998-11-10 | Hitachi, Ltd. | SRAM having load transistor formed above driver transistor |
US5241497A (en) * | 1990-06-14 | 1993-08-31 | Creative Integrated Systems, Inc. | VLSI memory with increased memory access speed, increased memory cell density and decreased parasitic capacitance |
US5394355A (en) * | 1990-08-28 | 1995-02-28 | Mitsubishi Denki Kabushiki Kaisha | Read only memory for storing multi-data |
US5117389A (en) * | 1990-09-05 | 1992-05-26 | Macronix International Co., Ltd. | Flat-cell read-only-memory integrated circuit |
US5862076A (en) * | 1990-11-13 | 1999-01-19 | Waferscale Integration, Inc. | Fast EPROM array |
US5345425A (en) * | 1990-11-20 | 1994-09-06 | Fujitsu Limited | Semiconductor memory device |
US5214303A (en) * | 1991-02-08 | 1993-05-25 | Sharp Kabushiki Kaisha | Semiconductor device ROM having an offset region |
US5359554A (en) * | 1991-08-27 | 1994-10-25 | Matsushita Electric Industrial Co., Ltd. | Semiconductor memory device having an energy gap for high speed operation |
US5414693A (en) * | 1991-08-29 | 1995-05-09 | Hyundai Electronics Industries Co., Ltd. | Self-aligned dual-bit split gate (DSG) flash EEPROM cell |
US5305262A (en) * | 1991-09-11 | 1994-04-19 | Kawasaki Steel Corporation | Semiconductor integrated circuit |
US5311049A (en) * | 1991-10-17 | 1994-05-10 | Rohm Co., Ltd. | Non-volatile semiconductor memory with outer drain diffusion layer |
US5349221A (en) * | 1991-10-25 | 1994-09-20 | Rohm Co., Ltd. | Semiconductor memory device and method of reading out information for the same |
US5338954A (en) * | 1991-10-31 | 1994-08-16 | Rohm Co., Ltd. | Semiconductor memory device having an insulating film and a trap film joined in a channel region |
US5260593A (en) * | 1991-12-10 | 1993-11-09 | Micron Technology, Inc. | Semiconductor floating gate device having improved channel-floating gate interaction |
US5654568A (en) * | 1992-01-17 | 1997-08-05 | Rohm Co., Ltd. | Semiconductor device including nonvolatile memories |
US5399891A (en) * | 1992-01-22 | 1995-03-21 | Macronix International Co., Ltd. | Floating gate or flash EPROM transistor array having contactless source and drain diffusions |
US5289412A (en) * | 1992-06-19 | 1994-02-22 | Intel Corporation | High-speed bias-stabilized current-mirror referencing circuit for non-volatile memories |
US5315541A (en) * | 1992-07-24 | 1994-05-24 | Sundisk Corporation | Segmented column memory array |
US5426605A (en) * | 1992-08-19 | 1995-06-20 | U.S. Philips Corporation | Semiconductor memory device |
US5450341A (en) * | 1992-08-31 | 1995-09-12 | Nippon Steel Corporation | Non-volatile semiconductor memory device having memory cells, each for at least three different data writable thereinto selectively and a method of using the same |
US5412601A (en) * | 1992-08-31 | 1995-05-02 | Nippon Steel Corporation | Non-volatile semiconductor memory device capable of storing multi-value data in each memory cell |
US5450354A (en) * | 1992-08-31 | 1995-09-12 | Nippon Steel Corporation | Non-volatile semiconductor memory device detachable deterioration of memory cells |
US5841700A (en) * | 1992-09-08 | 1998-11-24 | National Semiconductor Corporation | Source-coupling, split gate, virtual ground flash EEPROM array |
US5623438A (en) * | 1992-11-30 | 1997-04-22 | Sgs-Thomson Microelectronics, Inc. | Virtual ground read only memory circuit |
US5418743A (en) * | 1992-12-07 | 1995-05-23 | Nippon Steel Corporation | Method of writing into non-volatile semiconductor memory |
US5422844A (en) * | 1992-12-21 | 1995-06-06 | National Semiconductor Corporation | Memory array with field oxide islands eliminated and method |
US5495440A (en) * | 1993-01-19 | 1996-02-27 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having hierarchical bit line structure |
US5424978A (en) * | 1993-03-15 | 1995-06-13 | Nippon Steel Corporation | Non-volatile semiconductor memory cell capable of storing more than two different data and method of using the same |
US5393701A (en) * | 1993-04-08 | 1995-02-28 | United Microelectronics Corporation | Layout design to eliminate process antenna effect |
US5350710A (en) * | 1993-06-24 | 1994-09-27 | United Microelectronics Corporation | Device for preventing antenna effect on circuit |
US5521870A (en) * | 1993-12-07 | 1996-05-28 | Nec Corporation | Semiconductor memory device having a coincidence detection circuit and its test method |
US5418176A (en) * | 1994-02-17 | 1995-05-23 | United Microelectronics Corporation | Process for producing memory devices having narrow buried N+ lines |
US5467308A (en) * | 1994-04-05 | 1995-11-14 | Motorola Inc. | Cross-point eeprom memory array |
US5726946A (en) * | 1994-06-02 | 1998-03-10 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device having hierarchical power source arrangement |
US5712814A (en) * | 1994-07-18 | 1998-01-27 | Sgs-Thomson Microelectronics S.R.L. | Nonvolatile memory cell and a method for forming the same |
US5973373A (en) * | 1994-09-28 | 1999-10-26 | Siemens Aktiengesellschaft | Read-only-memory cell arrangement using vertical MOS transistors and gate dielectrics of different thicknesses and method for its production |
US5836772A (en) * | 1994-09-29 | 1998-11-17 | Macronix International Co., Ltd. | Interpoly dielectric process |
US5523251A (en) * | 1994-10-05 | 1996-06-04 | United Microelectronics Corp. | Method for fabricating a self aligned mask ROM |
US5599727A (en) * | 1994-12-15 | 1997-02-04 | Sharp Kabushiki Kaisha | Method for producing a floating gate memory device including implanting ions through an oxidized portion of the silicon film from which the floating gate is formed |
US5661060A (en) * | 1994-12-28 | 1997-08-26 | National Semiconductor Corporation | Method for forming field oxide regions |
US5825686A (en) * | 1995-02-16 | 1998-10-20 | Siemens Aktiengesellschaft | Multi-value read-only memory cell having an improved signal-to-noise ratio |
US5656513A (en) * | 1995-06-07 | 1997-08-12 | Advanced Micro Devices, Inc. | Nonvolatile memory cell formed using self aligned source implant |
US5553018A (en) * | 1995-06-07 | 1996-09-03 | Advanced Micro Devices, Inc. | Nonvolatile memory cell formed using self aligned source implant |
US5751037A (en) * | 1995-07-27 | 1998-05-12 | Sony Corporation | Non-volatile memory cell having dual gate electrodes |
US5787036A (en) * | 1995-12-12 | 1998-07-28 | Nec Corporation | Flash memory including improved transistor cells and a method of programming the memory |
US5683925A (en) * | 1996-06-13 | 1997-11-04 | Waferscale Integration Inc. | Manufacturing method for ROM array with minimal band-to-band tunneling |
US5754475A (en) * | 1996-06-24 | 1998-05-19 | Advanced Micro Devices, Inc. | Bit line discharge method for reading a multiple bits-per-cell flash EEPROM |
US5793079A (en) * | 1996-07-22 | 1998-08-11 | Catalyst Semiconductor, Inc. | Single transistor non-volatile electrically alterable semiconductor memory device |
US5768192A (en) * | 1996-07-23 | 1998-06-16 | Saifun Semiconductors, Ltd. | Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping |
US6137718A (en) * | 1996-08-01 | 2000-10-24 | Siemens Aktiengesellschaft | Method for operating a non-volatile memory cell arrangement |
US5777919A (en) * | 1996-09-13 | 1998-07-07 | Holtek Microelectronics, Inc. | Select gate enhanced high density read-only-memory device |
US5864164A (en) * | 1996-12-09 | 1999-01-26 | United Microelectronics Corp. | Multi-stage ROM structure and method for fabricating the same |
US5946558A (en) * | 1997-02-05 | 1999-08-31 | United Microelectronics Corp. | Method of making ROM components |
US5990526A (en) * | 1997-02-20 | 1999-11-23 | Stmicroelectronics S.R.L. | Memory device with a cell array in triple well, and related manufacturing process |
US5870335A (en) * | 1997-03-06 | 1999-02-09 | Agate Semiconductor, Inc. | Precision programming of nonvolatile memory cells |
US6028324A (en) * | 1997-03-07 | 2000-02-22 | Taiwan Semiconductor Manufacturing Company | Test structures for monitoring gate oxide defect densities and the plasma antenna effect |
US6018186A (en) * | 1997-04-15 | 2000-01-25 | United Microelectronics Corp. | Three-dimensional, deep-trench, high-density read-only memory (ROM) and its manufacturing method |
US6011725A (en) * | 1997-08-01 | 2000-01-04 | Saifun Semiconductors, Ltd. | Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
US5963412A (en) * | 1997-11-13 | 1999-10-05 | Advanced Micro Devices, Inc. | Process induced charging damage control device |
US5949728A (en) * | 1997-12-12 | 1999-09-07 | Scenix Semiconductor, Inc. | High speed, noise immune, single ended sensing scheme for non-volatile memories |
US6704217B2 (en) * | 1997-12-12 | 2004-03-09 | Saifun Semiconductors Ltd. | Symmetric segmented memory array architecture |
US5963465A (en) * | 1997-12-12 | 1999-10-05 | Saifun Semiconductors, Ltd. | Symmetric segmented memory array architecture |
US6020241A (en) * | 1997-12-22 | 2000-02-01 | Taiwan Semiconductor Manufacturing Company | Post metal code engineering for a ROM |
US6201282B1 (en) * | 1998-05-05 | 2001-03-13 | Saifun Semiconductors Ltd. | Two bit ROM cell and process for producing same |
US6030871A (en) * | 1998-05-05 | 2000-02-29 | Saifun Semiconductors Ltd. | Process for producing two bit ROM cell utilizing angled implant |
US6063666A (en) * | 1998-06-16 | 2000-05-16 | Advanced Micro Devices, Inc. | RTCVD oxide and N2 O anneal for top oxide of ONO film |
US6034403A (en) * | 1998-06-25 | 2000-03-07 | Acer Semiconductor Manufacturing, Inc. | High density flat cell mask ROM |
US5991202A (en) * | 1998-09-24 | 1999-11-23 | Advanced Micro Devices, Inc. | Method for reducing program disturb during self-boosting in a NAND flash memory |
US6081456A (en) * | 1999-02-04 | 2000-06-27 | Tower Semiconductor Ltd. | Bit line control circuit for a memory array using 2-bit non-volatile memory cells |
US6128226A (en) * | 1999-02-04 | 2000-10-03 | Saifun Semiconductors Ltd. | Method and apparatus for operating with a close to ground signal |
US6134156A (en) * | 1999-02-04 | 2000-10-17 | Saifun Semiconductors Ltd. | Method for initiating a retrieval procedure in virtual ground arrays |
US6429063B1 (en) * | 1999-10-26 | 2002-08-06 | Saifun Semiconductors Ltd. | NROM cell with generally decoupled primary and secondary injection |
US6728134B2 (en) * | 2002-02-14 | 2004-04-27 | Renesas Technology Corp. | Nonvolatile semiconductor memory device having control circuit |
US6743677B1 (en) * | 2002-11-27 | 2004-06-01 | Advanced Micro Devices, Inc. | Method for fabricating nitride memory cells using a floating gate fabrication process |
Cited By (120)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050117395A1 (en) * | 2002-01-31 | 2005-06-02 | Saifun Semiconductors Ltd. | Method for operating a memory device |
US20090010075A9 (en) * | 2002-06-21 | 2009-01-08 | Micron Technologies, Inc. | NROM memory cell, memory array, related devices and methods |
US20090072303A9 (en) * | 2002-06-21 | 2009-03-19 | Micron Technology, Inc. | Nrom memory cell, memory array, related devices and methods |
US20040066672A1 (en) * | 2002-06-21 | 2004-04-08 | Micron Technology, Inc. | Vertical NROM having a storage density of 1 bit per IF2 |
US20040202032A1 (en) * | 2002-06-21 | 2004-10-14 | Micron Technology, Inc. | Vertical NROM having a storage density of 1 bit per 1F2 |
US6853587B2 (en) | 2002-06-21 | 2005-02-08 | Micron Technology, Inc. | Vertical NROM having a storage density of 1 bit per 1F2 |
US20050255647A1 (en) * | 2002-06-21 | 2005-11-17 | Micron Technology, Inc. | Vertical NROM having a storage density of 1 bit per 1F2 |
US20040130934A1 (en) * | 2002-06-21 | 2004-07-08 | Micron Technology, Inc. | NROM memory cell, memory array, related devices and methods |
US8441056B2 (en) | 2002-06-21 | 2013-05-14 | Micron Technology, Inc. | NROM memory cell, memory array, related devices and methods |
US20060124998A1 (en) * | 2002-06-21 | 2006-06-15 | Micron Technology, Inc. | NROM memory cell, memory array, related devices and methods |
US20030235075A1 (en) * | 2002-06-21 | 2003-12-25 | Micron Technology, Inc. | Vertical NROM having a storage density of 1bit per 1F2 |
US20060126398A1 (en) * | 2002-06-21 | 2006-06-15 | Micron Technologies, Inc. | NROM memory cell, memory array, related devices and methods |
US6906953B2 (en) | 2002-06-21 | 2005-06-14 | Micron Technology, Inc. | Vertical NROM having a storage density of 1 bit per 1F2 |
US7738304B2 (en) | 2002-07-10 | 2010-06-15 | Saifun Semiconductors Ltd. | Multiple use memory chip |
US20040153620A1 (en) * | 2003-01-30 | 2004-08-05 | Shai Eisen | Address scramble |
US20040218426A1 (en) * | 2003-04-29 | 2004-11-04 | Oleg Dadashev | Apparatus and methods for multi-level sensing in a memory array |
US20040265011A1 (en) * | 2003-06-30 | 2004-12-30 | Kiyonori Tsuda | Powder transport apparatus and image forming apparatus that can stabilize replenishment of powder |
US20050001229A1 (en) * | 2003-07-01 | 2005-01-06 | Leonard Forbes | Apparatus and method for split transistor memory having improved endurance |
US20060197143A1 (en) * | 2003-07-01 | 2006-09-07 | Micron Technology, Inc. | Apparatus and method for split transistor memory having improved endurance |
US7719046B2 (en) | 2003-07-01 | 2010-05-18 | Micron Technology, Inc. | Apparatus and method for trench transistor memory having different gate dielectric thickness |
US20050174855A1 (en) * | 2003-08-07 | 2005-08-11 | Micron Technology, Inc. | Method for erasing an NROM cell |
US7075832B2 (en) | 2003-08-07 | 2006-07-11 | Micron Technology, Inc. | Method for erasing an NROM cell |
US7085170B2 (en) | 2003-08-07 | 2006-08-01 | Micron Technology, Ind. | Method for erasing an NROM cell |
US20050141278A1 (en) * | 2003-08-07 | 2005-06-30 | Micron Technology, Inc. | Method for programming and erasing an NROM cell |
US7075831B2 (en) | 2003-08-07 | 2006-07-11 | Micron Technology, Inc. | Method for erasing an NROM cell |
US6873550B2 (en) | 2003-08-07 | 2005-03-29 | Micron Technology, Inc. | Method for programming and erasing an NROM cell |
US7986555B2 (en) | 2003-08-07 | 2011-07-26 | Micron Technology, Inc. | Method for programming and erasing an NROM cell |
US20050030792A1 (en) * | 2003-08-07 | 2005-02-10 | Micron Technology, Inc. | Method for programming and erasing an nrom cell |
US20050030794A1 (en) * | 2003-08-07 | 2005-02-10 | Micron Technology, Inc. | Method for erasing an NROM cell |
US20100067307A1 (en) * | 2003-08-07 | 2010-03-18 | Micron Technology, Inc. | Method for programming and erasing an nrom cell |
US20060133152A1 (en) * | 2003-08-07 | 2006-06-22 | Micron Technology, Inc. | Method for programming and erasing an NROM cell |
US20070064466A1 (en) * | 2003-08-07 | 2007-03-22 | Micron Technology, Inc. | Method for programming and erasing an NROM cell |
US20070070700A1 (en) * | 2003-08-07 | 2007-03-29 | Micron Technology, Inc. | Method for programming and erasing an NROM cell |
US20050255638A1 (en) * | 2003-09-05 | 2005-11-17 | Micron Technology, Inc. | Trench corner effect bidirectional flash memory cell |
US20050258480A1 (en) * | 2003-09-05 | 2005-11-24 | Micron Technology, Inc. | Trench corner effect bidirectional flash memory cell |
US20050269625A1 (en) * | 2003-09-05 | 2005-12-08 | Micron Technology, Inc. | Trench corner effect bidirectional flash memory cell |
US20050253186A1 (en) * | 2003-09-05 | 2005-11-17 | Micron Technology, Inc. | Trench corner effect bidirectional flash memory cell |
US7973370B2 (en) | 2003-10-09 | 2011-07-05 | Micron Technology, Inc. | Fully depleted silicon-on-insulator CMOS logic |
US6830963B1 (en) | 2003-10-09 | 2004-12-14 | Micron Technology, Inc. | Fully depleted silicon-on-insulator CMOS logic |
US20050077564A1 (en) * | 2003-10-09 | 2005-04-14 | Micron Technology, Inc. | Fully depleted silicon-on-insulator CMOS logic |
US8174081B2 (en) | 2003-10-09 | 2012-05-08 | Micron Technology, Inc. | Fully depleted silicon-on-insulator CMOS logic |
US20110204431A1 (en) * | 2003-10-09 | 2011-08-25 | Micron Technology, Inc. | Fully depleted silicon-on-insulator cmos logic |
US20070109871A1 (en) * | 2003-11-04 | 2007-05-17 | Micron Technology, Inc. | NROM flash memory with self-aligned structural charge separation |
US20050105341A1 (en) * | 2003-11-04 | 2005-05-19 | Micron Technology, Inc. | NROM flash memory with self-aligned structural charge separation |
US20050106811A1 (en) * | 2003-11-17 | 2005-05-19 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US20110163321A1 (en) * | 2003-11-17 | 2011-07-07 | Micron Technology, Inc. | Nrom flash memory devices on ultrathin silicon |
US7915669B2 (en) | 2003-11-17 | 2011-03-29 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US20080203467A1 (en) * | 2003-11-17 | 2008-08-28 | Micron Technology, Inc. | Nrom flash memory devices on ultrathin silicon |
US7276413B2 (en) | 2003-11-17 | 2007-10-02 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US20050282334A1 (en) * | 2003-11-17 | 2005-12-22 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US7202523B2 (en) | 2003-11-17 | 2007-04-10 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US20050280094A1 (en) * | 2003-11-17 | 2005-12-22 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US7768058B2 (en) | 2003-11-17 | 2010-08-03 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US8183625B2 (en) | 2003-11-17 | 2012-05-22 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US7244987B2 (en) | 2003-11-17 | 2007-07-17 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US7276762B2 (en) | 2003-11-17 | 2007-10-02 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US20070170496A1 (en) * | 2003-11-17 | 2007-07-26 | Micron Technology, Inc. | Nrom flash memory devices on ultrathin silicon |
US20070166927A1 (en) * | 2003-11-17 | 2007-07-19 | Micron Technology, Inc. | Nrom flash memory devices on ultrathin silicon |
US20050280089A1 (en) * | 2003-11-17 | 2005-12-22 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US20100270610A1 (en) * | 2003-11-17 | 2010-10-28 | Micron Technology, Inc. | Nrom flash memory devices on ultrathin silicon |
US20060124967A1 (en) * | 2003-12-16 | 2006-06-15 | Micron Technology, Inc. | NROM memory cell, memory array, related devices and methods |
US20060166443A1 (en) * | 2003-12-16 | 2006-07-27 | Micron Technology, Inc. | Multi-state NROM device |
US20060152978A1 (en) * | 2003-12-16 | 2006-07-13 | Micron Technology, Inc. | Multi-state NROM device |
US20050128804A1 (en) * | 2003-12-16 | 2005-06-16 | Micron Technology, Inc. | Multi-state NROM device |
US20060128103A1 (en) * | 2003-12-16 | 2006-06-15 | Micron Technology, Inc. | NROM memory cell, memory array, related devices and methods |
US20060128104A1 (en) * | 2003-12-16 | 2006-06-15 | Micron Technology, Inc. | NROM memory cell, memory array, related devices and methods |
US7750389B2 (en) | 2003-12-16 | 2010-07-06 | Micron Technology, Inc. | NROM memory cell, memory array, related devices and methods |
US20050133860A1 (en) * | 2003-12-17 | 2005-06-23 | Micron Technology, Inc. | Vertical NROM NAND flash memory array |
US20060261404A1 (en) * | 2003-12-17 | 2006-11-23 | Micron Technology, Inc. | Vertical NROM NAND flash memory array |
US7528037B2 (en) | 2003-12-18 | 2009-05-05 | Micron Technology, Inc. | Flash memory having a high-permittivity tunnel dielectric |
US20050277243A1 (en) * | 2003-12-18 | 2005-12-15 | Micron Technology, Inc. | Flash memory having a high-permittivity tunnel dielectric |
US7157769B2 (en) | 2003-12-18 | 2007-01-02 | Micron Technology, Inc. | Flash memory having a high-permittivity tunnel dielectric |
US20090191676A1 (en) * | 2003-12-18 | 2009-07-30 | Micron Technology, Inc. | Flash memory having a high-permittivity tunnel dielectric |
US20060261405A1 (en) * | 2004-01-30 | 2006-11-23 | Micron Technology, Inc. | Vertical device 4F² eeprom memory |
US20050167743A1 (en) * | 2004-01-30 | 2005-08-04 | Micron Technology, Inc. | Vertical device 4F2 EEPROM memory |
US20060019453A1 (en) * | 2004-02-10 | 2006-01-26 | Micron Technology, Inc. | NROM flash memory with a high-permittivity gate dielectric |
US7479428B2 (en) | 2004-02-10 | 2009-01-20 | Leonard Forbes | NROM flash memory with a high-permittivity gate dielectric |
US20050275011A1 (en) * | 2004-02-10 | 2005-12-15 | Micron Technology, Inc. | NROM flash memory with a high-permittivity gate dielectric |
US20050174847A1 (en) * | 2004-02-10 | 2005-08-11 | Micron Technology, Inc. | Nrom flash memory cell with integrated dram |
US7072213B2 (en) | 2004-02-10 | 2006-07-04 | Micron Technology, Inc. | NROM flash memory cell with integrated DRAM |
US20050173755A1 (en) * | 2004-02-10 | 2005-08-11 | Micron Technology, Inc. | NROM flash memory with a high-permittivity gate dielectric |
US20050240867A1 (en) * | 2004-02-10 | 2005-10-27 | Micron Technology, Inc. | NROM flash memory cell with integrated DRAM |
US7221018B2 (en) | 2004-02-10 | 2007-05-22 | Micron Technology, Inc. | NROM flash memory with a high-permittivity gate dielectric |
US6952366B2 (en) | 2004-02-10 | 2005-10-04 | Micron Technology, Inc. | NROM flash memory cell with integrated DRAM |
US7319613B2 (en) | 2004-02-10 | 2008-01-15 | Micron Technology, Inc. | NROM flash memory cell with integrated DRAM |
US7072217B2 (en) | 2004-02-24 | 2006-07-04 | Micron Technology, Inc. | Multi-state memory cell with asymmetric charge trapping |
US20100039869A1 (en) * | 2004-02-24 | 2010-02-18 | Micron Technology, Inc. | Multi-state memory cell with asymmetric charge trapping |
US20060203555A1 (en) * | 2004-02-24 | 2006-09-14 | Micron Technology, Inc. | Multi-state memory cell with asymmetric charge trapping |
US20050185466A1 (en) * | 2004-02-24 | 2005-08-25 | Micron Technology, Inc. | Multi-state memory cell with asymmetric charge trapping |
US20060203554A1 (en) * | 2004-02-24 | 2006-09-14 | Micron Technology, Inc. | Multi-state memory cell with asymmetric charge trapping |
US20050184337A1 (en) * | 2004-02-24 | 2005-08-25 | Micron Technology, Inc. | 4f2 eeprom nrom memory arrays with vertical devices |
US7577027B2 (en) | 2004-02-24 | 2009-08-18 | Micron Technology, Inc. | Multi-state memory cell with asymmetric charge trapping |
US7616482B2 (en) | 2004-02-24 | 2009-11-10 | Micron Technology, Inc. | Multi-state memory cell with asymmetric charge trapping |
US7911837B2 (en) | 2004-02-24 | 2011-03-22 | Micron Technology, Inc. | Multi-state memory cell with asymmetric charge trapping |
US20050190596A1 (en) * | 2004-02-26 | 2005-09-01 | Macronix International Co., Ltd. | Method of controlling threshold voltage of NROM cell |
US7054192B2 (en) * | 2004-02-26 | 2006-05-30 | Macronix International Co., Ltd. | Method of controlling threshold voltage of NROM cell |
US20060237775A1 (en) * | 2004-03-24 | 2006-10-26 | Micron Technology, Inc. | Memory device with high dielectric constant gate dielectrics and metal floating gates |
US20050280048A1 (en) * | 2004-03-24 | 2005-12-22 | Micron Technology, Inc. | Memory device with high dielectric constant gate dielectrics and metal floating gates |
US20090294830A1 (en) * | 2004-03-24 | 2009-12-03 | Micron Technology, Inc. | Memory device with high dielectric constant gate dielectrics and metal floating gates |
US8076714B2 (en) | 2004-03-24 | 2011-12-13 | Micron Technology, Inc. | Memory device with high dielectric constant gate dielectrics and metal floating gates |
US20050212033A1 (en) * | 2004-03-24 | 2005-09-29 | Micron Technology, Inc. | Memory device with high dielectric constant gate dielectrics and metal floating gates |
US20050232024A1 (en) * | 2004-04-19 | 2005-10-20 | Shahar Atir | Method for reading a memory array with neighbor effect cancellation |
US7755938B2 (en) | 2004-04-19 | 2010-07-13 | Saifun Semiconductors Ltd. | Method for reading a memory array with neighbor effect cancellation |
US20060214220A1 (en) * | 2004-05-06 | 2006-09-28 | Micron Technology, Inc. | Ballistic direct injection NROM cell on strained silicon structures |
US7274068B2 (en) | 2004-05-06 | 2007-09-25 | Micron Technology, Inc. | Ballistic direct injection NROM cell on strained silicon structures |
US20050247972A1 (en) * | 2004-05-06 | 2005-11-10 | Micron Technology, Inc. | Ballistic direct injection NROM cell on strained silicon structures |
US7859046B2 (en) | 2004-05-06 | 2010-12-28 | Micron Technology, Inc. | Ballistic direct injection NROM cell on strained silicon structures |
US7683424B2 (en) | 2004-05-06 | 2010-03-23 | Micron Technology, Inc. | Ballistic direct injection NROM cell on strained silicon structures |
US20060034122A1 (en) * | 2004-08-12 | 2006-02-16 | Yoram Betser | Dynamic matching of signal path and reference path for sensing |
US20060036803A1 (en) * | 2004-08-16 | 2006-02-16 | Mori Edan | Non-volatile memory device controlled by a micro-controller |
US20060126382A1 (en) * | 2004-12-09 | 2006-06-15 | Eduardo Maayan | Method for reading non-volatile memory cells |
US7257025B2 (en) | 2004-12-09 | 2007-08-14 | Saifun Semiconductors Ltd | Method for reading non-volatile memory cells |
US20070035991A1 (en) * | 2005-07-27 | 2007-02-15 | Hounien Chen | Read mode for flash memory |
US7706183B2 (en) * | 2005-07-27 | 2010-04-27 | Spansion Llc | Read mode for flash memory |
US8107294B2 (en) | 2005-07-27 | 2012-01-31 | Spansion Llc | Read mode for flash memory |
US20100177568A1 (en) * | 2005-07-27 | 2010-07-15 | Spansion Llc | Read mode for flash memory |
US7423915B2 (en) | 2006-01-17 | 2008-09-09 | Spansion Llc | Random cache read using a double memory |
US20070165458A1 (en) * | 2006-01-17 | 2007-07-19 | Nancy Leong | Random cache read using a double memory |
US20090039329A1 (en) * | 2007-08-10 | 2009-02-12 | Franz Hofmann | Integrated Circuit Having a Cell with a Resistivity Changing Layer |
US7772580B2 (en) | 2007-08-10 | 2010-08-10 | Qimonda Ag | Integrated circuit having a cell with a resistivity changing layer |
Also Published As
Publication number | Publication date |
---|---|
US6885585B2 (en) | 2005-04-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6885585B2 (en) | NROM NOR array | |
US6954382B2 (en) | Multiple use memory chip | |
US5646886A (en) | Flash memory having segmented array for improved operation | |
US6031765A (en) | Reversed split-gate cell array | |
US6351415B1 (en) | Symmetrical non-volatile memory array architecture without neighbor effect | |
US5245570A (en) | Floating gate non-volatile memory blocks and select transistors | |
US6525969B1 (en) | Decoder apparatus and methods for pre-charging bit lines | |
JP2847322B2 (en) | Memory array having a plurality of electrically programmable and erasable memory cells | |
US6914813B2 (en) | Segmented non-volatile memory array with multiple sources having improved source line decode circuitry | |
US5790456A (en) | Multiple bits-per-cell flash EEPROM memory cells with wide program and erase Vt window | |
EP0755559B1 (en) | Memory array utilizing multi-state memory cells | |
US7623383B2 (en) | Three-level non-volatile semiconductor memory devices with lower and upper bit lines sharing a voltage control block | |
CN100426416C (en) | Non-volatile semiconductor memory device and controlling method of the same | |
US6363014B1 (en) | Low column leakage NOR flash array-single cell implementation | |
EP1214715B1 (en) | 1 transistor cell for eeprom application | |
US6288938B1 (en) | Flash memory architecture and method of operation | |
US6181607B1 (en) | Reversed split-gate cell array | |
US6697281B2 (en) | Byte-selectable EEPROM array utilizing single split-gate transistor for non-volatile storage cell | |
US7046551B2 (en) | Nonvolatile memories with asymmetric transistors, nonvolatile memories with high voltage lines extending in the column direction, and nonvolatile memories with decoding circuits sharing a common area | |
US6876596B1 (en) | Decoder circuit with function of plural series bit line selection | |
EP1256116B1 (en) | Flash memory architecture employing three layer metal interconnect | |
US6097631A (en) | Electrically erasable floating-gate memory organized in words | |
JPH07334991A (en) | Non-volatile semiconductor storage device | |
US7301820B2 (en) | Non-volatile memory dynamic operations | |
US6819593B2 (en) | Architecture to suppress bit-line leakage |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAIFUN SEMICONDUCTORS LTD., ISRAEL Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MAAYAN, EDUARDO;EITAN, BOAZ;REEL/FRAME:013078/0896 Effective date: 20020627 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:CYPRESS SEMICONDUCTOR CORPORATION;REEL/FRAME:039676/0237 Effective date: 20160805 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, NEW YORK Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE FOLLOWING NUMBERS 6272046,7277824,7282374,7286384,7299106,7337032,7460920,7519447 PREVIOUSLY RECORDED ON REEL 039676 FRAME 0237. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:CYPRESS SEMICONDUCTOR CORPORATION;REEL/FRAME:047797/0854 Effective date: 20171229 |
|
AS | Assignment |
Owner name: SPANSION LLC, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:059410/0438 Effective date: 20200416 Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:059410/0438 Effective date: 20200416 |