KR101678874B1 - Manufacturing method for semiconductor device - Google Patents
Manufacturing method for semiconductor device Download PDFInfo
- Publication number
- KR101678874B1 KR101678874B1 KR1020150041417A KR20150041417A KR101678874B1 KR 101678874 B1 KR101678874 B1 KR 101678874B1 KR 1020150041417 A KR1020150041417 A KR 1020150041417A KR 20150041417 A KR20150041417 A KR 20150041417A KR 101678874 B1 KR101678874 B1 KR 101678874B1
- Authority
- KR
- South Korea
- Prior art keywords
- layer
- semiconductor layer
- semiconductor
- forming
- etching
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 138
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 15
- 238000005530 etching Methods 0.000 claims abstract description 14
- 238000000034 method Methods 0.000 claims description 26
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 claims description 18
- 238000001312 dry etching Methods 0.000 claims description 17
- 229920002120 photoresistant polymer Polymers 0.000 claims description 17
- 238000001039 wet etching Methods 0.000 claims description 17
- 238000004528 spin coating Methods 0.000 claims description 6
- 229910002704 AlGaN Inorganic materials 0.000 claims description 5
- 238000000151 deposition Methods 0.000 claims description 5
- 239000010408 film Substances 0.000 description 35
- 239000000463 material Substances 0.000 description 13
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 12
- 239000000758 substrate Substances 0.000 description 11
- 229910002601 GaN Inorganic materials 0.000 description 10
- 230000008569 process Effects 0.000 description 10
- 230000000694 effects Effects 0.000 description 7
- 150000004767 nitrides Chemical class 0.000 description 7
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 6
- 239000013078 crystal Substances 0.000 description 5
- 229910052751 metal Inorganic materials 0.000 description 5
- 239000002184 metal Substances 0.000 description 5
- 229910004298 SiO 2 Inorganic materials 0.000 description 4
- 239000010409 thin film Substances 0.000 description 4
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 3
- 238000000231 atomic layer deposition Methods 0.000 description 3
- 239000002019 doping agent Substances 0.000 description 3
- 239000007789 gas Substances 0.000 description 3
- 229910052757 nitrogen Inorganic materials 0.000 description 3
- 229910018072 Al 2 O 3 Inorganic materials 0.000 description 2
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 2
- -1 Si 3 N 4 Inorganic materials 0.000 description 2
- NWAIGJYBQQYSPW-UHFFFAOYSA-N azanylidyneindigane Chemical compound [In]#N NWAIGJYBQQYSPW-UHFFFAOYSA-N 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 239000000460 chlorine Substances 0.000 description 2
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 description 2
- 238000002474 experimental method Methods 0.000 description 2
- 229910052733 gallium Inorganic materials 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 239000011810 insulating material Substances 0.000 description 2
- 230000006911 nucleation Effects 0.000 description 2
- 238000010899 nucleation Methods 0.000 description 2
- 230000010287 polarization Effects 0.000 description 2
- 239000011800 void material Substances 0.000 description 2
- ZCYVEMRRCGMTRW-UHFFFAOYSA-N 7553-56-2 Chemical compound [I] ZCYVEMRRCGMTRW-UHFFFAOYSA-N 0.000 description 1
- PIGFYZPCRLYGLF-UHFFFAOYSA-N Aluminum nitride Chemical compound [Al]#N PIGFYZPCRLYGLF-UHFFFAOYSA-N 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- WKBOTKDWSSQWDR-UHFFFAOYSA-N Bromine atom Chemical compound [Br] WKBOTKDWSSQWDR-UHFFFAOYSA-N 0.000 description 1
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 1
- 241000251730 Chondrichthyes Species 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical compound [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 description 1
- 230000002730 additional effect Effects 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 238000001505 atmospheric-pressure chemical vapour deposition Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- GDTBXPJZTBHREO-UHFFFAOYSA-N bromine Substances BrBr GDTBXPJZTBHREO-UHFFFAOYSA-N 0.000 description 1
- 229910052794 bromium Inorganic materials 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 229910052801 chlorine Inorganic materials 0.000 description 1
- 229910052804 chromium Inorganic materials 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000010894 electron beam technology Methods 0.000 description 1
- 238000000609 electron-beam lithography Methods 0.000 description 1
- 239000012530 fluid Substances 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 229910052736 halogen Inorganic materials 0.000 description 1
- 150000002367 halogens Chemical class 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 229910052738 indium Inorganic materials 0.000 description 1
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 1
- 238000009616 inductively coupled plasma Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 229910052740 iodine Inorganic materials 0.000 description 1
- 239000011630 iodine Substances 0.000 description 1
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000001451 molecular beam epitaxy Methods 0.000 description 1
- QPJSUIGXIBEQAC-UHFFFAOYSA-N n-(2,4-dichloro-5-propan-2-yloxyphenyl)acetamide Chemical compound CC(C)OC1=CC(NC(C)=O)=C(Cl)C=C1Cl QPJSUIGXIBEQAC-UHFFFAOYSA-N 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 239000012299 nitrogen atmosphere Substances 0.000 description 1
- 125000002524 organometallic group Chemical group 0.000 description 1
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 1
- 230000000704 physical effect Effects 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000004151 rapid thermal annealing Methods 0.000 description 1
- 239000012495 reaction gas Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 230000003252 repetitive effect Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910052596 spinel Inorganic materials 0.000 description 1
- 239000011029 spinel Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
- 230000005533 two-dimensional electron gas Effects 0.000 description 1
- 238000007740 vapor deposition Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/316—Inorganic layers composed of oxides or glassy oxides or oxide based glass
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7842—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
- H01L29/7843—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being an applied insulating layer
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Junction Field-Effect Transistors (AREA)
Abstract
A method of manufacturing a semiconductor device is disclosed. The present manufacturing method includes the steps of forming a semiconductor layer on a buffer layer, etching a semiconductor layer and a portion of a buffer layer to have a predetermined structure, forming an oxide film having a predetermined height lower than a height of a predetermined structure on the etched buffer layer Forming a gate insulating film on the oxide film and the predetermined structure, and forming a gate electrode on the gate insulating film.
Description
BACKGROUND OF THE INVENTION 1. Field of the Invention [0001] The present invention relates to a semiconductor device manufacturing method, and more particularly, to a method of manufacturing a semiconductor device capable of minimizing current leakage.
As the degree of integration of semiconductor devices increases, the design rule for the elements of the semiconductor device becomes more severe. In particular, for semiconductor devices requiring a large number of transistors, the gate length, which is the standard of the design rule, is reduced, and the channel length is also reduced. The reduction in the channel length of the transistor results in a so-called short channel effect .
The short channel effect means that the effective channel length of the transistor is reduced due to the effect of the drain potential and the threshold voltage is reduced. Due to the short channel effect, it is difficult to control the transistor, and the off current of the transistor tends to increase. As a result, the reliability of the transistor is lowered, for example, the refresh characteristic of the memory element can be adversely affected. Further, there is a problem that leakage current increases as the gate width becomes narrower.
In recent years, a pin-channel structure transistor, a so-called Fin-FET, has emerged in order to suppress the short channel effect which is a problem in the conventional planar transistor and to reduce the leakage current. Pinpets are a technology for designing and producing system semiconductors with a three-dimensional (3D) three-dimensional structure. The shape of the gate electrode protruding from the three-dimensional structure is similar to that of a shark fin (Fin). The application of the pin-pin technology enables operation at half the level voltage of the previous two-dimensional gate, and the leakage current is much smaller. Particularly, a device using a group III nitride semiconductor has various advantages such as a high breakdown field (~ 3 x 10 6 V / cm), maximum current density, stable high temperature operation, high thermal conductivity, It was spotlighted. Efforts have been continued to minimize the leakage current even in such pin-pets devices.
The present invention has been made in view of the above-mentioned efforts, and an object of the present invention is to provide a method of manufacturing a semiconductor device capable of minimizing current leakage.
According to another aspect of the present invention, there is provided a method of fabricating a semiconductor device, comprising: forming a semiconductor layer on a buffer layer; etching a portion of the semiconductor layer and the buffer layer to have a predetermined structure; Forming an oxide film having a predetermined height lower than a height of the predetermined structure on the etched buffer layer, forming a gate insulating film on the oxide film and the predetermined structure, and forming a gate electrode on the gate insulating film .
In this case, the forming of the oxide layer may include depositing an oxide layer so as to cover the buffer layer and the predetermined structure, depositing a photoresist by spin coating on the deposited oxide layer, and performing dry etching, Removing the photoresist and the oxide film deposited within the range exceeding the predetermined height.
The predetermined height may be equal to or greater than a height of the buffer layer in the predetermined structure and less than a height of the predetermined structure.
Meanwhile, the method for fabricating a semiconductor device according to an embodiment of the present invention may further include removing the oxide film after forming the gate electrode.
The etching step may include: forming a mask layer having a predetermined pattern on the semiconductor layer, dry-etching the semiconductor layer and the buffer layer, forming a mask layer having a predetermined width of the dry- Wet etching the sides of the dry etched structure to have a width less than the width of the dry etched structure, and removing the mask layer.
In this case, the wet-etching may be performed by wet-etching a tetra-methyl ammonium hydroxide (TMAH) solution with an etching solution.
Meanwhile, the semiconductor layer may be a structure in which a second semiconductor layer made of AlGaN or AlN is stacked on a first semiconductor layer made of GaN.
Meanwhile, the method of fabricating a semiconductor device according to an embodiment of the present invention may further include forming a source electrode and a drain electrode spaced from each other on the predetermined structure.
FIGS. 1A to 11 are views for explaining a method for manufacturing a semiconductor device according to various embodiments of the present invention; FIGS.
12 is a view for explaining a cross section of a semiconductor device manufactured according to an embodiment of the present invention,
13 is a view for explaining a cross section of a semiconductor device fabricated according to another embodiment of the present invention,
14 is a view for explaining a semiconductor device according to an embodiment of the present invention.
Various embodiments of the present invention will be described in detail with reference to the drawings. In the following description of the present invention, a detailed description of known functions and configurations incorporated herein will be omitted when it may make the subject matter of the present invention rather unclear. In addition, the following embodiments can be modified into various other forms, and the technical scope of the present invention is not limited to the following embodiments. Rather, these embodiments are provided so that this disclosure will be more thorough and complete, and will fully convey the scope of the invention to those skilled in the art.
Also, to "include" an element means that it may include other elements, rather than excluding other elements, unless specifically stated otherwise. Further, various elements and regions in the drawings are schematically drawn. Accordingly, the technical spirit of the present invention is not limited by the relative size or spacing depicted in the accompanying drawings.
Hereinafter, a semiconductor device according to various embodiments of the present invention, and a method for manufacturing a semiconductor device, will be described. In particular, the semiconductor device of the present invention can be realized as an element using a nitride semiconductor.
The nitride semiconductor is a semiconductor belonging to the III-V group semiconductor and containing nitrogen as the V group element. Gallium nitride (GaN), aluminum nitride (AIN), and indium nitride (InN). It is a wide-gap semiconductor having a larger band gap than that of the conventional semiconductor, and the bandgap can be largely changed by changing the concentration of gallium, indium and aluminum.
The semiconductor device in this specification uses such a nitride, and can be variously implemented as a transistor, a diode, and the like. Hereinafter, for ease of explanation, it is assumed that the semiconductor device is a transistor. Transistors control the current or voltage flow in an electronic circuit to amplify or act as a switch.
The term " deposition ", "growth ", and the like used hereinafter are used to mean the formation of a semiconductor material layer, and the layer or thin film formed through various embodiments of the present invention may be formed by an organometallic vapor deposition APCVD, LPCVD, UHCVD, PVD, electron beam (MOCVD), molecular beam epitaxy (MBE), and the like. Method, a resistance heating method, or the like. When the metal organic chemical vapor deposition (MOCVD) method is used, the flow rate of the gas injected into the MOCVD reaction chamber can be determined, and the thickness of the thin film grown according to the kind of the gas, the pressure inside the reaction chamber, The surface roughness, the doped concentration of the dopant, and the like. Particularly, the higher the temperature, the better the crystallinity of the thin film can be obtained, which should be limited in consideration of the physical properties of the reaction gas and the temperature at which the reaction occurs. In particular, ALD (Atomic layer deposition) can be used for precise growth. According to the ALD method, thin film growth can be controlled on an atomic basis.
As used herein, the term "semiconductor layer" refers to a layer composed of a semiconductor material and may be replaced by another term such as an epitaxial layer, a material layer, or the like.
1A to 11 are views for explaining a method of manufacturing a semiconductor device according to an embodiment of the present invention.
First, a
Then, a
Then, a
Meanwhile, according to another embodiment of the present invention, the
Referring to FIG. 1B, a
Then, a
The
GaN / AlGaN or GaN / AlN heterojunction is used. However, the present invention is not limited thereto, and any combination of materials capable of forming a 2DEG layer at the heterojunction interface may fall within the scope of the present invention. It is obvious to those skilled in the art that a detailed description thereof will be omitted.
The semiconductor device manufactured according to an embodiment of the present invention may be a high electron mobility transistor (HEMT) using the 2DEG as a channel. Alternatively, as described in FIG. 1A, a
Next, a
The pattern of the
On the other hand, FIG. 2A shows a part of the pattern of the
Referring to FIG. 2B, a flat zone or a notch is formed on the
2C shows a cross-section (A-A ') of the
Next, as shown in FIG. 3A, the
When dry etching is performed, a structure in which the
On the other hand, most of the side walls are not straight as shown in FIG. 3A or FIG. 3B only by dry etching. Its slanted angle is ~ 65 °. Accordingly, although not essential, according to an embodiment of the present invention, wet etching may be further performed to further narrow the width of the dry etched side wall while making the inclination thereof vertical.
More specifically, wet etching is performed using a tetra-methyl ammonium hydroxide (TMAH) solution. First, as shown in FIG. 4, the
Then, as the wet etching time elapses, the width becomes narrow as shown in Fig. Such an etch selectively etched only in the lateral direction is anisotropic etching along the crystal planes of the Group III nitride semiconductor structures constituting the
The directions of the side surfaces of the dry etched
On the other hand, as a result of experiments with different wet etching times, it was found that the width can be effectively controlled by controlling the wet time. In the experiment, immediately after dry etching, the structure was trapezoidal in shape, with an upper width of 400 nm and a lower width of ~ 550 nm. Then, wet etching was performed for 10, 25, 35 and 40 minutes respectively with TMAH solution (concentration 5%, 80 ° C), and the width of the structure was reduced to 300, 200, 100 and 50 nm, respectively. The etch rate was measured at 8.5 to 9 nm / min.
It is very difficult to precisely fabricate the width of the semiconductor layer to a nano level. However, according to the embodiment of the present invention which performs both the dry etching and the wet etching as described above, the width of the nano- Can be obtained. In addition, wet etching may also achieve additional effects such that the dry etched surface is planarized and the plasma damage induced on the dry etched surface can be removed.
As a result, the structure of the
Then, the
Then, the
Then, a
Then, dry etching is performed. More specifically, when the dry etching is performed using the property that the
This dry etching can be performed until the top surface of the fin-shaped structure, that is, the
Using the property that the
Then, as shown in FIG. 10, a
A source electrode and a drain electrode, which are in contact with the
Then, as shown in FIG. 11, a
The completed semiconductor device has a 2DEG channel (i.e., Top channel) and side channels (i.e., Side-wall channels). This is shown in Fig.
12 is a cross-sectional view of a pin-shaped structure for explaining channels of a
Since the 2DEG channel and the side channels can be used simultaneously in this
On the other hand, the height of the
According to another embodiment of the present invention, a process of removing the
Referring to FIG. 13, it can be seen that the lower portion of the
Fig. 14 shows the overall structure of a semiconductor device that can be manufactured according to the above-described embodiment.
14, the
Although the
Although the manufacturing method described with reference to FIGS. 1 to 13 has been described as manufacturing a single pin-shaped structure, as shown in FIG. 14, a plurality of pin-shaped structures can be manufactured. The pin-shaped structure operates as a path through which electrons can move when the
As the number of the pin shapes increases, the effect of increasing the channel is obtained, so that the current characteristics can be further improved. In addition, since the gate electrode 600 surrounds the pin-shaped structure of the
The
The
The
The
While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of illustration, It goes without saying that the example can be variously changed. Accordingly, it is intended that the present invention cover the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents. * * * * * Recently Added Patents
100: substrate 110: first semiconductor layer
120: second semiconductor layer 140: oxide film
150: gate insulating film 160: gate electrode
Claims (8)
Forming a semiconductor layer on the buffer layer;
Etching a portion of the semiconductor layer and the buffer layer to have a predetermined structure;
Forming an oxide layer on the etched buffer layer, the oxide layer having a predetermined height lower than the height of the predetermined structure;
Forming a gate insulating film on the oxide film and the predetermined structure;
Forming a gate electrode on the gate insulating film; And
And removing the oxide film after forming the gate electrode.
The forming of the oxide film may include:
Depositing an oxide layer to cover the buffer layer and the predetermined structure;
Depositing a photoresist on the deposited oxide layer by a spin coating method; And
Removing the photoresist and the oxide film deposited within a range exceeding the predetermined height by performing dry etching.
The predetermined height may be,
The height of the buffer layer in the predetermined structure is greater than or equal to the height of the buffer layer in the predetermined structure.
Wherein the step of etching comprises:
Forming a mask layer having a predetermined pattern on the semiconductor layer, and dry-etching the semiconductor layer and the buffer layer;
Wet etching the sides of the dry etched structure such that the width of a particular region of the dry etched structure has a width less than the width of the mask layer; And
And removing the mask layer. ≪ Desc / Clms Page number 19 >
Wherein the wet etching comprises:
Wherein the tetra-methyl ammonium hydroxide (TMAH) solution is wet-etched with an etching solution.
Wherein:
And a second semiconductor layer made of AlGaN or AlN is stacked on the first semiconductor layer made of GaN.
And forming source and drain electrodes spaced apart from each other on the predetermined structure.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020150041417A KR101678874B1 (en) | 2015-03-25 | 2015-03-25 | Manufacturing method for semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020150041417A KR101678874B1 (en) | 2015-03-25 | 2015-03-25 | Manufacturing method for semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
KR20160114923A KR20160114923A (en) | 2016-10-06 |
KR101678874B1 true KR101678874B1 (en) | 2016-11-23 |
Family
ID=57165066
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1020150041417A KR101678874B1 (en) | 2015-03-25 | 2015-03-25 | Manufacturing method for semiconductor device |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR101678874B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20200094869A (en) * | 2019-01-30 | 2020-08-10 | 경북대학교 산학협력단 | FinFET DEVICE |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100652381B1 (en) | 2004-10-28 | 2006-12-01 | 삼성전자주식회사 | Multi bridge channel field effect transistor comprising nano-wire channels and method of manufacturing the same |
JP2011529639A (en) * | 2008-07-31 | 2011-12-08 | クリー インコーポレイテッド | Always-off semiconductor device and manufacturing method thereof |
JP2013251544A (en) * | 2012-05-30 | 2013-12-12 | Triquint Semiconductor Inc | In-situ barrier oxidation techniques and configurations |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100940524B1 (en) * | 2007-12-13 | 2010-02-10 | 한국전자통신연구원 | High sensitive FET sensor and fabrication method for the FET sensor |
-
2015
- 2015-03-25 KR KR1020150041417A patent/KR101678874B1/en active IP Right Grant
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100652381B1 (en) | 2004-10-28 | 2006-12-01 | 삼성전자주식회사 | Multi bridge channel field effect transistor comprising nano-wire channels and method of manufacturing the same |
JP2011529639A (en) * | 2008-07-31 | 2011-12-08 | クリー インコーポレイテッド | Always-off semiconductor device and manufacturing method thereof |
JP2013251544A (en) * | 2012-05-30 | 2013-12-12 | Triquint Semiconductor Inc | In-situ barrier oxidation techniques and configurations |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20200094869A (en) * | 2019-01-30 | 2020-08-10 | 경북대학교 산학협력단 | FinFET DEVICE |
KR102167049B1 (en) | 2019-01-30 | 2020-10-19 | 경북대학교 산학협력단 | FinFET DEVICE |
Also Published As
Publication number | Publication date |
---|---|
KR20160114923A (en) | 2016-10-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5084262B2 (en) | Semiconductor device | |
US9093354B1 (en) | Three-dimensional quantum well transistor | |
KR101108344B1 (en) | Methods of fabricating nitride-based transistors with a cap layer and a recessed gate | |
JP5217157B2 (en) | Field effect transistor and manufacturing method thereof | |
JP5383652B2 (en) | Field effect transistor and manufacturing method thereof | |
KR101285598B1 (en) | Nitride baced heterostructure semiconductor device and manufacturing method thereof | |
JP6690320B2 (en) | High electron mobility transistor and method of manufacturing high electron mobility transistor | |
JP2006261642A (en) | Field effect transistor and method of fabricating the same | |
TW201436008A (en) | Heterojunction transistor and method of fabricating the same | |
TWI641133B (en) | Semiconductor cell | |
CN109560120B (en) | GaN normally-off MISFET device with vertical grooves grown in selective area and manufacturing method thereof | |
JP2019062115A (en) | Method for manufacturing field-effect transistor and field-effect transistor | |
TWI569439B (en) | Semiconductor cell | |
JP5276849B2 (en) | Manufacturing method of nitride semiconductor device | |
KR101668445B1 (en) | Semiconductor device and manufacturing method thereof | |
KR101688965B1 (en) | Manufacturing method for semiconductor device | |
TWI483397B (en) | Power device and method for manufacturing the same | |
CN112201689B (en) | Field effect transistor based on III-nitride heterojunction and preparation method thereof | |
KR101668442B1 (en) | Manufacturing method for semiconductor device | |
KR101678874B1 (en) | Manufacturing method for semiconductor device | |
JP2010165783A (en) | Field effect transistor, and method of manufacturing the same | |
JP5666992B2 (en) | Field effect transistor and manufacturing method thereof | |
KR101670238B1 (en) | Manufacturing method for semiconductor device | |
US9236441B2 (en) | Nitride-based semiconductor device and method for manufacturing the same | |
TW201737354A (en) | Semiconductor device, electronic part, electronic apparatus, and method for fabricating semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
E902 | Notification of reason for refusal | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant |