JPH06276089A - Pll circuit - Google Patents
Pll circuitInfo
- Publication number
- JPH06276089A JPH06276089A JP5063628A JP6362893A JPH06276089A JP H06276089 A JPH06276089 A JP H06276089A JP 5063628 A JP5063628 A JP 5063628A JP 6362893 A JP6362893 A JP 6362893A JP H06276089 A JPH06276089 A JP H06276089A
- Authority
- JP
- Japan
- Prior art keywords
- signal
- phase
- phase difference
- delay
- voltage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
【0001】[0001]
【産業上の利用分野】本発明は、所定時間遅延させた帰
還信号を位相比較器に帰還させるようにしたPLL(フ
ェーズロックドループ)回路に関する。BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a PLL (Phase Locked Loop) circuit for feeding back a feedback signal delayed by a predetermined time to a phase comparator.
【0002】[0002]
【従来の技術】クリアビジョン(EDTV)等で、放送
されたカラーテレビ信号の水平同期信号に位相同期する
クロック信号を得るため、例えば、図3に示すPLL回
路(ブロック図)が使用される。31は基準信号として
入力する放送されたカラーテレビ信号の水平同期信号4
0とVCO34が発振し出力するクロック信号41をカ
ウンタ37で分周して得られる帰還信号(水平同期信
号)42とを位相比較し、両信号の位相差に応じた信号
を発生する位相比較器である。32は前記位相比較器3
1から位相差に応じた信号が供給され、該信号に基づき
直流電圧を生成する低域フィルタ(LPF)である。3
4は、前記直流電圧に基づき、発振周波数と位相を制御
し、所望のクロック信号41を生成し出力する電圧制御
発振(VCO)回路である。37は前記クロック信号4
1を所定の比率で分周し、帰還信号42を生成するカウ
ンタ(分周器)である。しかし、上記した従来のPLL
回路では、電源投入のタイミングなどによっては、帰還
信号42と基準信号40の間に大きな位相差が存在する
場合があり、おおむねLPF32と縦続接続するVCO
34の総合特性によって決まる遅い収束速度のため、所
定の収束時間内に水平同期信号40に位相同期する安定
したクロック信号41を発生させることができなかっ
た。2. Description of the Related Art In a clear vision (EDTV) or the like, for example, a PLL circuit (block diagram) shown in FIG. 3 is used in order to obtain a clock signal which is phase-synchronized with a horizontal synchronizing signal of a broadcast color television signal. Reference numeral 31 is a horizontal synchronizing signal 4 of a broadcast color television signal input as a reference signal.
0 and the feedback signal (horizontal synchronizing signal) 42 obtained by dividing the clock signal 41 oscillated and output by the VCO 34 by the counter 37, and generating a signal according to the phase difference between the two signals. Is. 32 is the phase comparator 3
A low-pass filter (LPF) that receives a signal corresponding to the phase difference from 1 and generates a DC voltage based on the signal. Three
A voltage controlled oscillator (VCO) circuit 4 controls the oscillation frequency and phase based on the DC voltage to generate and output a desired clock signal 41. 37 is the clock signal 4
It is a counter (frequency divider) that divides 1 by a predetermined ratio to generate a feedback signal 42. However, the conventional PLL described above
In the circuit, there may be a large phase difference between the feedback signal 42 and the reference signal 40 depending on the power-on timing and the like, and the VCO that is cascade-connected with the LPF 32 is generally used.
Due to the slow convergence speed determined by the overall characteristics of 34, it was not possible to generate a stable clock signal 41 phase-locked with the horizontal sync signal 40 within a predetermined convergence time.
【0003】[0003]
【発明が解決しようとする課題】本発明は上記問題点に
鑑みなされたもので、入力(基準)信号が供給される
と、所定時間以内に、その入力信号に位相同期したクロ
ック信号を出力することができるPLL回路を提供する
ことを目的とする。SUMMARY OF THE INVENTION The present invention has been made in view of the above problems. When an input (reference) signal is supplied, a clock signal phase-synchronized with the input signal is output within a predetermined time. It is an object of the present invention to provide a PLL circuit that can be used.
【0004】[0004]
【課題を解決するための手段】上記目的を達成するため
に、入力する信号間の位相差を検出し該位相差に応じた
信号を出力する位相比較部と、前記位相比較部が出力す
る信号を入力し直流電圧に変換する低域フィルタと、前
記低域フィルタに縦続接続するとともに前記直流電圧に
より制御され所定の発振周波数の信号を発生し該信号を
出力する電圧制御発振部と、前記電圧制御発振部の出力
信号を分周するとともに前記位相比較部に帰還接続する
分周器とからなるPLL回路において、前記位相比較部
が出力する位相差に応じた信号に基づき遅延量制御信号
を生成する遅延制御部と、前記分周器の出力信号を遅延
制御部の制御により所定時間遅らせて位相比較部に帰還
接続する遅延部とからなる。In order to achieve the above object, a phase comparator for detecting a phase difference between input signals and outputting a signal corresponding to the phase difference, and a signal output by the phase comparator. A low-pass filter for inputting and converting to a direct-current voltage, a voltage-controlled oscillating unit that is connected in cascade to the low-pass filter and that generates a signal of a predetermined oscillation frequency controlled by the direct-current voltage and outputs the signal, and the voltage In a PLL circuit including a frequency divider that divides an output signal of a control oscillating unit and is feedback-connected to the phase comparing unit, a delay amount control signal is generated based on a signal according to a phase difference output from the phase comparing unit. And a delay unit for delaying the output signal of the frequency divider by a predetermined time under the control of the delay control unit and feedback-connecting it to the phase comparison unit.
【0005】[0005]
【作用】以上のように構成したので、遅延制御部入力し
た位相差に応じた信号に基づき、例えば、帰還信号の位
相差を分周する前の出力信号の2分の1周期期間以内に
なるように、遅延部で遅らせて位相比較部に帰還させ
る。次に、前記遅延時間を保持したまま、2分の1周期
期間以内の位相差に対し、低域フィルタおよび電圧制御
発振部、分周器、前記遅延時間を保持した遅延部、比較
部でなる帰還回路が収束動作をする。With the above-described structure, for example, within a period of a half cycle of the output signal before dividing the phase difference of the feedback signal based on the signal corresponding to the phase difference input to the delay control unit. As described above, the signal is delayed by the delay unit and fed back to the phase comparison unit. Next, a low-pass filter, a voltage controlled oscillator, a frequency divider, a delay unit that holds the delay time, and a comparison unit for phase differences within a half cycle period while holding the delay time. The feedback circuit performs the convergence operation.
【0006】[0006]
【実施例】以下、本発明によるPLL回路について、図
を用いて詳細に説明する。図1は、本発明によるPLL
回路の実施例ブロック図である。1は入力信号10と帰
還信号12間の位相差を検出し、該位相差に応じた信号
を出力する位相比較器である。2は、前記位相差に応じ
た信号を入力し、直流電圧に変換し出力する低域フィル
タである。3は、前記低域フィルタ2に縦続接続すると
ともに、低域フィルタ2が供給する直流電圧により制御
され、所定の出力(クロック)信号11を発生する電圧
制御発振器である。4は、前記電圧制御発振部3の出力
信号を分周する分周器である。5は、前記分周器4の出
力信号を遅延制御部6の制御により所定時間遅らせた帰
還信号12を生成し、該帰還信号12を前記位相比較部
1に出力する遅延部である。6は、前記位相比較部1が
出力する位相差に応じた信号に基づき、遅延量制御信号
を生成する遅延制御部である。DESCRIPTION OF THE PREFERRED EMBODIMENTS A PLL circuit according to the present invention will be described in detail below with reference to the drawings. FIG. 1 shows a PLL according to the present invention.
It is an example block diagram of a circuit. Reference numeral 1 is a phase comparator which detects a phase difference between the input signal 10 and the feedback signal 12 and outputs a signal corresponding to the phase difference. Reference numeral 2 is a low-pass filter that inputs a signal corresponding to the phase difference, converts the signal into a DC voltage, and outputs the DC voltage. Reference numeral 3 is a voltage-controlled oscillator that is connected in cascade to the low-pass filter 2 and is controlled by the DC voltage supplied by the low-pass filter 2 to generate a predetermined output (clock) signal 11. Reference numeral 4 is a frequency divider for dividing the output signal of the voltage controlled oscillator 3. Reference numeral 5 is a delay unit that generates a feedback signal 12 by delaying the output signal of the frequency divider 4 by a predetermined time under the control of the delay control unit 6 and outputs the feedback signal 12 to the phase comparison unit 1. Reference numeral 6 is a delay control unit that generates a delay amount control signal based on the signal corresponding to the phase difference output from the phase comparison unit 1.
【0007】本発明によるPLL回路の動作を説明す
る。図2は、本発明によるPLL回路において、入力
(基準)信号に対する比較(帰還)信号の位相差に基づ
く遅延時間を示す図である。20は入力(基準)信号で
あり、21は位相差(遅れ)23を有し、繰り返し周期
22を備えた帰還(比較)信号である。27は電圧制御
発振部3の出力(クロック)信号である。遅延制御部6
が前記位相差(遅れ)23を検出し、遅延部5で帰還信
号21を繰り返し周期22と位相差(遅れ)23のほぼ
差の時間24だけ遅延させる。その結果、例えば、遅延
した帰還信号は出力(クロック)信号27の周期の2分
の1以内の位相差25になる。The operation of the PLL circuit according to the present invention will be described. FIG. 2 is a diagram showing the delay time based on the phase difference of the comparison (feedback) signal with respect to the input (reference) signal in the PLL circuit according to the present invention. Reference numeral 20 is an input (reference) signal, and 21 is a feedback (comparison) signal having a phase difference (delay) 23 and having a repeating period 22. 27 is an output (clock) signal of the voltage controlled oscillator 3. Delay control unit 6
Detects the phase difference (delay) 23, and the delay unit 5 delays the feedback signal 21 by a time 24 which is substantially the difference between the repeating period 22 and the phase difference (delay) 23. As a result, for example, the delayed feedback signal has a phase difference 25 within one half of the cycle of the output (clock) signal 27.
【0008】[0008]
【発明の効果】以上説明したように、本発明は入力(基
準)信号が供給されると、所定時間以内に、その入力信
号に位相同期した安定なクロック信号を出力することが
できるPLL回路を提供する。従って、クリアビジョン
などで、入力した水平同期信号に位相同期するクロック
信号を、チャンネル切り換え、電源の投入など所定の時
間以内に安定したクロック信号を供給することができ
る。また、大きな位相差を帰還信号の遅延によって取り
除けるので、収束時間が短くなり、それに応じて、低域
フィルタの時定数を大きくでき、出力信号の周波数安定
度を増加させることができる。As described above, according to the present invention, when an input (reference) signal is supplied, a PLL circuit capable of outputting a stable clock signal phase-synchronized with the input signal within a predetermined time. provide. Therefore, in clear vision or the like, it is possible to supply a stable clock signal that is phase-synchronized with the input horizontal synchronizing signal within a predetermined time such as channel switching and power-on. Further, since a large phase difference can be removed by delaying the feedback signal, the convergence time is shortened, and accordingly, the time constant of the low pass filter can be increased and the frequency stability of the output signal can be increased.
【図1】本発明によるPLL回路の実施例ブロック図で
ある。FIG. 1 is a block diagram of an embodiment of a PLL circuit according to the present invention.
【図2】本発明によるPLL回路において、入力(基
準)信号に対する比較(帰還)信号の位相差に基づく遅
延時間を示す図である。FIG. 2 is a diagram showing a delay time based on a phase difference between a comparison (feedback) signal and an input (reference) signal in a PLL circuit according to the present invention.
【図3】従来のPLL回路の実施例ブロック図である。FIG. 3 is a block diagram of an embodiment of a conventional PLL circuit.
1 位相比較器 2 低域フィルタ 3 電圧制御発振器 4 分周器 5 遅延部 6 遅延制御部 10 入力信号 11 出力(クロック)信号 12 帰還信号 20 入力(基準)信号 21 帰還(比較)信号 22 帰還(比較)信号の繰り返し周期 23 位相差(遅れ) 25 2分の1以内の位相差 27 出力(クロック)信号 31 位相比較器 32 低域フィルタ(LPF) 34 電圧制御発振器 37 カウンタ 40 入力信号 41 クロック信号 42 帰還信号 1 phase comparator 2 low-pass filter 3 voltage controlled oscillator 4 frequency divider 5 delay unit 6 delay control unit 10 input signal 11 output (clock) signal 12 feedback signal 20 input (reference) signal 21 feedback (comparison) signal 22 feedback ( Comparison) Signal repetition period 23 Phase difference (delay) 25 Phase difference within 1/2 27 Output (clock) signal 31 Phase comparator 32 Low pass filter (LPF) 34 Voltage controlled oscillator 37 Counter 40 Input signal 41 Clock signal 42 Feedback signal
Claims (1)
差に応じた信号を出力する位相比較部と、前記位相比較
部が出力する信号を入力し直流電圧に変換する低域フィ
ルタと、前記低域フィルタに縦続接続するとともに前記
直流電圧により制御され所定の周波数の信号を発生し該
信号を出力する電圧制御発振部と、前記電圧制御発振部
の出力信号を分周するとともに前記位相比較部に帰還接
続する分周器とからなるPLL回路において、 前記位相比較部が出力する位相差に応じた信号に基づき
遅延量制御信号を生成する遅延制御部と、前記分周器の
出力信号を遅延制御部の制御により所定時間遅らせて位
相比較部に帰還接続する遅延部とからなり、 前記遅延制御部が入力した位相差信号に基づき遅延量制
御信号を生成し、遅延部は該遅延量制御信号に基づき、
分周器の出力を相応する時間遅らせて位相比較部に帰還
接続することにより、該帰還信号を基準信号に位相同期
させることを特徴とするPLL回路。1. A phase comparison unit that detects a phase difference between input signals and outputs a signal corresponding to the phase difference, and a low-pass filter that inputs the signal output by the phase comparison unit and converts it into a DC voltage. A voltage-controlled oscillation unit that is connected in series to the low-pass filter and that generates a signal of a predetermined frequency controlled by the DC voltage and outputs the signal; and a frequency-divided phase of the output signal of the voltage-controlled oscillation unit. In a PLL circuit including a frequency divider that is feedback-connected to a comparison unit, a delay control unit that generates a delay amount control signal based on a signal corresponding to the phase difference output by the phase comparison unit, and an output signal of the frequency divider. Is delayed by a predetermined time under the control of the delay control unit and is feedback-connected to the phase comparison unit, and generates a delay amount control signal based on the phase difference signal input by the delay control unit. Control Based on the signal,
A PLL circuit characterized in that the output of the frequency divider is delayed by a corresponding time and is feedback-connected to the phase comparison unit to synchronize the phase of the feedback signal with the reference signal.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP5063628A JPH06276089A (en) | 1993-03-23 | 1993-03-23 | Pll circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP5063628A JPH06276089A (en) | 1993-03-23 | 1993-03-23 | Pll circuit |
Publications (1)
Publication Number | Publication Date |
---|---|
JPH06276089A true JPH06276089A (en) | 1994-09-30 |
Family
ID=13234805
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP5063628A Pending JPH06276089A (en) | 1993-03-23 | 1993-03-23 | Pll circuit |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH06276089A (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7579886B2 (en) * | 2006-12-07 | 2009-08-25 | Cadence Design Systems, Inc. | Phase locked loop with adaptive phase error compensation |
JP2010224717A (en) * | 2009-03-23 | 2010-10-07 | Nec Corp | Clock distribution device and clock distribution method |
JP2014014081A (en) * | 2007-09-21 | 2014-01-23 | Qualcomm Incorporated | Signal generator with adjustable frequency |
JP2015046799A (en) * | 2013-08-28 | 2015-03-12 | 富士通株式会社 | Electronic circuit and control method |
CN118518932A (en) * | 2024-07-23 | 2024-08-20 | 青岛艾诺仪器有限公司 | Phase compensation method and system for power test unit |
-
1993
- 1993-03-23 JP JP5063628A patent/JPH06276089A/en active Pending
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7579886B2 (en) * | 2006-12-07 | 2009-08-25 | Cadence Design Systems, Inc. | Phase locked loop with adaptive phase error compensation |
JP2014014081A (en) * | 2007-09-21 | 2014-01-23 | Qualcomm Incorporated | Signal generator with adjustable frequency |
JP2010224717A (en) * | 2009-03-23 | 2010-10-07 | Nec Corp | Clock distribution device and clock distribution method |
JP2015046799A (en) * | 2013-08-28 | 2015-03-12 | 富士通株式会社 | Electronic circuit and control method |
CN118518932A (en) * | 2024-07-23 | 2024-08-20 | 青岛艾诺仪器有限公司 | Phase compensation method and system for power test unit |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6967536B2 (en) | Phase-locked loop circuit reducing steady state phase error | |
JPH06276089A (en) | Pll circuit | |
JP3555372B2 (en) | Synchronous processing circuit | |
JPH0720249B2 (en) | PLL circuit | |
US6018273A (en) | Externally-synchronized voltage-controlled oscillator in phase locked loop | |
JPH0834589B2 (en) | Sampling clock generator | |
US6549198B1 (en) | Hout position control circuit | |
JP3180865B2 (en) | Adaptive PLL circuit | |
JP3117046B2 (en) | PLL circuit | |
JPH06291644A (en) | Pll circuit | |
JPH05199498A (en) | Clock generating circuit | |
JPH0832833A (en) | Video system pulse generating circuit | |
JP2000196448A (en) | Phase locked loop circuit | |
JPH0458614A (en) | Pll synthesizer | |
JPH09130237A (en) | Pll circuit and transfer data signal processor | |
JPH03119881A (en) | Clock generating circuit | |
JPH0752843B2 (en) | PLL circuit | |
JPH07336211A (en) | Clock signal generating circuit | |
JP2571137B2 (en) | PLL for frame unit processing system | |
JPH07123292A (en) | Phase synchronization circuit | |
JP2713988B2 (en) | Horizontal AFC circuit | |
JPH03113975A (en) | Clock generating circuit | |
JPH04273618A (en) | Pll circuit | |
JPS63299576A (en) | Generating circuit for horizontal drive pulse | |
JPH0630297A (en) | Phase locked loop circuit |