JP5077448B2 - 半導体チップ内蔵配線基板及びその製造方法 - Google Patents
半導体チップ内蔵配線基板及びその製造方法 Download PDFInfo
- Publication number
- JP5077448B2 JP5077448B2 JP2011002321A JP2011002321A JP5077448B2 JP 5077448 B2 JP5077448 B2 JP 5077448B2 JP 2011002321 A JP2011002321 A JP 2011002321A JP 2011002321 A JP2011002321 A JP 2011002321A JP 5077448 B2 JP5077448 B2 JP 5077448B2
- Authority
- JP
- Japan
- Prior art keywords
- semiconductor chip
- film
- electrode
- thermoplastic resin
- pad
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 337
- 238000004519 manufacturing process Methods 0.000 title claims description 62
- 229920005992 thermoplastic resin Polymers 0.000 claims abstract description 222
- 239000010410 layer Substances 0.000 claims abstract description 63
- 239000011229 interlayer Substances 0.000 claims abstract description 60
- 238000009792 diffusion process Methods 0.000 claims abstract description 53
- 239000000463 material Substances 0.000 claims abstract description 53
- 238000002844 melting Methods 0.000 claims abstract description 41
- 230000008018 melting Effects 0.000 claims abstract description 39
- 230000009477 glass transition Effects 0.000 claims abstract description 12
- 229920005989 resin Polymers 0.000 claims description 173
- 239000011347 resin Substances 0.000 claims description 173
- 238000010438 heat treatment Methods 0.000 claims description 140
- 239000000758 substrate Substances 0.000 claims description 102
- 239000004020 conductor Substances 0.000 claims description 79
- 238000000034 method Methods 0.000 claims description 77
- 239000002245 particle Substances 0.000 claims description 52
- 238000003825 pressing Methods 0.000 claims description 34
- 239000007790 solid phase Substances 0.000 claims description 26
- 230000015572 biosynthetic process Effects 0.000 claims description 22
- 238000003475 lamination Methods 0.000 claims description 15
- 238000010030 laminating Methods 0.000 claims description 14
- 238000007789 sealing Methods 0.000 claims description 14
- 239000002344 surface layer Substances 0.000 claims description 6
- 239000011888 foil Substances 0.000 claims description 5
- 239000007769 metal material Substances 0.000 claims description 5
- 229910052718 tin Inorganic materials 0.000 claims description 5
- 239000012790 adhesive layer Substances 0.000 claims description 2
- 229910052709 silver Inorganic materials 0.000 claims description 2
- 229920001187 thermosetting polymer Polymers 0.000 description 72
- 229910045601 alloy Inorganic materials 0.000 description 50
- 239000000956 alloy Substances 0.000 description 50
- 239000010931 gold Substances 0.000 description 42
- 230000017525 heat dissipation Effects 0.000 description 25
- 239000010949 copper Substances 0.000 description 20
- 229910052751 metal Inorganic materials 0.000 description 18
- 239000002184 metal Substances 0.000 description 18
- 230000035882 stress Effects 0.000 description 18
- 229910010272 inorganic material Inorganic materials 0.000 description 14
- 239000011147 inorganic material Substances 0.000 description 14
- 239000007791 liquid phase Substances 0.000 description 14
- 239000003365 glass fiber Substances 0.000 description 13
- 229910000838 Al alloy Inorganic materials 0.000 description 11
- 230000005855 radiation Effects 0.000 description 11
- 239000007787 solid Substances 0.000 description 11
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 8
- 239000011256 inorganic filler Substances 0.000 description 8
- 229910003475 inorganic filler Inorganic materials 0.000 description 8
- 229910000679 solder Inorganic materials 0.000 description 8
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 7
- 239000004696 Poly ether ether ketone Substances 0.000 description 7
- 239000004697 Polyetherimide Substances 0.000 description 7
- 238000011049 filling Methods 0.000 description 7
- 229920002530 polyetherether ketone Polymers 0.000 description 7
- 229920001601 polyetherimide Polymers 0.000 description 7
- 229910052802 copper Inorganic materials 0.000 description 6
- 229910052737 gold Inorganic materials 0.000 description 6
- 238000005245 sintering Methods 0.000 description 6
- 229910017980 Ag—Sn Inorganic materials 0.000 description 5
- 239000004642 Polyimide Substances 0.000 description 5
- 229920006231 aramid fiber Polymers 0.000 description 5
- 239000011889 copper foil Substances 0.000 description 5
- 238000000059 patterning Methods 0.000 description 5
- 229920001721 polyimide Polymers 0.000 description 5
- 239000011800 void material Substances 0.000 description 5
- CURLTUGMZLYLDI-UHFFFAOYSA-N Carbon dioxide Chemical compound O=C=O CURLTUGMZLYLDI-UHFFFAOYSA-N 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 4
- 239000000470 constituent Substances 0.000 description 4
- 238000010292 electrical insulation Methods 0.000 description 4
- 229910017755 Cu-Sn Inorganic materials 0.000 description 3
- 229910017927 Cu—Sn Inorganic materials 0.000 description 3
- 229910018100 Ni-Sn Inorganic materials 0.000 description 3
- 229910018532 Ni—Sn Inorganic materials 0.000 description 3
- KUNSUQLRTQLHQQ-UHFFFAOYSA-N copper tin Chemical compound [Cu].[Sn] KUNSUQLRTQLHQQ-UHFFFAOYSA-N 0.000 description 3
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 3
- 239000007788 liquid Substances 0.000 description 3
- 229910001020 Au alloy Inorganic materials 0.000 description 2
- 229920000106 Liquid crystal polymer Polymers 0.000 description 2
- 239000004977 Liquid-crystal polymers (LCPs) Substances 0.000 description 2
- 239000004734 Polyphenylene sulfide Substances 0.000 description 2
- 239000000853 adhesive Substances 0.000 description 2
- 230000001070 adhesive effect Effects 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 230000003139 buffering effect Effects 0.000 description 2
- 229910002092 carbon dioxide Inorganic materials 0.000 description 2
- 239000001569 carbon dioxide Substances 0.000 description 2
- 230000000052 comparative effect Effects 0.000 description 2
- 229920001577 copolymer Polymers 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000012530 fluid Substances 0.000 description 2
- 239000000155 melt Substances 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 239000012188 paraffin wax Substances 0.000 description 2
- 230000000149 penetrating effect Effects 0.000 description 2
- 239000000088 plastic resin Substances 0.000 description 2
- 238000007747 plating Methods 0.000 description 2
- 229920000069 polyphenylene sulfide Polymers 0.000 description 2
- 238000002360 preparation method Methods 0.000 description 2
- 230000000717 retained effect Effects 0.000 description 2
- BFKJFAAPBSQJPD-UHFFFAOYSA-N tetrafluoroethene Chemical group FC(F)=C(F)F BFKJFAAPBSQJPD-UHFFFAOYSA-N 0.000 description 2
- 230000008646 thermal stress Effects 0.000 description 2
- 229920000178 Acrylic resin Polymers 0.000 description 1
- 239000004925 Acrylic resin Substances 0.000 description 1
- 239000001856 Ethyl cellulose Substances 0.000 description 1
- ZZSNKZQZMQGXPY-UHFFFAOYSA-N Ethyl cellulose Chemical compound CCOCC1OC(OC)C(OCC)C(OCC)C1OC1C(O)C(O)C(OC)C(CO)O1 ZZSNKZQZMQGXPY-UHFFFAOYSA-N 0.000 description 1
- 238000005275 alloying Methods 0.000 description 1
- WUOACPNHFRMFPN-UHFFFAOYSA-N alpha-terpineol Chemical compound CC1=CCC(C(C)(C)O)CC1 WUOACPNHFRMFPN-UHFFFAOYSA-N 0.000 description 1
- 239000004760 aramid Substances 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 239000003795 chemical substances by application Substances 0.000 description 1
- 238000001816 cooling Methods 0.000 description 1
- SQIFACVGCPWBQZ-UHFFFAOYSA-N delta-terpineol Natural products CC(C)(O)C1CCC(=C)CC1 SQIFACVGCPWBQZ-UHFFFAOYSA-N 0.000 description 1
- 238000005553 drilling Methods 0.000 description 1
- 238000001035 drying Methods 0.000 description 1
- 238000009429 electrical wiring Methods 0.000 description 1
- 239000012777 electrically insulating material Substances 0.000 description 1
- 229920001249 ethyl cellulose Polymers 0.000 description 1
- 235000019325 ethyl cellulose Nutrition 0.000 description 1
- 239000000945 filler Substances 0.000 description 1
- 239000012467 final product Substances 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000005304 joining Methods 0.000 description 1
- 238000004898 kneading Methods 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 238000002156 mixing Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 239000003960 organic solvent Substances 0.000 description 1
- 238000004080 punching Methods 0.000 description 1
- 238000007650 screen-printing Methods 0.000 description 1
- 239000003566 sealing material Substances 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 239000002904 solvent Substances 0.000 description 1
- 238000003892 spreading Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 229940116411 terpineol Drugs 0.000 description 1
- 239000004634 thermosetting polymer Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4611—Manufacturing multilayer circuits by laminating two or more circuit boards
- H05K3/4626—Manufacturing multilayer circuits by laminating two or more circuit boards characterised by the insulating layers or materials
- H05K3/4632—Manufacturing multilayer circuits by laminating two or more circuit boards characterised by the insulating layers or materials laminating thermoplastic or uncured resin sheets comprising printed circuits without added adhesive materials between the sheets
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/20—Structure, shape, material or disposition of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/185—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0612—Layout
- H01L2224/0613—Square or rectangular array
- H01L2224/06134—Square or rectangular array covering only portions of the surface to be connected
- H01L2224/06135—Covering only the peripheral area of the surface to be connected, i.e. peripheral arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/113—Manufacturing methods by local deposition of the material of the bump connector
- H01L2224/1133—Manufacturing methods by local deposition of the material of the bump connector in solid form
- H01L2224/1134—Stud bumping, i.e. using a wire-bonding apparatus
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13144—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73259—Bump and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/812—Applying energy for connecting
- H01L2224/81201—Compression bonding
- H01L2224/81203—Thermocompression bonding, e.g. diffusion bonding, pressure joining, thermocompression welding or solid-state welding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83192—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92222—Sequential connecting processes the first connecting process involving a bump connector
- H01L2224/92224—Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/145—Organic substrates, e.g. plastic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
- H01L23/3677—Wire-like or pin-like cooling fins or heat sinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
- H01L23/49894—Materials of the insulating layers or coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00011—Not relevant to the scope of the group, the symbol of which is combined with the symbol of this group
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01075—Rhenium [Re]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
- H01L2924/13055—Insulated gate bipolar transistor [IGBT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0201—Thermal arrangements, e.g. for cooling, heating or preventing overheating
- H05K1/0203—Cooling of mounted components
- H05K1/0204—Cooling of mounted components using means for thermal conduction connection in the thickness direction of the substrate
- H05K1/0206—Cooling of mounted components using means for thermal conduction connection in the thickness direction of the substrate by printed thermal vias
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/096—Vertically aligned vias, holes or stacked vias
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10674—Flip chip
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/06—Lamination
- H05K2203/063—Lamination of preperforated insulating layer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0058—Laminating printed circuit boards onto other substrates, e.g. metallic substrates
- H05K3/0061—Laminating printed circuit boards onto other substrates, e.g. metallic substrates onto a metallic substrate, e.g. a heat sink
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Description
一方の面に第1電極を有すると共に、他方の面に第2電極を有した半導体チップを内蔵する半導体チップ内蔵配線基板の製造方法であって、
表面に導体パターンが形成された樹脂フィルム、ビアホール内に導電性ペーストが充填された樹脂フィルム、を含む複数枚の樹脂フィルムを、熱可塑性樹脂を含む熱可塑性樹脂フィルムが少なくとも1枚おきに位置しつつ半導体チップの両電極形成面に隣接するように積層して積層体とする積層工程と、
積層体を加熱しつつ積層方向上下から加圧することにより、熱可塑性樹脂を軟化させて複数枚の樹脂フィルムを一括で一体化するとともに半導体チップを封止し、導電性ペースト中の導電性粒子を焼結体として、この焼結体と導体パターンを有した配線部を形成する加圧・加熱工程と、を備え、
積層工程においては、
第1電極にスタッドバンプが設けられた半導体チップと、樹脂フィルムからなり導体パターンの一部としてパッドが形成された第1フィルムとを、熱可塑性樹脂フィルムとしての第2フィルムを介してスタッドバンプとパッドとが向き合うように配置すると共に、半導体チップにおける第2電極が形成された電極形成面側には、少なくともビアホール内に導電性ペーストが充填された熱可塑性樹脂フィルムとしての第3フィルムを、第2電極と第3フィルムにおける導電性ペーストとが対向するように配置し、
加圧・加熱工程では、第1電極とスタッドバンプ及びスタッドバンプとパッドを固相拡散接合によって接合すると共に、第2電極と第3フィルムにおける導電性ペーストとを液相拡散接合によって接合し、第3フィルムにおける導電性ペースト中の導電性粒子を焼結体とすることを特徴とするものである。
少なくとも熱可塑性樹脂を含む絶縁基材と、
複数の素子が構成され、一方の面に第1電極を有すると共に他方の面に第2電極を有し、絶縁基材に埋設されてこの絶縁基材の熱可塑性樹脂により封止された半導体チップと、
絶縁基材に設けられ、半導体チップの第1電極及び第2電極と電気的に接続されるものであり、導体箔からなる導体パターンと、ビアホール内に設けられた層間接続部と、第1電極と導体パターンの一部としてのパッドとを接続する接続部とを含む配線部と、を備える半導体チップ内蔵配線基板であって、
第1電極における少なくとも接続部との界面、接続部とパッドとの界面、及び第2電極と層間接続部との界面には、拡散層が形成されており、
第2電極と電気的に接続される層間接続部を構成する少なくとも一つの元素は、融点が熱可塑性樹脂のガラス転移点よりも低く、接続部を構成する元素は、融点が熱可塑性樹脂の融点よりも高いことを特徴とするものである。
以下、本発明の実施形態を図に基づいて説明する。なお、絶縁基材20の厚み方向(換言すれば、複数枚の樹脂フィルムの積層方向)を単に厚み方向と示し、該厚み方向に垂直な方向を単に垂直方向と示す。また、特に断りのない限り、厚さとは、厚み方向に沿う厚さを示すものとする。
第1実施形態では、半導体チップ50を、基板としての熱硬化性樹脂フィルム21bにフリップチップ実装する際に、スタッドバンプ52aを、熱硬化性樹脂フィルム21bのパッド形成面上に貼り付けた熱可塑性樹脂フィルム22bに押し込んで、パッド31との圧接状態を確保する例を示した。
なお、スタッドバンプが設けられていなくても、両面に電極51を有する半導体チップ50であれば、加圧・加熱工程時において、この電極51に応力がかかることによって半導体チップ50に局所的に応力が印加されることになり好ましくない。つまり、両面に電極51を有する半導体チップ50を内蔵する半導体チップ内蔵配線基板においては、上述のような加圧・加熱工程を用いて製造すると、この加圧・加熱工程時において、電極51によって半導体チップに応力が印加されることになり好ましくない。
20・・・絶縁基材
21a〜21d・・・熱硬化性樹脂フィルム
22a〜22d・・・熱可塑性樹脂フィルム
30・・・導体パターン
31・・・パッド
40・・・層間接続部
50・・・半導体チップ
51・・・電極
52・・・接続部
52a・・・スタッドバンプ
521・・・AuAl合金層
522・・・CuAu合金層
Claims (14)
- 一方の面に第1電極を有すると共に、他方の面に第2電極を有した半導体チップを内蔵する半導体チップ内蔵配線基板の製造方法であって、
表面に導体パターンが形成された樹脂フィルム、ビアホール内に導電性ペーストが充填された樹脂フィルム、を含む複数枚の樹脂フィルムを、熱可塑性樹脂を含む熱可塑性樹脂フィルムが少なくとも1枚おきに位置しつつ前記半導体チップの両電極形成面に隣接するように積層して積層体とする積層工程と、
前記積層体を加熱しつつ積層方向上下から加圧することにより、前記熱可塑性樹脂を軟化させて複数枚の前記樹脂フィルムを一括で一体化するとともに前記半導体チップを封止し、前記導電性ペースト中の導電性粒子を焼結体として、該焼結体と前記導体パターンを有した配線部を形成する加圧・加熱工程と、を備え、
前記積層工程においては、
前記第1電極にスタッドバンプが設けられた前記半導体チップと、前記樹脂フィルムからなり前記導体パターンの一部としてパッドが形成された第1フィルムとを、前記熱可塑性樹脂フィルムとしての第2フィルムを介して前記スタッドバンプと前記パッドとが向き合うように配置すると共に、前記半導体チップにおける第2電極が形成された電極形成面側には、少なくともビアホール内に導電性ペーストが充填された前記熱可塑性樹脂フィルムとしての第3フィルムを、前記第2電極と前記第3フィルムにおける導電性ペーストとが対向するように配置し、
前記加圧・加熱工程では、前記第1電極と前記スタッドバンプ及び前記スタッドバンプと前記パッドを固相拡散接合によって接合すると共に、前記第2電極と前記第3フィルムにおける導電性ペーストとを液相拡散接合によって接合し、前記第3フィルムにおける導電性ペースト中の導電性粒子を焼結体とすることを特徴とする半導体チップ内蔵配線基板の製造方法。 - 前記第1電極はAl系材料からなり、前記スタッドバンプはAuからなり、前記第2電極はNiからなり、前記導体パターンはCuからなると共に、前記導電性ペーストは、少なくともSn,Agを含むことを特徴とする請求項1に記載の半導体チップ内蔵配線基板の製造方法。
- 前記積層工程においては、前記積層体における前記半導体チップの第2電極と向き合う方向の表層に、金属材料からなる放熱部材を配置し、前記加圧・加熱工程では、前記放熱部材と前記樹脂フィルムのビアホール内に充填された導電性ペーストとを接合することを特徴とする請求項1又は2に記載の半導体チップ内蔵配線基板の製造方法。
- 前記積層工程の前工程として、
前記第1フィルムを含む基板に対し、加熱しつつ加圧することにより、前記パッドを覆うように、前記第2フィルムを前記基板のパッド形成面に貼り付ける貼り付け工程と、
前記第2フィルムを構成する熱可塑性樹脂の融点以上の温度で加熱しつつ加圧することにより、前記スタッドバンプを、前記第2フィルムを溶融させながら押し込んで、対応する前記パッドに圧接させるとともに、溶融した前記第2フィルムにて前記半導体チップと前記基板との間を封止するフリップチップ実装工程と、を備えることを特徴とする請求項1乃至3のいずれか一項に記載の半導体チップ内蔵配線基板の製造方法。 - 前記積層工程の前工程として、
前記第1フィルムを含む基板に対し、パッド形成面に、前記パッドに対応する位置に貫通孔が設けられた前記第2フィルムを貼り付けた状態で、前記第2フィルムを構成する熱可塑性樹脂のガラス転移点以上の温度で加熱しつつ加圧することにより、前記スタッドバンプを、前記貫通孔を通じて対応する前記パッドに圧接させるとともに、軟化した前記第2フィルムにて前記半導体チップと前記基板との間を封止するフリップチップ実装工程を備えることを特徴とする請求項1乃至3のいずれか一項に記載の半導体チップ内蔵配線基板の製造方法。 - 前記貫通孔を、前記パッドごとに設けることを特徴とする請求項5に記載の半導体チップ内蔵配線基板の製造方法。
- 前記貫通孔を、複数の前記パッドごとに1つ設けることを特徴とする請求項5に記載の半導体チップ内蔵配線基板の製造方法。
- 前記フリップチップ実装工程として、
前記貫通孔が設けられた第2フィルムを、前記貫通孔の形成位置とは異なる位置を加熱しつつ加圧することにより、前記基板のパッド形成面に貼り付ける工程を含むことを特徴とする請求項6又は請求項7に記載の半導体チップ内蔵配線基板の製造方法。 - 前記フリップチップ実装工程として、
加熱しつつ加圧することにより、前記第2フィルムを、前記パッドを覆うように前記基板のパッド形成面に貼り付けた後、前記第2フィルムにおける前記パッドに対応する位置に、貫通孔を形成する工程を含むことを特徴とする請求項6又は請求項7に記載の半導体チップ内蔵配線基板の製造方法。 - 前記積層工程では、前記半導体チップと前記第1フィルムとを、前記第2フィルムを介して前記スタッドバンプと前記パッドとが向き合う方向に分離した状態で積層すると共に、前記半導体チップにおける第2電極が形成された電極形成面側に、前記第2電極と前記第3フィルムにおける導電性ペーストとが対向するように前記第3フィルムを分離した状態で積層し、
前記加圧・加熱工程では、スタッドバンプを、前記第2フィルムを溶融させながら押し込んで、前記パッドと前記スタッドバンプ、及び前記第1電極と前記スタッドバンプとを固相拡散接合により接合することを特徴とする請求項1に記載の半導体チップ内蔵配線基板の製造方法。 - 前記半導体チップを封止する前記熱可塑性樹脂フィルムは、厚さが5μm以上であることを特徴とする請求項1乃至請求項10のいずれか一項に記載の半導体チップ内蔵配線基板の製造方法。
- 少なくとも熱可塑性樹脂を含む絶縁基材と、
複数の素子が構成され、一方の面に第1電極を有すると共に他方の面に第2電極を有し、前記絶縁基材に埋設されて該絶縁基材の熱可塑性樹脂により封止された半導体チップと、
前記絶縁基材に設けられ、前記半導体チップの第1電極及び第2電極と電気的に接続されるものであり、導体箔からなる導体パターンと、ビアホール内に設けられた層間接続部と、前記第1電極と前記導体パターンの一部としてのパッドとを接続する接続部とを含む配線部と、
を備える半導体チップ内蔵配線基板であって、
前記第1電極における少なくとも前記接続部との界面、前記接続部と前記パッドとの界面、及び前記第2電極と前記層間接続部との界面には、拡散層が形成されており、
前記第2電極と電気的に接続される前記層間接続部を構成する少なくとも一つの元素は、融点が前記熱可塑性樹脂のガラス転移点よりも低く、前記接続部を構成する元素は、融点が前記熱可塑性樹脂の融点よりも高いことを特徴とする半導体チップ内蔵配線基板。 - 前記絶縁基材は、熱可塑性樹脂を含む熱可塑性樹脂フィルムが少なくとも一枚おきに位置しつつ前記半導体チップの両電極形成面に隣接するように、複数枚の樹脂フィルムが積層され、前記熱可塑性樹脂フィルムを接着層として相互に接着されてなることを特徴とする請求項12に記載の半導体チップ内蔵配線基板。
- 前記絶縁基材における前記半導体チップの第2電極と向き合う方向の表層には、金属材料からなる放熱部材が配置され、該放熱部材は、前記配線部を介して前記第2電極と接続されることを特徴とする請求項12又は13に記載の半導体チップ内蔵配線基板。
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2011002321A JP5077448B2 (ja) | 2010-04-02 | 2011-01-07 | 半導体チップ内蔵配線基板及びその製造方法 |
US13/076,525 US8390106B2 (en) | 2010-04-02 | 2011-03-31 | Circuit board with built-in semiconductor chip and method of manufacturing the same |
DE102011006489.3A DE102011006489B4 (de) | 2010-04-02 | 2011-03-31 | Leiterplatte mit eingebautem Halbleiterchip und Verfahren zur Herstellung derselben |
CN201110086634.XA CN102256452B (zh) | 2010-04-02 | 2011-04-01 | 具有内置半导体芯片的电路板以及制造该电路板的方法 |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2010086344 | 2010-04-02 | ||
JP2010086344 | 2010-04-02 | ||
JP2011002321A JP5077448B2 (ja) | 2010-04-02 | 2011-01-07 | 半導体チップ内蔵配線基板及びその製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2011228631A JP2011228631A (ja) | 2011-11-10 |
JP5077448B2 true JP5077448B2 (ja) | 2012-11-21 |
Family
ID=44857594
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2011002321A Active JP5077448B2 (ja) | 2010-04-02 | 2011-01-07 | 半導体チップ内蔵配線基板及びその製造方法 |
Country Status (4)
Country | Link |
---|---|
US (1) | US8390106B2 (ja) |
JP (1) | JP5077448B2 (ja) |
CN (1) | CN102256452B (ja) |
DE (1) | DE102011006489B4 (ja) |
Families Citing this family (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9888568B2 (en) | 2012-02-08 | 2018-02-06 | Crane Electronics, Inc. | Multilayer electronics assembly and method for embedding electrical circuit components within a three dimensional module |
JP5406389B2 (ja) | 2012-03-01 | 2014-02-05 | 株式会社フジクラ | 部品内蔵基板及びその製造方法 |
CN103594379B (zh) * | 2012-08-14 | 2016-08-10 | 钰桥半导体股份有限公司 | 具有内嵌半导体以及内建定位件的连线基板及其制造方法 |
KR20140086531A (ko) * | 2012-12-28 | 2014-07-08 | 삼성전기주식회사 | 패키지 기판 및 그 제조방법, 그리고 패키지 온 패키지 기판 |
US20160163948A1 (en) * | 2013-03-14 | 2016-06-09 | Gmz Energy, Inc. | Thermoelectric Device Fabrication Using Direct Bonding |
DE102013104207A1 (de) | 2013-04-25 | 2014-11-13 | Epcos Ag | Vorrichtung und Verfahren zur Herstellung einer elektrisch leitfähigen und mechanischen Verbindung |
DE102014206601A1 (de) | 2014-04-04 | 2015-10-08 | Siemens Aktiengesellschaft | Verfahren zum Montieren eines elektrischen Bauelements, bei der eine Haube zum Einsatz kommt, und zur Anwendung in diesem Verfahren geeignete Haube |
DE102014206608A1 (de) | 2014-04-04 | 2015-10-08 | Siemens Aktiengesellschaft | Verfahren zum Montieren eines elektrischen Bauelements, bei der eine Haube zum Einsatz kommt, und zur Anwendung in diesem Verfahren geeignete Haube |
US9826646B2 (en) * | 2014-05-27 | 2017-11-21 | Fujikura Ltd. | Component built-in board and method of manufacturing the same, and mounting body |
US20150351218A1 (en) * | 2014-05-27 | 2015-12-03 | Fujikura Ltd. | Component built-in board and method of manufacturing the same, and mounting body |
JP6380548B2 (ja) * | 2014-10-16 | 2018-08-29 | 株式会社村田製作所 | 複合デバイス |
CN208128619U (zh) * | 2015-09-01 | 2018-11-20 | 株式会社村田制作所 | 树脂基板以及部件安装树脂基板 |
KR102627991B1 (ko) * | 2016-09-02 | 2024-01-24 | 삼성디스플레이 주식회사 | 반도체 칩, 이를 구비한 전자장치 및 반도체 칩의 연결방법 |
JP6810617B2 (ja) * | 2017-01-16 | 2021-01-06 | 富士通インターコネクトテクノロジーズ株式会社 | 回路基板、回路基板の製造方法及び電子装置 |
EP3373714B1 (en) * | 2017-03-08 | 2023-08-23 | AT & S Austria Technologie & Systemtechnik Aktiengesellschaft | Hybrid component carrier and method for manufacturing the same |
US10453802B2 (en) * | 2017-08-30 | 2019-10-22 | Advanced Semiconductor Engineering, Inc. | Semiconductor package structure, semiconductor device and method for manufacturing the same |
CN109727941A (zh) * | 2017-10-31 | 2019-05-07 | 比亚迪股份有限公司 | 一种封装模组及其制备方法、电池保护模组 |
JP7119583B2 (ja) * | 2018-05-29 | 2022-08-17 | Tdk株式会社 | プリント配線板およびその製造方法 |
KR102164794B1 (ko) * | 2018-08-27 | 2020-10-13 | 삼성전자주식회사 | 팬-아웃 반도체 패키지 |
CN109828413B (zh) * | 2019-03-25 | 2022-09-16 | 京东方科技集团股份有限公司 | 显示面板和电子设备 |
US11277909B2 (en) * | 2019-08-30 | 2022-03-15 | Ttm Technologies Inc. | Three-dimensional circuit assembly with composite bonded encapsulation |
CN112449514B (zh) * | 2019-08-31 | 2022-12-20 | 鹏鼎控股(深圳)股份有限公司 | 多层线路板及其制作方法 |
US11935817B2 (en) * | 2019-10-21 | 2024-03-19 | Semiconductor Components Industries, Llc | Power device module with dummy pad die layout |
JP2022154937A (ja) * | 2021-03-30 | 2022-10-13 | 株式会社デンソー | 回路基板内に電気部品を内蔵する半導体装置 |
KR102578885B1 (ko) * | 2021-07-15 | 2023-09-15 | 네패스 하임 | 반도체 패키지 |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6396143B1 (en) * | 1999-04-30 | 2002-05-28 | Mitsubishi Gas Chemical Company, Inc. | Ball grid array type printed wiring board having exellent heat diffusibility and printed wiring board |
TW511405B (en) * | 2000-12-27 | 2002-11-21 | Matsushita Electric Ind Co Ltd | Device built-in module and manufacturing method thereof |
JP2003100803A (ja) * | 2001-09-27 | 2003-04-04 | Mitsubishi Electric Corp | 半導体装置及びその製造方法 |
JP2004158545A (ja) * | 2002-11-05 | 2004-06-03 | Denso Corp | 多層基板及びその製造方法 |
JP2006253225A (ja) | 2005-03-08 | 2006-09-21 | Denso Corp | 回路基板、回路基板の製造方法、及び電子回路装置 |
JP4718889B2 (ja) * | 2005-04-28 | 2011-07-06 | 日本特殊陶業株式会社 | 多層配線基板及びその製造方法、多層配線基板構造体及びその製造方法 |
JP4697037B2 (ja) | 2006-05-09 | 2011-06-08 | 株式会社デンソー | 部品内蔵基板及びその配線不良検査方法 |
JP2007324550A (ja) | 2006-06-05 | 2007-12-13 | Denso Corp | 多層基板 |
JP5100081B2 (ja) * | 2006-10-20 | 2012-12-19 | 新光電気工業株式会社 | 電子部品搭載多層配線基板及びその製造方法 |
JP5326269B2 (ja) | 2006-12-18 | 2013-10-30 | 大日本印刷株式会社 | 電子部品内蔵配線板、及び電子部品内蔵配線板の放熱方法 |
JP2008296074A (ja) | 2007-05-29 | 2008-12-11 | Furukawa Industrial Machinery Systems Co Ltd | 気流式粉砕機用回転翼および気流式粉砕機 |
JP2009075034A (ja) | 2007-09-25 | 2009-04-09 | Hitachi Maxell Ltd | 表面欠陥検査方法及び表面欠陥検査装置 |
JP5340622B2 (ja) * | 2008-03-28 | 2013-11-13 | 日本特殊陶業株式会社 | 多層配線基板 |
JP5176676B2 (ja) | 2008-05-07 | 2013-04-03 | 富士通株式会社 | 部品内蔵基板の製造方法 |
JP5200879B2 (ja) | 2008-11-19 | 2013-06-05 | 株式会社デンソー | 多層回路基板導電用充填材料およびその充填方法 |
JP5083259B2 (ja) | 2009-03-25 | 2012-11-28 | 株式会社デンソー | 導電材料の充填装置およびそれを用いた充填方法 |
-
2011
- 2011-01-07 JP JP2011002321A patent/JP5077448B2/ja active Active
- 2011-03-31 DE DE102011006489.3A patent/DE102011006489B4/de active Active
- 2011-03-31 US US13/076,525 patent/US8390106B2/en active Active
- 2011-04-01 CN CN201110086634.XA patent/CN102256452B/zh active Active
Also Published As
Publication number | Publication date |
---|---|
JP2011228631A (ja) | 2011-11-10 |
US20110266666A1 (en) | 2011-11-03 |
US8390106B2 (en) | 2013-03-05 |
CN102256452A (zh) | 2011-11-23 |
CN102256452B (zh) | 2014-01-29 |
DE102011006489B4 (de) | 2022-11-03 |
DE102011006489A1 (de) | 2012-05-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5077448B2 (ja) | 半導体チップ内蔵配線基板及びその製造方法 | |
KR101193212B1 (ko) | 반도체 칩 내장 배선 기판 및 그 제조 방법 | |
JP2011222555A (ja) | 半導体チップ内蔵配線基板の製造方法 | |
JP3619395B2 (ja) | 半導体素子内蔵配線基板およびその製造方法 | |
JP5100081B2 (ja) | 電子部品搭載多層配線基板及びその製造方法 | |
JP3889856B2 (ja) | 突起電極付きプリント配線基板の製造方法 | |
JP4992310B2 (ja) | 積層基板の製造方法 | |
JP2012074497A (ja) | 回路基板 | |
TW200832649A (en) | Semiconductor device and method of manufacturing the same | |
JP5406572B2 (ja) | 電子部品内蔵配線基板及びその製造方法 | |
JP4846633B2 (ja) | 部品内蔵基板の製造方法 | |
JP5459108B2 (ja) | 部品内蔵配線基板 | |
JPWO2010007715A1 (ja) | 部品内蔵モジュールの製造方法 | |
JP2011222554A (ja) | 半導体チップ内蔵配線基板 | |
JP2009135391A (ja) | 電子装置およびその製造方法 | |
JP5539453B2 (ja) | 電子部品搭載多層配線基板及びその製造方法 | |
JP5343932B2 (ja) | 半導体装置の製造方法 | |
JP6009844B2 (ja) | 中継基板及びその製造方法 | |
JP7342060B2 (ja) | 複合配線基板、半導体装置及び複合配線基板の製造方法 | |
JP2010062339A (ja) | 部品内蔵配線板、部品内蔵配線板の製造方法 | |
JP2007067053A (ja) | 部品内蔵モジュールとその製造方法 | |
KR100942772B1 (ko) | 솔더 레지스트와 언더필 잉크 주입 공정이 생략된 플립 칩실장 기술 | |
JP2008060548A (ja) | 素子搭載用基板、素子搭載用基板の製造方法、および半導体モジュール | |
JP2008218942A (ja) | 電子回路装置とこれを用いた電子機器、およびその製造方法 | |
JP2005353913A (ja) | 半導体装置及びその製造方法、回路基板 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20120321 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20120731 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20120731 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20120813 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20150907 Year of fee payment: 3 |
|
R151 | Written notification of patent or utility model registration |
Ref document number: 5077448 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R151 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20150907 Year of fee payment: 3 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313113 |
|
R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |