JP4828202B2 - モジュール半導体装置 - Google Patents
モジュール半導体装置 Download PDFInfo
- Publication number
- JP4828202B2 JP4828202B2 JP2005306079A JP2005306079A JP4828202B2 JP 4828202 B2 JP4828202 B2 JP 4828202B2 JP 2005306079 A JP2005306079 A JP 2005306079A JP 2005306079 A JP2005306079 A JP 2005306079A JP 4828202 B2 JP4828202 B2 JP 4828202B2
- Authority
- JP
- Japan
- Prior art keywords
- chip
- wiring
- wiring board
- terminal
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000004065 semiconductor Substances 0.000 title claims description 57
- 239000000758 substrate Substances 0.000 claims description 119
- 230000002093 peripheral effect Effects 0.000 claims 5
- 230000004048 modification Effects 0.000 description 9
- 238000012986 modification Methods 0.000 description 9
- 229910000679 solder Inorganic materials 0.000 description 7
- 230000007257 malfunction Effects 0.000 description 6
- 238000004519 manufacturing process Methods 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- 229910052751 metal Inorganic materials 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 238000000034 method Methods 0.000 description 2
- 230000000149 penetrating effect Effects 0.000 description 2
- 239000004593 Epoxy Substances 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5385—Assembly of a plurality of insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0652—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00 the devices being arranged next and on each other, i.e. mixed assemblies
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/181—Printed circuits structurally associated with non-printed electric components associated with surface mounted components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05573—Single external layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0612—Layout
- H01L2224/0615—Mirror array, i.e. array having only a reflection symmetry, i.e. bilateral symmetry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0237—High frequency adaptations
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/04—Assemblies of printed circuits
- H05K2201/049—PCB for one component, e.g. for mounting onto mother PCB
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10007—Types of components
- H05K2201/10159—Memory
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/10378—Interposers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10734—Ball grid array [BGA]; Bump grid array
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/15—Position of the PCB during processing
- H05K2203/1572—Processing both sides of a PCB by the same process; Providing a similar arrangement of components on both sides; Making interlayer connections from two sides
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
Description
前記複数のICチップのうち一部のICチップ(以下、第1のICチップと呼ぶ)が、前記配線基板上に直接に搭載されて、該配線基板内の配線に接続され、
前記複数のICチップのうち他のICチップ(以下、第2のICチップと呼ぶ)が、前記配線基板上に搭載されたインタポーザ基板上に搭載され、該インタポーザ基板を介して前記配線基板内の配線に接続されることを特徴とする。
11:配線基板
12:ドライバチップ
13:メモリチップ
14:インタポーザ基板
21:(ドライバチップの)端子
22:(メモリチップの)端子
23,23a,23b:配線(配線層)
24,24a,24b:ビアホール
25,25a,25b:ビア配線
26:端子
27:はんだボール
28:絶縁層
29:リファレンス層
31:金属膜
32:マスク
41:(モジュール半導体装置の)上端
42:(モジュール半導体装置の)表面側
43:インタポーザ基板内の配線
44:(モジュール半導体装置の)部分
45:(インタポーザ基板の)表面
Claims (10)
- 複数のICチップを共通の配線基板上に搭載するモジュール半導体装置において、
前記複数のICチップに含まれる第1のICチップが、前記配線基板上に直接に搭載されて、該配線基板内の配線に接続され、
前記複数のICチップのうち前記第1のICチップ以外の第2のICチップが、前記配線基板上に搭載されたインタポーザ基板上に搭載され、該インタポーザ基板を介して前記配線基板内の配線に接続されており、
前記複数のICチップが、複数の被駆動用ICチップと該複数の被駆動用ICチップを駆動する1つの駆動用ICチップとを含み、
前記駆動用ICチップが前記第1のICチップとして構成され、
前記被駆動用ICチップが、前記第1のICチップ及び第2のICチップとして構成され、
前記第2のICチップとして構成された被駆動用ICチップは、前記第1のICチップとして構成された被駆動用ICチップよりも前記駆動用ICチップに近い位置に配置されているモジュール半導体装置。 - 前記駆動用ICチップの端子と前記被駆動用ICチップの端子との間を接続するアドレス信号配線、データ信号配線、クロック信号配線、制御信号配線の少なくとも1つの配線長が、前記被駆動用ICチップ間で、実質的に同じ長さである、請求項1に記載のモジュール半導体装置。
- 前記インタポーザ基板は、前記第2のICチップの端子と接続される表面側の端子と、該表面側の端子及び前記配線基板の端子と接続される裏面側の端子とを有し、前記表面側の端子と前記裏面側の端子とは、前記配線基板と垂直方向に見ると重なった位置に配設される、請求項1又は2に記載のモジュール半導体装置。
- 前記インタポーザ基板は、前記第2のICチップの端子と接続される表面側の端子と、該表面側の端子及び前記配線基板の端子と接続される裏面側の端子とを有し、前記表面側の端子と前記裏面側の端子とは、前記配線基板と垂直方向に見ると異なった位置に配設される、請求項1〜3の何れか一に記載のモジュール半導体装置。
- 前記インタポーザ基板は、複数層の配線層を有する、請求項3又は4に記載のモジュール半導体装置。
- 第1の領域を含む表面と、前記第1の領域を前記表面に垂直な方向に投影した第2の領域を含む裏面と、を有する配線基板と、
前記配線基板の前記表面の前記第1の領域上に設けられた駆動用ICチップと、
前記配線基板の前記裏面の前記第2の領域上に設けられたインタポーザ基板と、
前記インタポーザ基板上に設けられ、前記駆動用ICチップによりデータ入出力を制御される第1の被駆動用ICチップと、
前記配線基板の前記表面の前記第1の領域上及び前記裏面の前記第2の領域上以外の前記表面又は前記裏面のいずれか一方の所定の領域上にインタポーザを介さずに設けられ、前記駆動用ICチップによりデータ入出力を制御される第2の被駆動用ICチップと、
を備えるモジュール半導体装置。 - 前記配線基板の前記表面は、前記第1の領域から離れた位置に第3の領域を含むものであって、
前記第2の被駆動用ICチップは、前記第3の領域上に設けられる請求項6に記載のモジュール半導体装置。 - 前記配線基板の前記裏面は、前記第2の領域から離れた位置に第4の領域を含むものであって、
前記第4の領域上に設けられ、前記駆動用ICチップによりデータ入出力を制御される第3の被駆動用ICチップと、を更に備える請求項7に記載のモジュール半導体装置。 - 前記第3の被駆動用ICチップは、前記インタポーザ基板を介さずに、前記第4の領域上に設けられている請求項8に記載のモジュール半導体装置。
- 表面及び裏面の其々が中央部及び前記中央部を挟む第1及び第2の周辺部に分割して定義される配線基板と、
前記配線基板の前記表面上の前記中央部に直接に搭載されて前記配線基板内の配線に接続される駆動用ICチップと、
前記配線基板の前記表面上の前記第1及び第2の周辺部、及び、前記配線基板の前記裏面上の前記第1及び第2の周辺部、に其々直接に搭載されて前記配線基板内の配線に接続される複数の第1の被駆動用ICチップと、
前記配線基板の前記裏面上の前記中央部に搭載されたインタポーザ基板上に搭載され、前記インタポーザ基板を介して前記配線基板内の配線に接続される第2の被駆動用ICチップと、を備え、
前記配線基板の前記表面上の前記第1及び第2の周辺部に搭載された前記複数の第1の被駆動用ICチップの各々は、対応する前記配線基板の前記裏面上の前記第1及び第2の周辺部に搭載された前記複数の第1の被駆動用ICチップの各々と前記配線基板を介して対称配置されるモジュール半導体装置。
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2005306079A JP4828202B2 (ja) | 2005-10-20 | 2005-10-20 | モジュール半導体装置 |
US11/582,958 US20070090534A1 (en) | 2005-10-20 | 2006-10-19 | Semiconductor module including a plurality of IC chips therein |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2005306079A JP4828202B2 (ja) | 2005-10-20 | 2005-10-20 | モジュール半導体装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2007115910A JP2007115910A (ja) | 2007-05-10 |
JP4828202B2 true JP4828202B2 (ja) | 2011-11-30 |
Family
ID=37984597
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2005306079A Expired - Fee Related JP4828202B2 (ja) | 2005-10-20 | 2005-10-20 | モジュール半導体装置 |
Country Status (2)
Country | Link |
---|---|
US (1) | US20070090534A1 (ja) |
JP (1) | JP4828202B2 (ja) |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2008137511A1 (en) | 2007-05-04 | 2008-11-13 | Crossfire Technologies, Inc. | Accessing or interconnecting integrated circuits |
US20100244871A1 (en) * | 2009-02-24 | 2010-09-30 | Qualcomm Incorporated | Space transformer connector printed circuit board assembly |
JP5635247B2 (ja) * | 2009-08-20 | 2014-12-03 | 富士通株式会社 | マルチチップモジュール |
US8686570B2 (en) * | 2012-01-20 | 2014-04-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-dimensional integrated circuit structures and methods of forming the same |
US9443783B2 (en) * | 2012-06-27 | 2016-09-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3DIC stacking device and method of manufacture |
US8546955B1 (en) * | 2012-08-16 | 2013-10-01 | Xilinx, Inc. | Multi-die stack package |
KR101900738B1 (ko) * | 2012-08-23 | 2018-09-20 | 삼성전자주식회사 | 칩 온 필름 |
US9041220B2 (en) * | 2013-02-13 | 2015-05-26 | Qualcomm Incorporated | Semiconductor device having stacked memory elements and method of stacking memory elements on a semiconductor device |
USD759022S1 (en) * | 2013-03-13 | 2016-06-14 | Nagrastar Llc | Smart card interface |
USD758372S1 (en) | 2013-03-13 | 2016-06-07 | Nagrastar Llc | Smart card interface |
USD729808S1 (en) * | 2013-03-13 | 2015-05-19 | Nagrastar Llc | Smart card interface |
USD780763S1 (en) * | 2015-03-20 | 2017-03-07 | Nagrastar Llc | Smart card interface |
USD864968S1 (en) | 2015-04-30 | 2019-10-29 | Echostar Technologies L.L.C. | Smart card interface |
US9859202B2 (en) * | 2015-06-24 | 2018-01-02 | Dyi-chung Hu | Spacer connector |
US20180019194A1 (en) * | 2016-07-14 | 2018-01-18 | Semtech Corporation | Low Parasitic Surface Mount Circuit Over Wirebond IC |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5239448A (en) * | 1991-10-28 | 1993-08-24 | International Business Machines Corporation | Formulation of multichip modules |
US5907903A (en) * | 1996-05-24 | 1999-06-01 | International Business Machines Corporation | Multi-layer-multi-chip pyramid and circuit board structure and method of forming same |
US6677668B1 (en) * | 1998-01-13 | 2004-01-13 | Paul T. Lin | Configuration for testing a substrate mounted with a most performance-demanding integrated circuit |
JP2000150775A (ja) * | 1998-11-13 | 2000-05-30 | Matsushita Electric Ind Co Ltd | 半導体素子実装治具および半導体素子実装方法 |
JP2001177046A (ja) * | 1999-12-21 | 2001-06-29 | Hitachi Ltd | 半導体装置およびその製造方法 |
US6475830B1 (en) * | 2000-07-19 | 2002-11-05 | Cisco Technology, Inc. | Flip chip and packaged memory module |
US6734539B2 (en) * | 2000-12-27 | 2004-05-11 | Lucent Technologies Inc. | Stacked module package |
JP3878430B2 (ja) * | 2001-04-06 | 2007-02-07 | 株式会社ルネサステクノロジ | 半導体装置 |
JP4105409B2 (ja) * | 2001-06-22 | 2008-06-25 | 株式会社ルネサステクノロジ | マルチチップモジュールの製造方法 |
JP4221238B2 (ja) * | 2002-09-26 | 2009-02-12 | エルピーダメモリ株式会社 | メモリモジュール |
US6856009B2 (en) * | 2003-03-11 | 2005-02-15 | Micron Technology, Inc. | Techniques for packaging multiple device components |
US7692292B2 (en) * | 2003-12-05 | 2010-04-06 | Panasonic Corporation | Packaged electronic element and method of producing electronic element package |
US7746656B2 (en) * | 2005-05-16 | 2010-06-29 | Stats Chippac Ltd. | Offset integrated circuit package-on-package stacking system |
-
2005
- 2005-10-20 JP JP2005306079A patent/JP4828202B2/ja not_active Expired - Fee Related
-
2006
- 2006-10-19 US US11/582,958 patent/US20070090534A1/en not_active Abandoned
Also Published As
Publication number | Publication date |
---|---|
US20070090534A1 (en) | 2007-04-26 |
JP2007115910A (ja) | 2007-05-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4828202B2 (ja) | モジュール半導体装置 | |
KR101257912B1 (ko) | 반도체 메모리 장치와 이 장치의 단자 배치 방법, 및 이장치를 구비한 메모리 모듈과 이 모듈의 기판의 단자 및라인 배치 방법 | |
JP5164273B2 (ja) | マルチダイ集積回路デバイス | |
KR100805019B1 (ko) | 적층형 반도체 장치 | |
KR101654216B1 (ko) | 반도체장치 및 반도체 집적회로 | |
JP2009038112A (ja) | プリント配線板構造および電子機器 | |
JP2010021449A (ja) | 半導体装置 | |
US6770980B2 (en) | Semiconductor device having semiconductor element packaged on interposer | |
JP2012104707A (ja) | 半導体パッケージ | |
US20090179318A1 (en) | Multi-channel stackable semiconductor device and method for fabricating the same, and stacking substrate applied to the semiconductor device | |
JP2011249582A (ja) | 半導体装置 | |
US20090065935A1 (en) | Systems and methods for ball grid array (bga) escape routing | |
JP2008182062A (ja) | 半導体装置 | |
JPWO2006028098A1 (ja) | 配線基板 | |
US7105926B2 (en) | Routing scheme for differential pairs in flip chip substrates | |
JP2009188328A (ja) | 半導体装置 | |
JP2008078646A (ja) | パッケージ用印刷回路基板及びその製造方法 | |
US20230299051A1 (en) | Semiconductor package having ordered wire arrangement between differential pair connection pads | |
JP4090348B2 (ja) | 部品内蔵モジュール | |
JP4099072B2 (ja) | 部品内蔵モジュール | |
JP4388834B2 (ja) | 半導体装置 | |
JP5855913B2 (ja) | 半導体装置 | |
JP4889667B2 (ja) | 半導体装置 | |
JP4342508B2 (ja) | 半導体装置 | |
JP2003338602A (ja) | メモリモジュール |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20080808 |
|
RD01 | Notification of change of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7421 Effective date: 20100225 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A821 Effective date: 20100225 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20100813 |
|
A711 | Notification of change in applicant |
Free format text: JAPANESE INTERMEDIATE CODE: A712 Effective date: 20100819 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20100824 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A821 Effective date: 20100819 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20100927 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110426 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110530 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110628 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110823 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20110913 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20110914 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140922 Year of fee payment: 3 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313115 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140922 Year of fee payment: 3 |
|
R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
LAPS | Cancellation because of no payment of annual fees |