JP4416553B2 - 半導体装置およびその製造方法 - Google Patents
半導体装置およびその製造方法 Download PDFInfo
- Publication number
- JP4416553B2 JP4416553B2 JP2004101545A JP2004101545A JP4416553B2 JP 4416553 B2 JP4416553 B2 JP 4416553B2 JP 2004101545 A JP2004101545 A JP 2004101545A JP 2004101545 A JP2004101545 A JP 2004101545A JP 4416553 B2 JP4416553 B2 JP 4416553B2
- Authority
- JP
- Japan
- Prior art keywords
- base material
- semiconductor device
- sealing material
- insulating resin
- resin film
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19105—Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
Description
図1は、本実施形態に係る半導体装置の工程断面図である。
プラズマガス: アルゴン10〜20sccm、酸素0sccm
バイアス(W): 100
RFパワー(W): 500
圧力(Pa): 20
処理時間(sec): 20
第一の実施形態においては、絶縁樹脂膜122の下面をプラズマ処理する構成としたが、本実施形態においては、基材140、半導体素子142、および受動素子144の上面をプラズマ処理する構成について説明する。
プラズマガス: アルゴン10〜20sccm、酸素0sccm
バイアス(W): 無印加
RFパワー(W): 500
圧力(Pa): 20
処理時間(sec): 20
本実施の形態において、基材140として、伸縮可能な材料を用いる点で第一の実施形態および第二の実施形態と異なる。本実施の形態における基材140としては、たとえば、PETフィルム、PP(ポリプロピレン)、PA(ポリアミド)、PE(ポリエチレン)などを用いることができる。
Claims (7)
- 基材と、
該基材上に設けられた素子と、
前記基材上に設けられ、前記素子を封止する封止材と、
を備え、
前記基材と前記封止材とが接し、
前記素子と前記封止材とが接し、
前記封止材の前記基材と接する側の面、または前記封止材の前記素子と接する側の面がプラズマ処理面であるとともに、
前記封止材は、絶縁樹脂膜と、前記封止材の前記基材とは反対側に導電性膜とを備えていることを特徴とする半導体装置。 - 請求項1に記載の半導体装置において、
前記封止材の前記基材と接する側の面、または前記封止材の前記素子と接する側の面に微小突起群が形成されていることを特徴とする半導体装置。 - 基材と、
該基材上に設けられた素子と、
前記基材上に設けられ、前記素子を封止する封止材と、
を備え、
前記素子と前記封止材とが接し、
前記素子の前記封止材と接する側の面がプラズマ処理面であるとともに、
前記封止材は、絶縁樹脂膜と、前記封止材の前記基材とは反対側に導電性膜とを備えていることを特徴とする半導体装置。 - 請求項1または2に記載の半導体装置において、
前記素子の前記封止材と接する側の面がプラズマ処理面であることを特徴とする半導体装置。 - 基材と、
該基材上に設けられた素子と、
前記基材上に設けられ、前記素子を封止するとともに、絶縁樹脂膜と、前記封止材の前記基材とは反対側に導電性膜とを備えた封止材と、
からなる半導体装置の製造方法であって、
前記封止材の一方の面に対し、プラズマ処理を行う工程と、
前記プラズマ処理された面に前記基材または前記素子を接着する工程と、
を含むことを特徴とする半導体装置の製造方法。 - 基材と、
該基材上に設けられた素子と、
前記基材上に設けられ、前記素子を封止するとともに、絶縁樹脂膜と、前記封止材の前記基材とは反対側に導電性膜とを備えた封止材とからなる半導体装置の製造方法であって、
前記素子の一方の面に対し、プラズマ処理を行う工程と、
前記プラズマ処理された面に前記封止材を接着する工程と、
を含むことを特徴とする半導体装置の製造方法。 - 請求項5に記載の半導体装置の製造方法において、
前記素子の一方の面に対し、プラズマ処理を行う工程を、
さらに含むことを特徴とする半導体装置の製造方法。
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004101545A JP4416553B2 (ja) | 2004-03-30 | 2004-03-30 | 半導体装置およびその製造方法 |
US11/082,150 US7495344B2 (en) | 2004-03-18 | 2005-03-16 | Semiconductor apparatus |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004101545A JP4416553B2 (ja) | 2004-03-30 | 2004-03-30 | 半導体装置およびその製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2005286246A JP2005286246A (ja) | 2005-10-13 |
JP4416553B2 true JP4416553B2 (ja) | 2010-02-17 |
Family
ID=35184246
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2004101545A Expired - Fee Related JP4416553B2 (ja) | 2004-03-18 | 2004-03-30 | 半導体装置およびその製造方法 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JP4416553B2 (ja) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006117919A (ja) * | 2004-09-24 | 2006-05-11 | Nagase & Co Ltd | 半導体封止用3次元シート状接着体 |
US7829389B2 (en) | 2007-10-05 | 2010-11-09 | Texas Instruments Incorporated | Roll-on encapsulation method for semiconductor packages |
CN101925989B (zh) * | 2008-10-14 | 2012-07-04 | 德州仪器公司 | 用于半导体封装的滚压囊封方法 |
-
2004
- 2004-03-30 JP JP2004101545A patent/JP4416553B2/ja not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
JP2005286246A (ja) | 2005-10-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5161732B2 (ja) | 半導体装置の製造方法 | |
US7968799B2 (en) | Interposer, electrical package, and contact structure and fabricating method thereof | |
US7691672B2 (en) | Substrate treating method and method of manufacturing semiconductor apparatus | |
US7495344B2 (en) | Semiconductor apparatus | |
US20030173679A1 (en) | Stacked dice standoffs | |
KR20020072145A (ko) | 반도체칩의 스택킹 구조 및 이를 이용한 반도체패키지 | |
US20080157353A1 (en) | Control of Standoff Height Between Packages with a Solder-Embedded Tape | |
US20080224276A1 (en) | Semiconductor device package | |
US20150035131A1 (en) | Chip package | |
KR20240109962A (ko) | 전자 소자 및 이의 제조 방법 | |
JP2012134490A (ja) | 電子部品内蔵型リジッドフレキシブルプリント回路基板の製造方法 | |
KR20080101650A (ko) | 태그 집적회로 연성기판의 제조방법 및 구조체 | |
US20130075894A1 (en) | Integrated circuit and method of making | |
JP4416553B2 (ja) | 半導体装置およびその製造方法 | |
JP2007242684A (ja) | 積層型半導体装置及びデバイスの積層方法 | |
KR102401764B1 (ko) | 전자 소자 및 이의 제조 방법 | |
TWI362741B (en) | Stacked semiconductor package in which semiconductor package are connected using a connector | |
JP3729266B2 (ja) | 半導体装置の製造方法 | |
US20070114672A1 (en) | Semiconductor device and method of manufacturing the same | |
JP2008187203A (ja) | 半導体装置の製造方法 | |
TW200708783A (en) | Optical electronics integrated semiconductor device and method for fabricating the same | |
US20240087970A1 (en) | Semiconductor device and method of manufacturing semiconductor device | |
JP2004288815A (ja) | 半導体装置及びその製造方法 | |
JP4978244B2 (ja) | 半導体装置及びその製造方法 | |
JP2009135279A (ja) | セラミックチップ部品 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20061012 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20070205 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20090623 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20090824 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20091027 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20091124 |
|
FPAY | Renewal fee payment (prs date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20121204 Year of fee payment: 3 |
|
LAPS | Cancellation because of no payment of annual fees |