JP3176268B2 - Package for storing semiconductor elements - Google Patents
Package for storing semiconductor elementsInfo
- Publication number
- JP3176268B2 JP3176268B2 JP24447195A JP24447195A JP3176268B2 JP 3176268 B2 JP3176268 B2 JP 3176268B2 JP 24447195 A JP24447195 A JP 24447195A JP 24447195 A JP24447195 A JP 24447195A JP 3176268 B2 JP3176268 B2 JP 3176268B2
- Authority
- JP
- Japan
- Prior art keywords
- wiring layer
- metallized wiring
- rmax
- external lead
- semiconductor element
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
Landscapes
- Lead Frames For Integrated Circuits (AREA)
Description
【発明の詳細な説明】DETAILED DESCRIPTION OF THE INVENTION
【0001】[0001]
【発明の属する技術分野】本発明は半導体素子を収容す
るための半導体素子収納用パッケージに関するものであ
る。BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a semiconductor device housing package for housing a semiconductor device.
【0002】[0002]
【従来の技術】従来、半導体素子、特にLSI等の半導
体集積回路素子を収容するための半導体素子収納用パッ
ケージは、一般に酸化アルミニウム質焼結体等の電気絶
縁材料から成り、その上面略中央部に半導体素子を載置
収容するための凹部及び該凹部周辺より外周端にかけて
導出されたタングステン、モリブデン、マンガン等の高
融点金属粉末から成る複数個のメタライズ配線層を有す
る絶縁基体と、半導体素子の各電極を外部電気回路に電
気的に接続するために前記メタライズ配線層に銀ロウ等
のロウ材を介し取着された複数個の外部リード端子と、
蓋体とから構成されており、絶縁基体の凹部底面に半導
体素子をガラス、樹脂、ロウ材等から成る接着剤を介し
て接着固定し、半導体素子の各電極を所定のメタライズ
配線層にボンディングワイヤを介して電気的に接続させ
るとともに絶縁基体上面に蓋体をガラス、樹脂等の封止
材を介して接合させ、絶縁基体と蓋体とから成る容器内
部に半導体素子を気密に収容することによって製品とし
ての半導体装置となる。2. Description of the Related Art Conventionally, a semiconductor element housing package for housing a semiconductor element, particularly a semiconductor integrated circuit element such as an LSI, is generally formed of an electrically insulating material such as an aluminum oxide sintered body, and has a substantially central upper surface. An insulating base having a plurality of metallized wiring layers made of a refractory metal powder of tungsten, molybdenum, manganese or the like led out from the periphery to the outer periphery of the recess for mounting and housing the semiconductor element, A plurality of external lead terminals attached to the metallized wiring layer via a brazing material such as silver brazing to electrically connect each electrode to an external electric circuit,
A semiconductor element is adhered and fixed to the bottom surface of the concave portion of the insulating base via an adhesive made of glass, resin, brazing material, etc., and each electrode of the semiconductor element is bonded to a predetermined metallized wiring layer by a bonding wire. And a lid is bonded to the upper surface of the insulating base via a sealing material such as glass or resin, and the semiconductor element is hermetically housed in a container including the insulating base and the lid. It becomes a semiconductor device as a product.
【0003】[0003]
【発明が解決しようとする課題】しかしながら、この従
来の半導体素子収納用パッケージにおいては、メタライ
ズ配線層が通常、粒径1.2μm程度のタングステン等
の高融点金属粉末により形成されており、メタライズ配
線層の表面粗さが中心線平均粗さ(Ra)で約0.3μ
m、最大高さ(Rmax)で約1.2μmと滑らかなも
のとなっている。However, in this conventional package for accommodating a semiconductor element, the metallized wiring layer is usually formed of a refractory metal powder such as tungsten having a particle size of about 1.2 μm. The surface roughness of the layer is about 0.3 μm in center line average roughness (Ra).
m and a maximum height (Rmax) of about 1.2 μm, which is smooth.
【0004】そのためこのメタライズ配線層に外部リー
ド端子を銀ロウ材等のロウ材を介してロウ付けするとメ
タライズ配線層に対するロウ材の接合強度が弱くなり、
小さな外力印加によって外部リード端子がメタライズ配
線層より剥離してしまうという欠点を有していた。Therefore, when an external lead terminal is brazed to this metallized wiring layer via a brazing material such as a silver brazing material, the bonding strength of the brazing material to the metallized wiring layer becomes weak,
There is a disadvantage that the external lead terminal is separated from the metallized wiring layer by applying a small external force.
【0005】特に近時の半導体素子収納用パッケージは
内部に収容する半導体素子の高密度化、高集積化による
電極数の増大に伴ってメタライズ配線層及び外部リード
端子の線幅が0.5mm程度と細くなり、両者のロウ付
け面積が狭くなってきたため上記欠点がより顕著となっ
てきた。Particularly, in recent semiconductor package packages, the line width of the metallized wiring layer and the external lead terminals is about 0.5 mm with the increase in the number of electrodes due to the high density and high integration of the semiconductor elements housed therein. And the above-mentioned drawbacks have become more remarkable because the brazing area of both has become narrower.
【0006】[0006]
【課題を解決するための手段】本発明の半導体素子収納
用パッケージは、複数個のメタライズ配線層を有する絶
縁基体と、前記メタライズ配線層の一部にロウ付けされ
る複数個の外部リード端子と、蓋体とから成り、絶縁基
体と蓋体とより成る容器内部に半導体素子を気密に収容
する半導体素子収納用パッケージであって、前記メタラ
イズ配線層の外部リード端子がロウ付けされる領域の表
面粗さが中心線平均粗さ(Ra)で0.5μm≦Ra≦
1μm、最大高さ(Rmax)で2μm≦Rmax≦4
μmであるとともに、前記メタライズ配線層の外部リー
ド端子がロウ付けされる領域以外の表面粗さが中心線平
均粗さ(Ra)で0.2μm≦Ra≦0.4μm、最大
高さ(Rmax)で0.8μm≦Rmax≦1.6μm
であることを特徴とするものである。A package for accommodating a semiconductor device according to the present invention comprises: an insulating base having a plurality of metallized wiring layers; and a plurality of external lead terminals brazed to a part of the metallized wiring layers. A semiconductor element housing package for hermetically housing the semiconductor element inside a container formed of an insulating base and a lid, wherein the surface of an area where external lead terminals of the metallized wiring layer are to be brazed. The roughness is center line average roughness (Ra) 0.5 μm ≦ Ra ≦
1 μm, 2 μm ≦ Rmax ≦ 4 at maximum height (Rmax)
μm, and the surface roughness of the metallized wiring layer other than the region where the external lead terminals are to be brazed is 0.2 μm ≦ Ra ≦ 0.4 μm in center line average roughness (Ra), and the maximum height (Rmax). 0.8 μm ≦ Rmax ≦ 1.6 μm
It is characterized by being.
【0007】[0007]
【0008】本発明の半導体素子収納用パッケージによ
れば、メタライズ配線層の外部リード端子がロウ付けさ
れる領域の表面粗さを中心線平均粗さ(Ra)で0.5
μm≦Ra≦1μm、最大高さ(Rmax)で2μm≦
Rmax≦4μmとし、適度に粗くしたことからメタラ
イズ配線層に対するロウ材の濡れ性を良好としつつメタ
ライズ配線層とロウ材の接合面積を広いものとなすこと
ができ、これによって外部リード端子を所定のメタライ
ズ配線層に極めて強固にロウ付けすることが可能とな
る。According to the package for accommodating a semiconductor element of the present invention, the surface roughness of the region of the metallized wiring layer to which the external lead terminals are to be brazed is 0.5 by the center line average roughness (Ra).
μm ≦ Ra ≦ 1 μm, maximum height (Rmax) 2 μm ≦
By setting Rmax ≦ 4 μm and appropriately roughening, it is possible to increase the bonding area between the metallized wiring layer and the brazing material while improving the wettability of the brazing material with respect to the metallized wiring layer. It becomes possible to very firmly braze the metallized wiring layer.
【0009】また本発明の半導体素子収納用パッケージ
によれば、メタライズ配線層の外部リード端子がロウ付
けされる領域以外の表面粗さを中心線平均粗さ(Ra)
で0.2μm≦Ra≦0.4μm、最大高さ(Rma
x)で0.8μm≦Rmax≦1.6μmとしたことか
ら、メタライズ配線層に半導体素子の電極をボンディン
グワイヤを介して電気的に接続する際、ボンディングワ
イヤとメタライズ配線層の接合が極めて強固となり、こ
れによって半導体素子の各電極を外部電気回路に確実、
強固に電気的接続させることが可能となる。Further, according to the semiconductor device housing package of the present invention, the surface roughness of the metallized wiring layer other than the region where the external lead terminals are to be brazed is determined by the center line average roughness (Ra).
At 0.2 μm ≦ Ra ≦ 0.4 μm, maximum height (Rma
Since 0.8 μm ≦ Rmax ≦ 1.6 μm in x), when the electrode of the semiconductor element is electrically connected to the metallized wiring layer via the bonding wire, the bonding between the bonding wire and the metallized wiring layer becomes extremely strong. This ensures that each electrode of the semiconductor element is connected to an external electrical circuit,
It is possible to make a strong electrical connection.
【0010】[0010]
【発明の実施の形態】次に本発明を添付図面に基づき詳
細に説明する。図1及び図2は本発明にかかる半導体素
子収納用パッケージの一実施例を示し、1は絶縁基体、
2は蓋体である。この絶縁基体1と蓋体2とで半導体素
子3を収容する容器4が構成される。DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS Next, the present invention will be described in detail with reference to the accompanying drawings. 1 and 2 show an embodiment of a package for housing a semiconductor element according to the present invention, wherein 1 is an insulating base,
2 is a lid. The insulating base 1 and the lid 2 constitute a container 4 for housing the semiconductor element 3.
【0011】前記絶縁基体1はその上面中央部に半導体
素子3を収容するための空所を形成する凹部1aが設け
てあり、該凹部1a底面には半導体素子3が載置され、
ガラス、樹脂、ロウ材等の接着材を介して接着固定され
る。The insulating base 1 has a recess 1a in the center of the upper surface thereof for forming a space for accommodating the semiconductor element 3, and the semiconductor element 3 is mounted on the bottom of the recess 1a.
It is bonded and fixed via an adhesive such as glass, resin, brazing material or the like.
【0012】前記絶縁基体1は酸化アルミニウム質焼結
体、ムライト質焼結体、窒化アルミニウム質焼結体、炭
化珪素質焼結体、ガラスセラミックス焼結体等の電気絶
縁材料から成り、例えば酸化アルミニウム質焼結体から
成る場合には、酸化アルミニウム、酸化珪素、酸化マグ
ネシウム、酸化カルシウム等の原料粉末に適当な有機バ
インダー、溶剤等を添加混合して泥漿物を作るとともに
該泥漿物をドクターブレード法やカレンダーロール法を
採用することによってセラミックグリーンシート(セラ
ミック生シート)と成し、しかる後、前記セラミックグ
リーンシートに適当な打ち抜き加工を施すとともにこれ
を複数枚積層し、約1600℃の温度で焼成することに
よって製作される。The insulating substrate 1 is made of an electrically insulating material such as an aluminum oxide sintered body, a mullite sintered body, an aluminum nitride sintered body, a silicon carbide sintered body, and a glass ceramic sintered body. When it is made of an aluminum sintered body, a suitable organic binder, a solvent, etc. are added to raw material powders such as aluminum oxide, silicon oxide, magnesium oxide, calcium oxide, etc. to form a slurry, and the slurry is doctor bladed. Ceramic green sheet (ceramic green sheet) by applying the method or calender roll method. Thereafter, the ceramic green sheet is subjected to an appropriate punching process, and a plurality of the green sheets are laminated, and a temperature of about 1600 ° C. It is manufactured by firing.
【0013】また前記絶縁基体1は凹部1a周辺から外
周端にかけて複数個のメタライズ配線層5が被着形成さ
れており、該メタライズ配線層5の凹部1a周辺部は半
導体素子3の各電極がボンディングワイヤ6を介して電
気的に接続され、また絶縁基体1の上面に導出された部
位には外部電気回路と接続される外部リード端子7が銀
ロウ等のロウ材8を介してロウ付け取着されている。A plurality of metallized wiring layers 5 are formed on the insulating substrate 1 from the periphery of the concave portion 1a to the outer peripheral edge, and each electrode of the semiconductor element 3 is bonded to the peripheral portion of the metallized wiring layer 5 at the concave portion 1a. External lead terminals 7 electrically connected via wires 6 and connected to an external electric circuit at a portion led out to the upper surface of the insulating base 1 are brazed and attached via a brazing material 8 such as silver brazing. Have been.
【0014】前記メタライズ配線層5は半導体素子3の
各電極を外部電気回路に接続する際の導電路として作用
し、タングステン、モリブデン、マンガン等の高融点金
属粉末により形成されている。The metallized wiring layer 5 functions as a conductive path for connecting each electrode of the semiconductor element 3 to an external electric circuit, and is formed of a high melting point metal powder such as tungsten, molybdenum, manganese or the like.
【0015】更に前記メタライズ配線層5は図2に示す
ように外部リード端子7のロウ付けされる領域Aの表面
粗さが中心線平均粗さ(Ra)で0.5μm≦Ra≦1
μm、最大高さ(Rmax)で2μm≦Rmax≦4μ
mとなっており、これによってメタライズ配線層5の表
面が適度な粗さとなり、メタライズ配線層5に対するロ
ウ材8の濡れ性を良好としつつメタライズ配線層5とロ
ウ材8の接合面積を広いものとして外部リード端子7を
メタライズ配線層5に極めて強固にロウ付けすることが
可能となる。Further, as shown in FIG. 2, the metallized wiring layer 5 has a surface roughness of a region A where the external lead terminals 7 are to be brazed at a center line average roughness (Ra) of 0.5 μm ≦ Ra ≦ 1.
μm, maximum height (Rmax) 2 μm ≦ Rmax ≦ 4μ
m, whereby the surface of the metallized wiring layer 5 has an appropriate roughness, and the bonding area between the metallized wiring layer 5 and the brazing material 8 is large while improving the wettability of the brazing material 8 to the metallized wiring layer 5. As a result, the external lead terminals 7 can be extremely firmly brazed to the metallized wiring layer 5.
【0016】尚、前記メタライズ配線層5の外部リード
端子7のロウ付けされる領域Aの表面粗さは中心線平均
粗さ(Ra)が0.5μm>Raで、且つ最大高さ(R
max)が2μm>Rmaxとなるとメタライズ配線層
5の表面が滑らかなものとなってメタライズ配線層5に
外部リード端子7を強固にロウ付けすることができなく
なり、また中心線平均粗さ(Ra)が1μm<Raで、
且つ最大高さ(Rmax)が4μm<Rmaxとなると
メタライズ配線層5に外部リード端子7をロウ材8を介
してロウ付けする際、ロウ材8のメタライズ配線層5表
面への広がりが悪くなり、これによってメタライズ配線
層5に外部リード端子7を強固にロウ付けすることがで
きなくなる。従って、前記メタライズ配線層5の外部リ
ード端子7のロウ付けされる領域Aの表面粗さは中心線
平均粗さ(Ra)で0.5μm≦Ra≦1μm、最大高
さ(Rmax)で2μm≦Rmax≦4μmの範囲に特
定される。The surface roughness of the region A where the external lead terminals 7 of the metallized wiring layer 5 are to be brazed has a center line average roughness (Ra) of 0.5 μm> Ra and a maximum height (R).
If (max) satisfies 2 μm> Rmax, the surface of the metallized wiring layer 5 becomes smooth, so that the external lead terminals 7 cannot be firmly brazed to the metallized wiring layer 5 and the center line average roughness (Ra) Is 1 μm <Ra,
Further, when the maximum height (Rmax) is 4 μm <Rmax, when the external lead terminals 7 are brazed to the metallized wiring layer 5 via the brazing material 8, the spread of the brazing material 8 on the surface of the metallized wiring layer 5 becomes poor. As a result, the external lead terminals 7 cannot be firmly brazed to the metallized wiring layer 5. Therefore, the surface roughness of the region A where the external lead terminal 7 of the metallized wiring layer 5 is to be brazed is 0.5 μm ≦ Ra ≦ 1 μm in center line average roughness (Ra) and 2 μm ≦ maximum height (Rmax). It is specified in the range of Rmax ≦ 4 μm.
【0017】また前記メタライズ配線層5は外部リード
端子7がロウ付けされる領域A以外の表面粗さ、具体的
にはボンディングワイヤ6が接合される凹部1a周辺部
に位置する領域Bの表面粗さを中心線平均粗さ(Ra)
で0.2μm≦Ra≦0.4μm、最大高さ(Rma
x)で0.8μm≦Rmax≦1.6μmとしておくと
メタライズ配線層5に半導体素子3の各電極をボンディ
ングワイヤ6を介して電気的に接続する際、ボンディン
グワイヤ6とメタライズ配線層5の接合が極めて強固と
なって半導体素子3の各電極を外部電気回路に確実、強
固に電気的接続させることが可能となる。従って、前記
メタライズ配線層5は外部リード端子7がロウ付けされ
る領域A以外の表面粗さを中心線平均粗さ(Ra)で
0.2μm≦Ra≦0.4μm、最大高さ(Rmax)
で0.8μm≦Rmax≦1.6μmとしておくことが
好ましい。The metallized wiring layer 5 has a surface roughness other than a region A to which the external lead terminals 7 are brazed, specifically, a surface roughness of a region B located around the concave portion 1a to which the bonding wire 6 is bonded. Center line average roughness (Ra)
At 0.2 μm ≦ Ra ≦ 0.4 μm, maximum height (Rma
If 0.8 μm ≦ Rmax ≦ 1.6 μm in x), when each electrode of the semiconductor element 3 is electrically connected to the metallized wiring layer 5 via the bonding wire 6, the bonding between the bonding wire 6 and the metallized wiring layer 5 is performed. Is extremely strong, and each electrode of the semiconductor element 3 can be reliably and firmly electrically connected to an external electric circuit. Therefore, the metallized wiring layer 5 has a surface roughness of 0.2 μm ≦ Ra ≦ 0.4 μm and a maximum height (Rmax) in the center line average roughness (Ra) other than the region A where the external lead terminals 7 are brazed.
Is preferably set to 0.8 μm ≦ Rmax ≦ 1.6 μm.
【0018】更に前記メタライズ配線層5はその表面に
ニッケル、金等の良導電性で、且つ耐蝕性及びロウ材8
との濡れ性が良好な金属をメッキ法により1μm乃至2
0μmの厚みに層着させておくと、メタライズ配線層5
の酸化腐食を有効に防止することができるとともにメタ
ライズ配線層5とボンディングワイヤ6との接続及びメ
タライズ配線層5と外部リード端子7とのロウ材8を介
してのロウ付けをより強固となすことができる。従っ
て、前記メタライズ配線層5の酸化腐食を防止し、メタ
ライズ配線層5とボンディングワイヤ6との接続及びメ
タライズ配線層5と外部リード端子7とのロウ付けをよ
り強固となすにはメタライズ配線層5の表面にニッケ
ル、金等を1μm乃至20μmの厚みに層着させておく
ことが好ましい。Further, the metallized wiring layer 5 is provided with a good conductive material such as nickel or gold, a corrosion resistance and a brazing material 8 on its surface.
Metal having good wettability with a plating method of 1 μm to 2 μm.
If it is layered to a thickness of 0 μm, the metallized wiring layer 5
Of the metallized wiring layer 5 and the bonding wires 6 and the brazing of the metallized wiring layer 5 and the external lead terminals 7 via the brazing material 8 more firmly. Can be. Therefore, it is necessary to prevent the metallized wiring layer 5 from being oxidized and corroded, and to make the connection between the metallized wiring layer 5 and the bonding wire 6 and the brazing between the metallized wiring layer 5 and the external lead terminals 7 more firm. It is preferable that nickel, gold, or the like be layered on the surface of the substrate to a thickness of 1 μm to 20 μm.
【0019】前記メタライズ配線層5はタングステン、
モリブデン、マンガン等の高融点金属粉末に適当な有機
バインダー、溶剤、可塑剤等を添加混合して得た金属ペ
ーストを従来周知のスクリーン印刷法等の厚膜手法を採
用し、絶縁基体1となるセラミックグリーンシートに予
め所定パターンに印刷塗布しておくことによって絶縁基
体1の凹部1a周辺から外周端にかけて被着形成され、
この場合、金属ペーストとして高融点金属粉末の粒径を
0.8μm乃至1.3μmとしたもの及び1.5μm乃
至3μmとしたものの2種類を準備し、高融点金属粉末
の粒径を0.8μm乃至1.3μmとした金属ペースト
で絶縁基体1の凹部1a周辺側のパターンを形成し、高
融点金属粉末の粒径を1.5μm乃至3μmとした金属
ペーストで絶縁基体1の外周端側のパターンを形成する
ことによってメタライズ配線層5の外部リード端子7が
ロウ付けされる領域Aの表面粗さを中心線平均粗さ(R
a)で0.5μm≦Ra≦1μm、最大高さ(Rma
x)で2μm≦Rmax≦4μmとし、外部リード端子
7がロウ付けされる領域A以外の表面粗さを中心線平均
粗さ(Ra)で0.2μm≦Ra≦0.4μm、最大高
さ(Rmax)で0.8μm≦Rmax≦1.6μmと
なすことができる。The metallized wiring layer 5 is made of tungsten,
A metal paste obtained by adding a suitable organic binder, a solvent, a plasticizer, and the like to a high melting point metal powder such as molybdenum and manganese is mixed with a thick film technique such as a conventionally known screen printing method to form an insulating substrate 1. By printing and applying a predetermined pattern on the ceramic green sheet in advance, the ceramic green sheet is formed from the periphery of the concave portion 1a of the insulating base 1 to the outer peripheral end thereof,
In this case, two kinds of metal pastes, one having a high melting point metal powder having a particle diameter of 0.8 μm to 1.3 μm and one having a particle diameter of 1.5 μm to 3 μm, are prepared, and the particle diameter of the high melting point metal powder is 0.8 μm. A pattern on the peripheral side of the concave portion 1a of the insulating substrate 1 is formed with a metal paste having a thickness of 1.5 to 1.3 μm, and a pattern on the outer peripheral end side of the insulating substrate 1 is formed with a metal paste having a particle size of the high melting point metal powder of 1.5 to 3 μm. Is formed, the surface roughness of the region A of the metallized wiring layer 5 to which the external lead terminals 7 are brazed is reduced by the center line average roughness (R
In a), 0.5 μm ≦ Ra ≦ 1 μm, maximum height (Rma
x), 2 μm ≦ Rmax ≦ 4 μm, and the surface roughness other than the region A to which the external lead terminal 7 is brazed is 0.2 μm ≦ Ra ≦ 0.4 μm in the center line average roughness (Ra), and the maximum height ( Rmax) can satisfy 0.8 μm ≦ Rmax ≦ 1.6 μm.
【0020】また一方、前記メタライズ配線層5にロウ
付けされる外部リード端子7は内部に収容する半導体素
子3を外部電気回路に接続する作用を為し、外部リード
端子7を外部電気回路基板の配線導体に半田等を介し接
合させることによって内部に収容される半導体素子3の
各電極はボンディングワイヤ6、メタライズ配線層5及
び外部リード端子7を介し外部電気回路に電気的に接続
されることとなる。On the other hand, the external lead terminals 7 brazed to the metallized wiring layer 5 serve to connect the semiconductor element 3 housed therein to an external electric circuit, and connect the external lead terminals 7 to the external electric circuit board. Each electrode of the semiconductor element 3 housed therein by bonding to the wiring conductor via solder or the like is electrically connected to an external electric circuit via the bonding wire 6, the metallized wiring layer 5, and the external lead terminal 7. Become.
【0021】前記外部リード端子7は鉄ーニッケルーコ
バルト合金や鉄ーニッケル合金等の金属材料から成り、
該鉄ーニッケルーコバルト合金等のインゴット(塊)に
圧延加工法や打ち抜き加工法等、従来周知の金属加工法
を施すことによって所定の形状に形成される。The external lead terminals 7 are made of a metal material such as an iron-nickel-cobalt alloy or an iron-nickel alloy.
The ingot (lumps) of the iron-nickel-cobalt alloy or the like is formed into a predetermined shape by performing a conventionally known metal working method such as a rolling method or a punching method.
【0022】前記外部リード端子7はまたその表面にニ
ッケル、金等の良導電性で、且つ耐蝕性に優れた金属を
メッキ法により1μm乃至20μmの厚みに層着させて
おくと、外部リード端子7の酸化腐食を有効に防止する
ことができるとともに外部リード端子7と外部電気回路
との電気的接続を良好となすことができる。従って、前
記外部リード端子7はその表面にニッケル、金等をメッ
キ法により1μm乃至20μmの厚みに層着させておく
ことが好ましい。The external lead terminal 7 may be formed by plating a metal having good conductivity and excellent corrosion resistance, such as nickel or gold, to a thickness of 1 μm to 20 μm on its surface by plating. 7 can be effectively prevented, and the electrical connection between the external lead terminal 7 and the external electric circuit can be made good. Therefore, it is preferable that nickel, gold, or the like be layered on the surface of the external lead terminal 7 to a thickness of 1 μm to 20 μm by plating.
【0023】更に前記外部リード端子7が取着された絶
縁基体1はその上面で凹部1a周辺に蓋体2がガラス、
樹脂、ロウ材等から成る封止材を介して接合され、これ
によって絶縁基体1と蓋体2とから成る容器4内部に半
導体素子3が気密に収容される。Further, the insulating substrate 1 to which the external lead terminals 7 are attached is made of glass, and
The semiconductor elements 3 are joined via a sealing material made of a resin, a brazing material, or the like, so that the semiconductor element 3 is hermetically accommodated in a container 4 formed of the insulating base 1 and the lid 2.
【0024】前記蓋体2は酸化アルミニウム質焼結体、
ムライト質焼結体、窒化アルミニウム質焼結体、炭化珪
素質焼結体、ガラスセラミックス焼結体等の電気絶縁材
料、或いは鉄ーニッケルーコバルト合金、鉄ーニッケル
合金、銅等の金属材料より形成されており、例えば、酸
化アルミニウム質焼結体から成る場合、酸化アルミニウ
ム、酸化珪素、酸化マグネシウム、酸化カルシウム等の
原料粉末を所定のプレス型内に充填させるとともにこれ
を一定圧力で押圧して成形し、しかる後、前記成形品を
約1500℃の温度で焼成することによって製作され、
また鉄ーニッケルーコバルト合金等の金属材料から成る
場合は鉄ーニッケルーコバルト合金のインゴットに圧延
加工法や打ち抜き加工法等、従来周知の金属加工法を施
すことによって所定の形状に製作される。The lid 2 is made of an aluminum oxide sintered body,
Made of electrical insulating material such as mullite sintered compact, aluminum nitride sintered compact, silicon carbide sintered compact, glass ceramic sintered compact, or metallic material such as iron-nickel-cobalt alloy, iron-nickel alloy, copper For example, when it is made of an aluminum oxide-based sintered body, a raw material powder such as aluminum oxide, silicon oxide, magnesium oxide, and calcium oxide is filled in a predetermined press mold, and is pressed at a constant pressure to be molded. Then, the molded article is manufactured by firing at a temperature of about 1500 ° C.,
In the case of a metal material such as an iron-nickel-cobalt alloy, the ingot is manufactured into a predetermined shape by subjecting the ingot of the iron-nickel-cobalt alloy to a conventionally known metal working method such as a rolling method or a punching method. .
【0025】かくして上述の半導体素子収納用パッケー
ジによれば、絶縁基体1の凹部1a底面に半導体素子3
を載置させるとともに該半導体素子3をガラス、樹脂、
ロウ材等から成る接着剤を介して接着固定し、次に前記
半導体素子3の各電極をボンディングワイヤ6を介して
所定のメタライズ配線層5に接続させ、しかる後、絶縁
基体1上面に蓋体2をガラス、樹脂、ロウ材等から成る
封止材を介して接合し、絶縁基体1と蓋体2とから成る
容器4内部に半導体素子3を気密に収容することによっ
て製品としての半導体装置となる。Thus, according to the above-described package for accommodating a semiconductor element, the semiconductor element 3
And the semiconductor element 3 is made of glass, resin,
The electrodes of the semiconductor element 3 are connected and fixed to a predetermined metallized wiring layer 5 via bonding wires 6, and then a cover is formed on the upper surface of the insulating base 1. 2 is bonded via a sealing material made of glass, resin, brazing material, or the like, and the semiconductor element 3 is hermetically housed in a container 4 formed of an insulating base 1 and a lid 2 to form a semiconductor device as a product. Become.
【0026】尚、本発明は上述の実施例に限定されるも
のではなく、本発明の要旨を逸脱しない範囲であれば種
々の変更は可能であり、例えば図3に示す如く、メタラ
イズ配線層5の外部リード端子7がロウ付けされる領域
のみを2層構造とし、メタライズ配線層5の上層表面の
表面粗さを中心線平均粗さ(Ra)で0.5μm≦Ra
≦1μm、最大高さ(Rmax)で2μm≦Rmax≦
4μmとしてもよい。It should be noted that the present invention is not limited to the above-described embodiment, and various changes can be made without departing from the scope of the present invention. For example, as shown in FIG. Only the region where the external lead terminal 7 is to be brazed has a two-layer structure, and the surface roughness of the upper layer surface of the metallized wiring layer 5 is 0.5 μm ≦ Ra by center line average roughness (Ra).
≦ 1 μm, maximum height (Rmax) 2 μm ≦ Rmax ≦
It may be 4 μm.
【0027】[0027]
【発明の効果】本発明の半導体素子収納用パッケージに
よれば、メタライズ配線層の外部リード端子がロウ付け
される領域の表面粗さを中心線平均粗さ(Ra)で0.
5μm≦Ra≦1μm、最大高さ(Rmax)で2μm
≦Rmax≦4μmとし、適度に粗くしたことからメタ
ライズ配線層に対するロウ材の濡れ性を良好としつつメ
タライズ配線層とロウ材の接合面積を広いものとなすこ
とができ、これによって外部リード端子を所定のメタラ
イズ配線層に極めて強固にロウ付けすることが可能とな
る。According to the semiconductor device housing package of the present invention, the surface roughness of the region of the metallized wiring layer where the external lead terminals are to be brazed is defined as a center line average roughness (Ra) of 0.
5 μm ≦ Ra ≦ 1 μm, 2 μm in maximum height (Rmax)
≦ Rmax ≦ 4 μm, and a moderately roughened surface allows the brazing material to have a good wettability with respect to the metallized wiring layer and a large bonding area between the metallized wiring layer and the brazing material, thereby allowing the external lead terminals to be provided in a predetermined manner. Can be very firmly brazed to the metallized wiring layer.
【0028】また本発明の半導体素子収納用パッケージ
によれば、メタライズ配線層の外部リード端子がロウ付
けされる領域以外の表面粗さを中心線平均粗さ(Ra)
で0.2μm≦Ra≦0.4μm、最大高さ(Rma
x)で0.8μm≦Rmax≦1.6μmとしたことか
ら、メタライズ配線層に半導体素子の電極をボンディン
グワイヤを介して電気的に接続する際、ボンディングワ
イヤとメタライズ配線層の接合が極めて強固となり、こ
れによって半導体素子の各電極を外部電気回路に確実、
強固に電気的接続させることが可能となる。According to the package for housing a semiconductor element of the present invention, the surface roughness of the metallized wiring layer other than the region where the external lead terminals are to be brazed is determined by the center line average roughness (Ra).
At 0.2 μm ≦ Ra ≦ 0.4 μm, maximum height (Rma
Since 0.8 μm ≦ Rmax ≦ 1.6 μm in x), when the electrode of the semiconductor element is electrically connected to the metallized wiring layer via the bonding wire, the bonding between the bonding wire and the metallized wiring layer becomes extremely strong. This ensures that each electrode of the semiconductor element is connected to an external electrical circuit,
It is possible to make a strong electrical connection.
【図1】本発明の半導体素子収納用パッケージの一実施
例を示す断面図である。FIG. 1 is a cross-sectional view showing one embodiment of a semiconductor element storage package according to the present invention.
【図2】図1に示す半導体素子収納用パッケージの要部
拡大断面図である。2 is an enlarged cross-sectional view of a main part of the package for housing a semiconductor element shown in FIG. 1;
【図3】本発明の他の実施例を示す要部拡大断面図であ
る。FIG. 3 is an enlarged sectional view of a main part showing another embodiment of the present invention.
1・・・・・・絶縁基体 1a・・・・・凹部 2・・・・・・蓋体 3・・・・・・半導体素子 4・・・・・・容器 5・・・・・・メタライズ配線層 7・・・・・・外部リード端子 8・・・・・・ロウ材 DESCRIPTION OF SYMBOLS 1 ... Insulating base 1a ... Depression 2 ... Lid 3 ... Semiconductor element 4 ... Container 5 ... Metallization Wiring layer 7 External lead terminal 8 Brazing material
Claims (1)
体と、前記メタライズ配線層の一部にロウ付けされる複
数個の外部リード端子と、蓋体とから成り、絶縁基体と
蓋体とより成る容器内部に半導体素子を気密に収容する
半導体素子収納用パッケージであって、前記メタライズ
配線層の外部リード端子がロウ付けされる領域の表面粗
さが中心線平均粗さ(Ra)で0.5μm≦Ra≦1μ
m、最大高さ(Rmax)で2μm≦Rmax≦4μm
であるとともに、前記メタライズ配線層の外部リード端
子がロウ付けされる領域以外の表面粗さが中心線平均粗
さ(Ra)で0.2μm≦Ra≦0.4μm、最大高さ
(Rmax)で0.8μm≦Rmax≦1.6μmであ
ることを特徴とする半導体素子収納用パッケージ。An insulating base having a plurality of metallized wiring layers, a plurality of external lead terminals brazed to a part of the metallized wiring layer, and a lid; A semiconductor element housing package for hermetically housing a semiconductor element inside the container, wherein a surface roughness of a region of the metallized wiring layer to which an external lead terminal is brazed has a center line average roughness (Ra) of 0. 5μm ≦ Ra ≦ 1μ
m, 2 μm ≦ Rmax ≦ 4 μm in maximum height (Rmax)
And the external lead end of the metallized wiring layer
The surface roughness of the area other than the area where
0.2 μm ≦ Ra ≦ 0.4 μm in height (Ra), maximum height
(Rmax) 0.8 μm ≦ Rmax ≦ 1.6 μm
Package for housing semiconductor chip, characterized in that that.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP24447195A JP3176268B2 (en) | 1995-09-22 | 1995-09-22 | Package for storing semiconductor elements |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP24447195A JP3176268B2 (en) | 1995-09-22 | 1995-09-22 | Package for storing semiconductor elements |
Publications (2)
Publication Number | Publication Date |
---|---|
JPH0992768A JPH0992768A (en) | 1997-04-04 |
JP3176268B2 true JP3176268B2 (en) | 2001-06-11 |
Family
ID=17119157
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP24447195A Expired - Fee Related JP3176268B2 (en) | 1995-09-22 | 1995-09-22 | Package for storing semiconductor elements |
Country Status (1)
Country | Link |
---|---|
JP (1) | JP3176268B2 (en) |
-
1995
- 1995-09-22 JP JP24447195A patent/JP3176268B2/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
JPH0992768A (en) | 1997-04-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3377867B2 (en) | Package for storing semiconductor elements | |
JP2763446B2 (en) | Package for storing semiconductor elements | |
JP3210835B2 (en) | Package for storing semiconductor elements | |
JP3176268B2 (en) | Package for storing semiconductor elements | |
JP2750253B2 (en) | Semiconductor device | |
JP3301915B2 (en) | Package for housing semiconductor element and method of manufacturing the same | |
JP3181011B2 (en) | Package for storing semiconductor elements | |
JP2801449B2 (en) | Package for storing semiconductor elements | |
JP2514094Y2 (en) | Package for storing semiconductor devices | |
JP3176267B2 (en) | Package for storing semiconductor elements | |
JP3181013B2 (en) | Package for storing semiconductor elements | |
JP3210838B2 (en) | Manufacturing method of semiconductor device storage package | |
JP2948990B2 (en) | Package for storing semiconductor elements | |
JPH1131754A (en) | Wiring board | |
JP3323010B2 (en) | Package for storing semiconductor elements | |
JP2746813B2 (en) | Package for storing semiconductor elements | |
JP2713841B2 (en) | Package for storing semiconductor elements | |
JP2728565B2 (en) | Manufacturing method of semiconductor device storage package | |
JP4000093B2 (en) | Input / output terminal, manufacturing method of input / output terminal, package for storing semiconductor element using input / output terminal, and semiconductor device | |
JP2001035959A (en) | Package for housing semiconductor element | |
JP2670208B2 (en) | Package for storing semiconductor elements | |
JP3176246B2 (en) | Package for storing semiconductor elements | |
JP2728593B2 (en) | Package for storing semiconductor elements | |
JP2003224222A (en) | Package for containing semiconductor element | |
JP3187239B2 (en) | Package for storing semiconductor elements |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FPAY | Renewal fee payment (prs date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20080406 Year of fee payment: 7 |
|
FPAY | Renewal fee payment (prs date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20090406 Year of fee payment: 8 |
|
FPAY | Renewal fee payment (prs date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20090406 Year of fee payment: 8 |
|
FPAY | Renewal fee payment (prs date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20100406 Year of fee payment: 9 |
|
FPAY | Renewal fee payment (prs date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20110406 Year of fee payment: 10 |
|
FPAY | Renewal fee payment (prs date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20110406 Year of fee payment: 10 |
|
FPAY | Renewal fee payment (prs date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120406 Year of fee payment: 11 |
|
LAPS | Cancellation because of no payment of annual fees |