[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

EP0677923B1 - Demodulating system for high-definition television receiver - Google Patents

Demodulating system for high-definition television receiver Download PDF

Info

Publication number
EP0677923B1
EP0677923B1 EP95300992A EP95300992A EP0677923B1 EP 0677923 B1 EP0677923 B1 EP 0677923B1 EP 95300992 A EP95300992 A EP 95300992A EP 95300992 A EP95300992 A EP 95300992A EP 0677923 B1 EP0677923 B1 EP 0677923B1
Authority
EP
European Patent Office
Prior art keywords
signal
output
frequency
phase
hdtv
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
EP95300992A
Other languages
German (de)
French (fr)
Other versions
EP0677923A3 (en
EP0677923A2 (en
Inventor
Hee Bok Park
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
LG Electronics Inc
Original Assignee
LG Electronics Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by LG Electronics Inc filed Critical LG Electronics Inc
Publication of EP0677923A2 publication Critical patent/EP0677923A2/en
Publication of EP0677923A3 publication Critical patent/EP0677923A3/en
Application granted granted Critical
Publication of EP0677923B1 publication Critical patent/EP0677923B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/015High-definition television systems
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03JTUNING RESONANT CIRCUITS; SELECTING RESONANT CIRCUITS
    • H03J7/00Automatic frequency control; Automatic scanning over a band of frequencies
    • H03J7/02Automatic frequency control
    • H03J7/04Automatic frequency control where the frequency control is accomplished by varying the electrical characteristics of a non-mechanically adjustable element or where the nature of the frequency controlling element is not significant
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/44Receiver circuitry for the reception of television signals according to analogue transmission standards
    • H04N5/455Demodulation-circuits

Definitions

  • the present invention relates to a high-definition television receiver, and more particularly, to a demodulating system for a high-definition (HD) television receiver.
  • a frequency and phase locked loop is used for the synchronization of carrier.
  • the FPLL is to recover the frequency and phase of a carrier selected by a tuner out of a plurality of radio frequency (RF) signals received via an antenna.
  • the carrier recovered by the FPLL is used for a loop-controlling signal for converting the RF signals received to the tuner into signals of a low band.
  • Fig.1 is a block diagram of an HDTV demodulating system used by America's Zenith co., Ltd.
  • the system roughly comprises a tuning circuit 10 for selecting one out of a plurality of RF signals and converting the selected carrier into an intermediate frequency signal according to an input loop-controlling signal, an oscillating circuit 20 for generating a sine signal, and a FPLL 30 for giving to tuning circuit 10, the loop-controlling signal for synchronizing the phase and frequency of the intermediate frequency signal including the carrier selected and output from tuning circuit 10 with the phase and frequency of the sine wave output from oscillating circuit 20, using a predetermined algorithm.
  • tuning circuit 10 is made up of an antenna 10a for receiving a plurality of RF signals, a double conversion tuner 10b, a channel selector 10c for serving as a first oscillator for, according to a user's selection, selecting one of the RF signals received by double conversion tuner 10b and converting the selected carrier into a first intermediate frequency signal, a voltage controlled oscillator (VCO) 10d for serving as a second oscillator for converting the first intermediate frequency signal into a second intermediate frequency signal of a frequency band easy to handle in a general circuit, a SAW filter 10e for filtering the second intermediate frequency signal output via tuner 10b, and an amplifier 10f for amplifying the second intermediate frequency signal output from SAW filter 10e.
  • VCO voltage controlled oscillator
  • FPLL 30 comprises a phase shifter 30a for shifting the phase of the sine wave output from oscillating circuit 20 by a predetermined angle (here, 90°), a multiplier 30b for multiplying the second intermediate frequency signal output from tuning circuit 10 by the output signal of phase shifter 30a and outputting the multiplication result as I-channel beat signal, a multiplier 30c for multiplying the sine wave signal output from oscillating circuit 20 by the second intermediate frequency signal output from tuning circuit 10 and outputting the result as Q-channel beat signal, an automatic filtering control (AFC) low-pass filter 30d for passing only a predetermined low band of a signal out of the I-channel beat signal and changing the phase of the signal according to the frequency of the I-channel beat signal, a limiter 30e for amplifying and limiting the output signal of AFC low-pass filter 30d to a predetermined amplification degree, a multiplier 30f for multiplying the output signal of multiplier 30c by the output signal of limiter 30e, and an automatic phase control (APC) low-
  • FPLL 30 may further comprise an analog-to-digital (A/D) converter 30h for converting the I-channel signal output from I-channel multiplier 30b into a digital signal and sending it to other channel block.
  • A/D analog-to-digital
  • one carrier is selected by channel selector 10c in double conversion tuner 10b and converted into a first intermediate frequency (IF) signal.
  • IF intermediate frequency
  • the first IF is designed to fall within a frequency band which does not interfere with other RF channel signals.
  • the first IF signal is converted into a second IF signal by the second oscillator, VCO 10d, via an amplifier and band-pass filter (not shown) of double conversion tuner 10b.
  • the second IF frequency signal has a frequency band easy to handle in a general circuit, and does not interfere with other RF channel signals, even though greatly amplified and filtered.
  • the IF frequency band is used because, in detecting the RF signal as a low-band signal, as compared with the case where the RF signal is directly converted into a low-band signal, the case where the RF signal is first converted into an IF signal and filtered and amplified, and then converted into the low-band signal, reduces distortion to a video signal.
  • the second IF signal output from double conversion tuner 10b is converted into an appropriate form via SAW filter 10e and IF amplifier 10f.
  • the IF signal carrier is multiplied by the sine wave output from the final oscillator, oscillating circuit 20, in multipliers 30b and 30c of FPLL 3, and then converted into a low-band signal.
  • FPLL 30 generates two channel signals, that is, I-channel signal and Q-channel signal. They have a predetermined phase difference (here, 90°).
  • the I-channel signal out of low-band signals is digitalized by A/D converter 30h and output to other channel block for video data detection.
  • the frequency and phase of the sine wave output from HDTV oscillator 20 must coincide precisely with the frequency and phase of the final signal of the IF signal carrier selected and output from tuning circuit 10.
  • One way to conform their frequencies and phases is to fix one between the sine wave of oscillating circuit 20 and the IF signal carrier, and then change the other.
  • Fig.1 chooses a method in which oscillating circuit 20 is fixed as a reference oscillator and the frequency and phase of the IF signal carrier is changed.
  • the oscillating frequency of VCO 10d for forming the second IF signal is changed.
  • the movement direction and magnitude of the oscillating frequency of VCO 10d can be obtained by operating the FPLL for generating the I-channel signal and Q-channel signal which are both low-band signals, according to an appropriate algorithm.
  • the sine wave of oscillating circuit 20 has a phase difference of 90° in I-channel multiplier 30b and Q-channel multiplier 30c according to phase shifter 30a, and multiplied by the final IF signal.
  • the I-channel beat signal and Q-channel beat signal have the phase difference of 90°.
  • the Q-channel beat signal is a waveform shown at the top of Figs.2A, 2B and 2C.
  • the I-channel beat signal passes AFC low-pass filter 30d having the circuit configuration of Fig.3A and characteristic of Fig.3B.
  • the AFC low-pass filter functions to change phase according to the frequency of the I-channel beat signal.
  • the I-channel beat signal has frequency f 1 , its phase is shifted by 90°.
  • Multiplier 30f of FPLL 30 multiplies the waveforms at the top of Figs.2A, 2B and 2C and the waveforms in the middle thereof, to thereby output waveforms lying at the bottom of Figs.2A, 2B and 2C.
  • the signals output from multiplier 30f are input to VCO 10d of tuning circuit 10 via APC low-pass filter 30g, to thereby correct their oscillating frequencies to intended frequencies.
  • the output signal of APC low-pass filter 30g corresponding to the waveforms at the bottom of Figs.2A, 2B and 2C is the output signal of FPLL 30 and called a loop-controlling signal.
  • Fig.2A shows waveforms in the case when f 0 ⁇ F 0 .
  • Fig.2B shows waveforms in the case when f 0 ⁇ F 0 .
  • Fig.2C shows waveforms in the case when f 0 > F 0 .
  • Multiplier 30f for multiplying the Q-channel beat signal by the limited I-channel beat signal provides the FPLL output signal whose average is "0" as the loop-controlling signal as in Fig.2A.
  • the FPLL output draws "S" curve as shown in Fig.4 according to the frequency variation of the I-channel beat signal.
  • the limited I-channel beat signal maintains value "1" and the Q-channel beat signal has a value proportional to the magnitude of phase difference ⁇ .
  • the Q-channel loop of Fig.1 has the same characteristic as a general PLL loop and acts to reduce phase difference ⁇ .
  • the output signal of FPLL 30 converges to "0" as shown in Fig.5.
  • FPLL 30 of the demodulating system of Fig.1 use the beat signals of the sine wave of oscillating circuit 20, a reference oscillator, and the selected carrier, so as to extract a loop-controlling signal for synchronizing the frequency and phase of the carrier and reference sine wave.
  • the IF signal contains general information data as well as carrier, it is difficult to extract clear I-channel beat signal and Q-channel beat signal as in the waveforms at the top of Figs.2A, 2B and 2C. Their averages have such waveforms.
  • HDTV broadcasting is standardized to simulcast with the conventional NTSC broadcasting.
  • NTSC video carrier as an interference wave, generates beat signals with the sine wave signal output from oscillating circuit 20, a reference oscillator, similar to the carrier, that is, a pilot signal, of an intended HDTV channel.
  • America's Zenith proposed an HDTV demodulating system as shown in Fig.7.
  • the demodulating system of Fig.7 comprises tuning circuit 10, oscillating circuit 20 and FPLL 30.
  • This demodulating system further comprises two identical blocks 30A and 30B added to I channel and Q channel of FPLL 30 in order to remove the NTSC video carrier.
  • Block 30A is inserted between I-channel multiplier 30b and AFC low-pass filter 30d, whereas block 30B is inserted between Q-channel multiplier 30c and multiplier 30f.
  • Block 30A comprises an A/D converter 30i for converting a beat signal into a digital signal, an NTSC removing filter 30j for removing the NTSC video carrier shown in Fig.6 out of the output signals of A/D converter 30i, and a D/A converter 30k for converting the output signal of NTSC removing filter 30j into an analog signal.
  • Block 30B for removing the NTSC video carrier in Q channel is also comprised of an A/D converter 30l, an NTSC removing filter 30m and a D/A converter 30n.
  • NTSC removing filters 30j and 30m are a digital comb filter.
  • A/D converters 30i and 30l for digitalizing the I-channel beat signal and Q-channel beat signal are coupled to the respective front ends.
  • D/A converters 30k and 30n are connected to the back ends of NTSC removing filters 30j and 30m in order to process the I-channel beat signal and Q-channel signal from which the NTSC video carrier is removed, in an analog fashion.
  • Particular embodiments of the present invention provide a demodulating system for HDTV which previously removes an information signal excluding an HDTV pilot signal and an NTSC video carrier from an IF signal of HDTV before the IF signal is input to an FPLL, thereby enhancing the performance of the FPLL and not complicating the hardware.
  • a demodulating system for HDTV comprising: a tuning circuit for selecting one out of a plurality of received RF signals and converting the selected signal into an IF signal according to an input loop-controlling signal; an oscillating circuit for generating a sine wave signal; filtering means for passing only a pilot signal containing HDTV carrier information out of the IF signal and canceling the remainder; and FPLL means for performing a predetermined algorithm to form the loop-controlling signal for synchronizing the frequency and phase of the pilot signal and the frequency and phase of the sine wave and providing the loop-controlling signal to the tuning circuit.
  • a low-band signal is basically composed of information data and a pilot signal which is a sine wave signal load on a transmission side. If an NTSC video signal is present on the same channel and there is an interference in an NTSC common channel, an NTSC video carrier is loaded on an information data area of HDTV, as a signal as similarly large as the HDTV pilot signal.
  • the pilot signal only is required so that other signals should be canceled.
  • a filtering means such as a band-pass filter for passing only the pilot signal out of the HDTV IF signal can be tied to the output of the tuning circuit.
  • the illustrated embodiment uses the characteristic of such a filtering means.
  • the demodulating system comprises a tuning system 10 for selecting one out of a plurality of received RF signals and converting the selected signal into an IF signal according to an input loop-controlling signal, an oscillating circuit 20 for generating a sine wave signal, a filtering circuit 40 for passing only a pilot signal containing HDTV carrier information out of the IF signal and canceling the remainder, an FPLL 30 for performing a predetermined algorithm to form a loop-controlling signal for synchronizing the frequency and phase of the pilot signal and the frequency and phase of the sine wave and providing the loop-controlling signal to the tuning circuit 10, a multiplier 50 for multiplying the sine wave signal phase-shifted by a predetermined angle (90°) in FPLL 30 and output from oscillating circuit 20 by the IF signal output from tuning circuit 10 to thereby form a low-band signal, and an A/D converter 60 for converting the low-band signal output from multiplier 50 into a digital signal for the purpose of a succeeding digital signal processing.
  • a tuning system 10 for selecting one out
  • tuning circuit 10 and FPLL 30 are the same as those of Figs.1 and 7. The detailed description thereof will be omitted.
  • a general band-pass filter can be used for filtering circuit 40.
  • the frequency of the first IF signal is converted into a second IF signal according to a second oscillating frequency provided from VCO 10d.
  • the second IF signal is formed into a final IF signal of an adequate magnitude and frequency via SAW filter 10e and IF amplifier 10f.
  • the output signal of IF amplifier 10f is supplied through two paths.
  • the final IF signal is multiplied by the sine wave signal output from oscillating circuit 20 (reference oscillator) phase-shifted by 90° by phase shifter 30a of FPLL 30 in multiplier 50.
  • the multiplied signal is converted into a low-band signal.
  • This low-band signal is converted into a digital signal in A/D converter 60 and provided as the input signal of a succeeding digital signal processing port.
  • the other case is related only to FPLL 30.
  • FPLL 30 requires only the pilot signal including HDTV carrier information.
  • the NTSC broadcasting signal is present in the same channel, it is desirable that the HDTV information data and NTSC video carrier are removed.
  • a band-pass filter as filtering circuit 40, is coupled to the output port of tuning circuit 10, that is, the output port of IF amplifier 10.
  • the characteristic of frequency spectrum of the band-pass filter is the result in which only the pilot signal of HDTV is passed and the remainder is canceled as shown in Fig.8. It is not so vital that edges are definitely sharp. Therefore, an expensive band-pass filter is not necessary.
  • FPLL 30 using the pilot signal passing filtering circuit 40 as an input signal, performs the same algorithm as the conventional FPLL 30 of Figs.1 and 7, thereby providing a loop-controlling signal for synchronizing the phase and frequency of the carrier corresponding to a selected HDTV channel and the phase and frequency of the sine wave signal output from oscillating circuit 20, a reference oscillator, to VCO 10d of tuning circuit 10.
  • the sine wave signal output from oscillating circuit 20 and the pilot signal indicative of the carrier output from filtering circuit 40 are converted into I-channel beat signal and Q-channel beat signal both of which are low-band signals, by using phase shifter 30a and multipliers 30b and 30c.
  • the I-channel beat signal is processed through APC low-pass filter 30d and limiter 30e.
  • the I-channel beat signal output from limiter 30c is multiplied by the Q-channel beat signal in multiplier 30f to thereby form an FPLL controlling signal, i.e., loop-controlling signal. Then, the multiplied signal is fed to VCO 10d of tuning circuit 10 via APC low-pass filter 30g.
  • the illustrated embodiment can be used directly for the specification of America's HDTV grand alliance transmission system.
  • the jitter of FPLL can be reduced by previously removing unnecessary information data excluding a pilot signal.
  • the interference can be simply canceled with an analog band-pass filter tied to the IF signal output port. This simplifies the conventional process in which the low-band signal passes an A/D converter, a digital comb filter as an NTSC removing filter, and a D/A converter. Further, this simplifies the configuration of FPLL.

Landscapes

  • Engineering & Computer Science (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Television Systems (AREA)
  • Superheterodyne Receivers (AREA)

Description

    Background of the Invention
  • The present invention relates to a high-definition television receiver, and more particularly, to a demodulating system for a high-definition (HD) television receiver.
  • In the vestigial side band (VSB) system which is selected for United States HD television transmission system format, a frequency and phase locked loop (FPLL) is used for the synchronization of carrier.
  • The FPLL is to recover the frequency and phase of a carrier selected by a tuner out of a plurality of radio frequency (RF) signals received via an antenna. The carrier recovered by the FPLL is used for a loop-controlling signal for converting the RF signals received to the tuner into signals of a low band.
  • Fig.1 is a block diagram of an HDTV demodulating system used by America's Zenith co., Ltd.
  • Referring to Fig.1, the system roughly comprises a tuning circuit 10 for selecting one out of a plurality of RF signals and converting the selected carrier into an intermediate frequency signal according to an input loop-controlling signal, an oscillating circuit 20 for generating a sine signal, and a FPLL 30 for giving to tuning circuit 10, the loop-controlling signal for synchronizing the phase and frequency of the intermediate frequency signal including the carrier selected and output from tuning circuit 10 with the phase and frequency of the sine wave output from oscillating circuit 20, using a predetermined algorithm.
  • In Fig.1, tuning circuit 10 is made up of an antenna 10a for receiving a plurality of RF signals, a double conversion tuner 10b, a channel selector 10c for serving as a first oscillator for, according to a user's selection, selecting one of the RF signals received by double conversion tuner 10b and converting the selected carrier into a first intermediate frequency signal, a voltage controlled oscillator (VCO) 10d for serving as a second oscillator for converting the first intermediate frequency signal into a second intermediate frequency signal of a frequency band easy to handle in a general circuit, a SAW filter 10e for filtering the second intermediate frequency signal output via tuner 10b, and an amplifier 10f for amplifying the second intermediate frequency signal output from SAW filter 10e.
  • FPLL 30 comprises a phase shifter 30a for shifting the phase of the sine wave output from oscillating circuit 20 by a predetermined angle (here, 90°), a multiplier 30b for multiplying the second intermediate frequency signal output from tuning circuit 10 by the output signal of phase shifter 30a and outputting the multiplication result as I-channel beat signal, a multiplier 30c for multiplying the sine wave signal output from oscillating circuit 20 by the second intermediate frequency signal output from tuning circuit 10 and outputting the result as Q-channel beat signal, an automatic filtering control (AFC) low-pass filter 30d for passing only a predetermined low band of a signal out of the I-channel beat signal and changing the phase of the signal according to the frequency of the I-channel beat signal, a limiter 30e for amplifying and limiting the output signal of AFC low-pass filter 30d to a predetermined amplification degree, a multiplier 30f for multiplying the output signal of multiplier 30c by the output signal of limiter 30e, and an automatic phase control (APC) low-pass filter 30g for passing only a predetermined low frequency band of signal out of the output signal of multiplier 30f and providing the passed signal to VCO 10d of tuning circuit 10, as a loop-controlling signal for correcting the frequency of a selected carrier into an intended frequency.
  • In Fig.1, FPLL 30 may further comprise an analog-to-digital (A/D) converter 30h for converting the I-channel signal output from I-channel multiplier 30b into a digital signal and sending it to other channel block.
  • The operation of the demodulating system of Fig.1 will be described in detail.
  • Out of a plurality of RF signals received via antenna 10a, one carrier is selected by channel selector 10c in double conversion tuner 10b and converted into a first intermediate frequency (IF) signal.
  • The first IF is designed to fall within a frequency band which does not interfere with other RF channel signals.
  • The first IF signal is converted into a second IF signal by the second oscillator, VCO 10d, via an amplifier and band-pass filter (not shown) of double conversion tuner 10b.
  • The second IF frequency signal has a frequency band easy to handle in a general circuit, and does not interfere with other RF channel signals, even though greatly amplified and filtered.
  • In this case, the IF frequency band is used because, in detecting the RF signal as a low-band signal, as compared with the case where the RF signal is directly converted into a low-band signal, the case where the RF signal is first converted into an IF signal and filtered and amplified, and then converted into the low-band signal, reduces distortion to a video signal.
  • The second IF signal output from double conversion tuner 10b is converted into an appropriate form via SAW filter 10e and IF amplifier 10f. The IF signal carrier is multiplied by the sine wave output from the final oscillator, oscillating circuit 20, in multipliers 30b and 30c of FPLL 3, and then converted into a low-band signal.
  • FPLL 30 generates two channel signals, that is, I-channel signal and Q-channel signal. They have a predetermined phase difference (here, 90°).
  • The I-channel signal out of low-band signals is digitalized by A/D converter 30h and output to other channel block for video data detection.
  • In order to conform the I-channel signal to the low-band signal sent from a transmission side, a broadcasting station, the frequency and phase of the sine wave output from HDTV oscillator 20 must coincide precisely with the frequency and phase of the final signal of the IF signal carrier selected and output from tuning circuit 10.
  • One way to conform their frequencies and phases is to fix one between the sine wave of oscillating circuit 20 and the IF signal carrier, and then change the other.
  • Fig.1 chooses a method in which oscillating circuit 20 is fixed as a reference oscillator and the frequency and phase of the IF signal carrier is changed.
  • In order to change the frequency and phase of the final IF signal carrier, the oscillating frequency of VCO 10d for forming the second IF signal is changed.
  • The movement direction and magnitude of the oscillating frequency of VCO 10d can be obtained by operating the FPLL for generating the I-channel signal and Q-channel signal which are both low-band signals, according to an appropriate algorithm.
  • To find the direction and magnitude is the purpose of FPLL 30. Hereinafer, the operation of FPLL 30 will be described.
  • If the frequency of the final IF carrier signal is not the same as that of the sine wave output from oscillating circuit 20, a reference oscillator, a beat corresponding to the difference between the two frequencies is large at a low band.
  • The sine wave of oscillating circuit 20 has a phase difference of 90° in I-channel multiplier 30b and Q-channel multiplier 30c according to phase shifter 30a, and multiplied by the final IF signal. As a result, the I-channel beat signal and Q-channel beat signal have the phase difference of 90°. Here, let's suppose the Q-channel beat signal is a waveform shown at the top of Figs.2A, 2B and 2C.
  • The I-channel beat signal passes AFC low-pass filter 30d having the circuit configuration of Fig.3A and characteristic of Fig.3B. The AFC low-pass filter functions to change phase according to the frequency of the I-channel beat signal.
  • As shown in Fig.3B, if the I-channel beat signal has frequency f1, its phase is shifted by 90°.
  • When the output signal of AFC low-pass filter 30 is amplified and limited through limiter 30e, its waveforms correspond to those of the middle of Figs.2A, 2B and 2C.
  • Multiplier 30f of FPLL 30 multiplies the waveforms at the top of Figs.2A, 2B and 2C and the waveforms in the middle thereof, to thereby output waveforms lying at the bottom of Figs.2A, 2B and 2C.
  • The signals output from multiplier 30f are input to VCO 10d of tuning circuit 10 via APC low-pass filter 30g, to thereby correct their oscillating frequencies to intended frequencies.
  • The output signal of APC low-pass filter 30g corresponding to the waveforms at the bottom of Figs.2A, 2B and 2C is the output signal of FPLL 30 and called a loop-controlling signal.
  • Given that the frequency of the sine wave output from oscillating circuit 20 is F0 and the frequency of the final IF signal carrier of the selected carrier is f0, Fig.2A shows waveforms in the case when f0 < F0. Fig.2B shows waveforms in the case when f0 ≅ F0. Fig.2C shows waveforms in the case when f0 > F0.
  • FPLL 30 will be explained more in detail.
  • If f0 and F0 are approximate values, since the frequency f1 of the I-channel beat signal is very small, the phase shift of the signal output from APC low-pass filter 30d is very little.
  • Therefore, the I-channel beat signal and Q-channel beat signal maintain the phase difference of 90° as in the initial state. Multiplier 30f for multiplying the Q-channel beat signal by the limited I-channel beat signal provides the FPLL output signal whose average is "0" as the loop-controlling signal as in Fig.2A.
  • If F0 - f0 = f1 ≠ 0, that is, in a frequency synchronization process, phase shifts in the positive direction in proportion to frequency difference f1 in AFC low-pass filter 30d. Here, the FPLL output signal is the same as Fig.2A.
  • If F0 - f0 = -f1 ≠ 0, that is, in another frequency synchronization process, phase shifts in the negative direction in proportion to frequency difference f1. The output signal of FPLL 30 is as shown in Fig.2C.
  • As a result, the FPLL output draws "S" curve as shown in Fig.4 according to the frequency variation of the I-channel beat signal. Here, the central point of "S" curve is F0 = f0.
  • If F0 and f0 have the same frequencies but different phases, in the phase synchronization process, as shown in Fig.5, the limited I-channel beat signal maintains value "1" and the Q-channel beat signal has a value proportional to the magnitude of phase difference .
  • The Q-channel loop of Fig.1 has the same characteristic as a general PLL loop and acts to reduce phase difference .
  • The output signal of FPLL 30 converges to "0" as shown in Fig.5.
  • As described above, FPLL 30 of the demodulating system of Fig.1 use the beat signals of the sine wave of oscillating circuit 20, a reference oscillator, and the selected carrier, so as to extract a loop-controlling signal for synchronizing the frequency and phase of the carrier and reference sine wave.
  • However, since the IF signal contains general information data as well as carrier, it is difficult to extract clear I-channel beat signal and Q-channel beat signal as in the waveforms at the top of Figs.2A, 2B and 2C. Their averages have such waveforms.
  • HDTV broadcasting is standardized to simulcast with the conventional NTSC broadcasting. In this condition, if there is an interference of NTSC broadcasting signal commonly using the HDTV broadcasting channel, as shown in Fig.6, NTSC video carrier, as an interference wave, generates beat signals with the sine wave signal output from oscillating circuit 20, a reference oscillator, similar to the carrier, that is, a pilot signal, of an intended HDTV channel.
  • In this case, the operation principle of FPLL 30 for synchronization of frequency and phase is not appropriate and cannot perform the synchronization of carrier of the HDTV channel.
  • In order to preclude the interference of the NTSC video carrier, America's Zenith proposed an HDTV demodulating system as shown in Fig.7.
  • This demodulating system is almost the same as but partly different from that of Fig.1.
  • In the same as the configuration of Fig.1, the demodulating system of Fig.7 comprises tuning circuit 10, oscillating circuit 20 and FPLL 30. This demodulating system further comprises two identical blocks 30A and 30B added to I channel and Q channel of FPLL 30 in order to remove the NTSC video carrier.
  • Block 30A is inserted between I-channel multiplier 30b and AFC low-pass filter 30d, whereas block 30B is inserted between Q-channel multiplier 30c and multiplier 30f.
  • Block 30A comprises an A/D converter 30i for converting a beat signal into a digital signal, an NTSC removing filter 30j for removing the NTSC video carrier shown in Fig.6 out of the output signals of A/D converter 30i, and a D/A converter 30k for converting the output signal of NTSC removing filter 30j into an analog signal.
  • Block 30B for removing the NTSC video carrier in Q channel is also comprised of an A/D converter 30l, an NTSC removing filter 30m and a D/A converter 30n.
  • NTSC removing filters 30j and 30m, as well-known in the art, is a digital comb filter. For this reason, in order to operate NTSC removing filters 30j and 30m, A/D converters 30i and 30l for digitalizing the I-channel beat signal and Q-channel beat signal are coupled to the respective front ends. D/ A converters 30k and 30n are connected to the back ends of NTSC removing filters 30j and 30m in order to process the I-channel beat signal and Q-channel signal from which the NTSC video carrier is removed, in an analog fashion.
  • In the configuration of Fig.7, in order to remove the interference of NTSC video carrier and improve the performance of FPLL 30, digital processing portions such as D/A converter and A/D converter are added in the FPLL, resulting in complicated hardware. Further, this increases a probability that digital noise is induced to analog noise.
  • Summary of the Invention
  • Particular embodiments of the present invention provide a demodulating system for HDTV which previously removes an information signal excluding an HDTV pilot signal and an NTSC video carrier from an IF signal of HDTV before the IF signal is input to an FPLL, thereby enhancing the performance of the FPLL and not complicating the hardware.
  • According to a first aspect of the present invention, there is provided a demodulating system for HDTV comprising: a tuning circuit for selecting one out of a plurality of received RF signals and converting the selected signal into an IF signal according to an input loop-controlling signal; an oscillating circuit for generating a sine wave signal; filtering means for passing only a pilot signal containing HDTV carrier information out of the IF signal and canceling the remainder; and FPLL means for performing a predetermined algorithm to form the loop-controlling signal for synchronizing the frequency and phase of the pilot signal and the frequency and phase of the sine wave and providing the loop-controlling signal to the tuning circuit.
  • Brief Description of the Drawings
  • The advantages of the present invention will become more apparent by describing in detail a preferred embodiment thereof with reference to the attached drawings in which:
  • Fig.1 is a block diagram of a conventional demodulating system for HDTV receiver;
  • Figs.2A, 2B and 2C are operation waveforms at respective portions of the FPLL shown in Fig.1;
  • Fig.3A is a circuit diagram of the AFC low-pass filter of Fig.1;
  • Fig.3B is a frequency characteristic diagram of the AFC low-pass filter of Fig.1;
  • Fig.4 is an "S" curve diagram showing the characteristic of the FPLL of Fig.1;
  • Fig.5 is a graph showing the phase synchronizing process of the FPLL shown in Fig.1;
  • Fig.6 is a diagram of signals contained in low-band signals;
  • Fig.7 is a block diagram of a conventional demodulating system for HDTV for removing the interference of NTSC video carrier;
  • Fig.8 is a diagram of the characteristic of the band-pass filter used in a preferred embodiment of the present invention; and
  • Fig.9 is a block diagram of a demodulating system for HDTV in accordance with a preferred embodiment of the present invention.
  • Detailed Description of the Invention
  • Referring to Fig.8, a low-band signal is basically composed of information data and a pilot signal which is a sine wave signal load on a transmission side. If an NTSC video signal is present on the same channel and there is an interference in an NTSC common channel, an NTSC video carrier is loaded on an information data area of HDTV, as a signal as similarly large as the HDTV pilot signal. Here, for efficient performance of the FPLL, the pilot signal only is required so that other signals should be canceled.
  • For this purpose, as shown in Fig.8, a filtering means such as a band-pass filter for passing only the pilot signal out of the HDTV IF signal can be tied to the output of the tuning circuit.
  • The illustrated embodiment uses the characteristic of such a filtering means.
  • Referring to Fig.9, the demodulating system comprises a tuning system 10 for selecting one out of a plurality of received RF signals and converting the selected signal into an IF signal according to an input loop-controlling signal, an oscillating circuit 20 for generating a sine wave signal, a filtering circuit 40 for passing only a pilot signal containing HDTV carrier information out of the IF signal and canceling the remainder, an FPLL 30 for performing a predetermined algorithm to form a loop-controlling signal for synchronizing the frequency and phase of the pilot signal and the frequency and phase of the sine wave and providing the loop-controlling signal to the tuning circuit 10, a multiplier 50 for multiplying the sine wave signal phase-shifted by a predetermined angle (90°) in FPLL 30 and output from oscillating circuit 20 by the IF signal output from tuning circuit 10 to thereby form a low-band signal, and an A/D converter 60 for converting the low-band signal output from multiplier 50 into a digital signal for the purpose of a succeeding digital signal processing.
  • Here, the configuration of tuning circuit 10 and FPLL 30 is the same as those of Figs.1 and 7. The detailed description thereof will be omitted.
  • In Fig.9, a general band-pass filter can be used for filtering circuit 40.
  • From now on, the operation of the illustrated demodulating system for HDTV will be described in detail.
  • Out of RF signals received via antenna 10a, one is selected by double conversion tuner 10b according to a first oscillating frequency provided from channel selector 10c, and converted into a first IF signal.
  • In response to the loop-controlling signal input from double conversion tuner 10b, the frequency of the first IF signal is converted into a second IF signal according to a second oscillating frequency provided from VCO 10d.
  • The second IF signal is formed into a final IF signal of an adequate magnitude and frequency via SAW filter 10e and IF amplifier 10f.
  • Here, the output signal of IF amplifier 10f is supplied through two paths.
  • First, through one path, the final IF signal is multiplied by the sine wave signal output from oscillating circuit 20 (reference oscillator) phase-shifted by 90° by phase shifter 30a of FPLL 30 in multiplier 50. The multiplied signal is converted into a low-band signal.
  • This low-band signal is converted into a digital signal in A/D converter 60 and provided as the input signal of a succeeding digital signal processing port.
  • The other case is related only to FPLL 30.
  • As shown in Fig.8, for FPLL 30 HDTV information data and NTSC video carrier are meaningless. FPLL 30 requires only the pilot signal including HDTV carrier information.
  • For this reason, if the NTSC broadcasting signal is present in the same channel, it is desirable that the HDTV information data and NTSC video carrier are removed.
  • In this invention, a band-pass filter, as filtering circuit 40, is coupled to the output port of tuning circuit 10, that is, the output port of IF amplifier 10.
  • Here, the characteristic of frequency spectrum of the band-pass filter is the result in which only the pilot signal of HDTV is passed and the remainder is canceled as shown in Fig.8. It is not so vital that edges are definitely sharp. Therefore, an expensive band-pass filter is not necessary.
  • FPLL 30, using the pilot signal passing filtering circuit 40 as an input signal, performs the same algorithm as the conventional FPLL 30 of Figs.1 and 7, thereby providing a loop-controlling signal for synchronizing the phase and frequency of the carrier corresponding to a selected HDTV channel and the phase and frequency of the sine wave signal output from oscillating circuit 20, a reference oscillator, to VCO 10d of tuning circuit 10.
  • In other words, the sine wave signal output from oscillating circuit 20 and the pilot signal indicative of the carrier output from filtering circuit 40 are converted into I-channel beat signal and Q-channel beat signal both of which are low-band signals, by using phase shifter 30a and multipliers 30b and 30c. The I-channel beat signal is processed through APC low-pass filter 30d and limiter 30e.
  • The I-channel beat signal output from limiter 30c is multiplied by the Q-channel beat signal in multiplier 30f to thereby form an FPLL controlling signal, i.e., loop-controlling signal. Then, the multiplied signal is fed to VCO 10d of tuning circuit 10 via APC low-pass filter 30g.
  • In conclusion, the illustrated embodiment yields the following effects.
  • First, the illustrated embodiment can be used directly for the specification of America's HDTV grand alliance transmission system.
  • Second, with a band-pass filter being inserted on the output side of the IF signal, the jitter of FPLL can be reduced by previously removing unnecessary information data excluding a pilot signal.
  • Third, even if a common channel interference is present in a low-band HDTV signal due to an NTSC broadcasting signal, the interference can be simply canceled with an analog band-pass filter tied to the IF signal output port. This simplifies the conventional process in which the low-band signal passes an A/D converter, a digital comb filter as an NTSC removing filter, and a D/A converter. Further, this simplifies the configuration of FPLL.
  • Fourth, there is no need of the digital comb filter and D/A converter. This does not produce the possibility of noise creation due to the mingling of digital signal and analog signal.

Claims (6)

  1. A demodulating system for HDTV comprising:
    a tuning circuit (10) for selecting one out of a plurality of received RF signals and converting the selected signal into an IF signal according to an input loop-controlling signal;
    an oscillating circuit (20) for generating a sine wave signal;
    filtering means (40) for passing only a pilot signal containing HDTV carrier information out of said IF signal and cancelling the remainder; and FPLL means (30) for performing a predetermined algorithm to form the loop-controlling signal for synchronizing the frequency and phase of said pilot signal and the frequency and phase of said sine wave and providing said loop-controlling signal to said tuning circuit.
  2. A demodulating system for HDTV as claimed in claim 1, further comprising:
    a multiplier (50) for multiplying said sine wave signal phase-shifted by a predetermined angle in said FPLL means and output from said oscillating circuit (20) by the IF signal output from said tuning circuit (10), thereby forming a low-band signal; and
    an A/D converter (60) for converting said low-band signal output from said multiplier (50) into a digital signal for the purpose of a succeeding digital signal processing.
  3. A demodulating system for HDTV as claimed in claim 1, wherein said FPLL means (30) provides a loop-controlling signal by fixing the frequency and phase of said sine wave signal output from said oscillating circuit (20) and varying the phase and frequency of the pilot signal containing the carried output from said filtering means (40).
  4. A demodulating system for HDTV as claimed in claim 1, wherein said filtering means (40) is a band-pass filter.
  5. A demodulating system for HDTV as claimed in claim 1, wherein said tuning circuit (10) comprises:
    an antenna (10a) for receiving a plurality of RF signals;
    a double conversion tuner (10b) ;
    a channel selector (10c) for serving as a first oscillator for, according to a user's selection, selecting one of said RF signals received by said double conversion tuner and converting the selected carrier into a first intermediate frequency signal;
    a voltage controlled oscillator (10d) for serving as a second oscillator for converting said first intermediate frequency signal into a second intermediate frequency signal of a frequency band easy to handle in a general circuit;
    a SAW filter (10e) for filtering the second intermediate frequency signal output via said tuner; and
    an IF amplifier (10f) for amplifying the second intermediate frequency signal output from said SAW filter.
  6. A demodulating system for HDTV as claimed in claim 1, wherein said FPLL (30) comprises:
    a phase shifter (30a) for shifting the phase of said sine wave output from said oscillating circuit (20) by a predetermined angle;
    a multiplier (30b) for multiplying the second intermediate frequency signal output from said tuning circuit (10) by the output signal of said phase shifter (30a) and outputting the multiplication result as an I-channel best signal;
    a multiplier (30c) for multiplying said sine wave signal output from said oscillating circuit by the second intermediate frequency signal output from said tuning circuit and outputting the result as Q-channel best signal;
    an automatic phase control (30d) low-pass filter for passing only a predetermined low band of a signal out of said I-channel beat signal and changing the phase of the signal according to the frequency of said I-channel best signal;
    a limiter (30e) for amplifying and limiting the output signal of said APC low-pass filter to a predetermined amplification degree;
    a multiplier (30f) for multiplying the output signal of said multiplier (30c) by the output signal of said limiter; and
    an automatic frequency control low-pass filter (30g) for passing only a predetermined low frequency band of signal out of the output signal of said multiplier (30f) and providing the passed signal to said VCO (10d) of said tuning circuit (10) as a loop-controlling signal for correcting the frequency of a selected carrier into an intended frequency.
EP95300992A 1994-04-12 1995-02-16 Demodulating system for high-definition television receiver Expired - Lifetime EP0677923B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1019940007632A KR0124594B1 (en) 1994-04-12 1994-04-12 Decoding system in hdtv
KR9407632 1994-04-12

Publications (3)

Publication Number Publication Date
EP0677923A2 EP0677923A2 (en) 1995-10-18
EP0677923A3 EP0677923A3 (en) 1996-10-16
EP0677923B1 true EP0677923B1 (en) 2003-04-23

Family

ID=19380870

Family Applications (1)

Application Number Title Priority Date Filing Date
EP95300992A Expired - Lifetime EP0677923B1 (en) 1994-04-12 1995-02-16 Demodulating system for high-definition television receiver

Country Status (5)

Country Link
US (1) US5548344A (en)
EP (1) EP0677923B1 (en)
KR (1) KR0124594B1 (en)
CN (1) CN1056953C (en)
DE (1) DE69530435T2 (en)

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH07245633A (en) * 1994-03-04 1995-09-19 Toshiba Corp Digital data receiver
US6249559B1 (en) * 1995-08-25 2001-06-19 L.G. Electronics Inc. Digital frequency phase locked loop (FPLL) for vestigial sideband (VSB) modulation transmission system
KR0151529B1 (en) * 1995-10-31 1998-10-15 김광호 Apparatus and method for controlling the operation selection of ntsc rejection filter
KR100200589B1 (en) * 1996-06-12 1999-06-15 윤종용 Digital encoding circuit and method of high resolution tv receiver
KR100233658B1 (en) * 1996-10-21 1999-12-01 윤종용 Method for reducing time to recover carrier wave in hdtv
KR100463502B1 (en) * 1996-12-27 2005-04-08 엘지전자 주식회사 HD Digital's Digital Demodulator
US6370156B2 (en) 1997-01-31 2002-04-09 Alcatel Modulation/demodulation of a pilot carrier, means and method to perform the modulation/demodulation
KR100219636B1 (en) * 1997-03-25 1999-09-01 윤종용 Design method for a ntsc rejection filter avoiding level variation and a receiver having the filter
US6118499A (en) * 1997-05-19 2000-09-12 Mitsubishi Denki Kabushiki Kaisha Digital television signal receiver
US6480233B1 (en) * 1997-10-02 2002-11-12 Samsung Electronics, Co., Ltd. NTSC co-channel interference detectors responsive to received Q-channel signals in digital TV signal receivers
US6298100B1 (en) 1999-10-26 2001-10-02 Thomson Licensing S.A. Phase error estimation method for a demodulator in an HDTV receiver
US6707861B1 (en) 1999-10-26 2004-03-16 Thomson Licensing S.A. Demodulator for an HDTV receiver
KR100438068B1 (en) * 2001-09-25 2004-07-02 엘지전자 주식회사 Frequency and Phase Locked Loop system of digital repeater and receiver
TWI278229B (en) * 2004-05-06 2007-04-01 Realtek Semiconductor Corp TV receiver and analog TV signal processing method
KR102234792B1 (en) * 2014-09-03 2021-04-01 삼성전자주식회사 Digital television and control method thereof

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2797314A (en) * 1953-03-05 1957-06-25 Bell Telephone Labor Inc Demodulation of vestigial sideband signals
US4091410A (en) * 1976-11-08 1978-05-23 Zenith Radio Corporation Frequency and phase lock loop synchronous detecting system having a pair of phase lock conditions
DE3443925C1 (en) * 1984-12-01 1986-01-30 Philips Patentverwaltung Gmbh, 2000 Hamburg Circuit arrangement for distinguishing the two fields in a television signal
US4755762A (en) * 1987-03-12 1988-07-05 Zenith Electronics Corporation Combined FPLL and PSK data detector
US5111287A (en) * 1988-08-31 1992-05-05 Zenith Electronics Corporation TV signal transmission systems and methods
US5283653A (en) * 1992-05-22 1994-02-01 Zenith Electronics Corp. Dual HDTV/NTSC receiver using sequentially synthesized HDTV and NTSC co-channel carrier frequencies

Also Published As

Publication number Publication date
DE69530435T2 (en) 2003-12-24
KR950030658A (en) 1995-11-24
CN1118968A (en) 1996-03-20
EP0677923A3 (en) 1996-10-16
EP0677923A2 (en) 1995-10-18
US5548344A (en) 1996-08-20
DE69530435D1 (en) 2003-05-28
KR0124594B1 (en) 1997-12-01
CN1056953C (en) 2000-09-27

Similar Documents

Publication Publication Date Title
EP0677923B1 (en) Demodulating system for high-definition television receiver
US6118499A (en) Digital television signal receiver
JP2971033B2 (en) Apparatus and method for restoring digital carrier in television signal receiver
JP3647894B2 (en) Intermediate frequency FM receiver using analog oversampling to increase signal bandwidth
KR920002046B1 (en) Receiver
USRE38456E1 (en) Decimation of baseband DTV signals prior to channel equalization in digital television signal receivers
JPH0993152A (en) Double conversion television tuner
US5122879A (en) Television synchronous receiver with phase shifter for reducing interference from a lower adjacent channel
US5570136A (en) HDTV receiver
US6154505A (en) Broadcast receiving apparatus
JP2002190989A (en) Digital vsb detector having band phase tracker utilizing radar filter for use in hdtv receiver
US6046775A (en) Recovering data from a vestigial sideband of a standard television signal
JPH07250115A (en) Digital data reception device
US6788747B1 (en) Receiver capable of receiving analog broadcast and digital broadcast and IC for the same
AU720014B2 (en) Decimation of baseband DTV signals prior to channel equalization in digital television signal receivers
JP4016945B2 (en) Receiving machine
US5483297A (en) Sound carrier detecting circuit
JP3128371B2 (en) Receiver
JPH09181991A (en) If signal processing circuit
US6088401A (en) QAM signal receiver
KR0124595B1 (en) Recover apparatus of digital carrier in hdtv
KR100463502B1 (en) HD Digital&#39;s Digital Demodulator
JPS60194609A (en) Television receiver
JPH0779390A (en) Receiver
JP2809441B2 (en) Satellite receiver

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19950224

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): DE FR GB IT

RAP1 Party data changed (applicant data changed or rights of an application transferred)

Owner name: LG ELECTRONICS INC.

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): DE FR GB IT

RAP1 Party data changed (applicant data changed or rights of an application transferred)

Owner name: LG ELECTRONICS INC.

17Q First examination report despatched

Effective date: 20010514

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Designated state(s): DE FR GB IT

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRE;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED.SCRIBED TIME-LIMIT

Effective date: 20030423

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20030423

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REF Corresponds to:

Ref document number: 69530435

Country of ref document: DE

Date of ref document: 20030528

Kind code of ref document: P

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20040210

Year of fee payment: 10

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20040126

EN Fr: translation not filed
PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20140113

Year of fee payment: 20

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20140117

Year of fee payment: 20

REG Reference to a national code

Ref country code: DE

Ref legal event code: R071

Ref document number: 69530435

Country of ref document: DE

REG Reference to a national code

Ref country code: DE

Ref legal event code: R071

Ref document number: 69530435

Country of ref document: DE

REG Reference to a national code

Ref country code: GB

Ref legal event code: PE20

Expiry date: 20150215

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF EXPIRATION OF PROTECTION

Effective date: 20150215