CN1208231A - 同步型半导体存储器 - Google Patents
同步型半导体存储器 Download PDFInfo
- Publication number
- CN1208231A CN1208231A CN98117249A CN98117249A CN1208231A CN 1208231 A CN1208231 A CN 1208231A CN 98117249 A CN98117249 A CN 98117249A CN 98117249 A CN98117249 A CN 98117249A CN 1208231 A CN1208231 A CN 1208231A
- Authority
- CN
- China
- Prior art keywords
- input
- pulse
- level
- signal
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 63
- 238000003860 storage Methods 0.000 title claims abstract description 55
- 239000000872 buffer Substances 0.000 claims description 9
- 229910000679 solder Inorganic materials 0.000 claims description 5
- 238000003466 welding Methods 0.000 claims description 2
- 230000004044 response Effects 0.000 abstract description 4
- 230000001360 synchronised effect Effects 0.000 abstract description 4
- 238000012360 testing method Methods 0.000 description 54
- 230000000977 initiatory effect Effects 0.000 description 16
- 230000015654 memory Effects 0.000 description 11
- 230000008676 import Effects 0.000 description 9
- 230000008859 change Effects 0.000 description 3
- 239000000523 sample Substances 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000004913 activation Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000006073 displacement reaction Methods 0.000 description 1
- 238000012423 maintenance Methods 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000011084 recovery Methods 0.000 description 1
- 230000032258 transport Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/22—Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/18—Address timing or clocking circuits; Address control signal generation or management, e.g. for row address strobe [RAS] or column address strobe [CAS] signals
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Tests Of Electronic Circuits (AREA)
Abstract
Description
Claims (4)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP22739397A JP3244033B2 (ja) | 1997-08-08 | 1997-08-08 | 同期型半導体記憶装置 |
JP227393/97 | 1997-08-08 | ||
JP227393/1997 | 1997-08-08 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1208231A true CN1208231A (zh) | 1999-02-17 |
CN1129911C CN1129911C (zh) | 2003-12-03 |
Family
ID=16860127
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN98117249A Expired - Fee Related CN1129911C (zh) | 1997-08-08 | 1998-08-07 | 同步型半导体存储器 |
Country Status (5)
Country | Link |
---|---|
US (1) | US6014341A (zh) |
JP (1) | JP3244033B2 (zh) |
KR (1) | KR100310715B1 (zh) |
CN (1) | CN1129911C (zh) |
TW (1) | TW434542B (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN100437833C (zh) * | 2001-08-03 | 2008-11-26 | 尔必达存储器股份有限公司 | 校准方法和存储系统 |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3434741B2 (ja) * | 1999-07-15 | 2003-08-11 | エヌイーシーマイクロシステム株式会社 | 半導体記憶装置 |
US6373784B2 (en) * | 2000-01-20 | 2002-04-16 | Nec Corporation | Semiconductor memory device |
US6584578B1 (en) * | 2000-03-14 | 2003-06-24 | Mosel Vitelic, Inc. | Arbitration method and circuit for control of integrated circuit double data rate (DDR) memory device output first-in, first-out (FIFO) registers |
JP2001291400A (ja) * | 2000-04-07 | 2001-10-19 | Mitsubishi Electric Corp | 半導体メモリ用のテスト回路 |
KR100499626B1 (ko) * | 2000-12-18 | 2005-07-07 | 주식회사 하이닉스반도체 | 반도체 메모리 장치 |
KR100442965B1 (ko) * | 2001-12-29 | 2004-08-04 | 주식회사 하이닉스반도체 | 반도체 메모리장치의 내부 프리차지 펄스신호 발생회로 |
KR20130108823A (ko) * | 2012-03-26 | 2013-10-07 | 에스케이하이닉스 주식회사 | 반도체 장치 |
KR101907068B1 (ko) * | 2012-06-20 | 2018-10-11 | 에스케이하이닉스 주식회사 | 메모리 장치 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61148692A (ja) * | 1984-12-24 | 1986-07-07 | Nippon Telegr & Teleph Corp <Ntt> | 記憶装置 |
US5313422A (en) * | 1991-05-29 | 1994-05-17 | Texas Instruments Incorporated | Digitally controlled delay applied to address decoder for write vs. read |
JP2830594B2 (ja) * | 1992-03-26 | 1998-12-02 | 日本電気株式会社 | 半導体メモリ装置 |
JPH0745068A (ja) * | 1993-08-02 | 1995-02-14 | Mitsubishi Electric Corp | 同期型半導体記憶装置 |
US5566130A (en) * | 1995-11-09 | 1996-10-15 | The United States Of America As Represented By The Secretary Of The Air Force | Address transition detection (ATD) circuit for asynchronous VLSI chips |
JPH1069769A (ja) * | 1996-08-29 | 1998-03-10 | Fujitsu Ltd | 半導体集積回路 |
-
1997
- 1997-08-08 JP JP22739397A patent/JP3244033B2/ja not_active Expired - Fee Related
-
1998
- 1998-08-04 TW TW087112811A patent/TW434542B/zh not_active IP Right Cessation
- 1998-08-07 CN CN98117249A patent/CN1129911C/zh not_active Expired - Fee Related
- 1998-08-07 US US09/131,198 patent/US6014341A/en not_active Expired - Lifetime
- 1998-08-07 KR KR1019980032228A patent/KR100310715B1/ko not_active IP Right Cessation
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN100437833C (zh) * | 2001-08-03 | 2008-11-26 | 尔必达存储器股份有限公司 | 校准方法和存储系统 |
Also Published As
Publication number | Publication date |
---|---|
CN1129911C (zh) | 2003-12-03 |
JPH1166894A (ja) | 1999-03-09 |
TW434542B (en) | 2001-05-16 |
KR100310715B1 (ko) | 2001-11-15 |
US6014341A (en) | 2000-01-11 |
KR19990029280A (ko) | 1999-04-26 |
JP3244033B2 (ja) | 2002-01-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7739563B2 (en) | Semiconductor integrated circuit and memory test method | |
CN1577632A (zh) | 半导体集成电路装置 | |
CN1204626C (zh) | 用于与时钟信号的边缘同步地工作的半导体存储器件 | |
CN1303103A (zh) | 备有高速信息包数据输入的半导体存储器 | |
CN1591696A (zh) | 半导体集成电路 | |
CN1129911C (zh) | 同步型半导体存储器 | |
CN1135561C (zh) | 半导体存储器 | |
CN1100388C (zh) | 输入/输出电压检测型衬底电压发生电路 | |
CN1627438A (zh) | 半导体集成电路装置 | |
CN1130022C (zh) | 与时钟信号同步工作的半导体电路装置 | |
CN1489156A (zh) | 存储器测试电路 | |
CN1627521A (zh) | 半导体集成电路器件 | |
CN100350508C (zh) | 测试半导体存储器件的方法和半导体存储器件的测试电路 | |
JP2009146493A (ja) | Mcp半導体記憶装置とそのテスト方法 | |
CN1143320C (zh) | 同步半导体存储器件 | |
CN1110900C (zh) | 计数器和配有该计数器的半导体存储器 | |
CN1157735C (zh) | 数据读出电路,读出放大器及其操作方法 | |
US7295028B2 (en) | Semiconductor integrated circuit and memory test method | |
US8854912B2 (en) | Semiconductor module including module control circuit and method for controlling the same | |
CN1110095C (zh) | 半导体装置及半导体装置的内部功能识别方法 | |
CN1220264C (zh) | 半导体集成电路及其制造方法 | |
CN1237769A (zh) | 半导体存储器件及老化检测的方法 | |
US20220236907A1 (en) | Devices for generating mode commands | |
CN1245958A (zh) | 同步型半导体存储器 | |
CN1148249A (zh) | 具有低功率消耗的同步半导体存贮装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C06 | Publication | ||
PB01 | Publication | ||
ASS | Succession or assignment of patent right |
Owner name: NEC ELECTRONICS TAIWAN LTD. Free format text: FORMER OWNER: NONE Effective date: 20030425 |
|
C41 | Transfer of patent application or patent right or utility model | ||
TA01 | Transfer of patent application right |
Effective date of registration: 20030425 Address after: Tokyo, Japan Applicant after: NEC Corp. Co-applicant after: NEC Corp. Address before: Tokyo, Japan Applicant before: NEC Corp. |
|
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
ASS | Succession or assignment of patent right |
Owner name: ERBIDA MEMORY CO., LTD. Free format text: FORMER OWNER: NIPPON ELECTRIC CO., LTD.; NEC ELECTRONICS TAIWAN LTD. Effective date: 20070209 |
|
C41 | Transfer of patent application or patent right or utility model | ||
TR01 | Transfer of patent right |
Effective date of registration: 20070209 Address after: Tokyo, Japan Patentee after: Elpida Memory Inc. Address before: Tokyo, Japan Co-patentee before: NEC Corp. Patentee before: NEC Corp. |
|
ASS | Succession or assignment of patent right |
Owner name: PS4 LASCO CO., LTD. Free format text: FORMER OWNER: ELPIDA MEMORY INC. Effective date: 20130826 |
|
C41 | Transfer of patent application or patent right or utility model | ||
TR01 | Transfer of patent right |
Effective date of registration: 20130826 Address after: Luxemburg Luxemburg Patentee after: PS4 Russport Co.,Ltd. Address before: Tokyo, Japan Patentee before: Elpida Memory Inc. |
|
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20031203 Termination date: 20160807 |
|
CF01 | Termination of patent right due to non-payment of annual fee |