AU2001238403A1 - Automated processor generation system for designing a configurable processor and method for the same - Google Patents
Automated processor generation system for designing a configurable processor and method for the sameInfo
- Publication number
- AU2001238403A1 AU2001238403A1 AU2001238403A AU3840301A AU2001238403A1 AU 2001238403 A1 AU2001238403 A1 AU 2001238403A1 AU 2001238403 A AU2001238403 A AU 2001238403A AU 3840301 A AU3840301 A AU 3840301A AU 2001238403 A1 AU2001238403 A1 AU 2001238403A1
- Authority
- AU
- Australia
- Prior art keywords
- processor
- designing
- same
- generation system
- automated
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30145—Instruction analysis, e.g. decoding, instruction word fields
- G06F9/3016—Decoding the operand specifier, e.g. specifier format
- G06F9/30167—Decoding the operand specifier, e.g. specifier format of immediate specifier, e.g. constants
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30145—Instruction analysis, e.g. decoding, instruction word fields
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Software Systems (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- Advance Control (AREA)
- Executing Machine-Instructions (AREA)
- Stored Programmes (AREA)
- Devices For Executing Special Programs (AREA)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/506,502 | 2000-02-17 | ||
US09/506,502 US7036106B1 (en) | 2000-02-17 | 2000-02-17 | Automated processor generation system for designing a configurable processor and method for the same |
PCT/US2001/005051 WO2001061576A2 (en) | 2000-02-17 | 2001-02-15 | Automated processor generation system for designing a configurable processor and method for the same |
Publications (1)
Publication Number | Publication Date |
---|---|
AU2001238403A1 true AU2001238403A1 (en) | 2001-08-27 |
Family
ID=24014856
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AU2001238403A Abandoned AU2001238403A1 (en) | 2000-02-17 | 2001-02-15 | Automated processor generation system for designing a configurable processor and method for the same |
Country Status (8)
Country | Link |
---|---|
US (4) | US7036106B1 (en) |
JP (1) | JP4619606B2 (en) |
KR (1) | KR100589744B1 (en) |
CN (1) | CN1288585C (en) |
AU (1) | AU2001238403A1 (en) |
GB (1) | GB2376546B (en) |
TW (1) | TW571206B (en) |
WO (1) | WO2001061576A2 (en) |
Families Citing this family (115)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10081643D2 (en) | 1999-06-10 | 2002-05-29 | Pact Inf Tech Gmbh | Sequence partitioning on cell structures |
WO2001069411A2 (en) | 2000-03-10 | 2001-09-20 | Arc International Plc | Memory interface and method of interfacing between functional entities |
FR2811093A1 (en) * | 2000-06-30 | 2002-01-04 | St Microelectronics Sa | DEVICE AND METHOD FOR EVALUATING ALGORITHMS |
DE10034869A1 (en) * | 2000-07-18 | 2002-02-07 | Siemens Ag | Method for automatically obtaining a functional sequence of processes and tools for this |
US8058899B2 (en) | 2000-10-06 | 2011-11-15 | Martin Vorbach | Logic cell array and bus system |
GB0028079D0 (en) * | 2000-11-17 | 2001-01-03 | Imperial College | System and method |
US9552047B2 (en) | 2001-03-05 | 2017-01-24 | Pact Xpp Technologies Ag | Multiprocessor having runtime adjustable clock and clock dependent power supply |
US9411532B2 (en) | 2001-09-07 | 2016-08-09 | Pact Xpp Technologies Ag | Methods and systems for transferring data between a processing device and external devices |
US9250908B2 (en) | 2001-03-05 | 2016-02-02 | Pact Xpp Technologies Ag | Multi-processor bus and cache interconnection system |
US9436631B2 (en) | 2001-03-05 | 2016-09-06 | Pact Xpp Technologies Ag | Chip including memory element storing higher level memory data on a page by page basis |
US10031733B2 (en) | 2001-06-20 | 2018-07-24 | Scientia Sol Mentis Ag | Method for processing data |
US6941548B2 (en) * | 2001-10-16 | 2005-09-06 | Tensilica, Inc. | Automatic instruction set architecture generation |
DE10305584A1 (en) * | 2002-02-04 | 2003-08-07 | Arthrex Inc | Endoscopic instrument, provided with gripping device suitable for gripping surgical thread and precise positioning of knot |
DE10205523A1 (en) * | 2002-02-08 | 2003-08-28 | Systemonic Ag | Method for providing a design, test and development environment and a system for executing the method |
US9170812B2 (en) | 2002-03-21 | 2015-10-27 | Pact Xpp Technologies Ag | Data processing system having integrated pipelined array data processor |
JP2003316838A (en) * | 2002-04-19 | 2003-11-07 | Nec Electronics Corp | Design method for system lsi and storage medium with the method stored therein |
JP4202673B2 (en) * | 2002-04-26 | 2008-12-24 | 株式会社東芝 | System LSI development environment generation method and program thereof |
US7937559B1 (en) | 2002-05-13 | 2011-05-03 | Tensilica, Inc. | System and method for generating a configurable processor supporting a user-defined plurality of instruction sizes |
US7376812B1 (en) | 2002-05-13 | 2008-05-20 | Tensilica, Inc. | Vector co-processor for configurable and extensible processor architecture |
US7346881B2 (en) | 2002-05-13 | 2008-03-18 | Tensilica, Inc. | Method and apparatus for adding advanced instructions in an extensible processor architecture |
GB0215033D0 (en) * | 2002-06-28 | 2002-08-07 | Critical Blue Ltd | Instruction set translation method |
GB0215034D0 (en) * | 2002-06-28 | 2002-08-07 | Critical Blue Ltd | Architecture generation method |
FR2843214B1 (en) * | 2002-07-30 | 2008-07-04 | Bull Sa | METHOD FOR FUNCTIONALLY CHECKING AN INTEGRATED CIRCUIT MODEL TO CONSTITUTE A VERIFICATION PLATFORM, EMULATOR EQUIPMENT AND VERIFICATION PLATFORM. |
US7394284B2 (en) | 2002-09-06 | 2008-07-01 | Pact Xpp Technologies Ag | Reconfigurable sequencer structure |
US7228531B1 (en) * | 2003-02-03 | 2007-06-05 | Altera Corporation | Methods and apparatus for optimizing a processor core on a programmable chip |
WO2004072797A2 (en) * | 2003-02-07 | 2004-08-26 | Safenet, Inc. | System and method for determining the start of a match of a regular expression |
US7194705B1 (en) * | 2003-03-14 | 2007-03-20 | Xilinx, Inc. | Simulation of integrated circuitry within a high-level modeling system using hardware description language circuit descriptions |
DE60323811D1 (en) * | 2003-04-09 | 2008-11-13 | Jaluna S A | operating systems |
US8612992B2 (en) * | 2003-04-09 | 2013-12-17 | Jaluna Sa | Operating systems |
EP1503286B1 (en) * | 2003-07-30 | 2014-09-03 | Jaluna SA | Multiple operating system networking |
CN1922576A (en) * | 2003-09-30 | 2007-02-28 | 扎鲁纳股份有限公司 | Operating systems |
US7290174B1 (en) * | 2003-12-03 | 2007-10-30 | Altera Corporation | Methods and apparatus for generating test instruction sequences |
US7770147B1 (en) * | 2004-03-08 | 2010-08-03 | Adaptec, Inc. | Automatic generators for verilog programming |
US20050216900A1 (en) * | 2004-03-29 | 2005-09-29 | Xiaohua Shi | Instruction scheduling |
US7398492B2 (en) * | 2004-06-03 | 2008-07-08 | Lsi Corporation | Rules and directives for validating correct data used in the design of semiconductor products |
US7404156B2 (en) * | 2004-06-03 | 2008-07-22 | Lsi Corporation | Language and templates for use in the design of semiconductor products |
US7334201B1 (en) * | 2004-07-02 | 2008-02-19 | Tensilica, Inc. | Method and apparatus to measure hardware cost of adding complex instruction extensions to a processor |
US7324106B1 (en) * | 2004-07-27 | 2008-01-29 | Nvidia Corporation | Translation of register-combiner state into shader microcode |
US7389490B2 (en) * | 2004-07-29 | 2008-06-17 | International Business Machines Corporation | Method, system and program product for providing a configuration specification language supporting selective presentation of configuration entities |
US7386825B2 (en) | 2004-07-29 | 2008-06-10 | International Business Machines Corporation | Method, system and program product supporting presentation of a simulated or hardware system including configuration entities |
US7779380B2 (en) * | 2004-10-28 | 2010-08-17 | Ipflex Inc. | Data processing apparatus including reconfigurable logic circuit |
CN100389419C (en) * | 2004-12-11 | 2008-05-21 | 鸿富锦精密工业(深圳)有限公司 | System and method for storing system configuration files |
US7712081B2 (en) * | 2005-01-19 | 2010-05-04 | International Business Machines Corporation | Using code motion and write and read delays to increase the probability of bug detection in concurrent systems |
US7664928B1 (en) * | 2005-01-19 | 2010-02-16 | Tensilica, Inc. | Method and apparatus for providing user-defined interfaces for a configurable processor |
US7386814B1 (en) * | 2005-02-10 | 2008-06-10 | Xilinx, Inc. | Translation of high-level circuit design blocks into hardware description language |
JP4342464B2 (en) * | 2005-03-29 | 2009-10-14 | 富士通マイクロエレクトロニクス株式会社 | Microcontroller |
US7849441B2 (en) * | 2005-06-27 | 2010-12-07 | Ikoa Corporation | Method for specifying stateful, transaction-oriented systems for flexible mapping to structurally configurable, in-memory processing semiconductor device |
DE102005041312A1 (en) * | 2005-08-31 | 2007-03-15 | Advanced Micro Devices, Inc., Sunnyvale | Memory access to virtual target device |
US7523434B1 (en) * | 2005-09-23 | 2009-04-21 | Xilinx, Inc. | Interfacing with a dynamically configurable arithmetic unit |
US20070074078A1 (en) * | 2005-09-23 | 2007-03-29 | Potts Matthew P | Test replication through revision control linking |
US7478356B1 (en) * | 2005-09-30 | 2009-01-13 | Xilinx, Inc. | Timing driven logic block configuration |
US7366998B1 (en) | 2005-11-08 | 2008-04-29 | Xilinx, Inc. | Efficient communication of data between blocks in a high level modeling system |
EP1974265A1 (en) * | 2006-01-18 | 2008-10-01 | PACT XPP Technologies AG | Hardware definition method |
US7757224B2 (en) | 2006-02-02 | 2010-07-13 | Microsoft Corporation | Software support for dynamically extensible processors |
JP2007272797A (en) * | 2006-03-31 | 2007-10-18 | Toshiba Corp | Pipeline high order synthesis system and method |
US7827517B1 (en) * | 2006-05-19 | 2010-11-02 | Altera Corporation | Automated register definition, builder and integration framework |
JP4707191B2 (en) * | 2006-09-26 | 2011-06-22 | 富士通株式会社 | Verification support program, recording medium storing the program, verification support apparatus, and verification support method |
US8935512B2 (en) | 2006-11-21 | 2015-01-13 | Nec Corporation | Instruction operation code generation system |
US7529909B2 (en) * | 2006-12-28 | 2009-05-05 | Microsoft Corporation | Security verified reconfiguration of execution datapath in extensible microcomputer |
US7971132B2 (en) * | 2007-01-05 | 2011-06-28 | Dialogic Corporation | Universal multimedia engine and method for producing the same |
JP2008176453A (en) * | 2007-01-17 | 2008-07-31 | Nec Electronics Corp | Simulation device |
US8726241B1 (en) * | 2007-06-06 | 2014-05-13 | Rockwell Collins, Inc. | Method and system for the development of high-assurance computing elements |
US7873934B1 (en) | 2007-11-23 | 2011-01-18 | Altera Corporation | Method and apparatus for implementing carry chains on field programmable gate array devices |
US7913203B1 (en) * | 2007-11-23 | 2011-03-22 | Altera Corporation | Method and apparatus for designing a system on multiple field programmable gate array device types |
US8176406B2 (en) * | 2008-03-19 | 2012-05-08 | International Business Machines Corporation | Hard error detection |
US7974967B2 (en) * | 2008-04-15 | 2011-07-05 | Sap Ag | Hybrid database system using runtime reconfigurable hardware |
JP5311351B2 (en) * | 2008-08-20 | 2013-10-09 | 国立大学法人九州工業大学 | Generating apparatus, generating method, and program |
US8136063B2 (en) * | 2008-11-14 | 2012-03-13 | Synopsys, Inc. | Unfolding algorithm in multirate system folding |
US8843862B2 (en) * | 2008-12-16 | 2014-09-23 | Synopsys, Inc. | Method and apparatus for creating and changing logic representations in a logic design using arithmetic flexibility of numeric formats for data |
US8127262B1 (en) * | 2008-12-18 | 2012-02-28 | Xilinx, Inc. | Communicating state data between stages of pipelined packet processor |
KR101553652B1 (en) * | 2009-02-18 | 2015-09-16 | 삼성전자 주식회사 | Devices and methods for compiling instructions for heterogeneous processors |
WO2011028116A2 (en) * | 2009-09-04 | 2011-03-10 | Silicon Hive B.V. | Method and apparatus and record carrier |
US8156459B1 (en) * | 2009-11-10 | 2012-04-10 | Xilinx, Inc. | Detecting differences between high level block diagram models |
US8548798B2 (en) * | 2010-02-26 | 2013-10-01 | International Business Machines Corporation | Representations for graphical user interfaces of operators, data types, and data values in a plurality of natural languages |
US8972953B2 (en) * | 2010-04-16 | 2015-03-03 | Salesforce.Com, Inc. | Methods and systems for internally debugging code in an on-demand service environment |
US8839214B2 (en) * | 2010-06-30 | 2014-09-16 | Microsoft Corporation | Indexable type transformations |
US8358653B1 (en) * | 2010-08-17 | 2013-01-22 | Xilinx, Inc. | Generating a pipeline of a packet processor from a parsing tree |
US8385340B1 (en) * | 2010-08-17 | 2013-02-26 | Xilinx, Inc. | Pipeline of a packet processor programmed to concurrently perform operations |
JP2012099035A (en) * | 2010-11-05 | 2012-05-24 | Fujitsu Ltd | Operation verification method for processor, operation verification device for processor and operation verification program for processor |
CN102567149B (en) * | 2010-12-09 | 2016-03-23 | 上海华虹集成电路有限责任公司 | SOC system Authentication method |
US8341565B2 (en) | 2010-12-20 | 2012-12-25 | International Business Machines Corporation | Task-based multi-process design synthesis with reproducible transforms |
US8392866B2 (en) * | 2010-12-20 | 2013-03-05 | International Business Machines Corporation | Task-based multi-process design synthesis with notification of transform signatures |
US8407652B2 (en) | 2010-12-20 | 2013-03-26 | International Business Machines Corporation | Task-based multi-process design synthesis |
US8423343B2 (en) * | 2011-01-24 | 2013-04-16 | National Tsing Hua University | High-parallelism synchronization approach for multi-core instruction-set simulation |
US8707266B2 (en) * | 2011-03-21 | 2014-04-22 | Cisco Technology, Inc. | Command line interface robustness testing |
US8520428B2 (en) * | 2011-03-25 | 2013-08-27 | Intel Corporation | Combined data level-shifter and DE-skewer |
CN102521011B (en) * | 2011-11-18 | 2014-08-06 | 华为技术有限公司 | Simulator generation method and simulator generation device |
TWI505636B (en) * | 2012-04-10 | 2015-10-21 | Univ Lunghwa Sci & Technology | Finite impulse reponse filter having optimum multi-stage sampling rate and method for manufacturing the same |
CN103543983B (en) * | 2012-07-11 | 2016-08-24 | 世意法(北京)半导体研发有限责任公司 | For improving the novel data access method of the FIR operating characteristics in balance throughput data path architecture |
GB2508233A (en) | 2012-11-27 | 2014-05-28 | Ibm | Verifying logic design of a processor with an instruction pipeline by comparing the output from first and second instances of the design |
US9696998B2 (en) * | 2013-08-29 | 2017-07-04 | Advanced Micro Devices, Inc. | Programmable substitutions for microcode |
US9811335B1 (en) | 2013-10-14 | 2017-11-07 | Quicklogic Corporation | Assigning operational codes to lists of values of control signals selected from a processor design based on end-user software |
US9336072B2 (en) * | 2014-02-07 | 2016-05-10 | Ralph Moore | Event group extensions, systems, and methods |
US9660650B1 (en) * | 2014-03-13 | 2017-05-23 | Altera Corporation | Integrated circuits with improved register circuitry |
US9268597B2 (en) * | 2014-04-01 | 2016-02-23 | Google Inc. | Incremental parallel processing of data |
JP2017525272A (en) * | 2014-07-07 | 2017-08-31 | トムソン ライセンシングThomson Licensing | Extend video content according to metadata |
CN105279062A (en) * | 2014-07-24 | 2016-01-27 | 上海华虹集成电路有限责任公司 | Method for adjusting random weight |
US9250900B1 (en) | 2014-10-01 | 2016-02-02 | Cadence Design Systems, Inc. | Method, system, and computer program product for implementing a microprocessor with a customizable register file bypass network |
US10528443B2 (en) * | 2015-01-30 | 2020-01-07 | Samsung Electronics Co., Ltd. | Validation of multiprocessor hardware component |
US9507891B1 (en) | 2015-05-29 | 2016-11-29 | International Business Machines Corporation | Automating a microarchitecture design exploration environment |
US10642617B2 (en) * | 2015-12-08 | 2020-05-05 | Via Alliance Semiconductor Co., Ltd. | Processor with an expandable instruction set architecture for dynamically configuring execution resources |
US9542290B1 (en) | 2016-01-29 | 2017-01-10 | International Business Machines Corporation | Replicating test case data into a cache with non-naturally aligned data boundaries |
CN105912264A (en) * | 2016-04-01 | 2016-08-31 | 浪潮电子信息产业股份有限公司 | Method and system for upgrading hard disk expander and hard disk expander |
US10169180B2 (en) | 2016-05-11 | 2019-01-01 | International Business Machines Corporation | Replicating test code and test data into a cache with non-naturally aligned data boundaries |
US10055320B2 (en) | 2016-07-12 | 2018-08-21 | International Business Machines Corporation | Replicating test case data into a cache and cache inhibited memory |
US10223225B2 (en) | 2016-11-07 | 2019-03-05 | International Business Machines Corporation | Testing speculative instruction execution with test cases placed in memory segments with non-naturally aligned data boundaries |
US10261878B2 (en) | 2017-03-14 | 2019-04-16 | International Business Machines Corporation | Stress testing a processor memory with a link stack |
CN108920232B (en) * | 2018-06-20 | 2021-06-22 | 维沃移动通信有限公司 | Target object processing method and terminal equipment |
CN109101239B (en) * | 2018-08-30 | 2021-09-14 | 杭州电子科技大学 | Standard answer generation method of online Verilog code automatic judgment system |
CN111814093A (en) * | 2019-04-12 | 2020-10-23 | 杭州中天微系统有限公司 | Multiply-accumulate instruction processing method and device |
CN111523283B (en) * | 2020-04-16 | 2023-05-26 | 北京百度网讯科技有限公司 | Method and device for verifying processor, electronic equipment and storage medium |
US11662988B2 (en) * | 2020-09-29 | 2023-05-30 | Shenzhen GOODIX Technology Co., Ltd. | Compiler for RISC processor having specialized registers |
TWI783310B (en) * | 2020-11-26 | 2022-11-11 | 華邦電子股份有限公司 | Counting method and counting device |
CN113392603B (en) * | 2021-08-16 | 2022-02-18 | 北京芯愿景软件技术股份有限公司 | RTL code generation method and device of gate level circuit and electronic equipment |
US12028457B2 (en) * | 2022-02-18 | 2024-07-02 | RISC Zero, Inc. | Zero knowledge prover |
Family Cites Families (45)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5287511A (en) * | 1988-07-11 | 1994-02-15 | Star Semiconductor Corporation | Architectures and methods for dividing processing tasks into tasks for a programmable real time signal processor and tasks for a decision making microprocessor interfacing therewith |
US5555201A (en) | 1990-04-06 | 1996-09-10 | Lsi Logic Corporation | Method and system for creating and validating low level description of electronic design from higher level, behavior-oriented description, including interactive system for hierarchical display of control and dataflow information |
US5623418A (en) | 1990-04-06 | 1997-04-22 | Lsi Logic Corporation | System and method for creating and validating structural description of electronic system |
US5544067A (en) | 1990-04-06 | 1996-08-06 | Lsi Logic Corporation | Method and system for creating, deriving and validating structural description of electronic system from higher level, behavior-oriented description, including interactive schematic design and simulation |
US5572437A (en) | 1990-04-06 | 1996-11-05 | Lsi Logic Corporation | Method and system for creating and verifying structural logic model of electronic design from behavioral description, including generation of logic and timing models |
US5867399A (en) | 1990-04-06 | 1999-02-02 | Lsi Logic Corporation | System and method for creating and validating structural description of electronic system from higher-level and behavior-oriented description |
US5613098A (en) | 1991-03-07 | 1997-03-18 | Digital Equipment Corporation | Testing and debugging new Y architecture code on existing X architecture system by using an environment manager to switch between direct X code execution and simulated Y code execution |
US5361373A (en) | 1992-12-11 | 1994-11-01 | Gilson Kent L | Integrated circuit computing device comprising a dynamically configurable gate array having a microprocessor and reconfigurable instruction execution means and method therefor |
US5748979A (en) | 1995-04-05 | 1998-05-05 | Xilinx Inc | Reprogrammable instruction set accelerator using a plurality of programmable execution units and an instruction page table |
US5918035A (en) | 1995-05-15 | 1999-06-29 | Imec Vzw | Method for processor modeling in code generation and instruction set simulation |
DE69631278T2 (en) | 1995-10-23 | 2004-11-18 | Interuniversitair Micro-Electronica Centrum Vzw | Design system and method for the combined design of hardware and software |
US5696956A (en) | 1995-11-08 | 1997-12-09 | Digital Equipment Corporation | Dynamically programmable reduced instruction set computer with programmable processor loading on program number field and program number register contents |
US6035123A (en) | 1995-11-08 | 2000-03-07 | Digital Equipment Corporation | Determining hardware complexity of software operations |
US5819064A (en) | 1995-11-08 | 1998-10-06 | President And Fellows Of Harvard College | Hardware extraction technique for programmable reduced instruction set computers |
US5887169A (en) | 1996-03-15 | 1999-03-23 | Compaq Computer Corporation | Method and apparatus for providing dynamic entry points into a software layer |
JP2869379B2 (en) * | 1996-03-15 | 1999-03-10 | 三菱電機株式会社 | Processor synthesis system and processor synthesis method |
US5857106A (en) | 1996-05-31 | 1999-01-05 | Hewlett-Packard Company | Runtime processor detection and installation of highly tuned processor specific routines |
US5748875A (en) | 1996-06-12 | 1998-05-05 | Simpod, Inc. | Digital logic simulation/emulation system |
US6031992A (en) | 1996-07-05 | 2000-02-29 | Transmeta Corporation | Combining hardware and software to provide an improved microprocessor |
US5693956A (en) * | 1996-07-29 | 1997-12-02 | Motorola | Inverted oleds on hard plastic substrate |
US5832205A (en) | 1996-08-20 | 1998-11-03 | Transmeta Corporation | Memory controller for a microprocessor for detecting a failure of speculation on the physical nature of a component being addressed |
US5889990A (en) | 1996-11-05 | 1999-03-30 | Sun Microsystems, Inc. | Information appliance software architecture with replaceable service module providing abstraction function between system library and platform specific OS |
US6006022A (en) | 1996-11-15 | 1999-12-21 | Microsystem Synthesis, Inc. | Cross-linked development and deployment apparatus and method |
US6028996A (en) | 1997-03-18 | 2000-02-22 | Ati Technologies, Inc. | Method and apparatus for virtualizing system operation |
US6075938A (en) | 1997-06-10 | 2000-06-13 | The Board Of Trustees Of The Leland Stanford Junior University | Virtual machine monitors for scalable multiprocessors |
US6058466A (en) * | 1997-06-24 | 2000-05-02 | Sun Microsystems, Inc. | System for allocation of execution resources amongst multiple executing processes |
US6321323B1 (en) | 1997-06-27 | 2001-11-20 | Sun Microsystems, Inc. | System and method for executing platform-independent code on a co-processor |
US5995736A (en) | 1997-07-24 | 1999-11-30 | Ati Technologies, Inc. | Method and system for automatically modelling registers for integrated circuit design |
US6078736A (en) | 1997-08-28 | 2000-06-20 | Xilinx, Inc. | Method of designing FPGAs for dynamically reconfigurable computing |
US6269409B1 (en) | 1997-09-02 | 2001-07-31 | Lsi Logic Corporation | Method and apparatus for concurrent execution of operating systems |
US5999730A (en) | 1997-10-27 | 1999-12-07 | Phoenix Technologies Limited | Generation of firmware code using a graphic representation |
US6230307B1 (en) | 1998-01-26 | 2001-05-08 | Xilinx, Inc. | System and method for programming the hardware of field programmable gate arrays (FPGAs) and related reconfiguration resources as if they were software by creating hardware objects |
US6052524A (en) | 1998-05-14 | 2000-04-18 | Software Development Systems, Inc. | System and method for simulation of integrated hardware and software components |
US6496847B1 (en) | 1998-05-15 | 2002-12-17 | Vmware, Inc. | System and method for virtualizing computer systems |
US6275893B1 (en) | 1998-09-14 | 2001-08-14 | Compaq Computer Corporation | Method and apparatus for providing seamless hooking and intercepting of selected kernel and HAL exported entry points in an operating system |
EP0992916A1 (en) * | 1998-10-06 | 2000-04-12 | Texas Instruments Inc. | Digital signal processor |
US6216216B1 (en) | 1998-10-07 | 2001-04-10 | Compaq Computer Corporation | Method and apparatus for providing processor partitioning on a multiprocessor machine |
US6282633B1 (en) | 1998-11-13 | 2001-08-28 | Tensilica, Inc. | High data density RISC processor |
US6477683B1 (en) | 1999-02-05 | 2002-11-05 | Tensilica, Inc. | Automated processor generation system for designing a configurable processor and method for the same |
US6477697B1 (en) * | 1999-02-05 | 2002-11-05 | Tensilica, Inc. | Adding complex instruction extensions defined in a standardized language to a microprocessor design to produce a configurable definition of a target instruction set, and hdl description of circuitry necessary to implement the instruction set, and development and verification tools for the instruction set |
US6295571B1 (en) | 1999-03-19 | 2001-09-25 | Times N Systems, Inc. | Shared memory apparatus and method for multiprocessor systems |
US6385757B1 (en) * | 1999-08-20 | 2002-05-07 | Hewlett-Packard Company | Auto design of VLIW processors |
US6640238B1 (en) * | 1999-08-31 | 2003-10-28 | Accenture Llp | Activity component in a presentation services patterns environment |
US6415379B1 (en) | 1999-10-13 | 2002-07-02 | Transmeta Corporation | Method and apparatus for maintaining context while executing translated instructions |
US6615167B1 (en) | 2000-01-31 | 2003-09-02 | International Business Machines Corporation | Processor-independent system-on-chip verification for embedded processor systems |
-
2000
- 2000-02-17 US US09/506,502 patent/US7036106B1/en not_active Expired - Lifetime
-
2001
- 2001-02-15 CN CNB018052401A patent/CN1288585C/en not_active Expired - Lifetime
- 2001-02-15 GB GB0217221A patent/GB2376546B/en not_active Expired - Fee Related
- 2001-02-15 AU AU2001238403A patent/AU2001238403A1/en not_active Abandoned
- 2001-02-15 KR KR1020027010522A patent/KR100589744B1/en not_active IP Right Cessation
- 2001-02-15 WO PCT/US2001/005051 patent/WO2001061576A2/en active Search and Examination
- 2001-02-15 JP JP2001560891A patent/JP4619606B2/en not_active Expired - Fee Related
- 2001-05-11 TW TW090103671A patent/TW571206B/en not_active IP Right Cessation
-
2005
- 2005-11-16 US US11/281,217 patent/US7437700B2/en not_active Expired - Lifetime
-
2008
- 2008-10-09 US US12/248,890 patent/US8161432B2/en not_active Expired - Lifetime
- 2008-10-09 US US12/248,883 patent/US9582278B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
CN1436335A (en) | 2003-08-13 |
GB2376546A (en) | 2002-12-18 |
US20090172630A1 (en) | 2009-07-02 |
WO2001061576A3 (en) | 2003-03-27 |
CN1288585C (en) | 2006-12-06 |
KR20030016226A (en) | 2003-02-26 |
US7437700B2 (en) | 2008-10-14 |
US20060101369A1 (en) | 2006-05-11 |
US9582278B2 (en) | 2017-02-28 |
US7036106B1 (en) | 2006-04-25 |
JP2004502990A (en) | 2004-01-29 |
TW571206B (en) | 2004-01-11 |
US8161432B2 (en) | 2012-04-17 |
KR100589744B1 (en) | 2006-06-15 |
JP4619606B2 (en) | 2011-01-26 |
GB0217221D0 (en) | 2002-09-04 |
GB2376546B (en) | 2004-08-04 |
WO2001061576A2 (en) | 2001-08-23 |
US20090177876A1 (en) | 2009-07-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
AU2001238403A1 (en) | Automated processor generation system for designing a configurable processor and method for the same | |
AU3484100A (en) | Automated processor generation system for designing a configurable processor andmethod for the same | |
AU2002324418A1 (en) | Methods and systems for designing machines including biologically-derived parts | |
AU2002212099A1 (en) | A system and method supporting configurable object definitions | |
AU2001294922A1 (en) | Automated bioculture and bioculture experiments system | |
AU2001251589A1 (en) | Automated insurance system and method | |
AU2001288756A1 (en) | System and method for providing a loan marketplace | |
AU2001248391A1 (en) | A method and a system for providing interactive question-based applications | |
AU3111800A (en) | A computer implemented method | |
AU2001296566A1 (en) | Method and system for operating a configurable trade exchange | |
AU5097599A (en) | Configurable bio-transport system simulator | |
AU2001268656A1 (en) | Automated processing system | |
AU2001271592A1 (en) | Containment system | |
AU2002217582A1 (en) | Method for making simulator program and simulator system using the method | |
AU2003260249A1 (en) | Method and arrangement for designing a technical system | |
AU2001239952A1 (en) | Designer configurable multi-processor system | |
AU6520500A (en) | Automated product designer system and method | |
AU2001266608A1 (en) | Electronic marketplace system and method using optimization techniques | |
AU6408601A (en) | A distributed processing system | |
AU2002223644A1 (en) | An arrangement and a method for inspection | |
AU5046698A (en) | A configurable electronic trading system and the method therefor | |
AU2001239863A1 (en) | System and method for implementing a project facility | |
AU3367800A (en) | A waste processing system and related methods | |
AU2658901A (en) | A method and system for processing complex numbers | |
AU2001282796A1 (en) | Method for providing efficient operations in a server system |