[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
research-article

A novel macromodel for power estimation in CMOS structures

Published: 01 November 2006 Publication History

Abstract

We present in this paper a novel alternative for the internal power-dissipation estimation of CMOS structures. A first order macromodeling is developed, considering full submicronic additional effects such as input slew dependency of short-circuit currents and input-to-output coupling. We introduce a novel equivalent capacitance concept allowing a direct and frequency-independent comparison of the different power components. A direct link between fanout and input/output slew is studied in order to derive design-oriented analytical macromodels for the internal power components. Validations are presented by comparing simulated values (HSPICE level 6 foundry model 0.65 μm) of power components to calculated values over a wide range of inverter configurations and control conditions. Discussion is given on a first-order generalization of this macromodel to gates. Evidence is given in terms of fanout and equivalent capacitance ratio of the controlling slope contribution on the internal power-dissipation components

Cited By

View all
  • (2019)Modeling the overshooting effect for CMOS inverter delay analysis in nanometer technologiesIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2009.203553929:2(250-260)Online publication date: 3-Jan-2019
  • (2018)Evaluation of energy consumption in RC ladder circuits driven by a ramp inputIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2004.83292812:10(1094-1107)Online publication date: 29-Dec-2018
  • (2007)Modeling the Overshooting Effect for CMOS Inverter in Nanometer TechnologiesProceedings of the 2007 Asia and South Pacific Design Automation Conference10.1109/ASPDAC.2007.358046(565-570)Online publication date: 23-Jan-2007
  • Show More Cited By

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 17, Issue 11
November 2006
154 pages

Publisher

IEEE Press

Publication History

Published: 01 November 2006

Qualifiers

  • Research-article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 15 Jan 2025

Other Metrics

Citations

Cited By

View all
  • (2019)Modeling the overshooting effect for CMOS inverter delay analysis in nanometer technologiesIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2009.203553929:2(250-260)Online publication date: 3-Jan-2019
  • (2018)Evaluation of energy consumption in RC ladder circuits driven by a ramp inputIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2004.83292812:10(1094-1107)Online publication date: 29-Dec-2018
  • (2007)Modeling the Overshooting Effect for CMOS Inverter in Nanometer TechnologiesProceedings of the 2007 Asia and South Pacific Design Automation Conference10.1109/ASPDAC.2007.358046(565-570)Online publication date: 23-Jan-2007
  • (2001)Short circuit power estimation of static CMOS circuitsProceedings of the 2001 Asia and South Pacific Design Automation Conference10.1145/370155.370528(545-550)Online publication date: 30-Jan-2001

View Options

View options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media