[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
research-article

Automatic synthesis of extended burst-mode circuits. I. (Specification and hazard-free implementations)

Published: 01 November 2006 Publication History

Abstract

We introduce a new design style called extended burst-mode. The extended burst-mode design style covers a wide spectrum of sequential circuits ranging from delay-insensitive to synchronous. We can synthesize multiple-input change asynchronous finite state machines and many circuits that fall in the gray area (hard to classify as synchronous or asynchronous) which are difficult or impossible to synthesize automatically using existing methods. Our implementation of extended burst-mode machines uses standard CMOS logic, generates low-latency outputs, and guarantees freedom from hazards at the gate level. In Part I, we formally define the extended burst-mode specification, provide an overview of the synthesis methods, and describe the hazard-free synthesis requirements for two different next-state logic synthesis methods: two-level sums-of-products implementation and generalized C-elements implementation. We also present an extension to existing theories for hazard-free combinational synthesis to handle nonmonotonic input changes

Cited By

View all
  • (2024)Bridging the Design Methodologies of Burst-Mode Specifications and Signal Transition GraphsProceedings of the 29th Asia and South Pacific Design Automation Conference10.1109/ASP-DAC58780.2024.10473788(734-739)Online publication date: 22-Jan-2024
  • (2023)Burst Automaton: Framework for Speed-Independent Synthesis Using Burst-Mode SpecificationsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2022.320673242:5(1560-1573)Online publication date: 1-May-2023
  • (2014)A novel State Assignment method for Extended Burst-Mode FSM design using Genetic AlgorithmProceedings of the 27th Symposium on Integrated Circuits and Systems Design10.1145/2660540.2661007(1-7)Online publication date: 1-Sep-2014
  • Show More Cited By

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 18, Issue 2
November 2006
173 pages

Publisher

IEEE Press

Publication History

Published: 01 November 2006

Qualifiers

  • Research-article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 19 Dec 2024

Other Metrics

Citations

Cited By

View all
  • (2024)Bridging the Design Methodologies of Burst-Mode Specifications and Signal Transition GraphsProceedings of the 29th Asia and South Pacific Design Automation Conference10.1109/ASP-DAC58780.2024.10473788(734-739)Online publication date: 22-Jan-2024
  • (2023)Burst Automaton: Framework for Speed-Independent Synthesis Using Burst-Mode SpecificationsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2022.320673242:5(1560-1573)Online publication date: 1-May-2023
  • (2014)A novel State Assignment method for Extended Burst-Mode FSM design using Genetic AlgorithmProceedings of the 27th Symposium on Integrated Circuits and Systems Design10.1145/2660540.2661007(1-7)Online publication date: 1-Sep-2014
  • (2010)Crosstalk-glitch gatingIEEE Transactions on Circuits and Systems Part I: Regular Papers10.1109/TCSI.2010.204698157:10(2696-2707)Online publication date: 1-Oct-2010
  • (2010)Crosstalk glitch propagation modeling for asynchronous interfaces in globally asynchronous locally synchronous systemsIEEE Transactions on Circuits and Systems Part I: Regular Papers10.1109/TCSI.2009.203855357:8(2020-2031)Online publication date: 1-Aug-2010
  • (2010)Geometry of Synthesis IIElectronic Notes in Theoretical Computer Science (ENTCS)10.1016/j.entcs.2010.08.018265(301-324)Online publication date: 1-Sep-2010
  • (2008)Dynamic Voltage and Frequency Scaling Architecture for Units Integration within a GALS NoCProceedings of the Second ACM/IEEE International Symposium on Networks-on-Chip10.5555/1397757.1397993(129-138)Online publication date: 7-Apr-2008
  • (2007)Correct-by-Construction Asynchronous Implementation of Modular Synchronous SpecificationsFundamenta Informaticae10.5555/2366476.236648278:1(131-159)Online publication date: 1-Jan-2007
  • (2007)Correct-by-Construction Asynchronous Implementation of Modular Synchronous SpecificationsFundamenta Informaticae10.5555/1366007.136601378:1(131-159)Online publication date: 1-Jan-2007
  • (2007)The design of high-performance dynamic asynchronous pipelinesIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2007.90220615:11(1270-1283)Online publication date: 1-Nov-2007
  • Show More Cited By

View Options

View options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media