[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

WO2023163792A1 - Systems and methods for synthesis of modulated rf signals - Google Patents

Systems and methods for synthesis of modulated rf signals Download PDF

Info

Publication number
WO2023163792A1
WO2023163792A1 PCT/US2022/070817 US2022070817W WO2023163792A1 WO 2023163792 A1 WO2023163792 A1 WO 2023163792A1 US 2022070817 W US2022070817 W US 2022070817W WO 2023163792 A1 WO2023163792 A1 WO 2023163792A1
Authority
WO
WIPO (PCT)
Prior art keywords
frequency
signal
baw
codeword
clk
Prior art date
Application number
PCT/US2022/070817
Other languages
French (fr)
Inventor
Tommy Yu
Avanindra Madisetti
Original Assignee
Mixed-Signal Devices Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mixed-Signal Devices Inc. filed Critical Mixed-Signal Devices Inc.
Priority to CN202280094115.4A priority Critical patent/CN118923042A/en
Priority to PCT/US2022/070817 priority patent/WO2023163792A1/en
Publication of WO2023163792A1 publication Critical patent/WO2023163792A1/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/02Digital function generators
    • G06F1/022Waveform generators, i.e. devices for generating periodical functions of time, e.g. direct digital synthesizers

Definitions

  • the present invention generally relates to synthesis of a modulated RF signal using one of several different modulation schemes including, but not limited to, amplitude shift keying, phase shift keying, quadrature phase shift keying, quadrature amplitude modulation, and/or amplitude phase shift keying.
  • the present invention provides details on several different modulation schemes for use in direct RF transmitters, including: Frequency Modulated Continuous Wave (FMCW), Frequency Diversity with Hopping, Code-modulated Continuous Wave (CMCW), and Orthogonal Frequency- Division Multiplexing (OFDM).
  • FMCW Frequency Modulated Continuous Wave
  • CMCW Code-modulated Continuous Wave
  • OFDM Orthogonal Frequency- Division Multiplexing
  • Modem high-speed DACs that feature high resolution and multi-GHz sample rates provide a basis for some direct RF modulation schemes.
  • the modulated transmission signal is generated directly on the base frequency.
  • the direct RF transmitter architecture offers many advantages over traditional RF transmitters such as elimination of a LO feed through and an image.
  • the performance of direct RF transmitters can be limited by the DAC noise and the phase noise of the DAC clock.
  • the phase noise of the DAC clock determines the adjacent channel leakage ratio (ACPR) and the transmitter modulation error ratio (MER) at the high carrier frequency.
  • the phase noise performance of indirect frequency synthesis using a PLL is inferior to the BAW oscillator. Accordingly, direct RF transmitter with a BAW based oscillator provide better phase noise performance.
  • a direct frequency synthesizer includes: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal and configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; a frequency chirp generator capable of receiving chirp parameters, and a chirp sync signal, where the direct digital frequency synthesizer is configured to generate a sequence of nominal frequency control word (FCW); a frequency control word (FCW) generator that is capable of receiving an input FCW from the frequency chirp generator, and the phase error signal and the frequency error signal from the frequency and phase estimation circuit, where the FCW generator is configured to generate a corrected FCW based upon the input FCW, the phase error signal and the frequency error signal; a direct digital frequency synthesizer capable of
  • the analog signal transmitted is a continuous wave that varies up and down in frequency over a fixed period by a modulated signal.
  • the FCW is generated according to chirp parameters specified by a user.
  • the frequency errors and phase errors are added to compensate for frequency and phase differences between the REF CLK and the BAW oscillator.
  • the analog signal is be specified in the following equation: wherein: f Q : initial frequency of the chirp signal a: frequency ramp rate of the chirp signal ⁇ O : initial phase of the chirp signal wherein a chirp signal is generated digitally and converted to the analog signal with the high-speed DAC, wherein a digital codeword x n can be specified in the following equation: wherein:
  • a direct frequency synthesizer includes: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal and configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; a frequency hop frequency control word generator capable of receiving frequency hopping parameters, a sync signal, where the frequency hop frequency control word generator is configured to generate a sequence of nominal frequency control word (FCW); a frequency control word (FCW) generator that is capable of receiving an input FCW from the frequency hop frequency control word generator, and the frequency error signal and the phase error signal from the frequency and phase estimation circuit, wherein the frequency control word generator is configured to generate a corrected FCW based upon the input FCW, the frequency error signal, and the phase error signal; a direct digital frequency synthe
  • an output frequency is changed from one frequency to another one controlled by a pseudo-random (PN) sequence.
  • PN pseudo-random
  • a signal is expressed by the following equation: wherein:
  • T s sample period of the DAC clock; wherein, if the sample clock is non-stationary, the digital codeword x n is adjusted so the output frequency stays at the desired frequency by the following equation: wherein: non-stationary sample period of the DAC clock frequency control word error
  • a direct frequency synthesizer includes: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal, where the BAW oscillator is configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; a code-modulated continuous wave (CMCW) generator capable of receiving CM parameters and a sync signal, where the CMCW generator is configured to generate a codeword; a variable interpolator/ decimator (VID) capable of receiving the codeword from the CMCW generator, the phase error signal and the frequency error signal from the frequency and phase estimation circuit and the BAW CLK signal from the BAW oscillator, where the VID is configured to generate a corrected codeword; a high speed digital to analog converter (HS DAC)
  • BAW CLK B
  • the CMCW modulates a high frequency continuous wave with a wide-band code sequence.
  • VID variable-interpolator-decimator
  • a direct frequency synthesizer includes: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal, where the BAW oscillator is configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK from the BAW oscillator, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; an orthogonal frequencydivision multiplexing (OFDM) generator that is capable of receiving OFDM modulation parameters and a sync signal, where the OFDM generator is configured to generate a codeword; a variable interpolator/ decimator (VID) that is capable of receiving the codeword from the OFDM generator, the phase error signal and the frequency error signal from the frequency and phase estimation circuit, and the BAW CLK from the BAW oscillator, where the VID is configured to generate a corrected code
  • BAW CLK B
  • an OFDM signal includes coded signals transmitted on multiple carriers continuously and in parallel.
  • VID filter coefficients For all VID filters, codeword can be calculated as follows: wherein VID filter coefficients.
  • Fig. 1A conceptually illustrates a direct RF-transmitter in accordance with an embodiment of the invention.
  • Fig. 1 B illustrates a circuit diagram of a single tone generator in accordance with an embodiment of the invention.
  • Fig. 2 illustrates a process for single tone generation in accordance with an embodiment of the invention.
  • Fig. 3 illustrates a circuit diagram of a frequency modulated continuous wave (FMCW) generator in accordance with an embodiment of the invention.
  • FMCW frequency modulated continuous wave
  • Fig. 4 illustrates a process for FMCW generation in accordance with an embodiment of the invention.
  • Fig. 5 illustrates a circuit diagram of a frequency hopping generator in accordance with an embodiment of the invention.
  • Fig. 6 illustrates a process for frequency hopping generation in accordance with an embodiment of the invention.
  • Fig. 7 illustrates a circuit diagram of a code-modulated continuous wave (CMCW) generator in accordance with an embodiment of the invention.
  • CMCW code-modulated continuous wave
  • Fig. 8 illustrates a process for code-modulated continuous wave generation in accordance with an embodiment of the invention.
  • Fig. 9 illustrates a circuit diagram of an orthogonal frequency-division multiplexing (OFDM) generator in accordance with an embodiment of the invention.
  • OFDM orthogonal frequency-division multiplexing
  • Fig. 10 illustrates a process for OFDM generation in accordance with an embodiment of the invention.
  • a sequence frequency control world for a direct digital frequency synthesizer is selected to synthesize a signal in which a symbol is modulated onto a controlled carrier frequency.
  • the specific manner in which the frequency control words are selected depends upon the stability of a reference signal and/or the particular modulation scheme utilized for data transmission.
  • a direct-RF transmitter 100 receives a plurality of input signals 105 that are input to ‘n’ serializers/deserializers (SerDes RX) 110.
  • SerDes RX serializers/deserializers
  • Each serializer/deserializer 110 converts data between serial data and parallel interfaces in each direction.
  • the outputs of the SerDes RXs 110 are provided to a data multiplexer select (Data Mux Sei) 120, whose outputs are provided to ‘n’ upconverters 130.
  • the outputs of the upconverters 130 are provided to a channel multiplexer select (Chan Mux Sei) 140.
  • the outputs of the Chan Mux Sei 140 is provided to an IFFT Upconverter 150.
  • the output of the IFFT Upconverter 150 is provided to a 12G digital to analog converter 160.
  • BAW resonator 180 provides a resonant frequency to oscillator 1785, and this is provided as an input to the 12G DAC 160 and the SerDes RX 110. Furthermore, I2C and uController 195 provide outputs to the IFFT Upconverter 150.
  • Fig. 1 illustrates an example circuit implementation for a direct RF-transmitter, any of a variety of different architectures may be utilized as appropriate to the requirements of specific applications in accordance with embodiments of the invention.
  • FMCW Frequency Modulated Continuous Wave
  • CMCW Codemodulated Continuous Wave
  • OFDM Orthogonal Frequency-Division Multiplexing
  • An analog sine wave can be specified in the following equation: [0036] frequency of the sine wave.
  • digital codeword x n can be generated digitally and converted to an analog signal through a high-speed digital-to-analog converter (HS DAC).
  • HS DAC high-speed digital-to-analog converter
  • the sample clock for a DAC can be taken from a free running oscillator for improved phase noise performance.
  • the sample clock may not be stationary and can change in frequency over time. Accordingly, in many embodiments, the digital codeword x n may need to be adjusted so the output frequency stays constant. This adjustment can be illustrated by the following equation: Where: non-stationary sample period of the DAC clock frequency control word error .
  • FIG. 1 B A circuit architecture for a single tone generator in accordance with an embodiment of the invention is shown in Fig. 1 B.
  • the system includes a frequency/phase estimation circuit, a BAW oscillator that generates a BAW CLK, a BAW resonator, a direct digital frequency synthesizer (DDFS), and a high speed digital to analog convertor (HS DAC).
  • DDFS direct digital frequency synthesizer
  • HS DAC high speed digital to analog convertor
  • the frequency/phase estimation circuit can receive a reference clock (REF CLK) and the BAW CLK and generate a frequency error that is added to a nominal frequency control word (FCW) to generate a corrected FCW that is then provided to the DDFS.
  • the DDFS can receive also the BAW clock and output a codeword to the HS DAC.
  • a frequency/phase estimation circuit can receive a reference clock (REF CLK) and a BAW CLK and generate a frequency error that is provided to a frequency control word (FCW) generation circuit.
  • the FCW generation circuit can also obtain a nominal FCW in order to generate a corrected FCW that is provided to a DDFS processing circuit to generate a codeword that is provided to a DAC.
  • a specific process is illustrated in Fig. 2, any of a variety of processes can be utilized to generate a frequency tone as appropriate to the requirements of a specific application in accordance with an embodiment of the invention.
  • Fig. 1 B illustrates a single frequency tone generation architecture
  • this architecture can be extended beyond single frequency tone generation. Described below are several signal generation architectures for frequency tone generation in accordance with various embodiments of the invention.
  • a transmitted signal can be a continuous wave that varies up and down in frequency over a fixed period by a modulated signal.
  • FMCW may also be known as frequency chirp.
  • FMCW systems in accordance with many embodiments can be used in radar applications among various other applications and can measure a distance and relative velocity simultaneously.
  • An FMCW signal can be specified in the following equation:
  • a chirp signal can be generated digitally and converted to an analog signal with a high-speed DAC.
  • Digital codeword x n can be specified in the following equation:
  • digital codeword x n can be adjusted as follows:
  • FIG. 3 An FMCW generation architecture for digital synthesis using a resonator in accordance with an embodiment of the invention is illustrated in Fig. 3.
  • the architecture can include a frequency chirp generator circuit, a frequency/phase estimation circuit, a DDFS, an HS DAC, a BAW resonator, and a BAW oscillator.
  • the frequency/phase estimation circuit can receive a REF CLK and a BAW CLK and generate a phase error and frequency error.
  • the frequency chirp generator can receive chirp parameters, a chirp sync signal and generate a nominal FCWthat is provided to an adder that receives the phase error and frequency error and generates a corrected FCW that is provided to the DDFS.
  • the DDFS can receive the BAW CLK and the corrected FCW and generate a codeword that is provided to the HS DAC.
  • the HS DAC can generate a chirp output.
  • Fig. 3 illustrates a particular FMCW generator circuit architectures, any of a variety of FMCW circuit architectures can be utilized as appropriate to the requirements of a specific application in accordance with an embodiment of the invention.
  • a process for FMCW generation in accordance with an embodiment of the invention is illustrated in Fig. 4.
  • a frequency control word (FCW) can be generated according to the chirp parameters specified by a user. Frequency and phase errors can be added to compensate for frequency and phase differences between a REF CLK and a BAW CLK from a BAW oscillator.
  • the frequency/phase estimation circuit can obtain a REF CLK and a BAW CLK and generate a phase error and a frequency error that is provided to an FCW generation circuit.
  • the FCW generation circuit can obtain a nominal FCW from a chirp FCW generation circuit that uses a chirp sync signal and chirp parameters to generate the nominal FCW signal.
  • the FCW generation circuit can generate a corrected FCW that is provided to a DDFS processing circuit.
  • the DDFS processing circuit can generate a codeword that is provided to a HS DAC.
  • an FMCW architecture can offer several advantages over analog PLL implementations including perfectly linear frequency modulation (digital implementation), ultra-low phase noise (set by the quality of resonator), and very fast frequency modulation rate.
  • frequency diversity can be used for interference mitigation in different applications, including radar applications.
  • Frequency hopping is an implementation of frequency diversity.
  • the output frequency can be changed from one frequency to another one controlled by a pseudo-random (PN) sequence.
  • PN pseudo-random
  • a frequency hopping signal can be expressed by the following equation:
  • a frequency hopping signal can be synthesized digitally and a digital codeword x n can be converted to an analog signal through a high-speed digital-to-analog converter (HS DAC).
  • HS DAC high-speed digital-to-analog converter
  • [0060] sample period of the DAC clock.
  • the digital codeword x n may need to be adjusted so the output frequency stays at the desired frequency. This adjustment can be illustrated by the following equation:
  • the frequency hopping generator circuit can include a frequency/phase estimation circuit that receives a REF CLK, a BAW CLK from a BAW oscillator and generates a phase error and a frequency error, a frequency hop generator that receives frequency hopping parameters an a sync signal and generates a nominal frequency control word (FCW), an adder that combines the nominal FCW with the frequency error and the phase error to generate a corrected FCW and provides it to a DDFS, the DDFS can output a codeword to an HS DAC.
  • FCW nominal frequency control word
  • FIG. 5 illustrates a particular circuit architecture for a frequency hopping generator, any of a variety of circuit architectures can be utilized as appropriate to the requirements of a specific application in accordance with an embodiment of the invention.
  • a process for frequency hopping generation in accordance with an embodiment of the invention is illustrated in Fig. 6.
  • FCW generation can be controlled by a PN sequence.
  • the frequency/phase estimation circuit can receive a REF CLK and a BAW CLK and generate a phase error and a frequency error that is provided to an FCW generation circuit.
  • An F/H FCW generation circuit can receive a sync signal and a frequency hopping parameters and generate a nominal FCW signal that is provided to the FCW generation circuit.
  • the FCW generation circuit can generate a corrected FCW that is provided to a DDFS processing circuit.
  • the DDFS processing circuit can receive the corrected FCW and the BAW CLK and can output a codeword to a HS DAC.
  • any of a variety of processes can be utilized for frequency hopping generation as appropriate to the requirements of a specific application in accordance with an embodiment of the invention.
  • the digital synthesis architecture in accordance with many embodiments of the invention can offers several advantages over analog implementations, including instantaneous frequency change without the unknown frequency settling in PLL, and ultra-low phase noise (set by the quality of resonator).
  • CMCW Code-modulated Continuous Wave Generation
  • code-modulated continuous wave (CMCW) generation systems can modulate a high frequency continuous wave with a wide-band code sequence.
  • a digital CMCW generator can be used to generate digital codeword x n .
  • x n can be converted to an analog signal through a high-speed digital- to-analog converter (HS DAC).
  • HS DAC high-speed digital- to-analog converter
  • T s is the period of the sample clock.
  • VID linear VID
  • codeword x ⁇ can be calculated as follows:
  • the CMCW circuit can include a frequency/phase estimation circuit that can receive a REF CLK signal and generate the phase error and the frequency error.
  • a CMCW generator can receive CM parameters, a sync signal, and the REF CLK signal and provide a codeword to a variable interpolator/decimator (VID).
  • the VID can receive the phase error, frequency error from a frequency/phase estimation circuit, the codeword from the CMCW generator, and a BAW CLK signal from a BAW oscillator and generated a corrected codeword to the HS DAS.
  • the HS DAC can generate a modulator output.
  • Fig. 7 illustrates a particular circuit architecture for a code-modulated CW generator, any of a variety of circuit architectures can be utilized as appropriate to the requirements of a specific application in accordance with various embodiments of the invention.
  • the modulated signal can be first generated in the REF CLK domain and re-sampled into the BAW CLK domain through a variable interpolator-decimator (VID).
  • the frequency/phase estimation circuit can receive a REF CLK and a BAW CLK and generate a phase error and a frequency error that is provided to a VID processing circuit.
  • a codemodulated CW generator can receive a sync signal and CM parameters and generate a codeword that is provided to the VID processing circuit.
  • the VID processing circuit can generate a corrected codeword that is provided to a DAC.
  • the code-modulated CW digital synthesis architecture can offer an advantage over analog implementations including providing ultra-low phase noise (set by the quality of resonator).
  • an OFDM signal can include coded signals transmitted on multiple carrier frequencies (called subcarriers), continuously and in parallel.
  • a digital OFDM modulator in accordance with several embodiments of the invention can be used to generate digital codeword x n , which can be converted to an analog signal through a high-speed digital-to-analog converter (DAC). corresponds to the desired analog signal at where T s is the period of the sample clock.
  • DAC digital-to-analog converter
  • T s is the period of the sample clock.
  • VID variable- interpolator-decimator
  • codeword x ⁇ can be calculated as follows:
  • the OFDM can include a frequency/phase estimation circuit that can receive a symbol CLK and generate the phase error and frequency error.
  • the OFDM generator circuit architecture can include an OFDM modulator that receives OFDM parameters and a sync signal and generates a codeword that is provided to a variable interpolator/decimator (VID).
  • VID can also receive signals representing the phase error and the frequency error from a frequency/phase estimation circuit, and a BAW CLK signal from a BAW oscillator.
  • the VID can output a corrected codeword to an HS DAC.
  • the HS DAC can also receive a BAW CLK from the BAW oscillator.
  • DAC can generate a modulator output.
  • Fig. 9 illustrates a particular circuit architecture for an OFDM generator, any of a variety of circuit architectures can be utilized as appropriate to the requirements of a specific application in accordance with various embodiments of the invention.
  • a process for OFDM generation in accordance with an embodiment of the invention is illustrated in Fig. 10.
  • the modulated signal can be first generated in the OFDM symbol clock domain and re-sampled into the BAW clock domain through a variable interpolator-decimator (VID).
  • VID variable interpolator-decimator
  • the frequency/phase estimation circuit can receive a REF CLK and a BAW CLK and generate a phase error and a frequency error that is provided to a VID processing circuit.
  • An OFDM modulator can receive a sync signal and OFDM parameters and generate a codeword that is provided to the VID processing circuit.
  • the VID processing circuit can generate a corrected codeword that is provided to a DAC.
  • the OFDM digital synthesis architecture in accordance with many embodiments of the invention can offer advantages over the analog implementations including providing for ultra-low phase noise (set by the quality of resonator).

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Transmitters (AREA)

Abstract

Systems and methods for synthesis of a modulated RF signal using a variety of modulation schemes are described. An embodiment includes a direct frequency synthesizer with frequency modulated continuous wave (FMCW) modulation that includes: a high speed BAW resonator that generates a frequency signal; a BAW oscillator that receives the frequency signal and generates an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit that receives a reference clock signal from a reference clock (REF CLK) and the BAW CLK and generates a frequency error and a phase error; a frequency chirp generator that receives chirp parameters, a chirp sync signal and generates a nominal frequency control word (FCW); and a high speed digital to analog converter (HS DAC) that receives the BAW CLK and the codeword and outputs an analog signal.

Description

SYSTEMS AND METHODS FOR SYNTHESIS OF MODULATED RF SIGNALS
FIELD OF THE INVENTION
[0001] The present invention generally relates to synthesis of a modulated RF signal using one of several different modulation schemes including, but not limited to, amplitude shift keying, phase shift keying, quadrature phase shift keying, quadrature amplitude modulation, and/or amplitude phase shift keying. In particular, the present invention provides details on several different modulation schemes for use in direct RF transmitters, including: Frequency Modulated Continuous Wave (FMCW), Frequency Diversity with Hopping, Code-modulated Continuous Wave (CMCW), and Orthogonal Frequency- Division Multiplexing (OFDM).
BACKGROUND
[0002] Modem electronic systems process and store information digitally. However, due to the analog nature of the world, conversions between analog and digital domains are always needed and performed by data converters. Digital-to-analog converters (DACs) are used to convert digital codewords into analog signals (voltage, current, etc.). [0003] The phase locked loop (PLL) has been widely used in communication applications. PLLs have been used to recover a signal from a noisy communication channel, generate a stable frequency at multiples of an input frequency, and for demodulating a signal.
[0004] Modem high-speed DACs that feature high resolution and multi-GHz sample rates provide a basis for some direct RF modulation schemes. In the RF modulation schemes, the modulated transmission signal is generated directly on the base frequency. The direct RF transmitter architecture offers many advantages over traditional RF transmitters such as elimination of a LO feed through and an image. In accordance with these schemes, the performance of direct RF transmitters can be limited by the DAC noise and the phase noise of the DAC clock. The phase noise of the DAC clock determines the adjacent channel leakage ratio (ACPR) and the transmitter modulation error ratio (MER) at the high carrier frequency. The phase noise performance of indirect frequency synthesis using a PLL is inferior to the BAW oscillator. Accordingly, direct RF transmitter with a BAW based oscillator provide better phase noise performance.
SUMMARY OF THE INVENTION
[0005] Systems and methods for synthesis of a modulated RF signal using one of several different modulation schemes including, but not limited to, amplitude shift keying, phase shift keying, quadrature phase shift keying, quadrature amplitude modulation, and/or amplitude phase shift keying in accordance with embodiments of the invention are described. In an embodiment, a direct frequency synthesizer includes: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal and configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; a frequency chirp generator capable of receiving chirp parameters, and a chirp sync signal, where the direct digital frequency synthesizer is configured to generate a sequence of nominal frequency control word (FCW); a frequency control word (FCW) generator that is capable of receiving an input FCW from the frequency chirp generator, and the phase error signal and the frequency error signal from the frequency and phase estimation circuit, where the FCW generator is configured to generate a corrected FCW based upon the input FCW, the phase error signal and the frequency error signal; a direct digital frequency synthesizer capable of receiving the BAW CLK and the corrected FCW, where the direct digital frequency synthesizer is configured to generate a codeword based upon the BAW CLK and the corrected FCW; and a high speed digital to analog converter (HS DAC) capable of receiving the BAW CLK and the codeword, where the HS DAC is configured to synthesize an analog signal.
[0006] In a further embodiment, the analog signal transmitted is a continuous wave that varies up and down in frequency over a fixed period by a modulated signal.
[0007] In a further embodiment, the FCW is generated according to chirp parameters specified by a user. [0008] In a further embodiment, the frequency errors and phase errors are added to compensate for frequency and phase differences between the REF CLK and the BAW oscillator.
[0009] In a further embodiment, the analog signal is be specified in the following equation:
Figure imgf000005_0001
wherein: fQ: initial frequency of the chirp signal a: frequency ramp rate of the chirp signal θO: initial phase of the chirp signal wherein a chirp signal is generated digitally and converted to the analog signal with the high-speed DAC, wherein a digital codeword xn can be specified in the following equation:
Figure imgf000005_0003
wherein:
Ts: sample period of the DAC clock fn: frequency at time t = nTs; wherein, for non-stationary sample clock, digital codeword xn can be adjusted as follows:
Figure imgf000005_0002
Figure imgf000006_0001
wherein:
Tg '. non-stationary sample period of the DAC clock
Figure imgf000006_0004
[0010] In another embodiment, a direct frequency synthesizer includes: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal and configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; a frequency hop frequency control word generator capable of receiving frequency hopping parameters, a sync signal, where the frequency hop frequency control word generator is configured to generate a sequence of nominal frequency control word (FCW); a frequency control word (FCW) generator that is capable of receiving an input FCW from the frequency hop frequency control word generator, and the frequency error signal and the phase error signal from the frequency and phase estimation circuit, wherein the frequency control word generator is configured to generate a corrected FCW based upon the input FCW, the frequency error signal, and the phase error signal; a direct digital frequency synthesizer capable of receiving the BAW CLK and the corrected FCW, where the direct digital frequency synthesizer is configured to generate a codeword based upon the BAW CLK and the corrected FCW; and a high speed digital to analog converter (HS DAC) capable of receiving the BAW CLK and the codeword, wherein the HS DAC is configured to output an analog signal.
[0011] In a further embodiment, an output frequency is changed from one frequency to another one controlled by a pseudo-random (PN) sequence.
[0012] In a further embodiment, a signal is expressed by the following equation:
Figure imgf000006_0003
Figure imgf000006_0002
wherein:
— ,fN: list of frequencies used in the frequency hopping system frequency hopping time rand(n): random frequency mapping in the frequency hopping system θO rein: the frequency hopping signal is synthesized digitally and digital codeword xn is converted to the analog signal through the high-speed digital-to-analog converter (DAC); wherein: the relationship between x(t) and xn is given by the following equation:
Figure imgf000007_0003
Figure imgf000007_0001
wherein:
Ts: sample period of the DAC clock; wherein, if the sample clock is non-stationary, the digital codeword xn is adjusted so the output frequency stays at the desired frequency by the following equation:
Figure imgf000007_0002
wherein:
Figure imgf000007_0007
non-stationary sample period of the DAC clock
Figure imgf000007_0004
Figure imgf000007_0006
frequency control word error
Figure imgf000007_0005
[0013] In another embodiment, a direct frequency synthesizer includes: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal, where the BAW oscillator is configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; a code-modulated continuous wave (CMCW) generator capable of receiving CM parameters and a sync signal, where the CMCW generator is configured to generate a codeword; a variable interpolator/ decimator (VID) capable of receiving the codeword from the CMCW generator, the phase error signal and the frequency error signal from the frequency and phase estimation circuit and the BAW CLK signal from the BAW oscillator, where the VID is configured to generate a corrected codeword; a high speed digital to analog converter (HS DAC) capable of receiving the BAW CLK and the corrected codeword, where the HS DAC is configured to output an analog signal.
[0014] In a further embodiment, the CMCW modulates a high frequency continuous wave with a wide-band code sequence.
[0015] In a further embodiment, the codeword is a digital codeword xn, where xn is converted to the analog signal through the high-speed digital-to-analog converter (HS DAC); where xn corresponds to a desired analog signal at t = nTs where Ts is the period of the sample clock; where, for a non-stationary sample clock where the sample time happens at
Figure imgf000008_0003
the digital codeword is adjusted and the corrected codeword xn' is calculated by the variable-interpolator-decimator (VID) by the following equation:
Figure imgf000008_0001
wherein for all VID filters, codeword xn' can be calculated as follows:
Figure imgf000008_0002
wherein
Figure imgf000008_0004
VID filter coefficients.
[0016] In another embodiment, a direct frequency synthesizer includes: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal, where the BAW oscillator is configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK from the BAW oscillator, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; an orthogonal frequencydivision multiplexing (OFDM) generator that is capable of receiving OFDM modulation parameters and a sync signal, where the OFDM generator is configured to generate a codeword; a variable interpolator/ decimator (VID) that is capable of receiving the codeword from the OFDM generator, the phase error signal and the frequency error signal from the frequency and phase estimation circuit, and the BAW CLK from the BAW oscillator, where the VID is configured to generate a corrected codeword; a high speed digital to analog converter (HS DAC) that is capable of receiving the BAW CLK from the BAW oscillator and the corrected codework from the VID, where the HS DAC is configured to output an analog signal.
[0017] In a further embodiment, an OFDM signal includes coded signals transmitted on multiple carriers continuously and in parallel.
[0018] In a further embodiment, the codeword is a digital codeword xn, where xn is converted to the analog signal through the high-speed digital-to-analog converter (HS DAC); where xn corresponds to a desired analog signal at t = nTs where Ts is the period of the sample clock; where, for a non-stationary sample clock where the sample time happens at
Figure imgf000009_0005
the digital codeword is adjusted and the corrected codeword x^ is calculated by the variable-interpolator-decimator (VID) by the following equation:
Figure imgf000009_0001
wherein For all VID filters, codeword
Figure imgf000009_0002
can be calculated as follows:
Figure imgf000009_0003
wherein
Figure imgf000009_0004
VID filter coefficients.
BRIEF DESCRIPTION OF THE DRAWINGS
[0019] Fig. 1A conceptually illustrates a direct RF-transmitter in accordance with an embodiment of the invention. [0020] Fig. 1 B illustrates a circuit diagram of a single tone generator in accordance with an embodiment of the invention.
[0021] Fig. 2 illustrates a process for single tone generation in accordance with an embodiment of the invention.
[0022] Fig. 3 illustrates a circuit diagram of a frequency modulated continuous wave (FMCW) generator in accordance with an embodiment of the invention.
[0023] Fig. 4 illustrates a process for FMCW generation in accordance with an embodiment of the invention.
[0024] Fig. 5 illustrates a circuit diagram of a frequency hopping generator in accordance with an embodiment of the invention.
[0025] Fig. 6 illustrates a process for frequency hopping generation in accordance with an embodiment of the invention.
[0026] Fig. 7 illustrates a circuit diagram of a code-modulated continuous wave (CMCW) generator in accordance with an embodiment of the invention.
[0027] Fig. 8 illustrates a process for code-modulated continuous wave generation in accordance with an embodiment of the invention.
[0028] Fig. 9 illustrates a circuit diagram of an orthogonal frequency-division multiplexing (OFDM) generator in accordance with an embodiment of the invention.
[0029] Fig. 10 illustrates a process for OFDM generation in accordance with an embodiment of the invention.
DETAILED DESCRIPTION OF THE DRAWINGS
[0030] Turning now to the drawings, systems and methods in accordance with many embodiments of the invention synthesize a modulated RF signal using one of a variety of different modulation schemes including, but not limited to, amplitude shift keying, phase shift keying, quadrature phase shift keying, quadrature amplitude modulation, and/or amplitude phase shift keying.
[0031] In several embodiments, a sequence frequency control world for a direct digital frequency synthesizer is selected to synthesize a signal in which a symbol is modulated onto a controlled carrier frequency. The specific manner in which the frequency control words are selected depends upon the stability of a reference signal and/or the particular modulation scheme utilized for data transmission.
[0032] In the various architectures specified by U.S. patent application number 15/470,616 issued as U.S. patent No. 10,530,372, entitled “Systems and Methods for Digital Synthesis of Output Signals Using Resonators” to Yu et al., the relevant disclosure from which including the disclosure related to architectures and device implementations is herein incorporated by reference, the sample clock for a DAC can be taken from a free running oscillator for improved phase noise performance. An example of a direct RF- transmitter using a direct frequency synthesizer in accordance with an embodiment of the invention is illustrated in Fig. 1. As illustrated, a direct-RF transmitter 100 receives a plurality of input signals 105 that are input to ‘n’ serializers/deserializers (SerDes RX) 110. Each serializer/deserializer 110 converts data between serial data and parallel interfaces in each direction. The outputs of the SerDes RXs 110 are provided to a data multiplexer select (Data Mux Sei) 120, whose outputs are provided to ‘n’ upconverters 130. The outputs of the upconverters 130 are provided to a channel multiplexer select (Chan Mux Sei) 140. The outputs of the Chan Mux Sei 140 is provided to an IFFT Upconverter 150. The output of the IFFT Upconverter 150 is provided to a 12G digital to analog converter 160.
[0033] BAW resonator 180 provides a resonant frequency to oscillator 1785, and this is provided as an input to the 12G DAC 160 and the SerDes RX 110. Furthermore, I2C and uController 195 provide outputs to the IFFT Upconverter 150. Although Fig. 1 illustrates an example circuit implementation for a direct RF-transmitter, any of a variety of different architectures may be utilized as appropriate to the requirements of specific applications in accordance with embodiments of the invention.
[0034] Described below are further details on implementations of the following modulation schemes that can be utilized by a direct RF-transmitter, including: Frequency Modulated Continuous Wave (FMCW), Frequency Diversity with Hopping, Codemodulated Continuous Wave (CMCW), Orthogonal Frequency-Division Multiplexing (OFDM), among others in accordance with many embodiments of the invention.
[0035] An analog sine wave can be specified in the following equation:
Figure imgf000011_0001
[0036] frequency of the sine wave.
[0037]
Figure imgf000012_0008
: initial phase of the sine wave.
[0038] In a digital frequency synthesis architecture in accordance with many embodiments, digital codeword xn can be generated digitally and converted to an analog signal through a high-speed digital-to-analog converter (HS DAC). The relationship between x(t) and xn can be given by the following equation
Figure imgf000012_0001
[0039] sample period of the DAC clock.
[0040]
Figure imgf000012_0005
digital frequency control word
Figure imgf000012_0006
[0041] As noted above, in certain architectures specified by U.S. patent application number 15/470,616 issued as U.S. patent No. 10,530,372, entitled “Systems and Methods for Digital Synthesis of Output Signals Using Resonators” to Yu et al., , the sample clock for a DAC can be taken from a free running oscillator for improved phase noise performance. In many embodiments, the sample clock may not be stationary and can change in frequency over time. Accordingly, in many embodiments, the digital codeword xn may need to be adjusted so the output frequency stays constant. This adjustment can be illustrated by the following equation:
Figure imgf000012_0002
Where: non-stationary sample period of the DAC clock
Figure imgf000012_0007
Figure imgf000012_0004
frequency control word error .
Figure imgf000012_0003
[0042] A circuit architecture for a single tone generator in accordance with an embodiment of the invention is shown in Fig. 1 B. As illustrated, the system includes a frequency/phase estimation circuit, a BAW oscillator that generates a BAW CLK, a BAW resonator, a direct digital frequency synthesizer (DDFS), and a high speed digital to analog convertor (HS DAC).
[0043] The frequency/phase estimation circuit can receive a reference clock (REF CLK) and the BAW CLK and generate a frequency error that is added to a nominal frequency control word (FCW) to generate a corrected FCW that is then provided to the DDFS. The DDFS can receive also the BAW clock and output a codeword to the HS DAC. Although Fig. 1 B illustrates a particular circuit architecture of a single tone generator, any of a variety of architectures can be specified as appropriate to the requirements of a particular application in accordance with various embodiments of the invention.
[0044] A process for signal synthesis in accordance with an embodiment of the invention is illustrated in Fig. 2. As illustrated, a frequency/phase estimation circuit can receive a reference clock (REF CLK) and a BAW CLK and generate a frequency error that is provided to a frequency control word (FCW) generation circuit. The FCW generation circuit can also obtain a nominal FCW in order to generate a corrected FCW that is provided to a DDFS processing circuit to generate a codeword that is provided to a DAC. Although a specific process is illustrated in Fig. 2, any of a variety of processes can be utilized to generate a frequency tone as appropriate to the requirements of a specific application in accordance with an embodiment of the invention.
[0045] Furthermore, although Fig. 1 B illustrates a single frequency tone generation architecture, this architecture can be extended beyond single frequency tone generation. Described below are several signal generation architectures for frequency tone generation in accordance with various embodiments of the invention.
FMCW Generation
[0046] In a frequency modulated continuous wave (FMCW) system in accordance with many embodiments, a transmitted signal can be a continuous wave that varies up and down in frequency over a fixed period by a modulated signal. FMCW may also be known as frequency chirp. FMCW systems in accordance with many embodiments can be used in radar applications among various other applications and can measure a distance and relative velocity simultaneously.
[0047] An FMCW signal can be specified in the following equation:
Figure imgf000013_0001
Where: fQ: initial frequency of the chirp signal a: frequency ramp rate of the chirp signal θO: initial phase of the chirp signal. [0048] Similarly, a chirp signal can be generated digitally and converted to an analog signal with a high-speed DAC. Digital codeword xn can be specified in the following equation:
Figure imgf000014_0002
[0049] : sample period of the DAC clock.
[0050] . frequency at time t = nTs.
Figure imgf000014_0003
[0051] For a non-stationary sample clock, digital codeword xn can be adjusted as follows:
Figure imgf000014_0001
[0052] non-stationary sample period of the DAC clock (Ts' = Ts + ATS).
[0053] An FMCW generation architecture for digital synthesis using a resonator in accordance with an embodiment of the invention is illustrated in Fig. 3. As illustrated in Fig. 3, the architecture can include a frequency chirp generator circuit, a frequency/phase estimation circuit, a DDFS, an HS DAC, a BAW resonator, and a BAW oscillator. The frequency/phase estimation circuit can receive a REF CLK and a BAW CLK and generate a phase error and frequency error. The frequency chirp generator can receive chirp parameters, a chirp sync signal and generate a nominal FCWthat is provided to an adder that receives the phase error and frequency error and generates a corrected FCW that is provided to the DDFS. The DDFS can receive the BAW CLK and the corrected FCW and generate a codeword that is provided to the HS DAC. The HS DAC can generate a chirp output. Although Fig. 3 illustrates a particular FMCW generator circuit architectures, any of a variety of FMCW circuit architectures can be utilized as appropriate to the requirements of a specific application in accordance with an embodiment of the invention. [0054] A process for FMCW generation in accordance with an embodiment of the invention is illustrated in Fig. 4. In many embodiments, a frequency control word (FCW) can be generated according to the chirp parameters specified by a user. Frequency and phase errors can be added to compensate for frequency and phase differences between a REF CLK and a BAW CLK from a BAW oscillator. As illustrated in Fig. 4, the frequency/phase estimation circuit can obtain a REF CLK and a BAW CLK and generate a phase error and a frequency error that is provided to an FCW generation circuit. The FCW generation circuit can obtain a nominal FCW from a chirp FCW generation circuit that uses a chirp sync signal and chirp parameters to generate the nominal FCW signal. The FCW generation circuit can generate a corrected FCW that is provided to a DDFS processing circuit. The DDFS processing circuit can generate a codeword that is provided to a HS DAC. Although a specific process is illustrated in Fig. 4, any of a variety of processes can be utilized for FMCW generation as appropriate to the requirements of a specific application in accordance with an embodiment of the invention.
[0055] In many embodiments, an FMCW architecture can offer several advantages over analog PLL implementations including perfectly linear frequency modulation (digital implementation), ultra-low phase noise (set by the quality of resonator), and very fast frequency modulation rate.
Frequency Diversity with Hopping Generation
[0056] In many embodiments of the system, frequency diversity can be used for interference mitigation in different applications, including radar applications. Frequency hopping is an implementation of frequency diversity. In a frequency hopping system in accordance with many embodiments of the system, the output frequency can be changed from one frequency to another one controlled by a pseudo-random (PN) sequence.
[0057] A frequency hopping signal can be expressed by the following equation:
Figure imgf000015_0001
Where: list of frequencies used in the frequency hopping system
Figure imgf000015_0002
frequency hopping time random frequency mapping in the frequency hopping system initial phase of the sine wave.
Figure imgf000016_0006
[0058] In many embodiments, a frequency hopping signal can be synthesized digitally and a digital codeword xn can be converted to an analog signal through a high-speed digital-to-analog converter (HS DAC).
[0059] The relationship between x(t) and xn is given by the following equation:
Figure imgf000016_0002
[0060] : sample period of the DAC clock.
[0061] If the sample clock is non-stationary, the digital codeword xn ,may need to be adjusted so the output frequency stays at the desired frequency. This adjustment can be illustrated by the following equation:
Figure imgf000016_0001
[0062] g \ non-stationary sample period of the DAC clock
Figure imgf000016_0003
[0063]
Figure imgf000016_0005
frequency control word error (
Figure imgf000016_0004
[0064] A frequency hopping generator circuit in accordance with an embodiment of the invention is shown in Fig. 5. The frequency hopping generator circuit can include a frequency/phase estimation circuit that receives a REF CLK, a BAW CLK from a BAW oscillator and generates a phase error and a frequency error, a frequency hop generator that receives frequency hopping parameters an a sync signal and generates a nominal frequency control word (FCW), an adder that combines the nominal FCW with the frequency error and the phase error to generate a corrected FCW and provides it to a DDFS, the DDFS can output a codeword to an HS DAC. Although Fig. 5 illustrates a particular circuit architecture for a frequency hopping generator, any of a variety of circuit architectures can be utilized as appropriate to the requirements of a specific application in accordance with an embodiment of the invention. A process for frequency hopping generation in accordance with an embodiment of the invention is illustrated in Fig. 6.
[0065] In many embodiments, FCW generation can be controlled by a PN sequence. As illustrated in Fig. 6, the frequency/phase estimation circuit can receive a REF CLK and a BAW CLK and generate a phase error and a frequency error that is provided to an FCW generation circuit. An F/H FCW generation circuit can receive a sync signal and a frequency hopping parameters and generate a nominal FCW signal that is provided to the FCW generation circuit. The FCW generation circuit can generate a corrected FCW that is provided to a DDFS processing circuit. The DDFS processing circuit can receive the corrected FCW and the BAW CLK and can output a codeword to a HS DAC. Although a specific process is illustrated in Fig. 6, any of a variety of processes can be utilized for frequency hopping generation as appropriate to the requirements of a specific application in accordance with an embodiment of the invention. The digital synthesis architecture in accordance with many embodiments of the invention can offers several advantages over analog implementations, including instantaneous frequency change without the unknown frequency settling in PLL, and ultra-low phase noise (set by the quality of resonator).
Code-modulated Continuous Wave Generation (CMCW)
[0066] In many embodiments, code-modulated continuous wave (CMCW) generation systems can modulate a high frequency continuous wave with a wide-band code sequence.
[0067] In many embodiments, a digital CMCW generator can be used to generate digital codeword xn. xn can be converted to an analog signal through a high-speed digital- to-analog converter (HS DAC). xn corresponds to the desired analog signal at t = nTs where Ts is the period of the sample clock. For a non-stationary sample clock where the sample time happens at the digital codeword may need to be
Figure imgf000017_0003
adjusted and the new codeword xn' can be calculated by a variable-interpolator-decimator
(VID). An example of linear VID can be shown by the following equation:
Figure imgf000017_0001
For all VID filters, codeword x^ can be calculated as follows:
Figure imgf000017_0002
- /i(i): VID filter coefficients. [0068] A circuit architecture of a CMCW generator in accordance with an embodiment of the invention is illustrated in Fig. 7. The CMCW circuit can include a frequency/phase estimation circuit that can receive a REF CLK signal and generate the phase error and the frequency error. A CMCW generator can receive CM parameters, a sync signal, and the REF CLK signal and provide a codeword to a variable interpolator/decimator (VID). The VID can receive the phase error, frequency error from a frequency/phase estimation circuit, the codeword from the CMCW generator, and a BAW CLK signal from a BAW oscillator and generated a corrected codeword to the HS DAS. The HS DAC can generate a modulator output. Although Fig. 7 illustrates a particular circuit architecture for a code-modulated CW generator, any of a variety of circuit architectures can be utilized as appropriate to the requirements of a specific application in accordance with various embodiments of the invention.
[0069] A process for code-modulated CW generation in accordance with an embodiment of the invention is illustrated in Fig. 8. In many embodiments, the modulated signal can be first generated in the REF CLK domain and re-sampled into the BAW CLK domain through a variable interpolator-decimator (VID). As illustrated in Fig. 8, the frequency/phase estimation circuit can receive a REF CLK and a BAW CLK and generate a phase error and a frequency error that is provided to a VID processing circuit. A codemodulated CW generator can receive a sync signal and CM parameters and generate a codeword that is provided to the VID processing circuit. The VID processing circuit can generate a corrected codeword that is provided to a DAC. Although a specific process is illustrated in Fig. 8, any of a variety of processes can be utilized for code-modulated CW generation as appropriate to the requirements of a specific application in accordance with various embodiments of the invention.
[0070] The code-modulated CW digital synthesis architecture can offer an advantage over analog implementations including providing ultra-low phase noise (set by the quality of resonator).
OFDM Generation
[0071] In many embodiments, an OFDM signal can include coded signals transmitted on multiple carrier frequencies (called subcarriers), continuously and in parallel. A digital OFDM modulator in accordance with several embodiments of the invention can be used to generate digital codeword xn, which can be converted to an analog signal through a high-speed digital-to-analog converter (DAC). corresponds to the desired analog
Figure imgf000019_0005
signal at where Ts is the period of the sample clock. For a non-stationary sample
Figure imgf000019_0004
clock where the sample time happens at the digital codeword may
Figure imgf000019_0003
need to be adjusted and the new codeword can be calculated by a variable- interpolator-decimator (VID) in accordance with many embodiments of the invention. An example of a linear VID in accordance with several embodiments of the invention can be shown by the following equation:
Figure imgf000019_0001
For all VID filters, codeword x^ can be calculated as follows:
L
Figure imgf000019_0002
VID filter coefficients.
Figure imgf000019_0006
[0072] An OFDM generator circuit architecture in accordance with an embodiment of the invention is illustrated in Fig. 9. The OFDM can include a frequency/phase estimation circuit that can receive a symbol CLK and generate the phase error and frequency error. The OFDM generator circuit architecture can include an OFDM modulator that receives OFDM parameters and a sync signal and generates a codeword that is provided to a variable interpolator/decimator (VID). THE VID can also receive signals representing the phase error and the frequency error from a frequency/phase estimation circuit, and a BAW CLK signal from a BAW oscillator. The VID can output a corrected codeword to an HS DAC. The HS DAC can also receive a BAW CLK from the BAW oscillator. THE HS
DAC can generate a modulator output. Although Fig. 9 illustrates a particular circuit architecture for an OFDM generator, any of a variety of circuit architectures can be utilized as appropriate to the requirements of a specific application in accordance with various embodiments of the invention. [0073] A process for OFDM generation in accordance with an embodiment of the invention is illustrated in Fig. 10. In many embodiments, the modulated signal can be first generated in the OFDM symbol clock domain and re-sampled into the BAW clock domain through a variable interpolator-decimator (VID). As illustrated in Fig. 10, the frequency/phase estimation circuit can receive a REF CLK and a BAW CLK and generate a phase error and a frequency error that is provided to a VID processing circuit. An OFDM modulator can receive a sync signal and OFDM parameters and generate a codeword that is provided to the VID processing circuit. The VID processing circuit can generate a corrected codeword that is provided to a DAC. Although a specific process is illustrated in Fig. 10, any of a variety of processes can be utilized for OFDM generation as appropriate to the requirements of a specific application in accordance with various embodiments of the invention.
[0074] The OFDM digital synthesis architecture in accordance with many embodiments of the invention can offer advantages over the analog implementations including providing for ultra-low phase noise (set by the quality of resonator).
[0075] Although the present invention has been described in certain specific aspects, many additional modifications and variations would be apparent to those skilled in the art. It is therefore to be understood that the present invention may be practiced otherwise than specifically described, including various changes in the implementation. Thus, embodiments of the present invention should be considered in all respects as illustrative and not restrictive.

Claims

What is claimed is:
1 . A direct frequency synthesizer comprising: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal and configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; a frequency chirp generator capable of receiving chirp parameters, and a chirp sync signal, where the direct digital frequency synthesizer is configured to generate a sequence of nominal frequency control word (FCW); a frequency control word (FCW) generator that is capable of receiving an input FCW from the frequency chirp generator, and the phase error signal and the frequency error signal from the frequency and phase estimation circuit, where the FCW generator is configured to generate a corrected FCW based upon the input FCW, the phase error signal and the frequency error signal; a direct digital frequency synthesizer capable of receiving the BAW CLK and the corrected FCW, where the direct digital frequency synthesizer is configured to generate a codeword based upon the BAW CLK and the corrected FCW; and a high speed digital to analog converter (HS DAC) capable of receiving the BAW CLK and the codeword, where the HS DAC is configured to synthesize an analog signal.
2. The direct frequency synthesizer of claim 1 , wherein the analog signal transmitted is a continuous wave that varies up and down in frequency over a fixed period by a modulated signal.
3. The direct frequency synthesizer of claim 1 , wherein the FCW is generated according to chirp parameters specified by a user.
4. The direct frequency synthesizer of claim 1 , wherein the frequency errors and phase errors are added to compensate for frequency and phase differences between the REF CLK and the BAW oscillator.
5. The direct frequency synthesizer of claim 1 , wherein the analog signal is be specified in the following equation:
Figure imgf000022_0001
wherein: fQ: initial frequency of the chirp signal a: frequency ramp rate of the chirp signal θO: initial phase of the chirp signal wherein a chirp signal is generated digitally and converted to the analog signal with the high-speed DAC, wherein a digital codeword xn can be specified in the following equation:
Figure imgf000022_0002
wherein:
Ts: sample period of the DAC clock fn: frequency at time t = nTs wherein, for non-stationary sample clock, digital codeword xn can be adjusted as follows:
Figure imgf000022_0003
Figure imgf000023_0001
wherein:
Tg '. non-stationary sample period of the DAC clock (Ts' = Ts + ATS).
6. A direct frequency synthesizer comprising: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal and configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; a frequency hop frequency control word generator capable of receiving frequency hopping parameters, a sync signal, where the frequency hop frequency control word generator is configured to generate a sequence of nominal frequency control word (FCW); a frequency control word (FCW) generator that is capable of receiving an input FCW from the frequency hop frequency control word generator, and the frequency error signal and the phase error signal from the frequency and phase estimation circuit, wherein the frequency control word generator is configured to generate a corrected FCW based upon the input FCW, the frequency error signal, and the phase error signal; a direct digital frequency synthesizer capable of receiving the BAW CLK and the corrected FCW, where the direct digital frequency synthesizer is configured to generate a codeword based upon the BAW CLK and the corrected FCW; and a high speed digital to analog converter (HS DAC) capable of receiving the BAW CLK and the codeword, wherein the HS DAC is configured to output an analog signal.
7. The direct frequency synthesizer of claim 6, wherein an output frequency is changed from one frequency to another one controlled by a pseudo-random (PN) sequence.
8. The direct frequency synthesizer of claim 6, wherein a signal is expressed by the following equation:
Figure imgf000024_0002
wherein: list of frequencies used in the frequency hopping system frequency hopping time
Figure imgf000024_0003
rand( random frequency mapping in the frequency hopping system
Figure imgf000024_0004
initial phase of the sine wave wherein: the frequency hopping signal is synthesized digitally and digital codeword xn is converted to the analog signal through the high-speed digital-to-analog converter (DAC); wherein: the relationship between x(t) and xn is given by the following equation:
Figure imgf000024_0005
wherein:
Ts: sample period of the DAC clock wherein, if the sample clock is non-stationary, the digital codeword xn is adjusted so the output frequency stays at the desired frequency by the following equation:
Figure imgf000024_0001
wherein: non-stationary sample period of the DAC clock
Figure imgf000024_0006
: frequency control word error
Figure imgf000024_0008
Figure imgf000024_0007
9. A direct frequency synthesizer comprising: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal, where the BAW oscillator is configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; a code-modulated continuous wave (CMCW) generator capable of receiving CM parameters and a sync signal, where the CMCW generator is configured to generate a codeword; a variable interpolator/ decimator (VID) capable of receiving the codeword from the CMCW generator, the phase error signal and the frequency error signal from the frequency and phase estimation circuit and the BAW CLK signal from the BAW oscillator, where the VID is configured to generate a corrected codeword; and a high speed digital to analog converter (HS DAC) capable of receiving the BAW CLK and the corrected codeword, where the HS DAC is configured to output an analog signal.
10. The direct frequency synthesizer of claim 9, wherein the CMCW modulates a high frequency continuous wave with a wide-band code sequence.
11 . The direct frequency synthesizer of claim 9, wherein the codeword is a digital codeword xn, wherein xn is converted to the analog signal through the high-speed digital- to-analog converter (HS DAC); wherein xn corresponds to a desired analog signal at t = nTs where Ts is the period of the sample clock; wherein, for a non-stationary sample clock where the sample time happens at
Figure imgf000025_0001
the digital codeword is adjusted and the corrected codeword x„ is calculated by the variable-interpolator-decimator (VID) by the following equation:
Figure imgf000026_0001
wherein for all VID filters, codeword xn' can be calculated as follows:
Figure imgf000026_0002
wherein /i(i): VID filter coefficients.
12. A direct frequency synthesizer comprising: a high speed BAW resonator configured to generate a frequency signal; a BAW oscillator capable of receiving the frequency signal, where the BAW oscillator is configured to generate an output BAW clock signal (BAW CLK); a frequency and phase estimation circuit capable of receiving a reference clock signal from a reference clock (REF CLK) and the BAW CLK from the BAW oscillator, where the frequency and phase estimation circuit is configured to generate a frequency error signal and a phase error signal; an orthogonal frequency-division multiplexing (OFDM) generator that is capable of receiving OFDM modulation parameters and a sync signal, where the OFDM generator is configured to generate a codeword; a variable interpolator/ decimator (VID) that is capable of receiving the codeword from the OFDM generator, the phase error signal and the frequency error signal from the frequency and phase estimation circuit, and the BAW CLK from the BAW oscillator, where the VID is configured to generate a corrected codeword; and a high speed digital to analog converter (HS DAC) that is capable of receiving the BAW CLK from the BAW oscillator and the corrected codework from the VID, where the HS DAC is configured to output an analog signal.
13. The direct frequency synthesizer of claim 12, wherein an OFDM signal includes coded signals transmitted on multiple carriers continuously and in parallel.
14. The direct frequency synthesizer of claim 12, wherein the codeword is a digital codeword xn, wherein xn is converted to the analog signal through the high-speed digital- to-analog converter (HS DAC); wherein xn corresponds to a desired analog signal at t = nTs where Ts is the period of the sample clock; wherein, for a non-stationary sample clock where the sample time happens at the digital codeword is adjusted and the corrected
Figure imgf000027_0003
codeword x^ is calculated by the variable-interpolator-decimator (VID) by the following equation:
Figure imgf000027_0001
wherein For all VID filters, codeword x„ can be calculated as follows:
Figure imgf000027_0002
wherein VID filter coefficients.
Figure imgf000027_0004
PCT/US2022/070817 2022-02-24 2022-02-24 Systems and methods for synthesis of modulated rf signals WO2023163792A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN202280094115.4A CN118923042A (en) 2022-02-24 2022-02-24 System and method for synthesizing modulated RF signals
PCT/US2022/070817 WO2023163792A1 (en) 2022-02-24 2022-02-24 Systems and methods for synthesis of modulated rf signals

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US2022/070817 WO2023163792A1 (en) 2022-02-24 2022-02-24 Systems and methods for synthesis of modulated rf signals

Publications (1)

Publication Number Publication Date
WO2023163792A1 true WO2023163792A1 (en) 2023-08-31

Family

ID=87766566

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2022/070817 WO2023163792A1 (en) 2022-02-24 2022-02-24 Systems and methods for synthesis of modulated rf signals

Country Status (2)

Country Link
CN (1) CN118923042A (en)
WO (1) WO2023163792A1 (en)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5889443A (en) * 1996-09-12 1999-03-30 Nokia Mobile Phones, Ltd Frequency synthesizing circuit using a phase-locked loop
US20100020910A1 (en) * 2008-07-25 2010-01-28 Bhagavatheeswaran Gayathri A Phase-locked loop system with a phase-error spreading circuit
US20200106448A1 (en) * 2016-03-25 2020-04-02 MY Tech, LLC Systems and Methods for Digital Synthesis of Output Signals Using Resonators

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5889443A (en) * 1996-09-12 1999-03-30 Nokia Mobile Phones, Ltd Frequency synthesizing circuit using a phase-locked loop
US20100020910A1 (en) * 2008-07-25 2010-01-28 Bhagavatheeswaran Gayathri A Phase-locked loop system with a phase-error spreading circuit
US20200106448A1 (en) * 2016-03-25 2020-04-02 MY Tech, LLC Systems and Methods for Digital Synthesis of Output Signals Using Resonators

Also Published As

Publication number Publication date
CN118923042A (en) 2024-11-08

Similar Documents

Publication Publication Date Title
EP1048110B1 (en) A post-filtered sigma-delta for controlling a phase locked loop modulator
KR101045110B1 (en) Direct digital frequency synthesizer for cellular wireless communication systems based on fast frequency-hopped spread spectrum technology
US6392493B1 (en) Fractional-N frequency synthesizer
KR950700651A (en) PSK Demodulator
WO2002025807A2 (en) Wideband fast-hopping receiver front-end and mixing method
US7502435B2 (en) Two-point modulator arrangement and use thereof in a transmission arrangement and in a reception arrangement
JP3852938B2 (en) Broadband modulation PLL and modulation degree adjusting method thereof
US11933919B2 (en) Systems and methods for synthesis of modulated RF signals
WO2023163792A1 (en) Systems and methods for synthesis of modulated rf signals
JP6124382B1 (en) Oscillator, RF front-end circuit, and portable wireless communication terminal device
US8483332B2 (en) Oscillating apparatus, receiving apparatus, and oscillation control method
US8050359B2 (en) Continuously variable phase frequency shift keying
US20220239544A1 (en) Digital modulator, communication device, and digital modulator control method
Hanay et al. Fourier-domain dac-based transmitter: New concepts towards the realisation of multigigabit wireless transmitters
US20170207906A1 (en) Two point polar modulator
US7268640B2 (en) Frequency generator arrangement
CN1314211C (en) Improvements in or relating to frequency-hopping modulators and demodulators
CN111614589B (en) Tri-angle FM signal modulator, demodulator and wireless communication system
US11632140B2 (en) System clock spur reduction in OFDM receiver
US11909400B2 (en) Use of stable tunable active feedback analog filters in frequency synthesis
WO2019171607A1 (en) Oscillation device
JP2020167440A (en) Oscillation device
JP4381876B2 (en) Digital frequency converter and digital frequency converter
JP2004023720A (en) Transmission apparatus for transmitting multi-carrier modulation signal and method for using same
KR20020040980A (en) Frequency synchronization circuit

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 22929187

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 2022929187

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: DE

ENP Entry into the national phase

Ref document number: 2022929187

Country of ref document: EP

Effective date: 20240924