WO2007134317A1 - Downhill wire bonding for semiconductor device - Google Patents
Downhill wire bonding for semiconductor device Download PDFInfo
- Publication number
- WO2007134317A1 WO2007134317A1 PCT/US2007/068959 US2007068959W WO2007134317A1 WO 2007134317 A1 WO2007134317 A1 WO 2007134317A1 US 2007068959 W US2007068959 W US 2007068959W WO 2007134317 A1 WO2007134317 A1 WO 2007134317A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- lead
- capillary
- wire
- stitch
- angle
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49517—Additional leads
- H01L23/4952—Additional leads the additional leads being a bump or a wire
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49579—Lead-frames or other flat leads characterised by the materials of the lead frames or layers thereon
- H01L23/49582—Metallic layers on lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05553—Shape in top view being rectangular
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05556—Shape in side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/0601—Structure
- H01L2224/0603—Bonding areas having different sizes, e.g. different heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/2612—Auxiliary members for layer connectors, e.g. spacers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/2919—Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48095—Kinked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48465—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48599—Principal constituent of the connecting portion of the wire connector being Gold (Au)
- H01L2224/486—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48617—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
- H01L2224/48624—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48699—Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48699—Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
- H01L2224/487—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48717—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
- H01L2224/48724—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48799—Principal constituent of the connecting portion of the wire connector being Copper (Cu)
- H01L2224/488—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48817—Principal constituent of the connecting portion of the wire connector being Copper (Cu) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
- H01L2224/48824—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4911—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
- H01L2224/49111—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting two common bonding areas, e.g. Litz or braid wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49171—Fan-out arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
- H01L2224/78—Apparatus for connecting with wire connectors
- H01L2224/7825—Means for applying energy, e.g. heating means
- H01L2224/783—Means for applying energy, e.g. heating means by means of pressure
- H01L2224/78301—Capillary
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/831—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus
- H01L2224/83101—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus as prepeg comprising a layer connector, e.g. provided in an insulating plate member
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8385—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
- H01L2224/83855—Hardening the adhesive by curing, i.e. thermosetting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/852—Applying energy for connecting
- H01L2224/85201—Compression bonding
- H01L2224/85205—Ultrasonic bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92247—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01022—Titanium [Ti]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/0665—Epoxy resin
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/07802—Adhesive characteristics other than chemical not being an ohmic electrical conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
Definitions
- the invention relates to the packaging of semiconductor devices and more particularly to a device and a method of downhill wire bonding between the bond pads of the integrated circuit and lead fingers.
- Various techniques are used for packaging integrated circuits and for wire bonding between different locations of a semiconductor die, as well as between the semiconductor die and an external location such as a lead finger on a lead frame.
- the lead fingers are generally formed of copper or a copper alloy such as A42 and the bond pads on the die are generally aluminum.
- Wire bonding is performed by placing a capillary over a bond pad of the semiconductor die for making a ball bond with a ball of the wire extending out of the capillary and bonding the ball to the bond pad.
- the capillary is then moved to a lead finger of the lead frame to which a bond is to be made with the wire traveling with respect to the capillary bore and a stitch bond is then made to the lead finger using the capillary with the wire then being broken, leaving a small wire pigtail extending out of the capillary.
- wire bonding techniques form the wire connection between the bond pads of the semiconductor die and the lead fingers of the lead frame by forming a ball bond on the bond pads of the semiconductor die and looping the wire up and over to the lead fingers where the stitch bonds are formed to complete the wire bonding.
- the capillary creates a stress on the wire which depends on the curvature and more particularly on the angle of approach.
- the stress on the wire is proportional to the angle of approach of the wire bonding. The higher the angle of approach is, the more important the stress become. This causes the heel of the stitch bond to crack or to break away from the surface of contact and therefore to be unreliable, which leads to diminished yield due to faulty bonding.
- the QFN package is a particular IC packaging that gained attention in the early 2001 as the latest package being no-lead that offered size reduction and good electrical performance especially for high power with exposed die pad and short leads within the package.
- the miniature electronic devices may require three wires connected to one lead finger. With this type of exposed die pad, the resulting wire bonding angle is increased since the wire bonding between the die and the lead finger is a downhill bonding.
- broken heel stitch is a serious reliability issue which cannot always be detected by test.
- reliable wire bonding needs still to be improved especially in the case of configuration where more than one wire is connected to a lead finger. For instance in a configuration where three bonding wires are connected to a single lead finger, a broken heel stitch will cause the three bonding wires to be disconnected from the lead finger.
- the invention provides a method of downhill wire bonding between the bond pads of an integrated circuit and lead fingers that lessens thermal and mechanical stresses of downhill wire bonding.
- the above-noted problem is addressed by reducing the angle of approach of the capillary during the downhill wire bonding process between various components of the semiconductor.
- the stitch platform is welded with a gold wire that loops from the semiconductor die to the lead finger or stitch platform. It is done using the thermosonic process meaning a welding process at high temperature with ultrasound.
- the downhill wire bonding process for QFN is performed with a capillary using gold wire that connects the semiconductor die (substrate or the Integrated Circuit) to the lead fingers or stitch platform.
- the gold wire is molten into a ball by applying high current.
- the molten ball is compressed against the bond pads of the integrated circuit using temperature and ultrasonic energy.
- the capillary is lifted vertically from the bond pads of the semiconductor die to loop over to the lead finger and the gold wire is compressed against the lead finger or the stitch platform with a reduced angle of approach of the capillary.
- a method of downhill wire bonding between an integrated circuit and a plurality of lead fingers comprises the steps of: (a) forming a stitch bond on a wire bonding location on a die pad of the integrated circuit; (b) lifting vertically the wire by a height; (c) moving the wire away from the wire bonding location on said die pad of the integrated circuit to one of said plurality of lead fingers; (d) approaching one of said plurality of lead fingers with a reduced angle of approach; (e) forming a stitch bond on one of said plurality of lead fingers; and (f) bonding said one of said plurality of lead fingers to said die pad of the integrated circuit with a bonding wire which has a reduced angle with the surface of the lead finger.
- a method of downhill wire bonding between an integrated circuit and a plurality of lead fingers comprises the steps of: (a) etching each said plurality of lead fingers to increase lead finger thickness; (b) providing lead frame with said plurality of lead fingers with increased thickness; (c) providing integrated circuit with a plurality of bonding pads; (d) applying adhesive to bond integrated circuit to a lead frame die; and (e) approaching a capillary with a reduced angle of approach to bond said plurality of bonding pads of the integrated circuit to said plurality of lead fingers with a bonding wire threaded through the bore of a capillary.
- FIG. 1 is a plan view of a QFN L-lead design according to the prior art.
- FIG. 2 is a partial cross-sectional view A-A of the QFN L-lead design according to the prior art.
- FIG. 3 shows the heel of a stitch bond in a perspective view.
- FIG. 4 shows a small crack of the heel of a stitch bond in an elevation view.
- FIG. 5 is a plan view of a QFN L-lead design with an increased stitch platform on the lead finger according to the invention.
- FIG. 6 is a partial cross-sectional view B-B of the QFN L-lead design with an increased stitch platform or lead finger according to the invention.
- FIG. 7a and 7b show the comparison of partial cross- sectional view C-C between a design without an increased stitch platform or lead finger and a design with an increased stitch platform or lead finger and a reduction in the height of capillary lift.
- FIG. 8 is another partial cross-sectional view C-C of another QFN L-lead design with an increased stitch platform or lead finger in more details.
- FIG. 9 is a block diagram of an exemplary method for manufacturing a QFN L-lead with an increased stitch platform or lead finger.
- FIG. 1 a standard semiconductor 10 is shown wherein a die 16 is coupled to a lead frame die 12. Die 16 and lead frame die 12 are bonded to one another, and may be electrically connected to one another.
- die 16 comprises an integrated circuit wherein a plurality of conductive leads 18 are operable to connect die 16 to a plurality of lead fingers 20.
- FIG. 2 shows a partial cross-sectional view A-A of the standard semiconductor 10 of
- FIG. 1 shows how conductive leads 18 couple die 16 to the plurality of lead fingers 20.
- the plurality of conductive leads 18 may be electrically coupled to a plurality of bonding pads (not shown) associated with the plurality of lead fingers 20 in order to electrically couple die 16 to lead fingers 20.
- a standard capillary which has a gold wire, for example, extending through a bore enables to dispense conductive leads 18 by moving the capillary from die 16 to lead fingers 20 with the application of ultrasonic energy in a standard manner.
- capillary is lifted vertically from die 16, moves toward a selected lead finger 20 and then lowers as it approaches the selected lead finger 20 with an inner angle 22 (or outer angle 21) to form a stitch bond on the selected lead finger 20.
- the angle of approach or the inner angle 22 of the capillary determines the angle formed by the conductive lead 18 threaded through the bore of the capillary with the surface of the selected lead finger 20.
- a standard angle of approach is very often above 60 degrees. It can even reach 90 degrees to become vertical to the surface of the lead finger 20.
- the capillary is making the looping routine between die 16 and the plurality of lead fingers 20 with the gold wire being threaded through the bore of the capillary.
- the capillary is then making the same stitch bond with the gold wire on all the lead fingers 20 with the application of ultrasonic energy. If the angle of approach of capillary is reduced for all the lead fingers 20, the risk of breaking the heels of all the stitch bonds will also be drastically reduced, which will consequently increase the reliability of the semiconductor.
- FIG. 3 shows the heel of a stitch bond on a lead finger in a perspective view. If the angle of approach of the capillary is high, the surface of contact between lead 18 and lead finger 20 is reduced.
- FIG. 4 shows a small crack of the heel of a stitch bond in an elevation view.
- the small crack appears due to the thermal stress and mechanical stress that are applied to the heel of the stitch bond.
- the inner angle 22 formed between lead 18 and the surface of the lead finger 20 should be reduced as much as possible to limit the thermal and mechanical stresses on the heel of the stitch bond and to increase the quality of the downhill wire bonding and the reliability of the semiconductor.
- the angle of approach of the capillary should be as low as possible to increase the surface of contact between leads 18 and lead fingers 20.
- the height at which the capillary is lifted vertically from die 16 before it moves toward the lead fingers 20 is the height at which the capillary is lifted vertically from die 16 before it moves toward the lead fingers 20.
- the height should be as low as possible in order to have a nearly horizontal approach to the lead fingers 20.
- the capillary is lifted vertically above the plane of the bond pad of die 16 at a height which is generally between 0.010 to 0.015 inches.
- this height may be reduced to 0.006 inches in thinner packages but cannot cross beyond this limit since the gold wire may be damaged and cracked by a smaller loop height.
- the reduction in the height of the capillary lift is shown in FIG. 7b and FIG. 8.
- stitch platform is a generic term to designate the area of the stitch bond.
- the area of the stitch platform depends on the application of the semiconductor.
- the lead finger is the whole area of the stitch platform.
- the stitch platform can just be portion of the lead finger or can be physically located independently from the lead finger.
- FIG. 5 is a plan view of a QFN L- lead design with an increased stitch platform on the lead finger in a preferred embodiment.
- a semiconductor 100 is shown wherein a die 116 is coupled to a lead frame die 112. Die 116 and lead frame die 112 are bonded to one another. In some embodiments, die 116 is electrically connected to lead frame die 112.
- die 116 comprises an integrated circuit wherein a plurality of conductive leads 118 are operable to connect die 116 to a plurality of lead fingers 120.
- Lead fingers 120 has an increased thickness shown with a shaded area 130 that enables to reduce the angle of the approach of the capillary during the downhill wire bonding of conductive leads 118.
- lead fingers 120 can be, for example, a layer of polyimide film to which is secured a copper trace layer by means of adhesive layer.
- die 116 and lead frame die 112 Prior to electrically connecting die 116 to lead frame die 112, die 116 and lead frame die 112 are physically bonded to one another via an adhesive 114 (shown in FIG. 2).
- the adhesive 114 may comprise a fluid- like epoxy that is operable to be cured by an application of heat thereto.
- FIG. 6 is a partial cross-sectional view B-B of the QFN L-lead design with the increased stitch platform or increased lead finger according to the invention.
- Die 116 are connected to the plurality of lead fingers 120 by conductive leads 118.
- All lead fingers 120 have an increased stitch platform by a height H that can be for instance more than 13 mils or more than 100 microns.
- the thickness of lead fingers 120 is increased from 203 microns to 333 microns, which is represented by a shaded area 130.
- the plurality of conductive leads 118 are electrically coupled to a plurality of bonding pads (not shown) associated with the plurality of lead fingers 120 in order to electrically couple die 116 to lead fingers 120.
- the plurality of conductive leads 118 are made of gold wire.
- a capillary which uses gold wire as conductive leads 118 moves its bore from die 116 to the increased stitch platform of lead fingers 120 using the application of ultrasonic energy in a standard manner.
- the capillary is lifted vertically from die 116, moves toward a selected lead finger 120 with the increased stitch platform and then lowered as it approaches the selected lead finger 120 with an inner angle 122 (or outer angle 121).
- the inner angle 122 is lower than the previously mentioned inner angle 22, provided that the coordinates of the stitch between the two configurations without and with increased stitch platform did not change (on the OXY axis) but only for its vertical position (OZ).
- the angle of approach or the inner angle 122 of the capillary determines the angle formed by conductive lead 118 threaded through the bore of the capillary with the surface of lead finger 120. As previously mentioned, the higher the inner angle 122 is, the more important the stress on the heel of the stitch bond will be. In a preferred embodiment, the angle of approach of the capillary is reduced to less than 45 degrees, for instance between 35- 40 degrees.
- FIG. 7a and 7b show the comparison of partial cross- sectional view C-C between a design without an increased stitch platform or lead finger and a design with an increased stitch platform or lead finger and a reduction in the height of capillary lift.
- Both figures enable to show how the angle of approach 22 corresponding to a configuration without the increased stitch platform can be reduced to the angle of approach 122 corresponding to a configuration with the increased stitch platform and with a reduction in the height of capillary lift. It is not necessary to combine the increased stitch platform with the reduction in the height of capillary lift to reduce the angle of approach 22 to 122. But by combining both factors, the angle of approach is even more reduced.
- FIG. 8 is a partial cross-sectional view C-C of another QFN L-lead design illustrating the compounds used with an increased stitch platform.
- the integrated circuit 116 is bonded to the lead frame die 112 by an adhesive 114.
- the compounds used for lead fingers 120 may be identical to the ones used for lead frame die 112.
- a first layer of Copper base 158 is coated on both sides by a layer of Nickel (Ni) 156 with a thickness of 1 to 2 microns, which are then coated on both sides by a layer of Palladium (Pd) with a thickness of 0.02 to 0.1 micron, which are then coated by a thin layer of Gold (Au) with a thickness of 0.003 to 0.009 micron.
- the plurality of lead fingers 120 or the lead frame die 112 may comprise compounds such as metal or metal allow including one or more copper, silver, gold, nickel, aluminum, palladium and titanium.
- the total thickness of each lead finger 120 which has an increased thickness 130 represented by height H can be for instance more than 333 microns.
- the additional height indicated by H may be for instance equivalent to 13 mils or more than 100 microns, represents an increase by more than 50%, since the thickness of lead fingers 120 is increased from 203 microns to total of 333 microns.
- FIG. 9 is a block diagram of an exemplary method of manufacturing a QFN L-lead with an increased stitch platform or lead finger.
- the lead fingers are etched to increase the thickness of the stitch platform.
- the stitch platform represents the whole surface of the lead finger.
- the lead frame is provided with lead fingers design and increased lead finger thickness.
- the lead frame and the lead fingers can comprise the same compounds or different compounds.
- an adhesive is applied to one or more of the interior regions.
- the adhesive for example, comprises one or more components, such as a fluid-like resin.
- the integrated circuit of the die is bonded to the lead fingers using gold wire dispensed by a capillary.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Wire Bonding (AREA)
Abstract
A downhill wire bonding process for QFN uses a capillary having a gold wire for connecting a substrate and a stitch platform, wherein applying a high current moltens the gold wire into a ball. The molten ball is compressed against substrate bond pads using high temperature and ultrasonic energy. Vertical lifting of capillary relative to bond pads so as to loop over to the stitch platform compresses pads against the platform with the capillary having reduced angle of approach. Increasing the thickness of the stitch platform so as to reduce the capillary approach angle improves downhill wire bonding of the lead frames between various components of the semiconductor. Reducing capillary vertical lift height from the substrate before looping over to the stitch platform can also reduce capillary approach angle.
Description
DOWNHILL WIRE BONDING FOR SEMICONDUCTOR DEVICE
The invention relates to the packaging of semiconductor devices and more particularly to a device and a method of downhill wire bonding between the bond pads of the integrated circuit and lead fingers. BACKGROUND
Various techniques are used for packaging integrated circuits and for wire bonding between different locations of a semiconductor die, as well as between the semiconductor die and an external location such as a lead finger on a lead frame. The lead fingers are generally formed of copper or a copper alloy such as A42 and the bond pads on the die are generally aluminum. Wire bonding is performed by placing a capillary over a bond pad of the semiconductor die for making a ball bond with a ball of the wire extending out of the capillary and bonding the ball to the bond pad. The capillary is then moved to a lead finger of the lead frame to which a bond is to be made with the wire traveling with respect to the capillary bore and a stitch bond is then made to the lead finger using the capillary with the wire then being broken, leaving a small wire pigtail extending out of the capillary.
In many applications, such as wireless technologies or miniature electronic devices, it is desirable to reduce the thickness of the final packaging. And with the continued miniaturization of the packaging of semiconductor devices, in spite of the use of sophisticated bonding techniques such as the Ball Grid Array (BGA) or the Mini Ball Grid Array (MBGA), it is necessary to maintain and if possible to improve the reliability of wire bonding for such thin packages.
As previously mentioned, wire bonding techniques form the wire connection between the bond pads of the semiconductor die and the lead fingers of the lead frame by forming a ball bond on the bond pads of the semiconductor die and looping the wire up and over to the lead fingers where the stitch bonds are formed to complete the wire bonding.
Furthermore, by looping the wire up and down to complete the wire bonding, the capillary creates a stress on the wire which depends on the curvature and more particularly on the angle of approach. The stress on the wire is proportional to the angle of approach of the wire bonding. The higher the angle of approach is, the more important the stress become. This causes the heel of the stitch bond to crack or to break away from the surface of contact and therefore to be unreliable, which leads to diminished yield due to faulty bonding.
The QFN package is a particular IC packaging that gained attention in the early 2001 as the latest package being no-lead that offered size reduction and good electrical performance especially for high power with exposed die pad and short leads within the package. In some QFN packages, the miniature electronic devices may require three wires connected to one lead finger. With this type of exposed die pad, the resulting wire bonding angle is increased since the wire bonding between the die and the lead finger is a downhill bonding.
As for traditional packaging, broken heel stitch is a serious reliability issue which cannot always be detected by test. Despite actions taken to enhance the wire bonding process that showed reduction in the number of broken heel stitches, reliable wire bonding needs still to be improved especially in the case of configuration where more than one wire is connected to a lead finger. For instance in a configuration where three bonding wires are connected to a single lead finger, a broken heel stitch will cause the three bonding wires to be disconnected from the lead finger. SUMMARY
The invention provides a method of downhill wire bonding between the bond pads of an integrated circuit and lead fingers that lessens thermal and mechanical stresses of downhill wire bonding.
In accordance with one aspect of the invention, the above-noted problem is addressed by reducing the angle of approach of the capillary during the downhill wire bonding process between various components of the semiconductor. The stitch platform is welded with a gold wire that loops from the semiconductor die to the lead finger or stitch platform. It is done using the thermosonic process meaning a welding process at high temperature with ultrasound. The downhill wire bonding process for QFN is performed with a capillary using gold wire that connects the semiconductor die (substrate or the Integrated Circuit) to the lead fingers or stitch platform. The gold wire is molten into a ball by applying high current. The molten ball is compressed against the bond pads of the integrated circuit using temperature and ultrasonic energy. To complete the connection, the capillary is lifted vertically from the bond pads of the semiconductor die to loop over to the lead finger and the gold wire is
compressed against the lead finger or the stitch platform with a reduced angle of approach of the capillary.
There are two factors that enable reduction in the angle of approach of the capillary: increasing the thickness of the lead finger or the stitch platform; and/or reducing the height by which the capillary is lifted vertically from the semiconductor die before it loops over to the lead finger or the stitch platform.
According to one embodiment, a method of downhill wire bonding between an integrated circuit and a plurality of lead fingers comprises the steps of: (a) forming a stitch bond on a wire bonding location on a die pad of the integrated circuit; (b) lifting vertically the wire by a height; (c) moving the wire away from the wire bonding location on said die pad of the integrated circuit to one of said plurality of lead fingers; (d) approaching one of said plurality of lead fingers with a reduced angle of approach; (e) forming a stitch bond on one of said plurality of lead fingers; and (f) bonding said one of said plurality of lead fingers to said die pad of the integrated circuit with a bonding wire which has a reduced angle with the surface of the lead finger.
According to another embodiment, a method of downhill wire bonding between an integrated circuit and a plurality of lead fingers comprises the steps of: (a) etching each said plurality of lead fingers to increase lead finger thickness; (b) providing lead frame with said plurality of lead fingers with increased thickness; (c) providing integrated circuit with a plurality of bonding pads; (d) applying adhesive to bond integrated circuit to a lead frame die; and (e) approaching a capillary with a reduced angle of approach to bond said plurality of bonding pads of the integrated circuit to said plurality of lead fingers with a bonding wire threaded through the bore of a capillary.
The embodiments advantageously provide an improved QFN L-lead semiconductor package which comprises an integrated circuit bonded to a lead frame die with an adhesive, said integrated circuit having a plurality of die pads; and a plurality of lead fingers electrically wire bonded with said plurality of die pads of said integrated circuit; wherein each said plurality of lead fingers presents an increased stitch platform thickness. BRIEF DESCRIPTION OF THE DRAWINGS FIG. 1 is a plan view of a QFN L-lead design according to the prior art.
FIG. 2 is a partial cross-sectional view A-A of the QFN L-lead design according to the prior art.
FIG. 3 shows the heel of a stitch bond in a perspective view.
FIG. 4 shows a small crack of the heel of a stitch bond in an elevation view. FIG. 5 is a plan view of a QFN L-lead design with an increased stitch platform on the lead finger according to the invention.
FIG. 6 is a partial cross-sectional view B-B of the QFN L-lead design with an increased stitch platform or lead finger according to the invention.
FIG. 7a and 7b show the comparison of partial cross- sectional view C-C between a design without an increased stitch platform or lead finger and a design with an increased stitch platform or lead finger and a reduction in the height of capillary lift.
FIG. 8 is another partial cross-sectional view C-C of another QFN L-lead design with an increased stitch platform or lead finger in more details.
FIG. 9 is a block diagram of an exemplary method for manufacturing a QFN L-lead with an increased stitch platform or lead finger.
DETAILED DESCRIPTION OF THE EMBODIMENTS
The invention is directed towards a device and process for reducing the mechanical and thermal stress of stitch bonding by reducing the angle of approach of the downhill wire bonding. In FIG. 1, a standard semiconductor 10 is shown wherein a die 16 is coupled to a lead frame die 12. Die 16 and lead frame die 12 are bonded to one another, and may be electrically connected to one another. In the example shown in FIG.l, die 16 comprises an integrated circuit wherein a plurality of conductive leads 18 are operable to connect die 16 to a plurality of lead fingers 20. FIG. 2 shows a partial cross-sectional view A-A of the standard semiconductor 10 of
FIG. 1. And more particularly, FIG. 2 shows how conductive leads 18 couple die 16 to the plurality of lead fingers 20. Once die 16 and lead frame die 12 are physically bonded to one another, the plurality of conductive leads 18 may be electrically coupled to a plurality of bonding pads (not shown) associated with the plurality of lead fingers 20 in order to electrically couple die 16 to lead fingers 20.
A standard capillary which has a gold wire, for example, extending through a bore enables to dispense conductive leads 18 by moving the capillary from die 16 to lead fingers 20 with the application of ultrasonic energy in a standard manner. In more details, capillary is lifted vertically from die 16, moves toward a selected lead finger 20 and then lowers as it approaches the selected lead finger 20 with an inner angle 22 (or outer angle 21) to form a stitch bond on the selected lead finger 20. The angle of approach or the inner angle 22 of the capillary determines the angle formed by the conductive lead 18 threaded through the bore of the capillary with the surface of the selected lead finger 20. The higher the inner angle 22 is, the more important the stress on the heel of the stitch bond will be. A standard angle of approach is very often above 60 degrees. It can even reach 90 degrees to become vertical to the surface of the lead finger 20.
Different types of stress are applied on the heel of the stitch bond: thermal stress and mechanical stress. These stresses tend to increase the risk of crack of the heel of the stitch bond and therefore of breaking the electrical contact between die 16 and the associated lead finger 20. Therefore, the angle of approach of the capillary should be reduced to an acceptable minimum.
Lead after lead, the capillary is making the looping routine between die 16 and the plurality of lead fingers 20 with the gold wire being threaded through the bore of the capillary. The capillary is then making the same stitch bond with the gold wire on all the lead fingers 20 with the application of ultrasonic energy. If the angle of approach of capillary is reduced for all the lead fingers 20, the risk of breaking the heels of all the stitch bonds will also be drastically reduced, which will consequently increase the reliability of the semiconductor.
FIG. 3 shows the heel of a stitch bond on a lead finger in a perspective view. If the angle of approach of the capillary is high, the surface of contact between lead 18 and lead finger 20 is reduced.
FIG. 4 shows a small crack of the heel of a stitch bond in an elevation view. The small crack appears due to the thermal stress and mechanical stress that are applied to the heel of the stitch bond. The inner angle 22 formed between lead 18 and the surface of the lead finger 20 should be reduced as much as possible to limit the thermal and mechanical
stresses on the heel of the stitch bond and to increase the quality of the downhill wire bonding and the reliability of the semiconductor.
Therefore, in order to strengthen the heel of the stitch bond, the angle of approach of the capillary should be as low as possible to increase the surface of contact between leads 18 and lead fingers 20.
One factor that will favor the reduction of the angle of approach of the capillary is the height at which the capillary is lifted vertically from die 16 before it moves toward the lead fingers 20. The height should be as low as possible in order to have a nearly horizontal approach to the lead fingers 20. To avoid damaging the gold wire, the capillary is lifted vertically above the plane of the bond pad of die 16 at a height which is generally between 0.010 to 0.015 inches. However, in a preferred embodiment, this height may be reduced to 0.006 inches in thinner packages but cannot cross beyond this limit since the gold wire may be damaged and cracked by a smaller loop height. In a preferred embodiment, the reduction in the height of the capillary lift is shown in FIG. 7b and FIG. 8.
Another factor that will favor the reduction of the angle of approach of the capillary is to etch the stitch platform or the lead finger to increase its height by a reasonable amount so that the angle of approach of the capillary is as low as possible, which will be described in more details in FIG. 5, FIG. 6 and FIG. 7b. It should be kept in mind that the term "stitch platform" is a generic term to designate the area of the stitch bond. The area of the stitch platform depends on the application of the semiconductor. In a preferred embodiment, the lead finger is the whole area of the stitch platform. In other embodiments, the stitch platform can just be portion of the lead finger or can be physically located independently from the lead finger. FIG. 5 is a plan view of a QFN L- lead design with an increased stitch platform on the lead finger in a preferred embodiment. A semiconductor 100 is shown wherein a die 116 is coupled to a lead frame die 112. Die 116 and lead frame die 112 are bonded to one another. In some embodiments, die 116 is electrically connected to lead frame die 112. In FIG. 5, die 116 comprises an integrated circuit wherein a plurality of conductive leads 118 are operable to connect die 116 to a plurality of lead fingers 120. Lead fingers 120 has an increased
thickness shown with a shaded area 130 that enables to reduce the angle of the approach of the capillary during the downhill wire bonding of conductive leads 118.
In a preferred embodiment, lead fingers 120 can be, for example, a layer of polyimide film to which is secured a copper trace layer by means of adhesive layer. Prior to electrically connecting die 116 to lead frame die 112, die 116 and lead frame die 112 are physically bonded to one another via an adhesive 114 (shown in FIG. 2). The adhesive 114 may comprise a fluid- like epoxy that is operable to be cured by an application of heat thereto.
FIG. 6 is a partial cross-sectional view B-B of the QFN L-lead design with the increased stitch platform or increased lead finger according to the invention. Die 116 are connected to the plurality of lead fingers 120 by conductive leads 118. All lead fingers 120 have an increased stitch platform by a height H that can be for instance more than 13 mils or more than 100 microns. In a preferred embodiment, the thickness of lead fingers 120 is increased from 203 microns to 333 microns, which is represented by a shaded area 130. As in the conventional semiconductor, once die 116 and lead frame die 112 are physically bonded to one another, the plurality of conductive leads 118 are electrically coupled to a plurality of bonding pads (not shown) associated with the plurality of lead fingers 120 in order to electrically couple die 116 to lead fingers 120. In a preferred embodiment, the plurality of conductive leads 118 are made of gold wire.
A capillary which uses gold wire as conductive leads 118 moves its bore from die 116 to the increased stitch platform of lead fingers 120 using the application of ultrasonic energy in a standard manner. In more details, the capillary is lifted vertically from die 116, moves toward a selected lead finger 120 with the increased stitch platform and then lowered as it approaches the selected lead finger 120 with an inner angle 122 (or outer angle 121). The inner angle 122 is lower than the previously mentioned inner angle 22, provided that the coordinates of the stitch between the two configurations without and with increased stitch platform did not change (on the OXY axis) but only for its vertical position (OZ).
The angle of approach or the inner angle 122 of the capillary determines the angle formed by conductive lead 118 threaded through the bore of the capillary with the surface of lead finger 120. As previously mentioned, the higher the inner angle 122 is, the more important the stress on the heel of the stitch bond will be. In a preferred embodiment, the
angle of approach of the capillary is reduced to less than 45 degrees, for instance between 35- 40 degrees.
FIG. 7a and 7b show the comparison of partial cross- sectional view C-C between a design without an increased stitch platform or lead finger and a design with an increased stitch platform or lead finger and a reduction in the height of capillary lift. Both figures enable to show how the angle of approach 22 corresponding to a configuration without the increased stitch platform can be reduced to the angle of approach 122 corresponding to a configuration with the increased stitch platform and with a reduction in the height of capillary lift. It is not necessary to combine the increased stitch platform with the reduction in the height of capillary lift to reduce the angle of approach 22 to 122. But by combining both factors, the angle of approach is even more reduced.
FIG. 8 is a partial cross-sectional view C-C of another QFN L-lead design illustrating the compounds used with an increased stitch platform. The integrated circuit 116 is bonded to the lead frame die 112 by an adhesive 114. The compounds used for lead fingers 120 may be identical to the ones used for lead frame die 112. For instance in a preferred embodiment, a first layer of Copper base 158 is coated on both sides by a layer of Nickel (Ni) 156 with a thickness of 1 to 2 microns, which are then coated on both sides by a layer of Palladium (Pd) with a thickness of 0.02 to 0.1 micron, which are then coated by a thin layer of Gold (Au) with a thickness of 0.003 to 0.009 micron. In other embodiments, the plurality of lead fingers 120 or the lead frame die 112 may comprise compounds such as metal or metal allow including one or more copper, silver, gold, nickel, aluminum, palladium and titanium.
In a preferred embodiment, the total thickness of each lead finger 120 which has an increased thickness 130 represented by height H, can be for instance more than 333 microns. The additional height indicated by H may be for instance equivalent to 13 mils or more than 100 microns, represents an increase by more than 50%, since the thickness of lead fingers 120 is increased from 203 microns to total of 333 microns.
FIG. 9 is a block diagram of an exemplary method of manufacturing a QFN L-lead with an increased stitch platform or lead finger. At step 901, the lead fingers are etched to increase the thickness of the stitch platform. In some embodiment, the stitch platform represents the whole surface of the lead finger. At step 903, the lead frame is provided with lead fingers design and increased lead finger thickness. The lead frame and the lead fingers
can comprise the same compounds or different compounds. At step 907, an adhesive is applied to one or more of the interior regions. The adhesive, for example, comprises one or more components, such as a fluid-like resin. At step 909, the integrated circuit of the die is bonded to the lead fingers using gold wire dispensed by a capillary.
Though the invention has been described with respect to a specific example embodiments, those skilled in the art to which the invention relates will appreciate that many other embodiments and variations thereof can be implemented, without departing from the scope of the claimed invention.
Claims
1. A method of downhill wire bonding between an integrated circuit and a lead finger, the method comprising the steps of: forming a stitch bond between a wire and a wire bonding location on a die pad of the integrated circuit; lifting the wire vertically by a height after forming the stitch bond; moving the wire away from the wire bonding location toward the lead finger; approaching the lead finger with the wire at a reduced angle of approach; and forming a stitch bond between the wire and a surface of the lead finger; wherein the lead finger is connected to the die pad with the wire, and the wire makes a reduced angle of less than 45 degrees with the surface of the lead finger.
2. The method of claim 1, wherein the angle is 30 to 40 degrees.
3. The method of claim 1, wherein the angle of approach is reduced by increasing a thickness of the lead finger.
4. The method of claim 1 or 2, wherein the lead finger thickness is at least 330 microns.
5. The method of claim 1 or 3, wherein the angle of approach is reduced by minimizing a height by which the wire is lifted from the wire bonding location.
6. The method of claim 1, 2 or 3, wherein the height by which the wire is lifted is no more than 0.006 inches.
7. The method of claim 1, 2 or 3, wherein said bonding wire is a gold alloy.
8. The method of claim 1, 2 or 3, further comprising etching said lead finger.
9. The method of claim 1, further comprising forming a QFN L-lead semiconductor package.
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US80034706P | 2006-05-15 | 2006-05-15 | |
US60/800,347 | 2006-05-15 | ||
US11/747,987 | 2007-05-14 | ||
US11/747,987 US20080286959A1 (en) | 2007-05-14 | 2007-05-14 | Downhill Wire Bonding for QFN L - Lead |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2007134317A1 true WO2007134317A1 (en) | 2007-11-22 |
Family
ID=38694247
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2007/068959 WO2007134317A1 (en) | 2006-05-15 | 2007-05-15 | Downhill wire bonding for semiconductor device |
Country Status (1)
Country | Link |
---|---|
WO (1) | WO2007134317A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8129220B2 (en) | 2009-08-24 | 2012-03-06 | Hong Kong Polytechnic University | Method and system for bonding electrical devices using an electrically conductive adhesive |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5904503A (en) * | 1996-12-20 | 1999-05-18 | Texas Instruments Incorporated | Method of forming flat inner lead tips on lead frame |
US5960262A (en) * | 1997-09-26 | 1999-09-28 | Texas Instruments Incorporated | Stitch bond enhancement for hard-to-bond materials |
US6112973A (en) * | 1997-10-31 | 2000-09-05 | Texas Instruments Incorporated | Angled transducer-dual head bonder for optimum ultrasonic power application and flexibility for tight pitch leadframe |
US6388336B1 (en) * | 1999-09-15 | 2002-05-14 | Texas Instruments Incorporated | Multichip semiconductor assembly |
US20050109819A1 (en) * | 2003-11-26 | 2005-05-26 | Kulicke & Soffa Industries, Inc. | Low loop height ball bonding method and apparatus |
US6927479B2 (en) * | 2003-06-25 | 2005-08-09 | St Assembly Test Services Ltd | Method of manufacturing a semiconductor package for a die larger than a die pad |
-
2007
- 2007-05-15 WO PCT/US2007/068959 patent/WO2007134317A1/en active Application Filing
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5904503A (en) * | 1996-12-20 | 1999-05-18 | Texas Instruments Incorporated | Method of forming flat inner lead tips on lead frame |
US5960262A (en) * | 1997-09-26 | 1999-09-28 | Texas Instruments Incorporated | Stitch bond enhancement for hard-to-bond materials |
US6112973A (en) * | 1997-10-31 | 2000-09-05 | Texas Instruments Incorporated | Angled transducer-dual head bonder for optimum ultrasonic power application and flexibility for tight pitch leadframe |
US6388336B1 (en) * | 1999-09-15 | 2002-05-14 | Texas Instruments Incorporated | Multichip semiconductor assembly |
US6927479B2 (en) * | 2003-06-25 | 2005-08-09 | St Assembly Test Services Ltd | Method of manufacturing a semiconductor package for a die larger than a die pad |
US20050109819A1 (en) * | 2003-11-26 | 2005-05-26 | Kulicke & Soffa Industries, Inc. | Low loop height ball bonding method and apparatus |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8129220B2 (en) | 2009-08-24 | 2012-03-06 | Hong Kong Polytechnic University | Method and system for bonding electrical devices using an electrically conductive adhesive |
US8833418B2 (en) | 2009-08-24 | 2014-09-16 | The Hong Kong Polytechnic University | Method and system for bonding electrical devices using an electrically conductive adhesive |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6388336B1 (en) | Multichip semiconductor assembly | |
US6316822B1 (en) | Multichip assembly semiconductor | |
US6365963B1 (en) | Stacked-chip semiconductor device | |
KR101286874B1 (en) | A semiconductor device and a method of manufacturing the same | |
JP4998268B2 (en) | Semiconductor device and manufacturing method thereof | |
JP5220714B2 (en) | Resin-sealed semiconductor device and manufacturing method thereof | |
US20100044861A1 (en) | Semiconductor die support in an offset die stack | |
US20080237856A1 (en) | Semiconductor Package and Method for Fabricating the Same | |
JP2003179099A (en) | Semiconductor device and method of manufacturing the same | |
JP2004235310A (en) | Semiconductor device and method of manufacturing the same | |
JPH11307675A (en) | Resin-encapsulate semiconductor device and its manufacture | |
US20030155660A1 (en) | Semiconductor device and method of manufacturing the same, circuit board, and electronic equipment | |
US9147665B2 (en) | High bond line thickness for semiconductor devices | |
US5569956A (en) | Interposer connecting leadframe and integrated circuit | |
JP2012059782A (en) | Resin sealing type semiconductor device, and method of manufacturing the same | |
US9230937B2 (en) | Semiconductor device and a manufacturing method thereof | |
JP2008277751A (en) | Method of manufacturing semiconductor device, and semiconductor device | |
US20080286959A1 (en) | Downhill Wire Bonding for QFN L - Lead | |
US20090039509A1 (en) | Semiconductor device and method of manufacturing the same | |
US20100181675A1 (en) | Semiconductor package with wedge bonded chip | |
US20060060980A1 (en) | Ic package having ground ic chip and method of manufacturing same | |
KR100833187B1 (en) | Method of bonding wire of semiconductor package | |
KR100350084B1 (en) | Method for wire bonding in semiconductor package | |
JPH10335368A (en) | Wire-bonding structure and semiconductor device | |
WO2007134317A1 (en) | Downhill wire bonding for semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 07762193 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 07762193 Country of ref document: EP Kind code of ref document: A1 |