WO2005091366A2 - Halbleitermodul mit einem kopplungssubstrat und verfahren zur herstellung desselben - Google Patents
Halbleitermodul mit einem kopplungssubstrat und verfahren zur herstellung desselben Download PDFInfo
- Publication number
- WO2005091366A2 WO2005091366A2 PCT/DE2005/000477 DE2005000477W WO2005091366A2 WO 2005091366 A2 WO2005091366 A2 WO 2005091366A2 DE 2005000477 W DE2005000477 W DE 2005000477W WO 2005091366 A2 WO2005091366 A2 WO 2005091366A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- coupling
- semiconductor chips
- substrate
- semiconductor module
- coupling substrate
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0655—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05553—Shape in top view being rectangular
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05554—Shape in top view being square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
- H01L2224/1701—Structure
- H01L2224/1703—Bump connectors having different sizes, e.g. different diameters, heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48465—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4847—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
- H01L2224/48472—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area also being a wedge bond, i.e. wedge-to-wedge
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49175—Parallel arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73207—Bump and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0652—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01023—Vanadium [V]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01032—Germanium [Ge]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01052—Tellurium [Te]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01068—Erbium [Er]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19042—Component type being an inductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19102—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
- H01L2924/19103—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device interposed between the semiconductor or solid-state device and the die mounting substrate, i.e. chip-on-passive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19102—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
- H01L2924/19104—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device on the semiconductor or solid-state device, i.e. passive-on-chip
Definitions
- the invention relates to a semiconductor module with a coupling substrate for the electrical coupling of integrated circuits of adjacent chips and to a method for producing the semiconductor module.
- the semiconductor chips with their integrated circuits are arranged next to one another on a wiring substrate and are electrically connected to external contacts of the semiconductor module via the wiring substrate.
- Another known possibility is to use a multilayer wiring substrate which, via its structured metal layers and correspondingly planned through contacts, enables internal connections between integrated circuits of adjacent semiconductor chips of the semiconductor module.
- This solution is cost-intensive because the housing costs are high with a high connection density in a rewiring substrate rise sharply, especially since additional "build-up" layers are required for the rewiring substrate.
- the object of the invention is to provide a semiconductor module and to provide a method for its production which does not increase the requirement for the wiring density of a wiring substrate and nevertheless enables integrated circuits of semiconductor chips of the semiconductor module arranged next to one another to be partially internally interconnected. It is also an object of the invention to provide an inexpensive solution to this problem.
- a semiconductor module with a coupling substrate for the electrical coupling of integrated circuits of adjacent semiconductor chips is created.
- the semiconductor module has semiconductor chips with integrated circuits. These semiconductor chips are arranged on a carrier structure, via which the semiconductor chips are electrically connected to external contacts of the semiconductor module.
- This carrier structure can be a wiring substrate, which the few 10 ⁇ m contact surfaces of the semiconductor chips via wiring structures with the external contacts, the dimensions of some 100 ⁇ m, electrically connected.
- a carrier structure can also have flat conductor structures which are formed with the aid of a flat conductor frame or a “lead frame”.
- the coupling substrate for the electrical coupling of the integrated circuit of the adjacent semiconductor chips overlaps edge regions of these adjacent semiconductor chips. Chip contact surfaces are arranged on the active upper side of the semiconductor chips, which are electrically connected to one another via the coupling substrate.
- Such a semiconductor module has the advantage that internal connections between the integrated circuits of adjacent semiconductor chips do not have to run via the relatively cost-intensive wiring substrate, but rather can be coupled to one another via a relatively inexpensive coupling substrate. Furthermore, this solution has the advantage that it is not a problem to allow crossings of assignments to the contact surfaces of the semiconductor chips via the coupling substrate. The user is therefore not bound to provide a strict sequence of opposing contact surfaces. In extreme cases, it can even connect a contact area of an integrated circuit located on the top left of a semiconductor chip with a contact area of an integrated circuit of an adjacent semiconductor chip located at the bottom right.
- the coupling substrate has an upper side with coupling contact surfaces and an underside opposite the upper side.
- the coupling substrate has an axis of symmetry, to which the coupling contact surfaces are arranged in mirror symmetry and are electrically connected to one another via coupling conductor tracks of the coupling substrate. Connections to correspondingly arranged contact surfaces of the integrated circuits of adjacent semiconductor components can then be made in the shortest possible way from such symmetrically arranged coupling surfaces.
- the width of the coupling substrate can be adapted to the requirements of these connections between the coupling substrate and contact areas of adjacent semiconductor chips.
- the coupling surfaces are electrically connected in pairs on both sides of the axis of symmetry.
- This paired internal connection between the coupling contact surfaces of the coupling substrate has the advantage that no crossings occur and thus it is possible to use a single-layer combination of an insulating support and a metallic wiring structure for the formation of the coupling substrate, which reduces the cost of the coupling substrate.
- Another advantageous coupling contact surface arrangement provides that not only signal connections and test connections are coupled via the coupling substrate, but also supply potentials such as V DD and V S s are connected via the coupling substrate.
- the coupling substrate with its length 1 can be adapted to the length L of the side edges of the semiconductor chips to be coupled, and a large-area coupling contact surface can be provided for the respective supply potential in the area of the broad sides of the coupling substrate.
- Via several bond wires connected in parallel an elongated and wide contact connection strip can thus be formed on the long sides of the coupling substrate for contact connection areas of the potential supply, which supplies the integrated circuits to be coupled with potential voltages via bonding wires or flipchip contacts.
- the coupling contact areas in such a way that 2 bond connections are positioned thereon, which lead to two adjacent semiconductor chips and connect them to one another via such coupling contact areas.
- the coupling contact surfaces are arranged in a staggered manner on the coupling substrate and spaced apart from one another in such a way that bond connections to the supply potential are possible in between.
- the coupling contact areas with flip-chip contacts and to arrange them in such a way that they can be applied directly to contact areas of the adjacent integrated circuits of the semiconductor chips.
- This ' coupling possibility establishes the shortest connection between the integrated circuits of the adjacent semiconductor chips.
- the coupling substrate is simplified by the flip-chip technology in such a way that this solution for internal connections is superior to the previous solution proposals, as mentioned above.
- a high connection density can be achieved with the flipchip technology, especially since the flipchip contacts cannot be applied with the aid of bonding tools, and thus enable a smaller step size or a smaller center distance between the coupling contact surfaces and thus also between the coupling conductor tracks , Furthermore, it is possible to connect the coupling contact areas to the chip contact areas via bond wire connections.
- the respective width of the bonding tool must be taken into account for the center distance between the two coupling contact surfaces, so that although a larger step size is required, the adjustment options for bonding wire connections compared to aligning flipchip contacts are made considerably easier because this Executing operating personnel can closely observe the coupling contact surfaces to be adjusted and the chip contact surfaces. It is assumed that both the active upper side of the adjacent semiconductor chips and the upper sides of the coupling substrates can be viewed from a stereomicroscope, and the undersides of the coupling substrates are arranged in edge regions of the adjacent semiconductor chips.
- the coupling substrate with its back not to the Randsei- th of the semiconductor chips, but on top 'of the wiring substrate of the semiconductor module disposed such that the edge regions of the adjacent semiconductor chips overlap the upper surface of the coupling substrate.
- the coupling substrate has flip-chip contacts or surface-mountable contacts on its upper side, which can be connected to one another with the contact areas in an overlapping region of the semiconductor chips when the semiconductor chips are applied to the wiring substrate.
- This embodiment of the invention has the advantage that the coupling substrate is almost completely mechanically protected by the adjacent semiconductor chips, because the overlapping edge regions of the semiconductor chips are arranged above the coupling substrate.
- the coupling substrate has passive and / or active components which provide trimming, tuning, matching, inductive coupling and / or capacitive coupling between adjacent semiconductor chips via the coupling substrate.
- passive components can be resistors, coils and capacitors, which arise depending on the line routing.
- active components such as thin film transistors or thin film diodes, can also be implemented on the coupling substrate in order to increase the functionality of the integrated circuits coupled to one another.
- fuse lines or "fuses” which can be interrupted later if necessary in order to increase the modularity of the semiconductor module.
- "fuses” it is not even necessary to provide a special conductor track design, especially since normal coupling conductor tracks already exist in pairs between the coupling contact surfaces of the coupling substrate. These existing lines can be separated from each other.
- An IC component with thin-film wiring can also be used as the coupling substrate.
- the coupling substrate can be elongated and can be adapted to the edge length L of the adjacent semiconductor chips. If the edge length L of the adjacent semiconductor chips exceeds a critical length, then two, three or more coupling substrates with a single length 1 can also be provided, the sum of which can reach the total edge length L.
- a contact area arrangement of adjacent semiconductor chips is preferably adapted to the arrangement of the coupling contact areas of the coupling substrate. The more precisely this adaptation takes place, the easier it is to maintain a reliable adjustment even when using flipchip contacts for the coupling substrate.
- the methods for producing a semiconductor module with a coupling substrate have three main variants. These variants depend on whether the semiconductor chips with flip chip contacts or with bond connections are arranged on the wiring substrate. In addition, these methods depend on whether the coupling substrates are equipped with flipchip contacts or are intended for bond connections.
- a wiring substrate for a semiconductor module with adjacent semiconductor chips is first produced using flip-chip technology, the adjacent semiconductor chips not only having flip-chip contacts on their active top side but also the integrated circuitry gene.
- a coupling substrate which has flip-chip contacts on its upper side, is then applied with its lower side to the wiring substrate.
- the coupling substrate is positioned in such a way that provided edge regions of the semiconductor chips overlap the coupling substrate.
- the structure of the coupling substrate can also be electrically connected to the wiring substrate via vias.
- These adjacent semiconductor chips also have flip-chip contacts, but with a larger diameter than the flip-chip contacts of the coupling substrate.
- the next step is to apply adjacent semiconductor chips by overlapping the coupling substrate and by connecting the flip chip contacts of the semiconductor chip to the wiring substrate and the flip chip contacts of the coupling substrate with corresponding chip contact areas in the edge regions of the active top sides of the adjacent semiconductor chips.
- This method has the advantage that the coupling substrate is largely covered by the semiconductor chips arranged above and overlapping and is thus protected against mechanical damage.
- the method has the advantage that the coupling of the integrated circuit of adjacent semiconductor chips can be carried out with relatively few method steps.
- a second variant of the method provides for the production of a wiring substrate for a semiconductor module with adjacent semiconductor chips, which have integrated circuits, as the first method step. Then the
- This connection can preferably be done by soldering.
- the last step is to establish bond connections between freely accessible chip contact areas of adjacent semiconductor chips with the wiring substrate.
- This method has the advantage that the shortest possible electrical connections between the integrated circuits are created when the coupling substrate is applied.
- the method differs from the first method in that bond connections are now also to be taken into account, but which only occur in edge regions of the wiring substrate. However, such bond connections must be embedded in a plastic compound in order to protect them from mechanical damage.
- a third method variant for producing a semiconductor module provides that a wiring substrate for a semiconductor module with adjacent semiconductor chips which have integrated circuits is first produced. Then these semiconductor chips are placed on the wiring substrate, with a material connection between the rear sides of the
- both the internal connections from the contact areas of the semiconductor chips to the coupling substrate and the external connections from the contact areas of the semiconductor chips to the external contact areas of the wiring substrate via the contact connection areas are produced using one and the same technique, which reduces the manufacturing costs of such a semiconductor module ,
- Figure 1 shows a schematic plan view of a semiconductor module with two coupling substrates of a first embodiment of the invention
- Figure 2 shows one. schematic cross section through the semiconductor module according to Figure 1;
- FIG. 3 shows a schematic plan view of an upper side of a coupling substrate for the first embodiment of the invention according to FIG. 1;
- FIG. 4 shows a schematic top view of a semiconductor module with a coupling substrate
- FIG. 5 shows a schematic top view of a semiconductor module with two coupling substrates of a second embodiment of the invention
- FIG. 6 shows a schematic cross section of a semiconductor module according to FIG. 5
- FIG. 7 shows a schematic top view of an upper side of a coupling substrate for the second embodiment of the invention according to FIG. 5;
- FIG. 8 shows a schematic top view of a semiconductor module with two coupling substrates of a third embodiment of the invention.
- FIG. 9 shows a schematic cross section through the semiconductor module according to FIG. 8.
- FIG. 10 shows a schematic plan view of an upper side of a coupling substrate for the third embodiment of the invention according to FIG. 8.
- FIG. 1 shows a schematic top view of a semiconductor module 4 with two coupling substrates 1 of a first embodiment of the invention.
- a plastic compound covering the semiconductor module 4 is omitted in FIG. 1 in order to show the two coupling substrates 1 and their internal bond connection 17 to the adjacent semiconductor chips 2 and 3 on a wiring substrate 5 of the semiconductor module 4.
- FIG. 1 shows that the bond wire technology is used for this semiconductor module 4 as connection technology.
- internal chip contact areas 8 are arranged in edge areas 6 and 7 of the adjacent semiconductor chips 2 and 3, respectively.
- the two coupling substrates 1 overlap the semiconductor edges in the edge regions 6 and 7 and in turn have coupling contact surfaces 12. Between the coupling contact areas 12, the coupling substrates 1 and the internal chip contact areas 8 of the integrated circuits of the adjacent half conductor components 2 and 3, bond connections 17 are arranged, which produce the internal bond connection 17 between the internal chip contact areas 8 and the coupling contact areas 12.
- the adjacent semiconductor chips 2 and 3 For the external connections of the semiconductor module 4 to its external contacts, the adjacent semiconductor chips 2 and 3 have external chip contact areas 23. These external chip contact areas 23 are connected via bond connections 16 to contact connection areas 24 on an upper side 25 of the wiring substrate 5.
- the coupling substrates 1 While the semiconductor chips 2 and 3 have an edge length L x or L 2 , the coupling substrates 1 have a length li or 1 2 at a width b. Since in this embodiment of the invention two coupling substrates 1 are provided for the lengths Li and L 2 of the semiconductor chips 2 and 3, the length li and 1 2 of the coupling substrates are less than half the edge length L of the semiconductor chips 2 and 3.
- the width b of the coupling substrates is selected so that a sufficient number of coupling contact surfaces 12 in pairs and staggered in their symmetry with respect to an axis of symmetry are possible number of coupling contact surfaces 12.
- FIG. 2 shows a schematic cross section through the semiconductor module 4 according to FIG. 1 along the section plane AA in FIG. 1.
- the semiconductor chips 2 and 3 are adjacent to
- Rear sides 19 and 20 are arranged on chip mounting surfaces 21 of the top side 25 of the wiring substrate 5.
- the underside of the coupling substrate 1 is integrally connected to the edge regions 6 and 7 of the semiconductor chips 2 and 3, respectively.
- the underside of the coupling substrate 1 is integrally connected to the edge regions 6 and 7 of the semiconductor chips 2 and 3, respectively.
- the coupling contact surfaces 12 are opposed in pairs in this embodiment of the invention arranged and connected via bond connections 17 to the pair of opposing internal chip contact surfaces 8. This results in an internal bond connection between the circuit of the integrated circuit of the semiconductor chip 2 and the circuit of the integrated circuit of the semiconductor chip 3 on the active upper side 10 of the semiconductor chip. With this coupling substrate 1, the connection density of the wiring substrate 5 for the semiconductor module 4 is thus relieved.
- the external contacts 22 on the underside of the wiring substrate 5 are also the external contacts
- FIG. 3 shows a schematic plan view of an upper side 11 of a coupling substrate 1 with a coupling contact surface arrangement 18 for the first embodiment of the invention according to FIG. 1.
- the total edge length 1 of the coupling substrate 1 is 2.6 mm and the total width b is for this embodiment of the invention 0.7 mm.
- the step size w for the coupling contact surfaces 12 is, for example, 80 ⁇ m, so that coupling lines, not shown, connect the 126 coupling contact surfaces 12 arranged in pairs on both sides of the axis of symmetry 14. With an edge length 1 of 10 mm, approximately 500 coupling contact surfaces 12 on the coupling substrate 1 are possible on both sides of the axis of symmetry 14.
- the coupling contact surfaces 12 are rectangular and a minimum step width w cannot be undershot due to the dimensions of the bonding tool. Furthermore, three rows of coupling contact areas 12 are provided on both sides of the axis of symmetry 14, the alignment of the coupling contact areas 12 being offset from one row to the next row, and taking into account the thickness of a bonding wire, so that three bonding wires can be arranged next to one another in three rows without having to move touching each other and without triggering short circuits.
- FIG. 4 shows a schematic plan view of a semiconductor module 4 with a coupling substrate 1.
- This coupling substrate 1 has a coupling contact surface arrangement 18 which differs from the coupling substrate 1 of FIG. 3.
- the coupling substrate 1 With this coupling substrate 1, not only signal connections and test connections are coupled via the coupling substrate 1, but also supply potentials such as V DD and V ss are connected via the coupling substrate 1.
- the coupling substrate 1 corresponds in its edge length 1 approximately to the edge length L of the side edges of the semiconductor chips 2 and 3 to be coupled.
- large-area coupling contact surfaces 32, 33, 34 and 35 for the respective supply potential V DD or V ss provided.
- An elongated and wide contact connection strip 38, 39 can thus be formed on the long sides of the coupling substrate 1 via a plurality of bonding wires 36 connected in parallel to contact connection areas 37 of the potential supply. Supply these contact connection strips 38 and 39 the integrated circuits to be coupled with potential voltages V DD or V ss via the parallel bond wires 36 or via flip-chip contacts, as shown in FIG. 8.
- the remaining coupling contact surfaces 12 are designed such that 2 bond connections 40 and 41 can be positioned thereon, which lead to two adjacent semiconductor chips 2 and 3 and are connected to one another via the coupling contact surfaces 12.
- the coupling contact surfaces 12 are arranged gestaf- Feit on the coupling substrate 1 and spaced from each other such that between bond connections 42 to the supply potentials V DD and V ss are possible.
- FIG. 5 shows a schematic top view of a semiconductor module 4 with two coupling substrates 1 of a second embodiment of the invention.
- Components with the same functions as in the previous figures are identified by the same reference numerals and are not discussed separately.
- the difference between this second embodiment and the first embodiment according to FIG. 1 is that the two coupling substrates 1 have no bond connections, but rather have flip-chip contacts which correspond to corresponding internal contact connection areas 24 of the integrated circuits of the adjacent semiconductor chips 2 and 3. pondieren. Only the contact areas 23 on the edge sides of the semiconductor chips 2 and 3 intended for an external connection are connected to contact connection areas 24 on the top side 25 of the wiring substrate 5 via bond connections 16.
- FIG. 6 shows a schematic cross section of a semiconductor module 4 according to FIG. 5 along the section plane BB in FIG. 4.
- the upper side of the coupling substrate 1 is 11 aligned on the top sides 9 and 10 of the semiconductor chip 2 and 3 and has on this top side 11 flip chip contacts 15 which are connected to internal chip contact surfaces 8.
- Such a coupling substrate 1 can be more compact and have more coupling contact surfaces 12 than a coupling substrate 1, as is shown in FIG. 1 in the first embodiment of the invention.
- a dashed line 26 in FIG. 5 again indicates the contour of a possible semiconductor module housing.
- FIG. 7 shows a schematic top view of an upper side of a coupling substrate 1 with a coupling contact surface arrangement 18 for the second embodiment of the invention according to FIG. 4.
- the edge length 1 of the coupling substrate 1 is 1.5 mm and the width b is 0.45 mm.
- the step size w for the coupling contact surfaces 12, which are provided for flip-chip contacts, is likewise 60 ⁇ , and four rows of coupling contact surfaces 12 can be accommodated on this surface of the coupling substrate 1 on each side of the axis of symmetry 14.
- the total number is set to 'either side of the axis of symmetry 14 100 coupling pads 12.
- a side length 1 of 10 mm can be accommodated with the same arrangement of up to 650 coupling pads 12th
- An advantage of flipchip contacts on a coupling substrate 1 is that the coupling contact surfaces 12 for flipchip contacts can be arranged in rows and columns and do not have to be staggered, as is the case with coupling contact surfaces 12 intended for bonding connections, as in FIG. 3 are.
- FIG. 8 shows a schematic top view of a semiconductor module 4 with two coupling substrates 1 of a third embodiment of the invention.
- Components with the same functionality NEN, as in the previous figures, are identified by the same reference symbols and are not discussed separately.
- the third embodiment of the invention differs from the first and second embodiment of the invention in that the coupling substrate 1 is arranged with its underside 13 in a material-locking manner on the wiring substrate 5 and via flip-chip contacts 15 with internal chip contact areas in edge regions and the semiconductor chips 2 and 3 connected is.
- FIG. 9 shows a schematic cross section through the semiconductor module 4 according to FIG. 8 along the section plane CC in FIG. 7.
- the coupling substrate 1 is arranged between the wiring substrate 5, on which it is fixed in an electrically conductive manner with its underside 13, and the semiconductor chips 2 and 3.
- the flipchip contacts 15 of the coupling substrate 1 have a smaller diameter than the flipchip contacts 30 of the semiconductor chips 2 and 3 and are partially electrically connected to the wiring substrate 5 via vias 31.
- the rear sides 19 and 20 of the semiconductor chips 2 and 3 can simultaneously form an upper side of the semiconductor module 4, while the outer contacts 22 are arranged on the lower side 27.
- a heat sink can be applied to the rear sides 19 and 20 of the semiconductor chips 2 and 3 without a plastic housing compound hindering the heat conduction.
- a dashed line 26 again indicates the possible outlines of a plastic housing, which in this case can consist of an "undermold" material.
- the flipchip contacts 30 of the semiconductor chips 2 and 3 have a larger diameter than the flipchip contacts 15 of the coupling substrate. And this diameter Difference is compensated for by the coupling substrate 1 itself.
- FIG. 10 shows a schematic plan view of a top side 11 of a coupling substrate 1 for the third embodiment of the invention according to FIG. 8.
- a plurality of flip chip contacts 30 are interconnected via conductor tracks 43 to supply connections of large area for the supply potential V DD or V SS , both of which Supply semiconductor chips with supply potentials, especially since these are electrically connected to supply lines of the wiring substrate of the semiconductor module via vias through the coupling substrate 1.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Wire Bonding (AREA)
- Semiconductor Integrated Circuits (AREA)
- Combinations Of Printed Boards (AREA)
Abstract
Description
Claims
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/532,321 US7498674B2 (en) | 2004-03-18 | 2006-09-15 | Semiconductor module having a coupling substrate, and methods for its production |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE102004013681A DE102004013681B3 (de) | 2004-03-18 | 2004-03-18 | Halbleitermodul mit einem Kopplungssubstrat und Verfahren zur Herstellung desselben |
DE102004013681.5 | 2004-03-18 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/532,321 Continuation US7498674B2 (en) | 2004-03-18 | 2006-09-15 | Semiconductor module having a coupling substrate, and methods for its production |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2005091366A2 true WO2005091366A2 (de) | 2005-09-29 |
WO2005091366A3 WO2005091366A3 (de) | 2006-03-16 |
Family
ID=34964926
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/DE2005/000477 WO2005091366A2 (de) | 2004-03-18 | 2005-03-16 | Halbleitermodul mit einem kopplungssubstrat und verfahren zur herstellung desselben |
Country Status (4)
Country | Link |
---|---|
US (1) | US7498674B2 (de) |
CN (1) | CN100517703C (de) |
DE (1) | DE102004013681B3 (de) |
WO (1) | WO2005091366A2 (de) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7498674B2 (en) | 2004-03-18 | 2009-03-03 | Infineon Technologies Ag | Semiconductor module having a coupling substrate, and methods for its production |
WO2015120196A1 (en) * | 2014-02-06 | 2015-08-13 | Xilinx, Inc. | Low insertion loss package pin structure and method |
US10177107B2 (en) | 2016-08-01 | 2019-01-08 | Xilinx, Inc. | Heterogeneous ball pattern package |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9069418B2 (en) * | 2008-06-06 | 2015-06-30 | Apple Inc. | High resistivity metal fan out |
US8227904B2 (en) | 2009-06-24 | 2012-07-24 | Intel Corporation | Multi-chip package and method of providing die-to-die interconnects in same |
US9059179B2 (en) * | 2011-12-28 | 2015-06-16 | Broadcom Corporation | Semiconductor package with a bridge interposer |
US9646894B2 (en) | 2013-03-15 | 2017-05-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging mechanisms for dies with different sizes of connectors |
DE102013106965B4 (de) * | 2013-03-15 | 2021-12-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Halbleiter-Die-Package und Verfahren zum Bilden desselben |
US9070644B2 (en) | 2013-03-15 | 2015-06-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging mechanisms for dies with different sizes of connectors |
US11069734B2 (en) | 2014-12-11 | 2021-07-20 | Invensas Corporation | Image sensor device |
US11056373B2 (en) * | 2015-07-21 | 2021-07-06 | Apple Inc. | 3D fanout stacking |
US10204893B2 (en) | 2016-05-19 | 2019-02-12 | Invensas Bonding Technologies, Inc. | Stacked dies and methods for forming bonded structures |
US20180166419A1 (en) * | 2016-12-12 | 2018-06-14 | Nanya Technology Corporation | Semiconductor package |
US11177201B2 (en) * | 2017-11-15 | 2021-11-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor packages including routing dies and methods of forming same |
WO2020010265A1 (en) | 2018-07-06 | 2020-01-09 | Invensas Bonding Technologies, Inc. | Microelectronic assemblies |
KR102538704B1 (ko) * | 2018-12-04 | 2023-06-01 | 에스케이하이닉스 주식회사 | 플렉시블 브리지 다이를 포함한 스택 패키지 |
US11296053B2 (en) | 2019-06-26 | 2022-04-05 | Invensas Bonding Technologies, Inc. | Direct bonded stack structures for increased reliability and improved yield in microelectronics |
KR102674087B1 (ko) * | 2019-09-06 | 2024-06-12 | 에스케이하이닉스 주식회사 | 전자기간섭 차폐층을 포함하는 반도체 패키지 |
US11631647B2 (en) | 2020-06-30 | 2023-04-18 | Adeia Semiconductor Bonding Technologies Inc. | Integrated device packages with integrated device die and dummy element |
US11764177B2 (en) | 2020-09-04 | 2023-09-19 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structure with interconnect structure |
US11728273B2 (en) | 2020-09-04 | 2023-08-15 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structure with interconnect structure |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2569052A1 (fr) * | 1984-08-10 | 1986-02-14 | Thomson Csf | Procede d'interconnexion de circuits integres |
US20020056911A1 (en) * | 1999-05-06 | 2002-05-16 | Hitachi, Ltd. | Semiconductor device |
US6436735B1 (en) * | 1997-05-23 | 2002-08-20 | Alpine Microsystems, Inc. | Method for mounting an integrated circuit having reduced thermal stresses between a bond pad and a metallic contact |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5291064A (en) * | 1991-04-16 | 1994-03-01 | Nec Corporation | Package structure for semiconductor device having a flexible wiring circuit member spaced from the package casing |
US5917242A (en) | 1996-05-20 | 1999-06-29 | Micron Technology, Inc. | Combination of semiconductor interconnect |
US5817530A (en) | 1996-05-20 | 1998-10-06 | Micron Technology, Inc. | Use of conductive lines on the back side of wafers and dice for semiconductor interconnects |
US6517117B1 (en) | 2000-11-13 | 2003-02-11 | Han-Chin Lai | Through wall connector for a reservoir |
JP3839267B2 (ja) * | 2001-03-08 | 2006-11-01 | 株式会社ルネサステクノロジ | 半導体装置及びそれを用いた通信端末装置 |
JP3948393B2 (ja) * | 2002-03-13 | 2007-07-25 | ソニー株式会社 | 半導体装置及びその製造方法 |
TWI221333B (en) * | 2003-01-14 | 2004-09-21 | Advanced Semiconductor Eng | Bridge connection type of MCM package |
DE102004013681B3 (de) | 2004-03-18 | 2005-11-17 | Infineon Technologies Ag | Halbleitermodul mit einem Kopplungssubstrat und Verfahren zur Herstellung desselben |
-
2004
- 2004-03-18 DE DE102004013681A patent/DE102004013681B3/de not_active Expired - Fee Related
-
2005
- 2005-03-16 CN CNB200580015247XA patent/CN100517703C/zh not_active Expired - Fee Related
- 2005-03-16 WO PCT/DE2005/000477 patent/WO2005091366A2/de active Application Filing
-
2006
- 2006-09-15 US US11/532,321 patent/US7498674B2/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2569052A1 (fr) * | 1984-08-10 | 1986-02-14 | Thomson Csf | Procede d'interconnexion de circuits integres |
US6436735B1 (en) * | 1997-05-23 | 2002-08-20 | Alpine Microsystems, Inc. | Method for mounting an integrated circuit having reduced thermal stresses between a bond pad and a metallic contact |
US20020056911A1 (en) * | 1999-05-06 | 2002-05-16 | Hitachi, Ltd. | Semiconductor device |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7498674B2 (en) | 2004-03-18 | 2009-03-03 | Infineon Technologies Ag | Semiconductor module having a coupling substrate, and methods for its production |
WO2015120196A1 (en) * | 2014-02-06 | 2015-08-13 | Xilinx, Inc. | Low insertion loss package pin structure and method |
US10038259B2 (en) | 2014-02-06 | 2018-07-31 | Xilinx, Inc. | Low insertion loss package pin structure and method |
US10177107B2 (en) | 2016-08-01 | 2019-01-08 | Xilinx, Inc. | Heterogeneous ball pattern package |
Also Published As
Publication number | Publication date |
---|---|
WO2005091366A3 (de) | 2006-03-16 |
US7498674B2 (en) | 2009-03-03 |
CN1961426A (zh) | 2007-05-09 |
US20070080442A1 (en) | 2007-04-12 |
DE102004013681B3 (de) | 2005-11-17 |
CN100517703C (zh) | 2009-07-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE102004013681B3 (de) | Halbleitermodul mit einem Kopplungssubstrat und Verfahren zur Herstellung desselben | |
DE2542518C3 (de) | ||
DE10250538B4 (de) | Elektronisches Bauteil als Multichipmodul und Verfahren zu dessen Herstellung | |
DE69522887T2 (de) | Dreidimensionaler integrierter Schaltungsstapel | |
DE4301915C2 (de) | Mehrfachchip-Halbleitervorrichtung | |
DE102004022884B4 (de) | Halbleiterbauteil mit einem Umverdrahtungssubstrat und Verfahren zur Herstellung desselben | |
DE69522600T2 (de) | Halbleiteranordnung und Herstellungsverfahren für diese Halbleiteranordnung | |
DE102005010156B4 (de) | Verfahren zum Ausbilden einer Anordnung aus gestapelten Einzelschaltkreisen | |
DE3850629T2 (de) | Adaptierbarer Schaltkreis. | |
DE10259221B4 (de) | Elektronisches Bauteil mit einem Stapel aus Halbleiterchips und Verfahren zur Herstellung desselben | |
EP1716595B1 (de) | Halbleiterbauteil mit einem stapel aus halbleiterchips und verfahren zur herstellung desselben | |
DE102018132701A1 (de) | Halbleiter-Package und Herstellungsverfahren dafür | |
DE69422463T2 (de) | Halbleiteranordnung mit einem Halbleiterchip mit Rückseitenelektrode | |
DE102005016439B4 (de) | Halbleiterbauelementpackung und Herstellungsverfahren | |
DE3233195A1 (de) | Halbleitervorrichtung | |
DE102006016345A1 (de) | Halbleitermodul mit diskreten Bauelementen und Verfahren zur Herstellung desselben | |
DE4027072C2 (de) | Halbleiteranordnung | |
DE19714470A1 (de) | Drahtbondchipverbindung mit hoher Dichte für Multichip-Module | |
DE10142119B4 (de) | Elektronisches Bauteil und Verfahren zu seiner Herstellung | |
EP1120831A2 (de) | Elektrisches Bauteil mit einer Abschirmeinrichtung | |
DE19801312A1 (de) | Halbleiterbauelement mit mehreren Substratlagen und zumindest einem Halbleiterchip und einem Verfahren zum Herstellen eines solchen Halbleiterbauelementes | |
DE19517367A1 (de) | Verfahren zum Anschließen der Ausgangsbereiche eines Chips mit integrierter Schaltung und so erhaltener Mehr-Chip-Modul | |
DE69509979T2 (de) | BGA Gehäuse für integrierte Schaltungen und Verfahren zu ihrer Herstellung | |
WO2000041241A1 (de) | Vertikal integrierte halbleiteranordnung | |
DE102005041174A1 (de) | Leistungshalbleiterbauteil mit Leitungen innerhalb eines Gehäuses |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DPE1 | Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 11532321 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 200580015247.X Country of ref document: CN |
|
WWP | Wipo information: published in national office |
Ref document number: 11532321 Country of ref document: US |
|
122 | Ep: pct application non-entry in european phase |