WO1998024128A1 - Dispositif a semi-conducteur - Google Patents
Dispositif a semi-conducteur Download PDFInfo
- Publication number
- WO1998024128A1 WO1998024128A1 PCT/JP1996/003495 JP9603495W WO9824128A1 WO 1998024128 A1 WO1998024128 A1 WO 1998024128A1 JP 9603495 W JP9603495 W JP 9603495W WO 9824128 A1 WO9824128 A1 WO 9824128A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- power element
- lead
- semiconductor device
- lead frame
- control element
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/0601—Structure
- H01L2224/0603—Bonding areas having different sizes, e.g. different heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/4501—Shape
- H01L2224/45012—Cross-sectional shape
- H01L2224/45015—Cross-sectional shape being circular
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48257—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a die pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/4901—Structure
- H01L2224/4903—Connectors having different sizes, e.g. different diameters
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/4905—Shape
- H01L2224/49051—Connectors having different shapes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4911—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
- H01L2224/49111—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting two common bonding areas, e.g. Litz or braid wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49171—Fan-out arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Definitions
- the present invention relates to a semiconductor device, and more particularly, to a semiconductor device in which a power element and a control element for controlling the power element are packaged.
- FIG. 6 shows a semiconductor device described in Japanese Unexamined Patent Application Publication No. Hei 5-292975.
- a semiconductor device 90 shown in FIG. 6 has a configuration in which a power device and an integrated control device for controlling the power device are housed in the same package, and is referred to as a multi-chip type semiconductor device. .
- an external lead 23 having a power chip mounting area 23 a for mounting a power chip 26 and a control chip 2 are formed from two lead frames 31 arranged opposite to each other.
- the control chip mounting area 33 on which 7 is mounted extends.
- the power chip 26 and the control chip 27 are electrically connected to an external lead extending from the lead frame 31 by an aluminum wire 28 and a gold wire 29, respectively. Have been. Note that the power chip 26 and the control chip 27 are sealed by the exterior resin 101 formed in the region surrounded by the dashed line shown in FIG.
- the electrical connection between the power chip 26 and the control chip 27 and the external lead is made by wire bonding.
- wire bonding reliable bonding cannot be achieved unless the material of the wire and the material of the portion to which the wire is connected are properly combined.
- the external lead connecting the aluminum wire 28 must have at least a nickel connection
- the external lead connecting the gold wire 29 must have at least a connection.
- lead frame 31 is formed of copper, portions to which aluminum wire 28 and gold wire 29 are connected are provided with nickel plating and silver plating, respectively.
- the part where aluminum wire 28 and gold wire 29 are connected is Since they were mixed, nickel plating and silver plating were applied by spot plating that performed plating locally.
- the power chip mounting area 23a and the control chip mounting area 33a were connected to the lead frame 31 in one direction. Since it is easily deformed when excessive force is applied, equipment assembly work, such as bonding of the power chip 26 and control chip 27, and wire bonding of the aluminum wire 28 and the gold wire 29 can be performed. However, there is a problem that the work of transporting the lead frame 31 after carrying out is not easy, the workability is poor, and the assembly cost is high.
- the size of IPMs is increasing, and power chips in particular tend to be larger and heavier. In such a situation, the fact that the power chip mounting area and the control chip mounting area, especially the power chip mounting area, has a single-support structure promotes the above problem, and is therefore an important issue. .
- connection portion is provided with a spot plating, so that the workability of the assembly is poor and the assembly cost is low. There was a problem that the bird is high.
- An object of the present invention is to provide a semiconductor device which solves the above-mentioned problems and has good assembly workability and reduced assembly cost.
- a first aspect of a semiconductor device includes: a lead frame; a power element disposed on the lead frame; and a control element for controlling the power element.
- An element disposed in a first area on the read frame; The element is disposed in a second area on the read frame, the first area and the second area are divided without being mixed, and the power element is separated from the second area.
- the control element is electrically connected to the read frame via a first wiring, and the control element connects a second wiring thinner than the first wiring in the second area.
- the lead frame is electrically connected to the lead frame via a wire, and at least a region to which the first wiring is connected is fixed along a predetermined direction of the lead frame.
- a strip-shaped first plating area with a plating of a first material having a width of at least one, and at least a region to which the second wiring is connected is formed by the lead frame.
- the second material is plated at a constant width along the predetermined direction. It is also a strip-shaped second plating area.
- a strip-shaped plating region by dividing the first region and the second region without being mixed.
- a strip-shaped first plating region is formed at least in a region where the first wiring is connected to the lead frame, and a stripe is formed in a region where at least the second wiring is connected. Since the first and second wirings are connected to each other, when connecting the first wiring and the second wiring, spot plating that causes a decrease in workability and an increase in assembly cost is caused. This eliminates the need for a semiconductor device with good assembly workability and reduced assembly cost.
- the lead frame is an integrated lead frame formed by applying a predetermined lead pattern to a plate having the same thickness and the same material. Has become.
- the integrated lead frame since the integrated lead frame is used, an assembly operation is easy, and a semiconductor device with reduced assembly cost can be obtained.
- the first and second plating regions are formed before the formation of the predetermined lead pattern.
- the material of the lead frame is in the form of a roll
- a strip-like mask is applied over the entire area of the roll material, and By forming a strip-shaped feature area, the shape of the mask
- the mask is simple and easy to attach, and the plating is applied over a wide area, the workability is good and the cost can be reduced.
- the lead frame includes an intermediate lead that is separate from a lead that electrically connects the power element and the control element to the outside of the device.
- the intermediate lead has one end connected to the other end of the first wiring connected to the control element, and one end connected to the other end of the second wiring connected to the power element. In addition, it functions as a path for electrically connecting the control element and the power element.
- an intermediate lead is provided so as to form a detour path so as to avoid arranging the first wiring over a long distance. If this is the case, the length of the first wiring can be shortened by increasing the length of the intermediate lead, thereby improving the workability of wire bonding. Also, if an intermediate lead is formed so as to avoid the first wirings crossing over each other, contact between the first wirings due to the three-dimensional crossing can be prevented, and defective products can be reduced. In particular, the workability of wire bonding is improved.
- the lead frame includes at least one power element die pad on which the power element is mounted, and at least one power pad on which the control element is mounted.
- a die pad for a control element wherein the at least one die pad for a power element and the at least one die pad for the control element are originally used for connecting each of the lead frames to the lead frame.
- the at least one power element die pad and the at least one control element die pad are connected to and supported by the lead frame.
- a lead and a suspension lead originally provided with at least one power element die pad and at least one control element die pad.
- the support strength of at least one power element die pad and at least one control element die pad is increased, so that when the power element and the control element are mounted, they may bend. Power and control elements, and transport work after wire bonding of the first and second wires. Work becomes easier, and workability can be improved and assembly costs can be reduced.
- the lead frame (10) includes four frames (5, 6) that define a rectangular region, and the at least one power element
- the power die pad (1) is a plurality of power element die pads (1A to 1D) arranged in a row, and the power element die pad (1A to 1D) is one of the power element die pads (1A to 1D).
- the power element die pad (1A) located at the end portion has a shape similar to that of the four frames by the inherently provided lead and the suspension lead (40 to 44). It is connected to three.
- the power element die pad located at the end is supported by the lead frame in three directions.
- the supporting strength is increased, and for example, bending is prevented by mounting multiple power elements on the power element die pad or mounting the largest power element. Can be.
- FIG. 1 is a diagram schematically showing first and second features according to the present invention.
- FIG. 2 is a diagram schematically showing a third characteristic portion according to the present invention.
- FIG. 3 is a diagram illustrating a configuration of an IPM including first and third features according to the present invention.
- FIG. 4 is a diagram showing a specific application example of the first characteristic portion according to the present invention.
- FIG. 5 is a diagram showing a specific application example of the second characteristic portion according to the present invention.
- FIG. 6 is a diagram showing a configuration of a conventional semiconductor device.
- a power device and a module (IC) that controls the power device in an IC package are housed in the same package.
- IC module
- IPM odule
- Figure 1 schematically shows the first and second features of IPM 100.
- Figure 1 shows the IP A power element PD and a control element CD are fixed to a lead frame 10 constituting Ml 100 by a die bond, and an aluminum wire W 1 (first wire) and a gold wire W 2 (second wire) are fixed. This shows a state in which wire bonding of (wiring) has been performed.
- the lead frame 10 has a power element die pad 1 and a control element die pad 2, and a power element PD is provided on the power element die pad 1 and a control element die pad.
- a control element CD is mounted on die pad 2.
- the power element die pad 1 and the control element die pad 2 are arranged on one side of the lead frame 10 respectively. That is, in FIG. 1, the power element die pad 1 is provided slightly below the center of the paper, and the control element die pad 2 is provided slightly above the center of the paper.
- the power element PD is electrically connected to a predetermined portion on the lead frame 10 via the aluminum wire W 1
- the control element CD is connected to the lead frame 1 via the gold wire W 2. It is electrically connected to the specified part on 0, and mounting is completed.
- the region where the aluminum wire W1 is provided (first region) and the region where the gold wire W2 is provided (second region) are not mixed.
- a silver plating is applied in a stripe shape over the entire area in the area where the gold wire W2 is provided and the area where the power element die pad 1 is provided. This is the silver plating area A (second plating area).
- the area where the aluminum wire W1 is provided is nickel-plated in a strip shape over the entire area to form a nickel plating area B (first plating area).
- the silver corresponds to the "second material”.
- the power element die pad 1 is connected to the lead frame 10 in two directions. That is, the power element dipad 1 has a rectangular shape, and one side is connected to the tie bar T 1 of the lead frame 10 and the other side is connected to the tie bar T 2.
- the tie T 2 is the force shown as being provided in the center of the lead frame 10, not actually configured in this way, but for the power element.
- the suspension leads 43, 44, 46, and 48 correspond to this.
- the lead frame 10 is configured so that the region where the aluminum wire W 1 is provided and the region where the gold wire W 2 is provided are not mixed, and the striped silver plating is formed. Since the gold wire W2 and the aluminum wire W1 are connected to the region A and the nickel plating region B, a spot plating which causes a decrease in workability and an increase in assembly cost is not required.
- the power element for Dyno, 0 head 1 since the rie Zadoff frame 1 0 and a structure that connects the two directions, the supporting strength of the power device for Daipa' de 1 increases, equipped with power element PD In this case, bending of the power element PD can be prevented, and the work of bonding the power element PD and the transfer work after wire bonding the aluminum wire W1 and the gold wire W2 can be facilitated, thereby improving workability and assembling cost. Can be reduced.
- FIG. 1 showing the first and second characteristic portions of the IPM 100 shows a configuration in which the aluminum wire W 1 directly connects the nickel plating region B and the power element PD. That is, in FIG. 1, the length of the aluminum wire W1 connecting the nickel plating region B of the lead L1 and the power element PD is longer than the other aluminum wires W1.
- the aluminum wire W1 is thicker than the gold wire W2. For example, if the diameter of the gold wire W2 is 30 m, the diameter of the aluminum wire W1 is about 300 m. Therefore, even if the length of the aluminum wire W 1 is relatively long, there is no problem in strength, but when performing wire bonding, the vertical movement of the bonding tool and the distance of horizontal movement are small. From the viewpoint of simplicity, the shorter the connection distance, the better the workability.
- FIG. 2 shows the third feature of the IPM 100.
- the lead frame 10 has an intermediate lead 3, and the nickel plating region B of the lead L1 and the power element PD are connected to the intermediate lead 3 and the aluminum wires W11, W11. They are electrically connected by 1 2.
- both ends of the intermediate lead 3 are nickel plating areas B, and the nickel plating area B at one end of the intermediate lead 3 and the nickel plating of the lead L1 are shown.
- the metal plating area B is connected by an aluminum wire W11
- the nickel plating area B at the other end of the intermediate lead 3 is connected to the power element PD by an aluminum wire W12. .
- the nickel plating region B of the lead L1 and the power element PD are electrically connected via the intermediate lead 3 and the detour formed by the aluminum wires W11 and W12. ing.
- the length of the aluminum wires W11 and W12 is only slightly longer than the other aluminum wires W1, and the workability of wire bonding is improved. It is good.
- the lead L1 directly connected to the control element CD and the intermediate lead 3 directly connected to the power element PD are shown as separate and independent structures.
- a combination of the lead L1 and the intermediate lead 3 may be referred to as an intermediate lead. In this case, the one corresponding to the aluminum wire W11 becomes unnecessary.
- the intermediate lead is not only used to reduce the length of the aluminum wires, but also to avoid the aluminum wires from crossing over.
- a lead frame 10 has power device die pads 1 A to 1 D connected to a tie bar 5 and a plurality of control device die pads 2, and power device die pads 1 A to 1 D.
- a power element PD is mounted on D
- a control element CD is mounted on the control element die pad 2 and fixed by a die bond.
- the power element die pads 1A to 1D and the control element die pad 2 are respectively disposed on one side of the lead frame. That is, in FIG. 3, the die pad 1 for the power element is arranged slightly below the center of the paper, and the die pad 2 for the control element is formed slightly above the center of the paper.
- the lead element PD is electrically connected to a predetermined portion of the lead frame 10 via the aluminum wire W 1
- the control element CD is connected to the predetermined portion of the lead frame 10 via the gold wire W 2. Is electrically connected to the Completed.
- the area where the aluminum wire W1 is provided (first area) and the area where the gold wire W2 is provided (second area) are not mixed.
- intermediate leads 3A to 3D are formed near the control element CD.
- the intermediate leads 3A to 3D are connected to an aluminum wire W1 extending from the power element PD, and a gold wire W2 extending from the control element CD. It functions as a path for electrically connecting the control element CD with the control element CD.
- the alarm wire W1 which is shown to be orthogonal to the intermediate leads 3A and 3B is formed so as to straddle the intermediate leads 3A and 3B.
- the lead frame 100 having the above-described configuration is subjected to transfer molding so as to seal the power element PD and the control element CD with resin, thereby completing the IPM 100. Since the relationship is small, the description is omitted.
- FIG. 4 shows the lead frame 10 before the power element PD and the control element CD are mounted, and the area where the gold wire W 2 is provided and the area where the power element PD is mounted are silver-based. It is the wood area A. The area where the aluminum wire W 1 is provided is the nickel plating area B.
- the silver plating area A and the nickel plating area B are alternately provided in a stripe shape, and the two are not mixed.
- the formation of such strip-shaped plating is easier than that of spot plating.
- the copper plate used as the material of the lead frame 10 is initially in a roll shape. This is drawn out into a plate shape, and a predetermined lead pattern is formed by punching (punching). Prior to punching, a strip-shaped mask is applied to the entire copper plate of the material. in the portion subjected to Ginme luck to distinguish portions for performing Nikkerume luck, specifically Ri by c to form a Riginme luck regions a and Nikkerume luck region B by the predetermined main luck step, first, main A method in which a mask is formed in a region not covered by plating and nickel plating is applied to the entire plating target region, and then a stripe-shaped mask is covered over the region serving as the nickel plating region B, followed by silver plating. Has been adopted.
- the shape of the mask for applying the plating is simple, the mask can be easily attached, and the plating can be applied over a wide range. Good performance and low cost.
- FIG. 5 shows the lead frame 10 before the power element PD and the control element CD are mounted, but the hatching indicating the silver plating area A and the nickel plating area B is omitted, and the power element wiring is omitted. Heads 1A to 1D and the hanging leads (fixing pins) 40 to 50 that support them are hatched.
- the die pad 1A for the P-element has a large area because three power elements P D are mounted as shown in FIG. It is connected to and supported by tie bars 5 and frames 6 by suspensions 4 to 44.
- the power element die pad 1A is connected to the tie bar 5 on the lower side of the drawing by the suspension leads 40, and the frame 6 on the left side of the drawing by the suspension leads 41 and 42. And are connected to the tie bar 5 on the upper side of the drawing by the suspension leads 43 and 44, so that they are supported in three directions.
- the hanging leads are strictly the leads indicated by reference numerals 41 to 44, 46, 48, 50, and reference numerals 40, 45, 47,
- the lead indicated by 49 is a lead element that is originally provided as a single element die pad 1A to 1D integrated with the lead frame 10 as well as a current path. It is.
- the power element die pad 1A can be supported in three directions in this way because the lead frame 10 is formed by punching a plate material of the same thickness and the same material. This is because of the integrated read frame.
- the die pad 1B for the single element is connected to the lower part of the drawing by a suspension lead 45. Since the tie bar 5 is connected to the tie bar 5 and the tie bar 5 on the upper side of the drawing by the suspension lead 46, it is supported in two directions. Also, the power element die pad 1C is connected to the evening bar 5 on the lower side of the drawing by a hanging lead 47, and is connected to the tie bar 5 on the upper side of the drawing by a hanging lead 48. Therefore, it is supported in two directions. In addition, the pad 1D for the 0- element is connected to the tie bar 5 on the lower side of the drawing by a hanging rod 49, and the right side of the drawing is connected to the tie bar 5 by a hanging lead 50. Since it is connected to frame 6, it is supported in two directions.
- Tie bar 5 is a part of lead frame 10 and may be treated as a frame like frame 6.
- the power element Since the heads 1A to 1D are supported in three directions or two directions, they are prevented from bending when the power element PD is mounted, and the bonding of the power element PD and the wire bonding are performed. Subsequent transport work becomes easier.
- the control element die pad 2 is provided with the suspension leads 51 and 52 shown in FIG. 5 for the two located at the end of the array, and the two pads are supported in two directions.
- the control element die pad 2 is supported in only one direction. Since the control element CD is smaller and lighter in weight than the power element PD, there is no particular problem.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Wire Bonding (AREA)
- Lead Frames For Integrated Circuits (AREA)
Description
Claims
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP1996/003495 WO1998024128A1 (fr) | 1996-11-28 | 1996-11-28 | Dispositif a semi-conducteur |
JP52236598A JP3337224B2 (ja) | 1996-11-28 | 1996-11-28 | 半導体装置 |
DE69637698T DE69637698D1 (de) | 1996-11-28 | 1996-11-28 | Halbleitervorrichtung |
EP96940146A EP0881680B1 (en) | 1996-11-28 | 1996-11-28 | Semiconductor device |
US09/117,172 US5998856A (en) | 1996-11-28 | 1996-11-28 | Semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP1996/003495 WO1998024128A1 (fr) | 1996-11-28 | 1996-11-28 | Dispositif a semi-conducteur |
Publications (1)
Publication Number | Publication Date |
---|---|
WO1998024128A1 true WO1998024128A1 (fr) | 1998-06-04 |
Family
ID=14154167
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP1996/003495 WO1998024128A1 (fr) | 1996-11-28 | 1996-11-28 | Dispositif a semi-conducteur |
Country Status (5)
Country | Link |
---|---|
US (1) | US5998856A (ja) |
EP (1) | EP0881680B1 (ja) |
JP (1) | JP3337224B2 (ja) |
DE (1) | DE69637698D1 (ja) |
WO (1) | WO1998024128A1 (ja) |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003086756A (ja) * | 2001-09-11 | 2003-03-20 | Denso Corp | Icパッケージおよびその製造方法 |
JP2008042100A (ja) * | 2006-08-09 | 2008-02-21 | Sanken Electric Co Ltd | 半導体装置及びリードフレーム組立体の製法 |
JP2011243839A (ja) * | 2010-05-20 | 2011-12-01 | Mitsubishi Electric Corp | 電力用半導体装置 |
JP2012129489A (ja) * | 2010-12-13 | 2012-07-05 | Internatl Rectifier Corp | 電気的相互接続のためにリードフレームを用いるマルチチップモジュール(mcm)パワー・カッド・フラット・ノーリード(pqfn)半導体パッケージ |
JP2012146919A (ja) * | 2011-01-14 | 2012-08-02 | Toyota Motor Corp | 半導体モジュール |
US9324646B2 (en) | 2010-12-13 | 2016-04-26 | Infineon Technologies America Corp. | Open source power quad flat no-lead (PQFN) package |
US9355995B2 (en) | 2010-12-13 | 2016-05-31 | Infineon Technologies Americas Corp. | Semiconductor packages utilizing leadframe panels with grooves in connecting bars |
US9362215B2 (en) | 2010-12-13 | 2016-06-07 | Infineon Technologies Americas Corp. | Power quad flat no-lead (PQFN) semiconductor package with leadframe islands for multi-phase power inverter |
US9443795B2 (en) | 2010-12-13 | 2016-09-13 | Infineon Technologies Americas Corp. | Power quad flat no-lead (PQFN) package having bootstrap diodes on a common integrated circuit (IC) |
US9449957B2 (en) | 2010-12-13 | 2016-09-20 | Infineon Technologies Americas Corp. | Control and driver circuits on a power quad flat no-lead (PQFN) leadframe |
US9524928B2 (en) | 2010-12-13 | 2016-12-20 | Infineon Technologies Americas Corp. | Power quad flat no-lead (PQFN) package having control and driver circuits |
JP2017069584A (ja) * | 2017-01-10 | 2017-04-06 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
US9620954B2 (en) | 2010-12-13 | 2017-04-11 | Infineon Technologies Americas Corp. | Semiconductor package having an over-temperature protection circuit utilizing multiple temperature threshold values |
US9659845B2 (en) | 2010-12-13 | 2017-05-23 | Infineon Technologies Americas Corp. | Power quad flat no-lead (PQFN) package in a single shunt inverter circuit |
US9711437B2 (en) | 2010-12-13 | 2017-07-18 | Infineon Technologies Americas Corp. | Semiconductor package having multi-phase power inverter with internal temperature sensor |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6184585B1 (en) * | 1997-11-13 | 2001-02-06 | International Rectifier Corp. | Co-packaged MOS-gated device and control integrated circuit |
DE19805785C1 (de) * | 1998-02-12 | 1999-06-17 | Siemens Ag | Leistungshalbleiter-Modul mit thermischer Laststromsicherung |
DE19912441A1 (de) * | 1999-03-19 | 2000-09-21 | Elfo Ag Sachseln Sachseln | Multi-Chip-Modul |
KR200169860Y1 (ko) * | 1999-05-28 | 2000-02-15 | 광전자주식회사 | 전압 레귤레이터의 구조 |
KR100322098B1 (ko) * | 1999-11-18 | 2002-02-06 | 김순택 | 2차 전지 |
JP4037589B2 (ja) * | 2000-03-07 | 2008-01-23 | 三菱電機株式会社 | 樹脂封止形電力用半導体装置 |
US6465875B2 (en) * | 2000-03-27 | 2002-10-15 | International Rectifier Corporation | Semiconductor device package with plural pad lead frame |
WO2002056378A1 (en) * | 2001-01-11 | 2002-07-18 | Matsushita Electric Industrial Co., Ltd. | Circuit board and production method therefor |
KR100442847B1 (ko) * | 2001-09-17 | 2004-08-02 | 페어차일드코리아반도체 주식회사 | 3차원 구조를 갖는 전력 반도체 모듈 및 그 제조방법 |
US6900527B1 (en) * | 2001-09-19 | 2005-05-31 | Amkor Technology, Inc. | Lead-frame method and assembly for interconnecting circuits within a circuit module |
US7105899B2 (en) * | 2002-01-17 | 2006-09-12 | Micron Technology, Inc. | Transistor structure having reduced transistor leakage attributes |
DE10243454C5 (de) * | 2002-09-19 | 2009-10-08 | Koenig & Bauer Aktiengesellschaft | Antriebsvorrichtung einer Bearbeitungsmaschine |
DE102006033023A1 (de) * | 2006-07-17 | 2008-01-24 | Robert Bosch Gmbh | Halbleiteranordnung und entsprechendes Herstellungsverfahren |
US7902655B1 (en) | 2006-08-15 | 2011-03-08 | Marvell International Ltd. | Multichip package leadframe including electrical bussing |
US7466016B2 (en) * | 2007-04-07 | 2008-12-16 | Kevin Yang | Bent lead transistor |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0529539A (ja) * | 1991-07-17 | 1993-02-05 | Matsushita Electric Works Ltd | マルチチツプモジユール |
JPH05206365A (ja) * | 1992-01-30 | 1993-08-13 | Fuji Electric Co Ltd | 半導体装置およびその組立用リードフレーム |
JPH06277775A (ja) * | 1993-03-25 | 1994-10-04 | Kobe Steel Ltd | Agめっき層を有する材料の製造方法 |
JPH07161905A (ja) * | 1993-12-13 | 1995-06-23 | Hitachi Cable Ltd | 半導体装置用リードフレーム及びその製造方法 |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0357259A (ja) * | 1989-07-26 | 1991-03-12 | Hitachi Ltd | 半導体装置 |
JPH03188661A (ja) * | 1989-12-18 | 1991-08-16 | Toshiba Corp | 樹脂封止型半導体装置 |
JPH03274755A (ja) * | 1990-03-26 | 1991-12-05 | Hitachi Ltd | 樹脂封止半導体装置とその製造方法 |
US5049973A (en) * | 1990-06-26 | 1991-09-17 | Harris Semiconductor Patents, Inc. | Heat sink and multi mount pad lead frame package and method for electrically isolating semiconductor die(s) |
JP2708320B2 (ja) * | 1992-04-17 | 1998-02-04 | 三菱電機株式会社 | マルチチップ型半導体装置及びその製造方法 |
JPH069152A (ja) * | 1992-06-24 | 1994-01-18 | Hitachi Cable Ltd | 連続自動ボビン巻き用上端末調整装置 |
JPH06132457A (ja) * | 1992-10-15 | 1994-05-13 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
JPH07101729B2 (ja) * | 1993-03-26 | 1995-11-01 | 日本電気株式会社 | マルチチップ半導体装置およびその製造方法 |
JP2701712B2 (ja) * | 1993-11-11 | 1998-01-21 | 日本電気株式会社 | 半導体装置 |
JP3325697B2 (ja) * | 1994-01-20 | 2002-09-17 | 三菱電機株式会社 | パワーデバイスの制御装置およびモータの駆動制御装置 |
US5530284A (en) * | 1995-03-06 | 1996-06-25 | Motorola, Inc. | Semiconductor leadframe structure compatible with differing bond wire materials |
JP3429921B2 (ja) * | 1995-10-26 | 2003-07-28 | 三菱電機株式会社 | 半導体装置 |
US5767567A (en) * | 1996-09-10 | 1998-06-16 | Magemos Corporation | Design of device layout for integration with power mosfet packaging to achieve better lead wire connections and lower on resistance |
-
1996
- 1996-11-28 WO PCT/JP1996/003495 patent/WO1998024128A1/ja active IP Right Grant
- 1996-11-28 US US09/117,172 patent/US5998856A/en not_active Expired - Lifetime
- 1996-11-28 JP JP52236598A patent/JP3337224B2/ja not_active Expired - Lifetime
- 1996-11-28 DE DE69637698T patent/DE69637698D1/de not_active Expired - Lifetime
- 1996-11-28 EP EP96940146A patent/EP0881680B1/en not_active Expired - Lifetime
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0529539A (ja) * | 1991-07-17 | 1993-02-05 | Matsushita Electric Works Ltd | マルチチツプモジユール |
JPH05206365A (ja) * | 1992-01-30 | 1993-08-13 | Fuji Electric Co Ltd | 半導体装置およびその組立用リードフレーム |
JPH06277775A (ja) * | 1993-03-25 | 1994-10-04 | Kobe Steel Ltd | Agめっき層を有する材料の製造方法 |
JPH07161905A (ja) * | 1993-12-13 | 1995-06-23 | Hitachi Cable Ltd | 半導体装置用リードフレーム及びその製造方法 |
Cited By (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003086756A (ja) * | 2001-09-11 | 2003-03-20 | Denso Corp | Icパッケージおよびその製造方法 |
JP2008042100A (ja) * | 2006-08-09 | 2008-02-21 | Sanken Electric Co Ltd | 半導体装置及びリードフレーム組立体の製法 |
JP2011243839A (ja) * | 2010-05-20 | 2011-12-01 | Mitsubishi Electric Corp | 電力用半導体装置 |
US9443795B2 (en) | 2010-12-13 | 2016-09-13 | Infineon Technologies Americas Corp. | Power quad flat no-lead (PQFN) package having bootstrap diodes on a common integrated circuit (IC) |
US9524928B2 (en) | 2010-12-13 | 2016-12-20 | Infineon Technologies Americas Corp. | Power quad flat no-lead (PQFN) package having control and driver circuits |
US9024420B2 (en) | 2010-12-13 | 2015-05-05 | International Rectifier Corporation | Power quad flat no-lead (PQFN) package |
US9324646B2 (en) | 2010-12-13 | 2016-04-26 | Infineon Technologies America Corp. | Open source power quad flat no-lead (PQFN) package |
US9324638B2 (en) | 2010-12-13 | 2016-04-26 | Infineon Technologies Americas Corp. | Compact wirebonded power quad flat no-lead (PQFN) package |
US9355995B2 (en) | 2010-12-13 | 2016-05-31 | Infineon Technologies Americas Corp. | Semiconductor packages utilizing leadframe panels with grooves in connecting bars |
US9362215B2 (en) | 2010-12-13 | 2016-06-07 | Infineon Technologies Americas Corp. | Power quad flat no-lead (PQFN) semiconductor package with leadframe islands for multi-phase power inverter |
JP2012129489A (ja) * | 2010-12-13 | 2012-07-05 | Internatl Rectifier Corp | 電気的相互接続のためにリードフレームを用いるマルチチップモジュール(mcm)パワー・カッド・フラット・ノーリード(pqfn)半導体パッケージ |
US9449957B2 (en) | 2010-12-13 | 2016-09-20 | Infineon Technologies Americas Corp. | Control and driver circuits on a power quad flat no-lead (PQFN) leadframe |
US10438876B2 (en) | 2010-12-13 | 2019-10-08 | Infineon Technologies Americas Corp. | Power quad flat no-lead (PQFN) package in a single shunt inverter circuit |
US9530724B2 (en) | 2010-12-13 | 2016-12-27 | Infineon Technologies Americas Corp. | Compact power quad flat no-lead (PQFN) package |
US9899302B2 (en) | 2010-12-13 | 2018-02-20 | Infineon Technologies Americas Corp. | Semiconductor package having multi-phase power inverter with internal temperature sensor |
US9620954B2 (en) | 2010-12-13 | 2017-04-11 | Infineon Technologies Americas Corp. | Semiconductor package having an over-temperature protection circuit utilizing multiple temperature threshold values |
US9659845B2 (en) | 2010-12-13 | 2017-05-23 | Infineon Technologies Americas Corp. | Power quad flat no-lead (PQFN) package in a single shunt inverter circuit |
US9711437B2 (en) | 2010-12-13 | 2017-07-18 | Infineon Technologies Americas Corp. | Semiconductor package having multi-phase power inverter with internal temperature sensor |
JP2012146919A (ja) * | 2011-01-14 | 2012-08-02 | Toyota Motor Corp | 半導体モジュール |
JP2017069584A (ja) * | 2017-01-10 | 2017-04-06 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
Also Published As
Publication number | Publication date |
---|---|
EP0881680A2 (en) | 1998-12-02 |
DE69637698D1 (de) | 2008-11-13 |
JP3337224B2 (ja) | 2002-10-21 |
EP0881680A4 (en) | 2000-11-29 |
EP0881680B1 (en) | 2008-10-01 |
US5998856A (en) | 1999-12-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO1998024128A1 (fr) | Dispositif a semi-conducteur | |
US4994411A (en) | Process of producing semiconductor device | |
US5554886A (en) | Lead frame and semiconductor package with such lead frame | |
USRE36097E (en) | Semiconductor package for a semiconductor chip having centrally located bottom bond pads | |
US6787889B2 (en) | Multilevel leadframe for a packaged integrated circuit and method of fabrication | |
KR100277308B1 (ko) | 반도체장치 | |
US6541846B2 (en) | Dual LOC semiconductor assembly employing floating lead finger structure | |
US7183616B2 (en) | High speed switching MOSFETS using multi-parallel die packages with/without special leadframes | |
US5747779A (en) | Method of fusing and programming fuse frame | |
KR0144164B1 (ko) | 엘오씨 반도체 패키지 및 반도체 장치를 패키징하는 방법 | |
JPH0321047A (ja) | カプセル封じされた半導体パツケージ | |
JPS62259450A (ja) | 集積回路ダイ・リ−ドフレ−ム相互接続組立体及び方法 | |
JPH04280462A (ja) | リードフレームおよびこのリードフレームを使用した半導体装置 | |
JP2013508974A (ja) | 向上した接地ボンド信頼性を有するリードフレーム・パッケージ | |
US5917235A (en) | Semiconductor device having LOC structure, a semiconductor device lead frame, TAB leads, and an insulating TAB tape | |
JP3851845B2 (ja) | 半導体装置 | |
JP5100967B2 (ja) | リードフレーム、これを利用した半導体チップパッケージ及びその製造方法 | |
US20060049493A1 (en) | Lead frame and method of manufacturing the same | |
US6265761B1 (en) | Semiconductor devices with improved lead frame structures | |
JP2564596B2 (ja) | 半導体装置の製造方法 | |
JP2954108B2 (ja) | 半導体装置およびその製造方法 | |
JP2969301B2 (ja) | 半導体装置 | |
JP2697743B2 (ja) | 樹脂封止型半導体装置 | |
EP4345890A1 (en) | A semiconductor device comprising a leadframe adapted for higher current output or improved placement of additional devices | |
JP3036597B1 (ja) | 半導体装置用リードフレーム |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): JP US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1996940146 Country of ref document: EP Ref document number: 09117172 Country of ref document: US |
|
WWP | Wipo information: published in national office |
Ref document number: 1996940146 Country of ref document: EP |
|
WWG | Wipo information: grant in national office |
Ref document number: 1996940146 Country of ref document: EP |