[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

USRE40864E1 - Data transmission apparatus and method - Google Patents

Data transmission apparatus and method Download PDF

Info

Publication number
USRE40864E1
USRE40864E1 US10/747,819 US74781903A USRE40864E US RE40864 E1 USRE40864 E1 US RE40864E1 US 74781903 A US74781903 A US 74781903A US RE40864 E USRE40864 E US RE40864E
Authority
US
United States
Prior art keywords
data
control signal
video
outputting
transitions
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US10/747,819
Inventor
Jin Cheol Hong
Hong Sung Song
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
LG Display Co Ltd
Original Assignee
LG Display Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by LG Display Co Ltd filed Critical LG Display Co Ltd
Priority to US10/747,819 priority Critical patent/USRE40864E1/en
Assigned to LG DISPLAY CO., LTD. reassignment LG DISPLAY CO., LTD. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: LG.PHILIPS LCD CO., LTD.
Application granted granted Critical
Publication of USRE40864E1 publication Critical patent/USRE40864E1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/14Digital output to display device ; Cooperation and interconnection of the display device with other functional units
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/38Synchronous or start-stop systems, e.g. for Baudot code
    • H04L25/40Transmitting circuits; Receiving circuits
    • H04L25/49Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems
    • H04L25/4906Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems using binary codes
    • H04L25/4915Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems using binary codes using pattern inversion or substitution

Definitions

  • This invention relates to a data transmission apparatus and method for transmitting parallel data and, more particularly, to a liquid crystal display device employing the data transmission apparatus.
  • the present invention is applicable to a wide range of devices, it is especially applicable to a computer system employing the data transmission apparatus.
  • the amount of information, such as text information and video information, transmitted over a transmission medium has been increasing as compared with that of audio information.
  • the amount of video information has been even more increasing so as to meet the demand for high quality images.
  • information is being transmitted at a high speed so that a user can make use of it at an appropriate time. For these reasons, a frequency band to be occupied by the information must be heightened and, simultaneously, the number of lines for transmitting the information must be increased in accordance with the amount of information.
  • FIG. 1 shows a portable computer employing a liquid crystal display(LCD) where video data is transmitted from a video card 12 within a computer main body 10 to a data driving integrated circuit chip 22 , hereinafter referred to as “D-IC”, with increased frequency corresponding to a higher resolution mode of an image, i.e., the number of picture elements (or pixels) is larger. More specifically, since a greater number of pixels are included in a liquid crystal panel 24 as an XGA mode or SXGA mode replaces the existing VGA mode, the amount of video data for one line to be transmitted within one horizontal time interval becomes greater.
  • D-IC data driving integrated circuit chip 22
  • the frequency of video data transmitted from the video card 12 within the computer main such a frequency increase, an electromagnetic interference (EMI) emerges on a first transmission line 16 A and a second transmission line 16 B.
  • the first transmission line 16 A is for continuously transmitting an 18 bit data for one dot form the video card 12 to an interface 14 in the LCD 20 and the second transmission line 16 B is for continuously transmitting an 18 bit data from the interface 14 to the D-ICs 22 .
  • the first transmission line 16 A extending from the video card 12 to the interface 14 is usually made of a flexible printed circuit film, hereinafter referred to as “first FPC film”.
  • the exposed first FPC film generates a large amount of EMI.
  • the second transmission line 16 B connecting the interface 14 to the D-ICs 22 consists of a second FPC film.
  • the exposed second FPC film also generates an EMI.
  • Output stages of the video card 12 and the interface 14 must be switched into a high-state voltage or a low-state voltage rapidly as the video data rate rises. Accordingly, the video card 12 transmitting data over the first transmission line 16 A and the interface 14 transmitting a data over the second transmission line 16 B require more power consumption in proportion to a rise in the frequency of the video data. Further, the number of bits of the video data also increases as a gray scale of the picture is enlarged. For example, when each of a red data, a green data and a blue data, consisting of one dot of the liquid crystal display device, has 64 gray scales, the bit number of the video data becomes “18”. In this case, each of the first-and second transmission lines 16 A and 16 B has 18 bit lines as shown in FIG. 1 .
  • FIG. 2 shows a transmission timing of 16 bit red data, as an example, in a video data transmitted from the interface 14 to the D-IC 22 in the conventional liquid crystal display device.
  • the red data repeats a conversion from 0 gray scale into 63rd gray scale during T 1 to T 11 periods of dot clock timing.
  • a data transition from a high-state “1” into a low-state “0” in each bit line is made 60 times during 11 periods of dot clock timing. Such a data transition causes an increase in power consumption at each output stage.
  • each of red, green and blue data has 256 gray scales by employing a 8 bit D-IC in the liquid crystal display device, then 24 bit lines of video data are required.
  • the bit number of video data increases, the number of bit lines included in each of the first and second transmission lines 16 A and 16 B also increases. Due to this, an EMI emerging at the first and second transmission lines 16 A and 16 B becomes more serious in proportion to the number of bits of the video data. Also, power consumption at the video card 12 and the interface 14 is increased even more.
  • the present invention is directed to a data transmission system that substantially obviates one or more of the problems due to limitations and disadvantages of the related art.
  • An object of the present invention is to provide a data transmission apparatus and method that are suitable for minimizing EMI and optimizing power consumption.
  • Another object of the present invention is to provide a liquid crystal display device that minimizes EMI and optimizes power consumption.
  • a further object of the present invention is to provide a computer system that minimizes EMI and optimizes power consumption.
  • a data transmission apparatus includes a mode controller for receiving a data having a plurality of bits along with a synchronous clock to detect a transition amount of the data every period of the synchronous clock and for generating a mode control signal having a logical value changing in accordance with the detected transition amount; a data transmitter, responsive to the mode control signal, for selectively inverting the data and transmitting the inverted data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted data from the data transmission to reconstruct the inverted data into the original data.
  • a data transmission includes the steps of receiving a data having a plurality of bits along with a synchronous clock to detect a transition amount of the data every period of the synchronous clock and generating a mode control signal having a logical value changing in accordance with the detected transition amount; responding to the mode control signal to selectively invert the data and transmitting the inverted data; and responding to the mode control signal to selectively invert the selectively inverted data and to reconstruct the inverted data into the original data.
  • a liquid crystal display device in another aspect of the present invention, includes a mode controller for receiving video data having a plurality of bits to detect a transition amount between nth video data and (n ⁇ 1)th video data and for generating a mode control signal having a logical value changing in accordance with the detected transition amount, said n being an integer; a data transmitter, responsive to the mode control signal, for selectively inverting the nth video data and transmitting the inverted video data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data from the data transmitter to reconstruct the inverted video data into the original video data.
  • a computer having a plurality of bits from a video card to detect a transition amount between nth video data and (n ⁇ 1)th video data and for generating a mode control signal having a logical value changing in accordance with the detected transition amount, said n being an integer; a data transmitter, responsive to the mode control signal, for selectively inverting the nth video data and transmitting the inverted video data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data inputted, via a transmission line, from the data transmitter and for reconstructing the inverted video data into the original video data.
  • a computer includes a mode controller for receiving video data having a plurality of bits from a video card to detect a transition amount between nth video data and (n ⁇ 1)th video data and for generating a mode control signal having a logical value changing in accordance with the detected transition amount, said n being an integer; a data transmitter, responsive to the mode control signal, for selectively inverting the nth video data and transmitting the inverted video data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data inputted, via a transmission line, from the data transmitter and for reconstructing the inverted video data into the original video data and outputting the reconstructed video data to a data driver.
  • FIG. 1 is a block diagram showing the configuration of a conventional portable computer employing a liquid crystal display device
  • FIG. 2 is a timing diagram of video data transmitted from the conventional liquid crystal display device
  • FIG. 3 is a block diagram showing the configuration of a liquid crystal display device employing a data transmission apparatus according to an embodiment of the present invention
  • FIG. 4 is a timing diagram of video data transmitted by the data transmission apparatus according to an embodiment of the present invention.
  • FIG. 5 is a detailed block diagram of the mode controller shown in FIG. 3 ;
  • FIG. 6 is a detailed circuit diagram of the transition detecting cell shown in FIG. 5 ;
  • FIG. 7 is a block circuit diagram showing an embodiment of the data transmitter of FIG. 3 ;
  • FIG. 8 is a circuit diagram showing another embodiment of the data transmitter in FIG. 3 ;
  • FIG. 9 is a block circuit diagram showing an embodiment of the data receiver in FIG. 3 ;
  • FIG. 10 is a circuit diagram showing an embodiment of the data receiver in FIG. 3 ;
  • FIG. 11 is a block diagram showing the configuration of a computer system employing a data transmission apparatus according to another embodiment of the present invention.
  • FIG. 12 is a block diagram showing the configuration of a computer system employing a data transmission apparatus according to still another embodiment of the present invention.
  • the liquid crystal display device includes a number of D-ICs 32 for divisionally driving source lines of a liquid crystal panel 30 , and an interface 34 for supplying video data inputted from a video card (not shown) to the D-ICs 32 .
  • the video data to be supplied to the D-ICs 32 includes, for example, red data R 0 to R 5 , green data G 0 to G 5 and blue data B 0 to B 5 , each of which has 6 bits.
  • the video data is transmitted to the D-ICs 32 according to a data clock DCLK, and converted into an analog signal to be accumulated in a pixel electrode on the corresponding line of liquid crystal panel which is sequentially scanned by a gate driver.
  • the liquid crystal display device further includes a data transmitter 36 and a data receiver 38 connected between the interface 34 and the D-ICs 32 , and a mode controller 40 for controlling transmission modes of the data transmitter 36 and the data receiver 38 .
  • the data receiver 38 may be integrated within the D-IC 32 .
  • the data transmitter 36 and the data receiver 38 is electrically connected by means of an exposed transmission line 42 such as an FPC film.
  • the transmission line 42 includes 18 data bit lines, at least one of clock lines and a single mode control line.
  • the data transmitter 36 selectively inverts 18 bit video data to be transmitted from the interface 34 to the data receiver 38 in accordance with a logical value of a mode control signal REV from the mode controller 40 . More specifically, for example, when a mode control signal REV inputted to the data transmitter 36 has a low logic, the data transmitter 36 transmits the 18 bit video data from the interface 34 to the data receiver 38 as is. On the other hand, when the mode control signal REV has a high logic, the data transmitter 36 inverts the 18 bit video data to be transmitted from the interface 34 to the data receiver 38 and transmits it to the data receiver 38 .
  • the data receiver 38 also selectively inverts 18 bit video data inputted from the data transmitter 36 in accordance with a logical value of the mode control signal REV from the mode controller 40 . More specifically, when the mode control signal REV has a low logic, the data receiver 30 transfers the 18 bit video data from the data transmitter 36 to the D-IC 32 as is. On the other hand, when the mode control signal REV has a high logic, the data receiver 38 inverts the 18 bit video data and outputs it to the D-IC 32 . By such an operation of the data receiver 38 , a low frequency video data from the data transmitter 36 is reconstructed into an original high frequency video data.
  • the mode controller 40 receives the 18 bit video data Dn from the interface 34 every period of the data clock DCLK to compare data transitions of the received video data with that of video data Dn ⁇ 1inputted in the previous data clock period. In other words, the mode controller 40 compares each bit of nth video data Dn with that of (n ⁇ 1)th video data Dn- ⁇ 1to detect a data transition state, such as “0 ⁇ 1” or “1 ⁇ 0”, and the number of bit transitions.
  • the mode controller 40 counts the number of transitions and checks if the counted transition number exceeds a critical value (for example, one-half of the total number of bits). In this example, the critical value would be 9 which is one-half of 18 bits. Moreover, the mode controller 40 compares the transition number to the critical value, and inverts a logical value of the mode control signal REV to be applied to the data transmitter 36 and the data receiver 38 each time the transition number exceeds the critical value. In other words, the mode controller 40 detects the data transition number of the present video data and the previous video data every data clock period, and inverts a logical value of the mode control signal each time the transition number exceeds the critical value. By the mode control signal REV generated at the mode controller 40 , the data transmitter 36 and the data receiver 38 selectively invert the video data, thereby lowering a frequency of the 18 bit video data transmitted over the FPC film 42 .
  • a critical value for example, one-half of the total number of bits. In this example, the critical value would be 9 which
  • FIG. 4 is a timing diagram of a video data transmitted by a data transmission apparatus according to an embodiment of the present invention, which shows a mode control signal REV and a data inversion state of the video data based on, for example, 6 bit red data in FIG. 2 .
  • 6 bit red data “000000” are applied to the liquid crystal display device for each dot clock of T 1 , T 3 , T 5 , T 7 , T 9 and T 11 while 6 bit red data “111111” are applied to the liquid crystal display device for each dot clock of T 1 , T 4 , T 6 , T 8 and T 10 .
  • the mode controller 40 compares a T 1 period of 6 bit red data with a T 2 period of 6 bit red data to detect the number of data transitions. At this time, since a value of the detected number of transitions is more than a critical value(e.g., “3” with respect to 6 bits) of the data transfer bit number, the mode controller 40 converts the mode control signal REV from a initial state of “low” to “high”.
  • the mode controller 40 compares the previous T 2 period of 6 bit red data(“111111”) with the present T 3 period of 6 bit red data(“000000”) to detect 6 data transitions, and then compares it to the critical value “3”. In this case, since the detected data transition amount is more than the critical value, the mode controller 40 inverts the mode control signal REV to output “low”. Accordingly, since there are 6 continuous data transitions in the red data in the periods T 1 to T 1 , the mode control signal shown in FIG. 4 makes an inversion output 10 times. Furthermore, the data transmitter 36 receives the mode control signal REV from the mode controller 40 to invert the red data, inputted in correspondence with the logical state as shown in FIG. 4 and output the inverted data.
  • the 6 bit data is preferably output only at a low state to eliminate cause of EMI dramatically.
  • the mode control signal REV changes 10 times without any data transitions in the data lines during the 11 periods of the data clock DCLK.
  • the video data transmitted by the data transmission apparatus according to the embodiment of the present invention has a frequency of “0 Hz” when a longitudinal stripe is displayed. Accordingly, in a liquid crystal display device having a data transmission apparatus according to the present invention, video data is transmitted under a low frequency, so that the EMI can be restrained or minimized and power consumption at the interface can be reduced.
  • FIG. 5 shows the mode controller 40 in FIG. 3 .
  • the mode controller 40 includes a counter 36 , a critical or threshold value comparator 48 and a first flip-flop 50 that are connected, in series, to a transition detecting cell(TDC) array 44 .
  • the transition detecting cell array 44 includes 18 transition detecting cells TDC 1 to TDC 18 for inputting 18 bit red, green, and blue data (R 0 to R 5 , G 0 to G 5 , and B 0 to B 5 ) from the interface 34 in FIG. 3 .
  • FIG. 6 shows one of the transition detecting cells TDC 1 to TDC 18 in detail.
  • the transition detecting cell TDC includes second and third flip-flops 52 and 54 connected in parallel, and an exclusive OR gate(EOX) 56 for comparing bit data stored in the flip-flops 52 and 54 .
  • the second and third flip-flops 52 and 54 are synchronized with a data clock DCLK from the interface 34 to latch the nth data and the (n ⁇ 1)th data, respectively.
  • the exclusive OR gate 56 receives the latched data from the second and third flip-flops 52 and 54 to compare the respective data, and generates a transition detection signal TS. In other words, the exclusive OR gate 56 outputs a transition detection signal TS having “0” value indicating no data transition when “0, 0” data or “1, 1” data are inputted from the second and third flip-flops 52 and 54 , whereas a transition detection signal TS having “1” value is output indicating a data transition of either “0, 1” or “1, 0” from the second and third flip-flops 52 and 54 .
  • Each of the 18 transition detecting cells TDC 1 to TDC 18 receives 1 bit data and compares it with the 1 bit data in the previous period to detect a transition state of each corresponding bit, and outputs the detection signals TS 1 to TS 18 to the counter 46 in FIG. 5 .
  • the counter 46 counts the number of transition detection signals TS having a specific logic from the 18 transition detection signals TS 1 to TS 18 from the transition detecting cell array 44 and supplies the counted value to the critical value comparator 48 as a transition bit number VBN.
  • an adder can be used as the counter 46 .
  • the critical value comparator 48 detects whether or not the transition bit number from the counter 46 exceeds a predetermined critical bit number CBN.
  • the critical bit number is preferably set to a number (e.g., 9) corresponding to half of the video data, but may be set to a larger or smaller number. If the transition bit number VBN exceeds the critical bit number CBN, then the critical value comparator 48 applies a comparison signal having a specific logic pulse to the first flip-flop 50 . Whenever a comparison signal having a specific logic pulse is inputted from the critical value comparator 48 , the first flip-flop 50 inverts a logic state of the mode control signal REV generated at its output terminal Q. The logic state of the mode control signal REV does not change during a time interval when bit data is below the critical value; while it changes from “high” to “low” or vice versa each time bit data is above the critical value for a certain bit number of video data.
  • nth to (n+4)th dot data are as described in the following Table 1, and assuming that an initial value of the mode control signal REV is “0”, an operation of the mode controller 40 is as follows:
  • the transition detecting cell array 44 compares data latched in Dn+1 period with data in the present period to output transition detecting signals TS 1 to TS 18 having a value of “1111111111111” to the counter 46 .
  • the counter 46 collects the transition detecting signals to output a transition bit number VBN of “18”, the critical value comparator 48 compares the transition bit number VBN of “18” with the critical bit number CBN to output a mode control signal REV of high logic state by way of the first flip-flop 50 .
  • the mode controller 40 inverts the mode control signal REV to output a mode control signal REV of the low logic state because the transition bit number in the Dn+2 period is “18”.
  • the mode controller 40 inverts the mode control signal REV to output a high logic state because the transition bit number in the Dn+3 period is “2”.
  • the mode controller 40 maintains and outputs the high logic state of the mode control signal from the previous period because the transition bit number VBN is the Dn+4 period is “6”, which is less than the critical bit number(i.e., 9).
  • the data transmitter 36 preferably includes control switches CSW 1 to CSW 18 for directly receiving 18 bit video data from the interface 34 (divisionally by one bit), or inversely receiving them by way of 18 inverters INV 1 to INV 18 .
  • the control switches CWS 1 to CWS 18 respond commonly to the mode control signal REV from the mode controller 40 (shown in FIG. 3 and FIG. 5 ) to one select and output a bit data in an inverted or non-inverted state. More specifically, each control switch CWS 1 to CWS 18 delivers a video data from the interface 34 to the data receiver 38 in FIG.
  • the data transmitter 36 converts and outputs data in accordance with a mode control signal as described in Table 2 below.
  • the video data in Table 1 is converted to the video data SR 0 to SB 5 as described in Table 2 and transmitted, via a second transmission line 42 , to the data receiver 38 .
  • the video data in Table 1 is converted to the video data SR 0 to SB 5 as described in Table 2 and transmitted, via a second transmission line 42 , to the data receiver 38 .
  • FIG. 8 shows another embodiment of the data transmitter 36 in FIG. 3 .
  • the data transmitter 36 includes 18 exclusive OR gates EOX 1 to EOX 18 for receiving 18 bit video data from the interface 34 in FIG. 3 (divisionally by one bit).
  • the exclusive OR gates EOX 1 to EOX 18 respond commonly to the mode control signal REV from the mode controller 40 (shown in FIG. 3 and FIG. 5 ) to invert the video data selectively.
  • the video data is output as is when a mode control signal REV of low logic state is input to the exclusive OR gates EOX 1 to EOX 18 ; while an inverted data is output when a mode control signal REV of high logic state is input thereto.
  • the data receiver 38 includes 18 inverters INV 19 to INV 36 for receiving 18 bit video data SR 0 to SB 5 from the data transmitter in FIG. 3 (divisionally by one bit), and 18control switches CSW 19 to CSW 36 connected to the inverters INV 19 to INV 36 , respectively.
  • each control switch CSW 19 to CSW 36 delivers the bit data input, via the transmission line 42 from the data transmitter 36 to the D-ICs 32 (in FIG. 3 ).
  • bit data is delivered to the D-ICs 32 as is when the mode control signal REV is at a low state; while inverted bit data is delivered from each inverter INV 19 to INV 36 to the D-ICs 32 when the mode control signal REV is at a high state.
  • FIG. 10 shows another embodiment of the data receiver 38 in FIG. 3 .
  • the data receiver 38 is configured similarly to the data transmitter 36 shown in FIG. 8 .
  • Each exclusive OR gate EOX 19 to EOX 36 responds to the applied mode control signal REV to selectively invert the video data input over the transmission line 42 , and transfers the selectively inverted video data to the line D-ICs 32 .
  • the above-mentioned data receiver 38 may be integrated within the D-ICs 32 .
  • An example of the D-ICs having such a configuration is disclosed in the Japanese Patent Laid-open Gazette No. Pyrung 3-208090.
  • a liquid crystal display device employing a D-IC with a so-called single bank structure.
  • 18 bit even-numbered video data and 18 bit odd-numbered video data are transmitted from the interface 34 .
  • the embodiment of the present invention can be implemented by transmitting the video data along twice the number of transmission lines and setting the critical bit number is then set to, for example, “18” in addition to the configuration as shown in FIG. 3 to FIG. 10 . This is because 36 bits of data are transmitted over the transmission line between the interface and the D-ICs in the liquid crystal display device.
  • the computer system includes a data transmitter 36 and a data receiver 38 that are connected, in series, between a video card 62 within a computer main body 60 and an interface 34 , and a mode controller 40 for controlling transmission modes of the data transmitter 36 and the data receiver 38 .
  • the video card 62 generates video data and a clock CLK.
  • the video data includes red data (R 0 to R 5 ), green data (G 0 to G 5 ) and blue data (B 09 to B 5 ), each of which has 6 bit, for example.
  • the data transmitter 36 is electrically connected to the data receiver 38 preferably by means of an FPC film 42 .
  • the FPC film 42 includes 18 data bit lines, at least one of data clock line and a single mode line, or both.
  • the data transmitter 36 selectively inverts 18 bit video data to be transmitted from the video card 62 to the data receiver 38 in accordance with a logic value of am ode control signal REV from the mode controller 40 .
  • the data receiver 38 selectively inverts the 18 bit video data R 0 to B 5 to be transmitted from the data transmitter 36 to the interface 34 in accordance with the logic value of the mode control signal REV from the mode controller 40 . Accordingly, an EMI at the video card 62 and the FPC film 42 can be minimized and a power consumption in the video card 62 can be reduced.
  • the interface 34 supplies the video data reconstructed by the data receiver 38 to, for example, the liquid crystal display device and other suitable devices.
  • the computer system includes a data transmitter 36 and a data receiver 38 that are connected, in series, between a video card 62 and D-ICs 32 , and a mode controller 40 for controlling transmission modes of the data transmitter 36 and the data receiver 38 .
  • the data transmitter 36 is electrically connected to the data receiver 38 preferably by means of an FPC film 42 .
  • the FPC film 42 includes 18 data bit lines, at least one of data clock line and a single mode line or both.
  • the data transmitter 36 selectively inverts 18 bit video data to be transmitted from the video card 62 to the data receiver 38 in accordance with a logic value of a mode control signal REV from the mode controller 40 .
  • the data transmitter 36 and the data receiver 38 In response to the mode control signal REV generated at the mode controller 40 , the data transmitter 36 and the data receiver 38 selectively invert the video data to lower a frequency (or the number of transitions in the logic state) of the video data transmitted over the FPC film 42 . Accordingly, EMI at the video card 62 and the FPC film 42 can be restrained or minimized and power consumption in the video card 62 can be reduced.
  • a data stream transmitted over a number of bit lines is inverted or not inverted according to the number of bit transitions in the data stream.
  • the bits of the data stream is inverted if the number of bit transitions exceeds a critical value, thereby lowering the number of transitions, that is, the frequency of the data stream.
  • the data transmission apparatus and method of the present invention is capable of restraining or minimizing EMI at the transmission line as well as reducing power consumption at the data transmission side.
  • EMI and power consumption at the video card and/or the interface can be reduced.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Spectroscopy & Molecular Physics (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Theoretical Computer Science (AREA)
  • Human Computer Interaction (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Liquid Crystal Display Device Control (AREA)
  • Information Transfer Systems (AREA)

Abstract

A data transmission apparatus a data transmitter selectively inverting data and transmitting the selectively inverted data. A data receiver selectively re-inverts the selectively inverted data from the data transmitter and reconstructs the inverted data into the original data. The inversion operation of the data transmitter and the data receiver is controlled by a mode controller. The mode controller receives data having a number of bits along with a clock signal to detect a number of transitions every period of the clock signal, and controls driving modes of the data transmitter and the data receiver in accordance with the detected number of transitions.

Description

BACKGROUND OF THE INVENTION
This application claims the benefit of Korean Patent Application No. P98-63 372, filed on Dec. 31, 1998, which is hereby incorporated by reference.
1. Field of the Invention
This invention relates to a data transmission apparatus and method for transmitting parallel data and, more particularly, to a liquid crystal display device employing the data transmission apparatus. Although the present invention is applicable to a wide range of devices, it is especially applicable to a computer system employing the data transmission apparatus.
2. Discussion of the Related Art
Generally, the amount of information, such as text information and video information, transmitted over a transmission medium has been increasing as compared with that of audio information. Recently, the amount of video information, in particular, has been even more increasing so as to meet the demand for high quality images. In addition, information is being transmitted at a high speed so that a user can make use of it at an appropriate time. For these reasons, a frequency band to be occupied by the information must be heightened and, simultaneously, the number of lines for transmitting the information must be increased in accordance with the amount of information.
For example, FIG. 1 shows a portable computer employing a liquid crystal display(LCD) where video data is transmitted from a video card 12 within a computer main body 10 to a data driving integrated circuit chip 22, hereinafter referred to as “D-IC”, with increased frequency corresponding to a higher resolution mode of an image, i.e., the number of picture elements (or pixels) is larger. More specifically, since a greater number of pixels are included in a liquid crystal panel 24 as an XGA mode or SXGA mode replaces the existing VGA mode, the amount of video data for one line to be transmitted within one horizontal time interval becomes greater. Accordingly, the frequency of video data transmitted from the video card 12 within the computer main such a frequency increase, an electromagnetic interference (EMI) emerges on a first transmission line 16A and a second transmission line 16B. The first transmission line 16A is for continuously transmitting an 18 bit data for one dot form the video card 12 to an interface 14 in the LCD 20 and the second transmission line 16B is for continuously transmitting an 18 bit data from the interface 14 to the D-ICs 22. For example, the first transmission line 16A extending from the video card 12 to the interface 14 is usually made of a flexible printed circuit film, hereinafter referred to as “first FPC film”. The exposed first FPC film generates a large amount of EMI. Also, when the D-ICs 22 are mounted on the FPC film in a TAB-IC type or loaded on the liquid crystal panel 24 in a chip-on-glass (COG) type, the second transmission line 16B connecting the interface 14 to the D-ICs 22 consists of a second FPC film. The exposed second FPC film also generates an EMI.
Output stages of the video card 12 and the interface 14 must be switched into a high-state voltage or a low-state voltage rapidly as the video data rate rises. Accordingly, the video card 12 transmitting data over the first transmission line 16A and the interface 14 transmitting a data over the second transmission line 16B require more power consumption in proportion to a rise in the frequency of the video data. Further, the number of bits of the video data also increases as a gray scale of the picture is enlarged. For example, when each of a red data, a green data and a blue data, consisting of one dot of the liquid crystal display device, has 64 gray scales, the bit number of the video data becomes “18”. In this case, each of the first-and second transmission lines 16A and 16B has 18 bit lines as shown in FIG. 1.
FIG. 2 shows a transmission timing of 16 bit red data, as an example, in a video data transmitted from the interface 14 to the D-IC 22 in the conventional liquid crystal display device. With reference to FIG. 2, the red data repeats a conversion from 0 gray scale into 63rd gray scale during T1 to T11 periods of dot clock timing. It is to be noted that a data transition from a high-state “1” into a low-state “0” in each bit line is made 60 times during 11 periods of dot clock timing. Such a data transition causes an increase in power consumption at each output stage.
On the other hand, if each of red, green and blue data has 256 gray scales by employing a 8 bit D-IC in the liquid crystal display device, then 24 bit lines of video data are required. As the bit number of video data increases, the number of bit lines included in each of the first and second transmission lines 16A and 16B also increases. Due to this, an EMI emerging at the first and second transmission lines 16A and 16B becomes more serious in proportion to the number of bits of the video data. Also, power consumption at the video card 12 and the interface 14 is increased even more.
SUMMARY OF THE INVENTION
Accordingly, the present invention is directed to a data transmission system that substantially obviates one or more of the problems due to limitations and disadvantages of the related art.
An object of the present invention is to provide a data transmission apparatus and method that are suitable for minimizing EMI and optimizing power consumption.
Another object of the present invention is to provide a liquid crystal display device that minimizes EMI and optimizes power consumption.
A further object of the present invention is to provide a computer system that minimizes EMI and optimizes power consumption.
Additional features and advantages of the invention will be set forth in the description which follows, and in part will be apparent from the description, or may be learned by practice of the invention. The objectives and other advantages of the invention will be realized and attained by the structure particularly pointed out in the written description and claims hereof as well as the appended drawings.
To achieve these and other advantages and in accordance with the purpose of the present invention, as embodied and broadly described, a data transmission apparatus according to an embodiment of the present invention includes a mode controller for receiving a data having a plurality of bits along with a synchronous clock to detect a transition amount of the data every period of the synchronous clock and for generating a mode control signal having a logical value changing in accordance with the detected transition amount; a data transmitter, responsive to the mode control signal, for selectively inverting the data and transmitting the inverted data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted data from the data transmission to reconstruct the inverted data into the original data.
In another aspect of the present invention, a data transmission includes the steps of receiving a data having a plurality of bits along with a synchronous clock to detect a transition amount of the data every period of the synchronous clock and generating a mode control signal having a logical value changing in accordance with the detected transition amount; responding to the mode control signal to selectively invert the data and transmitting the inverted data; and responding to the mode control signal to selectively invert the selectively inverted data and to reconstruct the inverted data into the original data.
In another aspect of the present invention, a liquid crystal display device includes a mode controller for receiving video data having a plurality of bits to detect a transition amount between nth video data and (n−1)th video data and for generating a mode control signal having a logical value changing in accordance with the detected transition amount, said n being an integer; a data transmitter, responsive to the mode control signal, for selectively inverting the nth video data and transmitting the inverted video data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data from the data transmitter to reconstruct the inverted video data into the original video data.
In another aspect of the present invention, a computer having a plurality of bits from a video card to detect a transition amount between nth video data and (n−1)th video data and for generating a mode control signal having a logical value changing in accordance with the detected transition amount, said n being an integer; a data transmitter, responsive to the mode control signal, for selectively inverting the nth video data and transmitting the inverted video data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data inputted, via a transmission line, from the data transmitter and for reconstructing the inverted video data into the original video data.
In a further aspect of the present invention, a computer includes a mode controller for receiving video data having a plurality of bits from a video card to detect a transition amount between nth video data and (n−1)th video data and for generating a mode control signal having a logical value changing in accordance with the detected transition amount, said n being an integer; a data transmitter, responsive to the mode control signal, for selectively inverting the nth video data and transmitting the inverted video data; and a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data inputted, via a transmission line, from the data transmitter and for reconstructing the inverted video data into the original video data and outputting the reconstructed video data to a data driver.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.
BRIEF DESCRIPTION OF THE DRAWING
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention and together with the description serve to explain the principles of the invention.
In the drawings:
FIG. 1 is a block diagram showing the configuration of a conventional portable computer employing a liquid crystal display device;
FIG. 2 is a timing diagram of video data transmitted from the conventional liquid crystal display device;
FIG. 3 is a block diagram showing the configuration of a liquid crystal display device employing a data transmission apparatus according to an embodiment of the present invention;
FIG. 4 is a timing diagram of video data transmitted by the data transmission apparatus according to an embodiment of the present invention;
FIG. 5 is a detailed block diagram of the mode controller shown in FIG. 3;
FIG. 6 is a detailed circuit diagram of the transition detecting cell shown in FIG. 5;
FIG. 7 is a block circuit diagram showing an embodiment of the data transmitter of FIG. 3;
FIG. 8 is a circuit diagram showing another embodiment of the data transmitter in FIG. 3;
FIG. 9 is a block circuit diagram showing an embodiment of the data receiver in FIG. 3;
FIG. 10 is a circuit diagram showing an embodiment of the data receiver in FIG. 3;
FIG. 11 is a block diagram showing the configuration of a computer system employing a data transmission apparatus according to another embodiment of the present invention; and
FIG. 12 is a block diagram showing the configuration of a computer system employing a data transmission apparatus according to still another embodiment of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
Reference will now be made in detail to the preferred embodiment of the present invention, example of which is illustrated in the accompanying drawings.
It will be apparent to those skilled in the art that various modifications and variation can be made in the data transmission apparatus and method of the present invention without departing from the spirit and scope of the invention. Thus, it is intended that the present invention cover the modification and variations of this invention provided they come within the scope of the appended claims and their equivalents.
Referring to FIG. 3, there is shown a liquid crystal display device employing a data transmission apparatus according to an embodiment of the present invention. The liquid crystal display device includes a number of D-ICs 32 for divisionally driving source lines of a liquid crystal panel 30, and an interface 34 for supplying video data inputted from a video card (not shown) to the D-ICs 32. The video data to be supplied to the D-ICs 32 includes, for example, red data R0 to R5, green data G0 to G5 and blue data B0 to B5, each of which has 6 bits. The video data is transmitted to the D-ICs 32 according to a data clock DCLK, and converted into an analog signal to be accumulated in a pixel electrode on the corresponding line of liquid crystal panel which is sequentially scanned by a gate driver.
The liquid crystal display device further includes a data transmitter 36 and a data receiver 38 connected between the interface 34 and the D-ICs 32, and a mode controller 40 for controlling transmission modes of the data transmitter 36 and the data receiver 38. The data receiver 38 may be integrated within the D-IC 32. In this case, the data transmitter 36 and the data receiver 38 is electrically connected by means of an exposed transmission line 42 such as an FPC film. The transmission line 42 includes 18 data bit lines, at least one of clock lines and a single mode control line.
The data transmitter 36 selectively inverts 18 bit video data to be transmitted from the interface 34 to the data receiver 38 in accordance with a logical value of a mode control signal REV from the mode controller 40. More specifically, for example, when a mode control signal REV inputted to the data transmitter 36 has a low logic, the data transmitter 36 transmits the 18 bit video data from the interface 34 to the data receiver 38 as is. On the other hand, when the mode control signal REV has a high logic, the data transmitter 36 inverts the 18 bit video data to be transmitted from the interface 34 to the data receiver 38 and transmits it to the data receiver 38. In a similar manner, the data receiver 38 also selectively inverts 18 bit video data inputted from the data transmitter 36 in accordance with a logical value of the mode control signal REV from the mode controller 40. More specifically, when the mode control signal REV has a low logic, the data receiver 30 transfers the 18 bit video data from the data transmitter 36 to the D-IC 32 as is. On the other hand, when the mode control signal REV has a high logic, the data receiver 38 inverts the 18 bit video data and outputs it to the D-IC 32. By such an operation of the data receiver 38, a low frequency video data from the data transmitter 36 is reconstructed into an original high frequency video data.
The mode controller 40 receives the 18 bit video data Dn from the interface 34 every period of the data clock DCLK to compare data transitions of the received video data with that of video data Dn−1inputted in the previous data clock period. In other words, the mode controller 40 compares each bit of nth video data Dn with that of (n−1)th video data Dn-−1to detect a data transition state, such as “0→1” or “1→0”, and the number of bit transitions.
Further, the mode controller 40 counts the number of transitions and checks if the counted transition number exceeds a critical value (for example, one-half of the total number of bits). In this example, the critical value would be 9 which is one-half of 18 bits. Moreover, the mode controller 40 compares the transition number to the critical value, and inverts a logical value of the mode control signal REV to be applied to the data transmitter 36 and the data receiver 38 each time the transition number exceeds the critical value. In other words, the mode controller 40 detects the data transition number of the present video data and the previous video data every data clock period, and inverts a logical value of the mode control signal each time the transition number exceeds the critical value. By the mode control signal REV generated at the mode controller 40, the data transmitter 36 and the data receiver 38 selectively invert the video data, thereby lowering a frequency of the 18 bit video data transmitted over the FPC film 42.
FIG. 4 is a timing diagram of a video data transmitted by a data transmission apparatus according to an embodiment of the present invention, which shows a mode control signal REV and a data inversion state of the video data based on, for example, 6 bit red data in FIG. 2. In FIG. 4, order to form a vertical stripe within the liquid crystal panel, 6 bit red data “000000” are applied to the liquid crystal display device for each dot clock of T1, T3, T5, T7, T9 and T11 while 6 bit red data “111111” are applied to the liquid crystal display device for each dot clock of T1, T4, T6, T8 and T10. In this case, it is to be noted that 6 data transitions occur at each of T1 and T2, T2 and T3, . . . , and T10 and T11. Accordingly, the mode controller 40 compares a T1 period of 6 bit red data with a T2 period of 6 bit red data to detect the number of data transitions. At this time, since a value of the detected number of transitions is more than a critical value(e.g., “3” with respect to 6 bits) of the data transfer bit number, the mode controller 40 converts the mode control signal REV from a initial state of “low” to “high”. Further, in a period T3, the mode controller 40 compares the previous T2 period of 6 bit red data(“111111”) with the present T3 period of 6 bit red data(“000000”) to detect 6 data transitions, and then compares it to the critical value “3”. In this case, since the detected data transition amount is more than the critical value, the mode controller 40 inverts the mode control signal REV to output “low”. Accordingly, since there are 6 continuous data transitions in the red data in the periods T1 to T1, the mode control signal shown in FIG. 4 makes an inversion output 10 times. Furthermore, the data transmitter 36 receives the mode control signal REV from the mode controller 40 to invert the red data, inputted in correspondence with the logical state as shown in FIG. 4 and output the inverted data. It can be seen from FIG. 4 that the 6 bit data is preferably output only at a low state to eliminate cause of EMI dramatically. In other words, only the mode control signal REV changes 10 times without any data transitions in the data lines during the 11 periods of the data clock DCLK. Thus, the video data transmitted by the data transmission apparatus according to the embodiment of the present invention has a frequency of “0 Hz” when a longitudinal stripe is displayed. Accordingly, in a liquid crystal display device having a data transmission apparatus according to the present invention, video data is transmitted under a low frequency, so that the EMI can be restrained or minimized and power consumption at the interface can be reduced.
The operation and configuration of the mode controller will be explained with reference to FIGS. 5-10. FIG. 5 shows the mode controller 40 in FIG. 3. The mode controller 40 includes a counter 36, a critical or threshold value comparator 48 and a first flip-flop 50 that are connected, in series, to a transition detecting cell(TDC) array 44. The transition detecting cell array 44 includes 18 transition detecting cells TDC1 to TDC 18 for inputting 18 bit red, green, and blue data (R0 to R5, G0 to G5, and B0 to B5) from the interface 34 in FIG. 3.
FIG. 6 shows one of the transition detecting cells TDC1 to TDC18 in detail. The transition detecting cell TDC includes second and third flip- flops 52 and 54 connected in parallel, and an exclusive OR gate(EOX) 56 for comparing bit data stored in the flip- flops 52 and 54. The second and third flip- flops 52 and 54 are synchronized with a data clock DCLK from the interface 34 to latch the nth data and the (n−1)th data, respectively.
The exclusive OR gate 56 receives the latched data from the second and third flip- flops 52 and 54 to compare the respective data, and generates a transition detection signal TS. In other words, the exclusive OR gate 56 outputs a transition detection signal TS having “0” value indicating no data transition when “0, 0” data or “1, 1” data are inputted from the second and third flip- flops 52 and 54, whereas a transition detection signal TS having “1” value is output indicating a data transition of either “0, 1” or “1, 0” from the second and third flip- flops 52 and 54. Each of the 18 transition detecting cells TDC1 to TDC 18 receives 1 bit data and compares it with the 1 bit data in the previous period to detect a transition state of each corresponding bit, and outputs the detection signals TS1 to TS 18 to the counter 46 in FIG. 5. The counter 46 counts the number of transition detection signals TS having a specific logic from the 18 transition detection signals TS1 to TS 18 from the transition detecting cell array 44 and supplies the counted value to the critical value comparator 48 as a transition bit number VBN. In this case, an adder can be used as the counter 46.
The critical value comparator 48 detects whether or not the transition bit number from the counter 46 exceeds a predetermined critical bit number CBN. The critical bit number is preferably set to a number (e.g., 9) corresponding to half of the video data, but may be set to a larger or smaller number. If the transition bit number VBN exceeds the critical bit number CBN, then the critical value comparator 48 applies a comparison signal having a specific logic pulse to the first flip-flop 50. Whenever a comparison signal having a specific logic pulse is inputted from the critical value comparator 48, the first flip-flop 50 inverts a logic state of the mode control signal REV generated at its output terminal Q. The logic state of the mode control signal REV does not change during a time interval when bit data is below the critical value; while it changes from “high” to “low” or vice versa each time bit data is above the critical value for a certain bit number of video data.
An operation of the mode controller 40, a generation process of the mode control signal REV and an inversion process of the transmission and receipt data will be explained in detail with reference to the following Tables.
For example, values of nth to (n+4)th dot data are as described in the following Table 1, and assuming that an initial value of the mode control signal REV is “0”, an operation of the mode controller 40 is as follows:
TABLE 1
R[0:5] G[0:5] B[0:5] VBN REV
Dn 000000 000000 000000 0 Low
Dn + 1 111111 111111 111111 18 High
Dn + 2 000000 000000 000000 18 Low
Dn + 3 001101 111111 001110 12 High
Dn + 4 001001 000000 001110 6 High

With reference to Table 1, the transition detecting cell array 44 compares data latched in Dn+1 period with data in the present period to output transition detecting signals TS1 to TS 18 having a value of “1111111111111111” to the counter 46. The counter 46 collects the transition detecting signals to output a transition bit number VBN of “18”, the critical value comparator 48 compares the transition bit number VBN of “18” with the critical bit number CBN to output a mode control signal REV of high logic state by way of the first flip-flop 50. In a similar manner, for the Dn+2 period, the mode controller 40 inverts the mode control signal REV to output a mode control signal REV of the low logic state because the transition bit number in the Dn+2 period is “18”. For the Dn+3 period, the mode controller 40 inverts the mode control signal REV to output a high logic state because the transition bit number in the Dn+3 period is “2”. For the Dn+4 period, the mode controller 40 maintains and outputs the high logic state of the mode control signal from the previous period because the transition bit number VBN is the Dn+4 period is “6”, which is less than the critical bit number(i.e., 9).
Referring now to FIG. 7, an embodiment of the data transmitter 36 in FIG. 3 is shown in detail. The data transmitter 36 preferably includes control switches CSW1 to CSW18 for directly receiving 18 bit video data from the interface 34 (divisionally by one bit), or inversely receiving them by way of 18 inverters INV1 to INV18. The control switches CWS1 to CWS18 respond commonly to the mode control signal REV from the mode controller 40 (shown in FIG. 3 and FIG. 5) to one select and output a bit data in an inverted or non-inverted state. More specifically, each control switch CWS1 to CWS18 delivers a video data from the interface 34 to the data receiver 38 in FIG. 3 as is when the mode control signal REV is at a low logic, for example, whereas it deliver a video data inverted by the inverters INV1 to INV18 to the data receiver 38 when the mode control signal REV is at a high logic. For example, using the data in the above Table 1, the data transmitter 36 converts and outputs data in accordance with a mode control signal as described in Table 2 below.
TABLE 2
SR[0:5] SG[0:5] SB[0:5] REV
Dn 000000 000000 000000 Low
Dn + 1 000000 000000 000000 High
Dn + 2 000000 000000 000000 Low
Dn + 3 110010 000000 110001 High
Dn + 4 110010 111111 110001 High

According to the operation of the mode controller 40 and the data transmitter 36, the video data in Table 1 is converted to the video data SR0 to SB5 as described in Table 2 and transmitted, via a second transmission line 42, to the data receiver 38. In this case, there are 54 data transitions in the original data in Table 1 and only 12 data transitions in the converted data in Table 2. Accordingly, EMI as well as power consumption in the liquid crystal display device can be reduced in the present invention.
FIG. 8 shows another embodiment of the data transmitter 36 in FIG. 3. In FIG. 8, the data transmitter 36 includes 18 exclusive OR gates EOX1 to EOX18 for receiving 18 bit video data from the interface 34 in FIG. 3 (divisionally by one bit). The exclusive OR gates EOX1 to EOX18 respond commonly to the mode control signal REV from the mode controller 40 (shown in FIG. 3 and FIG. 5) to invert the video data selectively. In other words, the video data is output as is when a mode control signal REV of low logic state is input to the exclusive OR gates EOX1 to EOX18; while an inverted data is output when a mode control signal REV of high logic state is input thereto.
Referring now to FIG. 9, there is shown an embodiment of the data receiver 38 in FIG. 3. The data receiver 38 includes 18 inverters INV19 to INV36 for receiving 18 bit video data SR0 to SB5 from the data transmitter in FIG. 3 (divisionally by one bit), and 18control switches CSW19 to CSW36 connected to the inverters INV19 to INV36, respectively. In the data receiver 38, each control switch CSW19 to CSW36 delivers the bit data input, via the transmission line 42 from the data transmitter 36 to the D-ICs 32 (in FIG. 3). The bit data is delivered to the D-ICs 32 as is when the mode control signal REV is at a low state; while inverted bit data is delivered from each inverter INV19 to INV36 to the D-ICs 32 when the mode control signal REV is at a high state.
An operation of the data receiver 38 will be explained with reference to Table 2 above and Table 3 below.
R[0:5] G[0:5] B[0:5] REV
Dn 000000 000000 000000 Low
Dn + 1 111111 111111 111111 High
Dn + 2 000000 000000 000000 Low
Dn + 3 001101 111111 001110 High
Dn + 4 001101 000000 001110 High

If the data as described in Table 2 and the mode control signal REV are input over the transmission line 42, then the data receiver 38 reconstructs the data into the original data output from the interface 34 as described in Table 3, and outputs the reconstructed data to the D-ICs 32. As described above, the data receiver 38 selectively inverts the 18 bit video data from the data transmitter 36 in response to the mode control signal REV, thereby being reconstructed into the original video data R0 to B5.
FIG. 10 shows another embodiment of the data receiver 38 in FIG. 3. In FIG. 10, the data receiver 38 is configured similarly to the data transmitter 36 shown in FIG. 8. Each exclusive OR gate EOX19 to EOX36 responds to the applied mode control signal REV to selectively invert the video data input over the transmission line 42, and transfers the selectively inverted video data to the line D-ICs 32. The above-mentioned data receiver 38 may be integrated within the D-ICs 32. An example of the D-ICs having such a configuration is disclosed in the Japanese Patent Laid-open Gazette No. Pyrung 3-208090.
The above-mentioned embodiments of the present invention have been explained base on a liquid crystal display device employing a D-IC with a so-called single bank structure. In a liquid crystal display device having a double bank structure, 18 bit even-numbered video data and 18 bit odd-numbered video data are transmitted from the interface 34. For such structure, the embodiment of the present invention can be implemented by transmitting the video data along twice the number of transmission lines and setting the critical bit number is then set to, for example, “18” in addition to the configuration as shown in FIG. 3 to FIG. 10. This is because 36 bits of data are transmitted over the transmission line between the interface and the D-ICs in the liquid crystal display device.
Referring now to FIG. 11, there is shown a computer system employing a data transmission apparatus according to another embodiment of the present invention. The computer system includes a data transmitter 36 and a data receiver 38 that are connected, in series, between a video card 62 within a computer main body 60 and an interface 34, and a mode controller 40 for controlling transmission modes of the data transmitter 36 and the data receiver 38. The video card 62 generates video data and a clock CLK. The video data includes red data (R0 to R5), green data (G0 to G5) and blue data (B09 to B5), each of which has 6 bit, for example. The data transmitter 36 is electrically connected to the data receiver 38 preferably by means of an FPC film 42. The FPC film 42 includes 18 data bit lines, at least one of data clock line and a single mode line, or both. The data transmitter 36 selectively inverts 18 bit video data to be transmitted from the video card 62 to the data receiver 38 in accordance with a logic value of am ode control signal REV from the mode controller 40. IN a similar manner, the data receiver 38 selectively inverts the 18 bit video data R0 to B5 to be transmitted from the data transmitter 36 to the interface 34 in accordance with the logic value of the mode control signal REV from the mode controller 40. Accordingly, an EMI at the video card 62 and the FPC film 42 can be minimized and a power consumption in the video card 62 can be reduced. Finally, the interface 34 supplies the video data reconstructed by the data receiver 38 to, for example, the liquid crystal display device and other suitable devices.
Referring to FIG. 12, there is shown a computer system employing a data transmission apparatus according to still another embodiment of the present invention. The computer system includes a data transmitter 36 and a data receiver 38 that are connected, in series, between a video card 62 and D-ICs 32, and a mode controller 40 for controlling transmission modes of the data transmitter 36 and the data receiver 38. The data transmitter 36 is electrically connected to the data receiver 38 preferably by means of an FPC film 42. The FPC film 42 includes 18 data bit lines, at least one of data clock line and a single mode line or both. The data transmitter 36 selectively inverts 18 bit video data to be transmitted from the video card 62 to the data receiver 38 in accordance with a logic value of a mode control signal REV from the mode controller 40.
In response to the mode control signal REV generated at the mode controller 40, the data transmitter 36 and the data receiver 38 selectively invert the video data to lower a frequency (or the number of transitions in the logic state) of the video data transmitted over the FPC film 42. Accordingly, EMI at the video card 62 and the FPC film 42 can be restrained or minimized and power consumption in the video card 62 can be reduced.
As described above, in the data transmission apparatus and method according to the present invention, a data stream transmitted over a number of bit lines is inverted or not inverted according to the number of bit transitions in the data stream. For example, the bits of the data stream is inverted if the number of bit transitions exceeds a critical value, thereby lowering the number of transitions, that is, the frequency of the data stream. As a result, the data transmission apparatus and method of the present invention is capable of restraining or minimizing EMI at the transmission line as well as reducing power consumption at the data transmission side. Furthermore, in the liquid crystal display device, the computer interface device, and the computer system to which the data transmission according to the present invention is applied, EMI and power consumption at the video card and/or the interface can be reduced.
It will be apparent to those skilled in the art that various modifications and variations can be made in the data transmission apparatus and method of the present invention without departing from the spirit or scope of the invention. Thus, it is intended that the present invention cover the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.

Claims (62)

1. A data transmission system comprising:
a mode controller receiving first data having a plurality of bits and outputting a first control signal in accordance with a number of data transitions of the plurality of bits of the data;
a data transmitter coupled to the mode controller and outputting second data corresponding to the first data in response to the first control signal from the mode controller; and
a data receiver coupled to the data transmitter and outputting third data corresponding to the second data in response to a second control signal corresponding to the first control signal.
2. The data transmission system according to claim 1, wherein the first and second control signals are the same signal.
3. The data transmission system according to claim 1, wherein the second data is an inverter of the first data depending on the first control signal.
4. The data transmission system according to claim 1, wherein the third data is an inverse of the second data depending on the second control signal.
5. The data transmission system according to claim 1, wherein the third data is the same as the first data.
6. The data transmission system according to claim 1, wherein the mode controller comprises:
transition detecting unit receiving the first data and detecting a transition in the plurality of bits of the first data;
a counter coupled to the transition detecting unit counting the number of transitions in the plurality of bits of the first data;
a comparator coupled to the counter comprising the number of transitions to a reference value; and
an output unit coupled to the comparator and outputting the first control signal.
7. The data transmission system according to claim 6, wherein the reference value is one of N/2, (N/2−1), and (N/2+1), where N is the number of bits of the first data.
8. The data transmission system according to claim 6, wherein the transition detecting unit comprises a plurality of transition detecting cells corresponding to the plurality of bits of the first data.
9. The data transmission system according to claim 8, wherein each of the transition detecting cell includes:
first flip-flop having a first output;
second flip-flop having a second output, the second flip-flop receiving the first output of the first flip-flop; and
a logic unit receiving the first and second outputs from the first and second flip-flops and outputting a third output, the third output containing information on a data transition of a corresponding bit of the plurality of the data bits of the first data.
10. The data transmission system according to claim 1, wherein the data transmitter comprises a control unit receiving the first data, an inverse of the first data, and the first control signal and outputting the second data, the second data being one of the inverse of the first data or the first data.
11. The data transmission system according to claim 1, wherein the data transmitter includes a logic unit receiving the first data and the first control signal and outputting the second data, the second data being one of the inverse of the first data or the first data.
12. The data transmission system according to claim 11, wherein the logic unit includes a plurality of exclusive OR gates.
13. The data transmission system according to claim 1, wherein the data receiver comprises a control unit receiving the second data, an inverse of the second data, and the second control signal and outputting the third data, the third data being one of the inverse of the second data or the second data.
14. The data transmission system according to claim 1, wherein the data receiver includes a logic unit receiving the second data and the second control signal and outputting the third data, the third data one of the inverse of the second data or the second data.
15. The data transmission system according to claim 14, wherein the logic unit includes a plurality of exclusive OR gates.
16. A data transmission system for a computer comprising:
a main control unit including:
a video card outputting first data;
a mode controller receiving first data having a plurality of bits and outputting a first control signal in accordance with a number of data transitions of the plurality of bits of the data; and
a data transmitter coupled to the mode controller and outputting second data corresponding to the first data in response to the first control signal from the mode controller; and
a display unit coupled to the main control unit including:
a data receiver coupled to the data transmitter and outputting third data corresponding to the second data in response to a second control signal corresponding to the first control signal; and
data driver coupled to the data receiver and receiving the third data.
17. A data transmission system for a computer according to claim 16, further comprising an interface unit between the data receiver and the data driver.
18. A data transmission system for a computer according to claim 16, wherein the data receiver and the data driver are in one unit.
19. A liquid crystal display device having a data transmission system comprising:
a mode controller receiving first data having a plurality of bits and outputting a first control signal in accordance with a number of data transitions of the plurality of bits of the data;
a data transmitter coupled to the mode controller and outputting second data corresponding to the first data in response to the first control signal from the mode controller; and
a data receiver coupled to the data transmitter and outputting third data corresponding to the second data in response to a second control signal corresponding to the first control signal.
20. The liquid crystal display device according to claim 19, wherein the first and second control signals are the same signal.
21. The liquid crystal display device according to claim 19, wherein the second data is an inverse of the first data depending on the first control signal.
22. The liquid crystal display device according to claim 19, wherein the third data is an inverse of the second data depending on the second control signal.
23. The liquid crystal display device according to claim 19, wherein the third data is the same as the first data.
24. The liquid crystal display device according to claim 19, wherein the mode controller comprises:
transition detecting unit receiving the first data and detecting a transition in the plurality of bits of the first data;
a counter coupled to the transition detecting unit counting the number of transitions in the plurality of bits of the first data;
a comparator coupled to the counter comprising the number of transitions to a reference value; and
an output unit coupled to the comparator and outputting the first control signal.
25. The liquid crystal display device according to claim 24, wherein the reference value is one of N/2, (N/2−1), and (N/2+1), where N is the number of bits of the first data.
26. The liquid crystal display device according to claim 24, wherein the transition detecting unit comprises a plurality of transitions detecting cells corresponding to the plurality of bits of the first data.
27. The liquid crystal display device according to claim 26, wherein each of the transition detecting cell includes:
first flip-flop having a first output;
second flip-flop having a second output, the second flip-flop receiving the first output of the first flip-flop; and
a logic unit receiving the first and second outputs from the first and second flip-flops and outputting a third output, the third output containing information on a data transition of a corresponding bit of the plurality of the data bits of the first data.
28. The liquid crystal display device according to claim 19, wherein the data transmitter comprises a control unit receiving the first data, an inverse of the first data, and the first control signal and outputting the second data, the second data being one of the inverse of the first data or the first data.
29. The liquid crystal display device according to claim 19, wherein the data transmitter includes a logic unit receiving the first data and the first control signal and outputting the second data, the second data being one of the inverse of the first data or the first data.
30. The liquid crystal display device according to claim 29, wherein the logic unit includes a plurality of exclusive OR gates.
31. The liquid crystal display device according to claim 19, wherein the data receiver comprises a control unit receiving the second data, an inverse of the second data, and the second control signal and outputting the third data, the third data being one of the inverse of the second data or the second data.
32. The liquid crystal display device according to claim 19, wherein the data receiver includes a logic unit receiving the second data and the second control signal and outputting the third data, the third data being one of the inverse of the second data or the second data.
33. The liquid crystal display device according to claim 32, wherein the logic unit includes a plurality of exclusive OR gates.
34. A computer comprising:
a main control unit including:
a video card outputting first data;
a mode controller receiving first data having a
plurality of bits and outputting a first control signal in accordance with a number of data transitions of the plurality of bits of the data; and
a data transmitter coupled to the mode
controller and outputting second data corresponding to the first data in response to the first control signal from the mode controller; and
a display unit coupled to the main control unit including:
a data receiver coupled to the data transmitter and outputting third data corresponding to the second data in response to a second control signal corresponding to the first control signal; and
data driver coupled to the data receiver and receiving the third data.
35. A computer according to claim 34, further comprising an interface unit between the data receiver and the data driver.
36. A computer according to claim 34, wherein the data receiver and the data driver are in one unit.
37. A method of transmitting data comprising the steps of:
receiving first data having a plurality of bits and
outputting a first control signal in accordance with a number of data transitions of the plurality of bits of the data;
outputting second data corresponding to the first data in response to the first control signal; and
outputting third data corresponding to the second data in response to a second control signal corresponding to the first control signal.
38. A data transmission apparatus, comprising:
a mode controller for receiving a first data having a plurality of bits and a clock signal to detect a number of transitions of the first data corresponding to the clock signal and for generating a mode control signal having a logic value changing in accordance with the number of transitions;
a data transmitter, responsive to the mode control signal, for selectively inverting the first data and transmitting the inverted data; and
a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted data from the data transmitter to reconstruct the selectively inverted data into the first data.
39. A data transmission method comprising the steps of:
receiving a first data having a plurality of bits and a clock signal to detect a number of transitions in the first data corresponding to the clock signal and generating a mode control signal having a logic value changing in accordance with the number of transitions;
selectively inverting the first data in response to the mode control signal and transmitting the inverted data; and
selectively inverting the selectively inverted data in response to the mode control signal and reconstructing the inverted data into the first data.
40. A liquid crystal display device having a data driver for driving a liquid crystal panel, comprising:
a mode controller for receiving video data having a plurality of bits to detect a number of transitions between a first video data and a second video data and for generating a mode control signal having a logic value changing in accordance with the number of transitions;
a data transmitter, responsive to the mode control signal, for selectively inverting the second video data and transmitting the selectively inverted video data; and
a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data from the data transmitter to reconstruct the inverted video data into the second video data.
41. A computer system including a liquid crystal display device and a video card for producing video data to be supplied to the liquid crystal display device, said system comprising:
a mode controller for receiving video data having a plurality of bits from the video card to detect a number of bit transitions between a first video data and a second video data and for generating a mode control signal having a logic value changing in accordance with the number of bit transitions;
a data transmitter, responsive to the mode control signal, for selectively inverting the second video data and transmitting the selectively inverted video data; and
a data receiver, responsive to the mode control signal, for selectively inverting the selectively inverted video data inputted, via a transmission line, from the data transmitter and for reconstructing the inverted video data into the second video data.
42. A liquid crystal display device having a data transmission system, comprising:
a mode controller receiving video data having a first set of three video signals of odd data and a second set of three video signals of even data and outputting a control signal in accordance with a number of data transitions of the video data;
a data transmitter coupled to the mode controller, selectively inverting video data in response to the control signal from the mode controller and outputting selectively inverted data;
a data receiver coupled to the data transmitter and outputting reconstructed data corresponding to the selectively inverted data and the control signal; and
a data driver converting the reconstructed data into an analog signal and outputting the analog signal to a liquid crystal panel.
43. The liquid crystal display device according to claim 42, wherein the data receiver and the data driver are integrated as one unit.
44. The liquid crystal display device according to claim 42, wherein the video data is selectively inverted by the data transmitter when the number of data transitions of the video data is greater than a predetermined threshold.
45. The liquid crystal display device according to claim 42, wherein the reconstructed data is inverted when the number of data transitions is greater than a predetermined threshold.
46. The liquid crystal display device according to claim 42, wherein the video data is selectively inverted by the data transmitter when the number of data transitions of the video data is greater than a predetermined threshold, and the reconstructed data is inverted when the number of data transitions is greater than a predetermined threshold.
47. A liquid crystal display device having a data transmission system comprising:
a mode controller receiving the video data having a plurality of bits and outputting a control signal in accordance with a number of data transitions of the plurality of bits of the video data;
a data transmitter coupled to the mode controller and outputting first data corresponding to the video data and the control signal from the mode controller; and
a data driving circuit having a data driver and a data receiver coupled to the data transmitter, the data receiver selectively inverting the first data in response to the control signal, and the data driver converting the selectively inverted first data into an analog signal and outputting the analog signal to a liquid crystal panel,
wherein the data driving circuit is integrated in one unit and electrically connected to the data transmitter with a flexible printed circuit film.
48. The liquid crystal display device according to claim 47, wherein the video data includes a first set of three video signals of odd data and a second set of three video signals of even data.
49. The liquid crystal display device according to claim 47, wherein the video data is inverted by the data transmitter when the number of data transitions of the plurality of bits of video data is greater than a predetermined threshold.
50. The liquid crystal display device according to claim 47, wherein the first data is inverted when the number of transitions is greater than a predetermined threshold.
51. The liquid crystal display device according to claim 47, wherein the video data is inverted by the data transmitter when the number of data transitions of the plurality of bits of video data is greater than a predetermined threshold, and the first data is inverted when the number of transitions is greater than a predetermined threshold.
52. A method of transmitting data comprising:
receiving video data having a first set of three video signals of odd data and a second set of three video signals of even data;
outputting a control signal in response to a number of data transitions of the video data;
selectively inverting the video data in response to the control signal;
outputting selectively inverted data;
outputting reconstructed data corresponding to the selectively inverted data and the control signal;
converting the reconstructed data to an analog signal; and
outputting the analog signal to a liquid crystal panel.
53. A method of driving a liquid crystal display device comprising:
receiving video data having a first set of three video signals of odd data and a second set of three video signals of even data and outputting a control signal in accordance with a number of data transitions of the video data;
selectively inverting video data in response to the control signal and outputting selectively inverted data;
outputting reconstructed data corresponding to the selectively inverted data and the control signal; and
converting the reconstructed data into an analog signal and outputting the analog signal.
54. The method according to claim 53, wherein selectively inverting video data and outputting reconstructed data are performed by a single integrated unit.
55. The method according to claim 53, wherein the video data is selectively inverted when the number of data transitions of the video data is greater than a predetermined threshold.
56. The method according to claim 53, wherein the reconstructed data is inverted when the number of data transitions is greater than a predetermined threshold.
57. The method according to claim 53, wherein the video data is selectively inverted when the number of data transitions of the video data is greater than a predetermined threshold, and the reconstructed data is inverted when the number of data transitions is greater than a predetermined threshold.
58. A method of driving a liquid crystal display device having a liquid crystal panel comprising:
receiving video data having a plurality of bits and outputting a control signal in accordance with a number of data transitions of the plurality of bits of the video data;
outputting first data corresponding to the video data and the control signal from the mode controller; and
selectively inverting the first data in response to the control signal, and converting the selectively inverted first data into an analog signal and outputting the analog signal to the liquid crystal panel,
wherein selectively inverting the first data and converting the selectively inverted first data are performed in a singly integrated unit, and
wherein selectively inverting the first data includes receiving the first data through a flexible printed circuit film.
59. The method according to claim 58, wherein the video data includes a first set of three video signals of odd data and a second set of three video signals of even data.
60. The method according to claim 58, wherein the video data is inverted when the number of data transitions of the plurality of bits of video data is greater than a predetermined threshold.
61. The method according to claim 58, wherein the first data is inverted when the number of transitions is greater than a predetermined threshold.
62. The method according to claim 58, wherein the video data is inverted when the number of data transitions of the plurality of bits of video data is greater than a predetermined threshold, and the first data is inverted when the number of transitions is greater than a predetermined threshold.
US10/747,819 1998-12-31 2003-12-30 Data transmission apparatus and method Expired - Lifetime USRE40864E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/747,819 USRE40864E1 (en) 1998-12-31 2003-12-30 Data transmission apparatus and method

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
KR1019980063372A KR100313243B1 (en) 1998-12-31 1998-12-31 Device for transmitting Data and Method thereof
US09/299,533 US6335718B1 (en) 1998-12-31 1999-04-26 Data transmission apparatus and method
US10/747,819 USRE40864E1 (en) 1998-12-31 2003-12-30 Data transmission apparatus and method

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/299,533 Reissue US6335718B1 (en) 1998-12-31 1999-04-26 Data transmission apparatus and method

Publications (1)

Publication Number Publication Date
USRE40864E1 true USRE40864E1 (en) 2009-07-28

Family

ID=19569955

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/299,533 Ceased US6335718B1 (en) 1998-12-31 1999-04-26 Data transmission apparatus and method
US10/747,819 Expired - Lifetime USRE40864E1 (en) 1998-12-31 2003-12-30 Data transmission apparatus and method

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/299,533 Ceased US6335718B1 (en) 1998-12-31 1999-04-26 Data transmission apparatus and method

Country Status (4)

Country Link
US (2) US6335718B1 (en)
JP (1) JP2000207077A (en)
KR (1) KR100313243B1 (en)
GB (1) GB2345423B (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070058987A1 (en) * 2005-09-13 2007-03-15 Kabushiki Kaisha Toshiba Visible light communication system and method therefor
US20070273631A1 (en) * 2006-05-23 2007-11-29 Hsiao-Lan Su Interface circuit for data transmission and method thereof
US20110242088A1 (en) * 2010-03-31 2011-10-06 Apple Inc. Reduced-power communications within an electronic display
US20150303992A1 (en) * 2014-04-16 2015-10-22 Samsung Electronics Co., Ltd. Data communicating method for use in a single-wire protocol communication and a single-wire protocol communication system using the same
US11159153B2 (en) 2018-03-29 2021-10-26 Nvidia Corp. Data bus inversion (DBI) on pulse amplitude modulation (PAM) and reducing coupling and power noise on PAM-4 I/O
US11966348B2 (en) 2019-01-28 2024-04-23 Nvidia Corp. Reducing coupling and power noise on PAM-4 I/O interface
US12132590B2 (en) 2022-03-18 2024-10-29 Nvidia, Corp. Hardware-efficient PAM-3 encoder and decoder
US12135607B2 (en) 2022-03-18 2024-11-05 Nvidia Corp. Hardware-efficient PAM-3 encoder and decoder

Families Citing this family (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100313243B1 (en) * 1998-12-31 2002-06-20 구본준, 론 위라하디락사 Device for transmitting Data and Method thereof
KR100669095B1 (en) 1999-12-28 2007-01-16 엘지.필립스 엘시디 주식회사 Data Transmitting/Receiving Method and Apparatus, and Liquid Crystal Display and Driving Method thereof
JP4508359B2 (en) * 2000-05-17 2010-07-21 三菱電機株式会社 Liquid crystal display
KR100341919B1 (en) * 2000-08-11 2002-06-26 구자홍 Apparatus for diagnosing of video signals in a liquid crystal display
JP2002099253A (en) * 2000-09-22 2002-04-05 Matsushita Electric Ind Co Ltd Driving circuit and display device
JP2002108522A (en) * 2000-09-26 2002-04-12 Internatl Business Mach Corp <Ibm> Device for transferring data and method for the same and display device and data transmitter and data receiver
GB0024226D0 (en) 2000-10-04 2000-11-15 Lsi Logic Corp Improvements in or relating to the reduction of simultaneous switching noise in integrated circuits
JP4088422B2 (en) * 2001-04-26 2008-05-21 株式会社日立製作所 Display data transmission method and liquid crystal display device
US7456814B2 (en) * 2001-06-07 2008-11-25 Lg Display Co., Ltd. Liquid crystal display with 2-port data polarity inverter and method of driving the same
JP4907797B2 (en) * 2001-08-21 2012-04-04 ルネサスエレクトロニクス株式会社 Semiconductor integrated circuit and liquid crystal display device
JP2003084721A (en) * 2001-09-12 2003-03-19 Fujitsu Display Technologies Corp Drive circuit device for display device and display device using the drive circuit device
JP4618954B2 (en) * 2001-09-14 2011-01-26 シャープ株式会社 Display device, display device drive circuit, and display device signal transmission method
US6671212B2 (en) * 2002-02-08 2003-12-30 Ati Technologies Inc. Method and apparatus for data inversion in memory device
KR100425765B1 (en) * 2002-04-12 2004-04-01 엘지.필립스 엘시디 주식회사 Liquid crystal display
DE10227199A1 (en) * 2002-06-18 2004-01-08 Robert Bosch Gmbh Interface and method for image data transmission
JP4447200B2 (en) * 2002-07-19 2010-04-07 Necエレクトロニクス株式会社 Video data transfer method, display control circuit, and liquid crystal display device
JP2004080553A (en) 2002-08-21 2004-03-11 Nec Corp Circuit and method for data output
TWI230337B (en) * 2003-10-14 2005-04-01 Toppoly Optoelectronics Corp Data transmission method of reversing data by differential data signal
KR101016287B1 (en) * 2003-12-11 2011-02-22 엘지디스플레이 주식회사 Apparatus and Method of Driving Liquid Crystal Display
KR100965598B1 (en) * 2003-12-11 2010-06-23 엘지디스플레이 주식회사 Apparatus and Method of Driving Liquid Crystal Display
KR100518604B1 (en) 2003-12-13 2005-10-04 삼성전자주식회사 Data inversion circuit of semiconductor device for performing inversion operation based on the interval for reading data and data inversion method using the same
KR20050094017A (en) * 2004-03-17 2005-09-26 비오이 하이디스 테크놀로지 주식회사 Circuit for driving liquid crystal display device
JP4809590B2 (en) * 2004-03-31 2011-11-09 エーユー オプトロニクス コーポレイション Electronic equipment
JP4567356B2 (en) * 2004-03-31 2010-10-20 ルネサスエレクトロニクス株式会社 Data transfer method and electronic apparatus
TWI246339B (en) * 2004-09-17 2005-12-21 Realtek Semiconductor Corp Evaluation method for signal transmission quality and tuning method thereof
US7480809B2 (en) * 2004-10-15 2009-01-20 Genesis Microchip Inc. Reducing power consumption of a microprocessor
US8643595B2 (en) * 2004-10-25 2014-02-04 Sipix Imaging, Inc. Electrophoretic display driving approaches
KR100672999B1 (en) * 2005-03-22 2007-01-24 삼성전자주식회사 Data transmitter circuit and output voltage regulation method thereof
KR100697281B1 (en) * 2005-03-17 2007-03-20 삼성전자주식회사 Method and Apparatus for Preventing the Impedance mismatch and Voltage drop due to the Variations of Package Resistance in Receiver
CN100403393C (en) * 2005-03-18 2008-07-16 统宝光电股份有限公司 Document transferring method of realizing document turnover by using differential document signal
KR101261603B1 (en) * 2005-08-03 2013-05-06 삼성디스플레이 주식회사 Display device
TWI315508B (en) * 2005-09-22 2009-10-01 Chunghwa Picture Tubes Ltd Driving apparatus and method of display panel
KR101157950B1 (en) 2005-09-29 2012-06-25 엘지디스플레이 주식회사 Apparatus and method for driving image display device using the same
US7640444B2 (en) * 2006-01-26 2009-12-29 Nils Graef Systems and methods for low power bus operation
KR101287209B1 (en) * 2006-06-30 2013-07-16 엘지디스플레이 주식회사 Driving circuit for liquid crystal display device and method for driving the same
JP4800260B2 (en) * 2007-05-31 2011-10-26 ルネサスエレクトロニクス株式会社 Semiconductor integrated circuit device for driving display panel
KR100874642B1 (en) 2007-06-26 2008-12-17 엘지디스플레이 주식회사 Liquid crystal display and driving method thereof
KR101022675B1 (en) * 2008-06-04 2011-03-22 주식회사 하이닉스반도체 Semiconductor device
US10645337B1 (en) * 2019-04-30 2020-05-05 Analong Devices International Unlimited Company Video line inversion for reducing impact of periodic interference signals on analog video transmission
US11736815B2 (en) 2020-12-15 2023-08-22 Analog Devices International Unlimited Company Interferer removal for reducing impact of periodic interference signals on analog video transmission

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0069183A1 (en) 1981-06-25 1983-01-12 International Business Machines Corporation Method and device for transmitting logic signals between micro chips
EP0228528A1 (en) 1985-11-05 1987-07-15 Alcatel Cit Apparatus for implementing a code with a small digital sum variation in a fast digital transmission, and coding method using such an apparatus
WO1992009162A1 (en) 1990-11-13 1992-05-29 Hewlett-Packard Company Dc-free line code and bit and frame synchronization for arbitrary data transmission
JPH04303234A (en) 1991-03-29 1992-10-27 Mitsubishi Electric Corp Data transfer system
JPH05334206A (en) 1992-05-29 1993-12-17 Toshiba Corp Interface controller
JPH088991A (en) 1994-06-16 1996-01-12 Keiji Oga Data transfer device
JPH08304763A (en) 1995-05-01 1996-11-22 Casio Comput Co Ltd Display driving device
WO1997013348A2 (en) 1995-10-06 1997-04-10 Silicon Image, Inc. Block coding for digital video transmission
WO1997013347A2 (en) 1995-10-05 1997-04-10 Silicon Image, Inc. Transition-controlled digital encoding and signal transmission system
JPH09233146A (en) 1996-02-22 1997-09-05 Oki Electric Ind Co Ltd Digital information processor
JPH1019075A (en) 1996-03-08 1998-01-20 Stabilus Gmbh Fixing member
US5748902A (en) 1996-07-19 1998-05-05 Compaq Computer Corporation Polarity switched data bus for reduced electromagnetic interference
JPH10190751A (en) 1996-12-25 1998-07-21 Nec Corp Bidirectional transition number reduction interface circuit
US5856816A (en) 1995-07-04 1999-01-05 Lg Electronics Inc. Data driver for liquid crystal display
US6335718B1 (en) * 1998-12-31 2002-01-01 Lg. Philips Lcd Co., Ltd. Data transmission apparatus and method

Patent Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0069183A1 (en) 1981-06-25 1983-01-12 International Business Machines Corporation Method and device for transmitting logic signals between micro chips
EP0228528A1 (en) 1985-11-05 1987-07-15 Alcatel Cit Apparatus for implementing a code with a small digital sum variation in a fast digital transmission, and coding method using such an apparatus
WO1992009162A1 (en) 1990-11-13 1992-05-29 Hewlett-Packard Company Dc-free line code and bit and frame synchronization for arbitrary data transmission
JPH04303234A (en) 1991-03-29 1992-10-27 Mitsubishi Electric Corp Data transfer system
JPH05334206A (en) 1992-05-29 1993-12-17 Toshiba Corp Interface controller
JPH088991A (en) 1994-06-16 1996-01-12 Keiji Oga Data transfer device
JPH08304763A (en) 1995-05-01 1996-11-22 Casio Comput Co Ltd Display driving device
US5856816A (en) 1995-07-04 1999-01-05 Lg Electronics Inc. Data driver for liquid crystal display
WO1997013347A2 (en) 1995-10-05 1997-04-10 Silicon Image, Inc. Transition-controlled digital encoding and signal transmission system
WO1997013348A2 (en) 1995-10-06 1997-04-10 Silicon Image, Inc. Block coding for digital video transmission
JPH09233146A (en) 1996-02-22 1997-09-05 Oki Electric Ind Co Ltd Digital information processor
JPH1019075A (en) 1996-03-08 1998-01-20 Stabilus Gmbh Fixing member
US5748902A (en) 1996-07-19 1998-05-05 Compaq Computer Corporation Polarity switched data bus for reduced electromagnetic interference
JPH10190751A (en) 1996-12-25 1998-07-21 Nec Corp Bidirectional transition number reduction interface circuit
US5917364A (en) 1996-12-25 1999-06-29 Nec Corporation Bi-directional interface circuit of reduced signal alteration
US6335718B1 (en) * 1998-12-31 2002-01-01 Lg. Philips Lcd Co., Ltd. Data transmission apparatus and method

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Brochure from Crystal, A Cirrus Logic Company, Flat Panel Electronics-EMI Reduction Features DTR Block Diagram. *

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070058987A1 (en) * 2005-09-13 2007-03-15 Kabushiki Kaisha Toshiba Visible light communication system and method therefor
US7949259B2 (en) * 2005-09-13 2011-05-24 Kabushiki Kaisha Toshiba Visible light communication system and method therefor
US20070273631A1 (en) * 2006-05-23 2007-11-29 Hsiao-Lan Su Interface circuit for data transmission and method thereof
US7821483B2 (en) * 2006-05-23 2010-10-26 Himax Technologies Limited Interface circuit for data transmission and method thereof
US20110242088A1 (en) * 2010-03-31 2011-10-06 Apple Inc. Reduced-power communications within an electronic display
US8564522B2 (en) * 2010-03-31 2013-10-22 Apple Inc. Reduced-power communications within an electronic display
US20150303992A1 (en) * 2014-04-16 2015-10-22 Samsung Electronics Co., Ltd. Data communicating method for use in a single-wire protocol communication and a single-wire protocol communication system using the same
US9762229B2 (en) * 2014-04-16 2017-09-12 Samsung Electronics Co., Ltd. Data communicating method for use in a single-wire protocol communication and a single-wire protocol communication system using the same
US11159153B2 (en) 2018-03-29 2021-10-26 Nvidia Corp. Data bus inversion (DBI) on pulse amplitude modulation (PAM) and reducing coupling and power noise on PAM-4 I/O
US11966348B2 (en) 2019-01-28 2024-04-23 Nvidia Corp. Reducing coupling and power noise on PAM-4 I/O interface
US12132590B2 (en) 2022-03-18 2024-10-29 Nvidia, Corp. Hardware-efficient PAM-3 encoder and decoder
US12135607B2 (en) 2022-03-18 2024-11-05 Nvidia Corp. Hardware-efficient PAM-3 encoder and decoder

Also Published As

Publication number Publication date
GB9910383D0 (en) 1999-07-07
GB2345423A (en) 2000-07-05
KR100313243B1 (en) 2002-06-20
US6335718B1 (en) 2002-01-01
GB2345423B (en) 2001-08-29
KR20000046659A (en) 2000-07-25
JP2000207077A (en) 2000-07-28

Similar Documents

Publication Publication Date Title
USRE40864E1 (en) Data transmission apparatus and method
US6353435B2 (en) Liquid crystal display control apparatus and liquid crystal display apparatus
US7227522B2 (en) Method of driving a liquid crystal display and driver circuit for driving a liquid crystal display
US7133035B2 (en) Method and apparatus for driving liquid crystal display device
US7382345B2 (en) Apparatus and method for driving liquid crystal display device
US7518600B2 (en) Connector and apparatus of driving liquid crystal display using the same
US7936345B2 (en) Driver for driving a display panel
US6340970B1 (en) Liquid crystal display control device, liquid crystal display device using the same, and information processor
US7456814B2 (en) Liquid crystal display with 2-port data polarity inverter and method of driving the same
KR20020018996A (en) Driver with built-in RAM, display unit with the driver, and electronic device
US7551167B2 (en) Shift register and driving circuit of LCD using the same
JP3416045B2 (en) Liquid crystal display
US7557792B2 (en) Apparatus and method of driving liquid crystal display device
JP2007286305A (en) Driving circuit, driving method, electrooptical device, and electronic equipment
US7133014B2 (en) Apparatus and method for data transmission
US20070063954A1 (en) Apparatus and method for driving a display panel
JP2008152023A (en) Display driver, bridge circuit, electro-optical device and electronic equipment
KR100431046B1 (en) Liquid crystal display device
US6771246B2 (en) Data transmission method and apparatus for driving a display
KR100405024B1 (en) Liquid Crystal Display Apparatus with 2 Port REV Device and Driving Method Thereof
US7782287B2 (en) Data accessing interface having multiplex output module and sequential input module between memory and source to save routing space and power and related method thereof
US20060267900A1 (en) Apparatus and method for transmitting data of image display device
KR100806902B1 (en) Apparatus for interfacing with a control function of a refresh ratio
KR20020062430A (en) Driver IC having internal frame memory for TFT-LCD and method for synchronizing data in the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: LG DISPLAY CO., LTD.,KOREA, REPUBLIC OF

Free format text: CHANGE OF NAME;ASSIGNOR:LG.PHILIPS LCD CO., LTD.;REEL/FRAME:021754/0230

Effective date: 20080304

Owner name: LG DISPLAY CO., LTD., KOREA, REPUBLIC OF

Free format text: CHANGE OF NAME;ASSIGNOR:LG.PHILIPS LCD CO., LTD.;REEL/FRAME:021754/0230

Effective date: 20080304

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 12