USRE40275E1 - Method for producing a memory cell - Google Patents
Method for producing a memory cell Download PDFInfo
- Publication number
- USRE40275E1 USRE40275E1 US11/000,495 US49504A USRE40275E US RE40275 E1 USRE40275 E1 US RE40275E1 US 49504 A US49504 A US 49504A US RE40275 E USRE40275 E US RE40275E
- Authority
- US
- United States
- Prior art keywords
- polysilicon
- layer
- oxidation
- production method
- oxide
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 30
- 230000015654 memory Effects 0.000 title claims abstract description 12
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims abstract description 72
- 229920005591 polysilicon Polymers 0.000 claims abstract description 71
- 230000003647 oxidation Effects 0.000 claims abstract description 39
- 238000007254 oxidation reaction Methods 0.000 claims abstract description 39
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims abstract description 32
- 238000005530 etching Methods 0.000 claims abstract description 17
- 235000012239 silicon dioxide Nutrition 0.000 claims abstract description 13
- 239000000377 silicon dioxide Substances 0.000 claims abstract description 13
- 239000003990 capacitor Substances 0.000 claims abstract description 11
- 150000004767 nitrides Chemical class 0.000 claims abstract description 9
- 238000006243 chemical reaction Methods 0.000 claims abstract description 6
- 229920002120 photoresistant polymer Polymers 0.000 claims description 13
- 229910052710 silicon Inorganic materials 0.000 claims description 9
- 239000010703 silicon Substances 0.000 claims description 9
- 238000000206 photolithography Methods 0.000 claims description 7
- 238000002513 implantation Methods 0.000 claims description 6
- 238000000034 method Methods 0.000 abstract description 19
- 230000000873 masking effect Effects 0.000 abstract description 3
- 230000002401 inhibitory effect Effects 0.000 abstract 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 8
- 230000015556 catabolic process Effects 0.000 description 5
- 238000009413 insulation Methods 0.000 description 4
- 229910052814 silicon oxide Inorganic materials 0.000 description 4
- 230000007704 transition Effects 0.000 description 4
- 239000000758 substrate Substances 0.000 description 3
- 230000002411 adverse Effects 0.000 description 2
- 238000003631 wet chemical etching Methods 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 230000006399 behavior Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000013043 chemical agent Substances 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000010327 methods by industry Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B99/00—Subject matter not provided for in other groups of this subclass
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66825—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a floating gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
Definitions
- the invention relates to a method for producing a memory cell in an integrated circuit starting from a whole-area silicon layer on a dielectric.
- Memory cells are EEPROMs and flash EEPROMs.
- the silicon layer may be monocrystalline, polycrystalline or amorphous silicon.
- the dielectric which is used is usually silicon dioxide, for example as a gate oxide, or silicon nitride.
- a polysilicon layer for a following structuring on a dielectric is generally produced in the course of the first method steps.
- the desired structuring in particular of transistor gates, is carried out through the use of photolithography.
- the etching processes which are used in that case make very high requirements of the photoresist.
- the wet-chemical etching processes in particular, produce relatively large, greatly varying undercuts and lead, in principle, to concave polysilicon edges which can only be treated with difficulty from the standpoints of production engineering and planarization.
- the last-mentioned etching produces a hollow groove in the gate oxide under the polysilicon gate edge, which produces a nonhomogeneous, difficult-to-control transition from the gate to the source/drain region with corresponding yield and reliability risks for the transistor.
- a hollow groove can only be controlled with difficulty in terms of process engineering.
- the insulation strength of an insulation oxide, formed thereon, with respect to a second polysilicon layer, for example in an EEPROM process is adversely influenced by this fact.
- German Published, Non-Prosecuted Patent Application 27 39 662 discloses covering the silicon layer with a layer which serves as an oxidation protection, structuring the oxidation protection layer through the use of photolithography in order to produce a mask through the use of etching the oxidation protection layer and uncovering the polysilicon in the unmasked regions, and converting the polysilicon in the uncovered regions into silicon dioxide through the use of local oxidation.
- a method for producing a memory cell having a transistor and a capacitor in an integrated circuit which comprises initially providing a whole-area polysilicon layer; covering the polysilicon layer with an oxidation protection layer; structuring the oxidation protection layer by photo-lithography to produce a mask covering a gate region and a field region of the transistor by etching the oxidation protection layer and uncovering the polysilicon in unmasked regions, causing the oxidation protection layer remaining over the field region to form a dielectric and the underlying polysilicon to form a first electrode of the capacitor; converting the polysilicon of the polysilicon layer in regions freed from the oxidation protection layer into silicon dioxide by local oxidation; applying a further polysilicon layer with an inclusion of a remaining oxidation protection layer; applying and structuring a photoresist mask to cover a region of the further polysilicon layer disposed above the field region for forming a second electrode of the capacitor; producing
- a basic concept of the invention may thus be seen in the fact that the structuring of the polysilicon, that is to say the removal of unnecessary polysilicon areas, is achieved not by conventional etching, but by conversion into silicon dioxide.
- the invention has the advantage of causing no gate oxide overetching and no associated hollow groove formation under the polysilicon edge to arise, with the result that a homogeneous transition in the gate oxide from the gate region to the source/drain region is provided in the case of MOS transistors.
- the polysilicon side edge is completely embedded in a homogeneously grown oxide having a thickness which corresponds approximately to at least that of the polysilicon.
- the insulation strength with respect to an optionally superior, second polysilicon layer is thereby determined only by the planar and therefore easy-to-control thickness of the nitride layer originally serving as a structuring mask for the first polysilicon layer or, if appropriate, of a different dielectric, since the limiting influence of the polysilicon edge is no longer present.
- the invention avoids the disadvantage existing with conventional methods in the case of MOS transistors, in which a process-dictated abrupt transition in the gate oxide thickness at the gate edge from the gate to the source/drain region leads to a locally higher field strength between the gate edge and the source/drain region. Instead, a steady increase in the gate oxide thickness at the transition from the gate to the source/drain region is produced by the oxidation process. This avoids local field strength peaks with the consequence of amplified degradation of the transistor parameters in this critical region. The transistor reliability is increased in this way, in particular at higher operating voltages of the kind which are customary in EEPROM applications, for example.
- the polysilicon edge produced by the oxidation according to the invention has a convex profile, this convex gate edge also contributes to avoiding the local field strength peaks and thus to better transistor reliability.
- the invention achieves a sufficiently high breakdown voltage of the source/drain regions, which is very advantageous, for example, in EEPROM applications again.
- EEPROM applications again.
- source/drain regions of low-voltage logic transistors that are usually produced at a later point in time to be independently produced and optimized with fewer requirements on the dielectric strength.
- MOS transistors it is advantageous that before the removal of the photoresist mask used during the photolithography, the source/drain implantation is effected through the uncovered silicon.
- the small doping gradient which is responsible for the high breakdown voltage, of the source/drain diffusion for EEPROM applications, for example, is based on the fact that the implantation takes place relatively at the beginning of the entire production process and before the oxidation of the polysilicon which activates the implanted silicon dioxide and drives it into the silicon substrate.
- the invention also avoids the disadvantage of conventional etching processes in which the system-dictated gaps between the polysilicon paths lead to planarization problems in the subsequent planes. They can only be resolved at great expense through the use of deposition and etching back as well as chemical mechanical polishing.
- the invention has the advantage of providing a filling with silicon oxide between adjacent polysilicon paths which has been formed from the polysilicon at this location that has not been used in any case and is to be removed. Additional method steps for planarization can thus be obviated.
- the invention also overcomes a disadvantage of conventional etching processes which lead to a thinning of the field oxide and a corresponding decrease in the field oxide insulation properties, on the field oxide in those regions where the polysilicon has been removed. That loss then has to be compensated for by an increase in the field doping, but that in turn may have an adverse influence on certain transistor properties, such as breakdown and narrow width properties, for example, due to the resulting increase in the doping gradient at the Locos edge.
- the invention has the advantage that even in the field regions, unrequired polysilicon is converted into oxide, with the result that the field oxide thickness is increased there by the corresponding amount.
- the thickness increase corresponds essentially to the original polysilicon thickness. This results in an increase, if appropriate, in the threshold voltage of a parasitic field oxide transistor for the overlying planes, such as the metallization layers, for example, or a possible second polysilicon plane.
- a production method which comprises curving the oxidation protection layer upward at lateral ends.
- a production method which comprises carrying out the polysilicon conversion by thermal oxidation.
- the oxidation protection layer is formed of at least one nitride layer.
- the nitride layer as an oxide-nitride (ON) sandwich or as an oxide-nitride-oxide sandwich layer (ONO layer) or as a nitrided oxide layer. Since all of these masking layers may be very thin, it is also possible to etch them by using simple wet-chemical agents with a tolerable size loss. Therefore, only low requirements are made of the stability of the photoresist.
- a production method which comprises carrying out a source/drain implantation through the uncovered silicon before the removal of the photomask used during the photolithography, for producing a MOS transistor.
- a production method which comprises carrying out the conversion of the polysilicon into silicon dioxide in the source/drain regions as well as the field oxide regions.
- FIGS. 1 to 5 are fragmentary, diagrammatic, cross-sectional views each illustrating a method step in a production of a transistor and of a capacitor as an EEPROM memory cell.
- FIG. 1 there is seen a silicon substrate 1 on which a silicon oxide layer 2 is situated in source/drain regions and between field oxide regions 8 .
- a first polysilicon layer 3 (poly1) is produced on the silicon oxide layer 2 .
- An oxide-nitride layer 4 (ON) is applied to the polysilicon layer 3 and then a photoresist mask 5 is applied to the oxide-nitride layer 4 .
- the photoresist mask 5 corresponds to desired polysilicon structures and leaves the source/drain regions free.
- the oxide-nitride layer 4 is then removed at the resist-free locations through the use of an etching process, with the result that the polysilicon layer 3 is uncovered at these locations.
- implantation of source/drain regions is carried out through the uncovered polysilicon layer 3 immediately after the etching, and with the photoresist mask 5 being retained, by using phosphorus in the example illustrated.
- the uncovered polysilicon is converted into silicon dioxide 7 through the use of thermal oxidation with correspondingly selected temperature/gas conditions.
- the oxide-nitride layer 4 having the structure produced according to FIG. 1 serves as a mask.
- the resulting polysilicon edge has a convex profile.
- an implanted element 6 is activated and driven into the silicon substrate 1 . After the end of the oxidation, interspaces between the polysilicon structure are filled with thermal silicon dioxide and the polysilicon that was originally present is completely oxidized through at this point.
- an oxide-nitride-oxide sandwich 9 has been produced from the oxide-nitride layer 4 by superficial oxidation of the nitride layer.
- the production process is continued by applying a second polysilicon layer 10 in order to produce a capacitance between the first and second polysilicon layers 3 , 10 .
- a further photoresist mask 11 is applied to the second polysilicon layer 10 above the capacitor region and is structured.
- the photoresist mask 11 is used to produce the second polysilicon layer 10 as an upper electrode of the desired capacitance and as a control gate of the EEPROM.
- FIG. 4 reveals that the breakdown field strengths are determined only by the properties of the planar ONO layer 9 . Furthermore, outside the active regions, the effective field oxide thickness is increased by the amount of this field oxide thickness.
- FIG. 5 shows that the polysilicon layer 10 has been removed except in the vicinity of the layer 9 and that the photoresist mask 11 has been removed.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
A method for producing a memory cell includes masking a desired polysilicon structure with an oxidation-inhibiting layer, preferably a nitride layer. The polysilicon above source/drain regions and field regions is then converted into silicon dioxide. At the same time, filling with silicon dioxide is effected between adjacent polysilicon paths. The field oxide thickness is increased by the conversion of polysilicon in the field regions as well. A second polysilicon layer is applied over a field region, with inclusion of the oxidation-inhibiting layer present there. One electrode of a capacitor is produced therefrom through the use of marking and etching, with the first polysilicon situated under the oxidation-inhibiting layer forming another electrode and the oxidation-inhibiting layer forming a dielectric. The structure provides a less complex masking and etching technique as well as improved reliability of the components.
Description
This application is a continuation of International Application Ser. No. PCT/DE96/01477, filed Aug. 7, 1996, which designated the United States.
Field of the Invention
The invention relates to a method for producing a memory cell in an integrated circuit starting from a whole-area silicon layer on a dielectric.
Memory cells are EEPROMs and flash EEPROMs. The silicon layer may be monocrystalline, polycrystalline or amorphous silicon. The dielectric which is used is usually silicon dioxide, for example as a gate oxide, or silicon nitride.
In the production of memory cells of that type, a polysilicon layer for a following structuring on a dielectric is generally produced in the course of the first method steps. The desired structuring, in particular of transistor gates, is carried out through the use of photolithography. The etching processes which are used in that case make very high requirements of the photoresist. The wet-chemical etching processes, in particular, produce relatively large, greatly varying undercuts and lead, in principle, to concave polysilicon edges which can only be treated with difficulty from the standpoints of production engineering and planarization.
In polysilicon etching processes, there is the risk of the gate oxide situated under the polysilicon becoming damaged. Since, moreover, the selectivity between the polysilicon and the silicon oxide is insufficient during etching, in a manner dictated by the system, the gate oxide is thinned in an unreproducible manner outside the gate regions in the source/drain regions which are to be produced later, with the result that the gate oxide, for defined source/drain implantation, has to be completely removed and replaced by an oxide that is to be newly formed. That necessitates a further wet-chemical etching process.
The last-mentioned etching produces a hollow groove in the gate oxide under the polysilicon gate edge, which produces a nonhomogeneous, difficult-to-control transition from the gate to the source/drain region with corresponding yield and reliability risks for the transistor. With regard to cleaning and to the oxidation behavior, such a hollow groove can only be controlled with difficulty in terms of process engineering. In particular, the insulation strength of an insulation oxide, formed thereon, with respect to a second polysilicon layer, for example in an EEPROM process, is adversely influenced by this fact.
Furthermore, for the purpose of producing MOS transistors, German Published, Non-Prosecuted Patent Application 27 39 662 discloses covering the silicon layer with a layer which serves as an oxidation protection, structuring the oxidation protection layer through the use of photolithography in order to produce a mask through the use of etching the oxidation protection layer and uncovering the polysilicon in the unmasked regions, and converting the polysilicon in the uncovered regions into silicon dioxide through the use of local oxidation.
IEEE Transactions on Electron Devices, Vol. ED 28, No.1, January 1981, pages 77-82 and Vol. ED 31, No.10, October 1984, pages 1413 to 1419 describes the production of a MOS circuit and of an EPROM. Furthermore, Published Japanese Patent Application 57-42169 and Published European Patent Application 0 294 699 A2 describe methods for producing memory cells. However, a relatively large number of method steps are required for producing a dielectric.
It is accordingly an object of the invention to provide a method for producing a memory cell, which overcomes the hereinafore-mentioned disadvantages of the heretofore-known methods of this general type and which is simple.
With the foregoing and other objects in view there is provided, in accordance with the invention, a method for producing a memory cell having a transistor and a capacitor in an integrated circuit, which comprises initially providing a whole-area polysilicon layer; covering the polysilicon layer with an oxidation protection layer; structuring the oxidation protection layer by photo-lithography to produce a mask covering a gate region and a field region of the transistor by etching the oxidation protection layer and uncovering the polysilicon in unmasked regions, causing the oxidation protection layer remaining over the field region to form a dielectric and the underlying polysilicon to form a first electrode of the capacitor; converting the polysilicon of the polysilicon layer in regions freed from the oxidation protection layer into silicon dioxide by local oxidation; applying a further polysilicon layer with an inclusion of a remaining oxidation protection layer; applying and structuring a photoresist mask to cover a region of the further polysilicon layer disposed above the field region for forming a second electrode of the capacitor; producing the second electrode of the capacitor by etching the further polysilicon layer in the unmasked regions; and if appropriate removing the oxidation protection layer in regions not required for a remainder of the production process.
A basic concept of the invention may thus be seen in the fact that the structuring of the polysilicon, that is to say the removal of unnecessary polysilicon areas, is achieved not by conventional etching, but by conversion into silicon dioxide. The invention has the advantage of causing no gate oxide overetching and no associated hollow groove formation under the polysilicon edge to arise, with the result that a homogeneous transition in the gate oxide from the gate region to the source/drain region is provided in the case of MOS transistors. Furthermore, the polysilicon side edge is completely embedded in a homogeneously grown oxide having a thickness which corresponds approximately to at least that of the polysilicon. The insulation strength with respect to an optionally superior, second polysilicon layer, as in the case of an EEPROM, for example, is thereby determined only by the planar and therefore easy-to-control thickness of the nitride layer originally serving as a structuring mask for the first polysilicon layer or, if appropriate, of a different dielectric, since the limiting influence of the polysilicon edge is no longer present.
Furthermore, the invention avoids the disadvantage existing with conventional methods in the case of MOS transistors, in which a process-dictated abrupt transition in the gate oxide thickness at the gate edge from the gate to the source/drain region leads to a locally higher field strength between the gate edge and the source/drain region. Instead, a steady increase in the gate oxide thickness at the transition from the gate to the source/drain region is produced by the oxidation process. This avoids local field strength peaks with the consequence of amplified degradation of the transistor parameters in this critical region. The transistor reliability is increased in this way, in particular at higher operating voltages of the kind which are customary in EEPROM applications, for example.
Since the polysilicon edge produced by the oxidation according to the invention has a convex profile, this convex gate edge also contributes to avoiding the local field strength peaks and thus to better transistor reliability.
Furthermore, the invention achieves a sufficiently high breakdown voltage of the source/drain regions, which is very advantageous, for example, in EEPROM applications again. In combination processes, for example in the production of so-called embedded memories, it is therefore possible for source/drain regions of low-voltage logic transistors that are usually produced at a later point in time to be independently produced and optimized with fewer requirements on the dielectric strength. In the production of MOS transistors, it is advantageous that before the removal of the photoresist mask used during the photolithography, the source/drain implantation is effected through the uncovered silicon. The small doping gradient, which is responsible for the high breakdown voltage, of the source/drain diffusion for EEPROM applications, for example, is based on the fact that the implantation takes place relatively at the beginning of the entire production process and before the oxidation of the polysilicon which activates the implanted silicon dioxide and drives it into the silicon substrate.
The invention also avoids the disadvantage of conventional etching processes in which the system-dictated gaps between the polysilicon paths lead to planarization problems in the subsequent planes. They can only be resolved at great expense through the use of deposition and etching back as well as chemical mechanical polishing. In contrast, the invention has the advantage of providing a filling with silicon oxide between adjacent polysilicon paths which has been formed from the polysilicon at this location that has not been used in any case and is to be removed. Additional method steps for planarization can thus be obviated.
The invention also overcomes a disadvantage of conventional etching processes which lead to a thinning of the field oxide and a corresponding decrease in the field oxide insulation properties, on the field oxide in those regions where the polysilicon has been removed. That loss then has to be compensated for by an increase in the field doping, but that in turn may have an adverse influence on certain transistor properties, such as breakdown and narrow width properties, for example, due to the resulting increase in the doping gradient at the Locos edge. In contrast thereto, the invention has the advantage that even in the field regions, unrequired polysilicon is converted into oxide, with the result that the field oxide thickness is increased there by the corresponding amount. The thickness increase corresponds essentially to the original polysilicon thickness. This results in an increase, if appropriate, in the threshold voltage of a parasitic field oxide transistor for the overlying planes, such as the metallization layers, for example, or a possible second polysilicon plane.
In accordance with another mode of the invention, there is provided a production method which comprises curving the oxidation protection layer upward at lateral ends.
In accordance with a further mode of the invention, there is provided a production method which comprises carrying out the polysilicon conversion by thermal oxidation.
In accordance with an added mode of the invention, the oxidation protection layer is formed of at least one nitride layer.
In accordance with an additional mode of the invention, particularly good results are obtained by forming the nitride layer as an oxide-nitride (ON) sandwich or as an oxide-nitride-oxide sandwich layer (ONO layer) or as a nitrided oxide layer. Since all of these masking layers may be very thin, it is also possible to etch them by using simple wet-chemical agents with a tolerable size loss. Therefore, only low requirements are made of the stability of the photoresist.
In accordance with yet another mode of the invention, there is provided a production method which comprises carrying out a source/drain implantation through the uncovered silicon before the removal of the photomask used during the photolithography, for producing a MOS transistor.
In accordance with a concomitant mode of the invention, there is provided a production method which comprises carrying out the conversion of the polysilicon into silicon dioxide in the source/drain regions as well as the field oxide regions.
Other features which are considered as characteristic for the invention are set forth in the appended claims.
Although the invention is illustrated and described herein as embodied in a method for producing a memory cell, it is nevertheless not intended to be limited to the details shown, since various modifications and structural changes may be made therein without departing from the spirit of the invention and within the scope and range of equivalents of the claims.
The construction and method of operation of the invention, however, together with additional objects and advantages thereof will be best understood from the following description of specific embodiments when read in connection with the accompanying drawings.
Referring now to the figures of the drawings in detail and first, particularly, to FIG. 1 thereof, there is seen a silicon substrate 1 on which a silicon oxide layer 2 is situated in source/drain regions and between field oxide regions 8.
According to FIG. 1 , a first polysilicon layer 3 (poly1) is produced on the silicon oxide layer 2. An oxide-nitride layer 4 (ON) is applied to the polysilicon layer 3 and then a photoresist mask 5 is applied to the oxide-nitride layer 4. The photoresist mask 5 corresponds to desired polysilicon structures and leaves the source/drain regions free. The oxide-nitride layer 4 is then removed at the resist-free locations through the use of an etching process, with the result that the polysilicon layer 3 is uncovered at these locations.
According to FIG. 2 implantation of source/drain regions is carried out through the uncovered polysilicon layer 3 immediately after the etching, and with the photoresist mask 5 being retained, by using phosphorus in the example illustrated. Subsequently, according to FIG. 3 , after removal of the photoresist mask 5 the uncovered polysilicon is converted into silicon dioxide 7 through the use of thermal oxidation with correspondingly selected temperature/gas conditions. In this process the oxide-nitride layer 4 having the structure produced according to FIG. 1 serves as a mask. At the end of the oxidation, the resulting polysilicon edge has a convex profile. Moreover, during the oxidation, an implanted element 6 is activated and driven into the silicon substrate 1. After the end of the oxidation, interspaces between the polysilicon structure are filled with thermal silicon dioxide and the polysilicon that was originally present is completely oxidized through at this point.
Even above the field regions 8, the unused polysilicon is converted into silicon dioxide 7, with the result that the field oxide thickness has increased there by somewhat more than an amount corresponding to the original polysilicon thickness. Furthermore, an oxide-nitride-oxide sandwich 9 has been produced from the oxide-nitride layer 4 by superficial oxidation of the nitride layer.
According to FIG. 4 , the production process is continued by applying a second polysilicon layer 10 in order to produce a capacitance between the first and second polysilicon layers 3, 10. A further photoresist mask 11 is applied to the second polysilicon layer 10 above the capacitor region and is structured. The photoresist mask 11 is used to produce the second polysilicon layer 10 as an upper electrode of the desired capacitance and as a control gate of the EEPROM. In this connection, FIG. 4 reveals that the breakdown field strengths are determined only by the properties of the planar ONO layer 9. Furthermore, outside the active regions, the effective field oxide thickness is increased by the amount of this field oxide thickness.
Claims (10)
1. In a method for producing a memory cell having a transistor and a capacitor in an integrated circuit, the improvement which comprises:
initially providing a whole-area polysilicon layer;
covering the polysilicon layer with an oxidation protection layer;
structuring the oxidation protection layer by photolithography to produce a mask covering a gate region and a field region of the transistor by etching the oxidation protection layer and uncovering the polysilicon in unmasked regions, causing the oxidation protection layer remaining over the field region to form a dielectric and the underlying polysilicon to form a first electrode of the capacitor;
converting the polysilicon of the polysilicon layer in regions freed from the oxidation protection layer into silicon dioxide by local oxidation and thereby structuring the polysilicon layer;
applying a further polysilicon layer with an inclusion of a remaining oxidation protection layer;
applying and structuring a photoresist mask to cover a region of the further polysilicon layer disposed above the field region for forming a second electrode of the capacitor; and
producing the second electrode of the capacitor by etching the further polysilicon layer in the unmasked regions.
2. The production method according to claim 1 , which comprises removing the oxidation protection layer in regions not required for a remainder of the production process.
3. The production method according to claim 1 , which comprises curving the oxidation protection layer upward at lateral ends.
4. The production method according to claim 1 , which comprises carrying out the polysilicon conversion by thermal oxidation.
5. The production method according to claim 1 , which comprises forming the oxidation protection layer of at least one nitride layer.
6. The production method according to claim 4 , which comprises forming the nitride layer of oxide-nitride.
7. The production method according to claim 4 , which comprises forming the nitride layer of an oxide-nitride sandwich.
8. The production method according to claim 4 , which comprises forming the nitride layer of an oxide-nitride-oxide.
9. The production method according to claim 1 , which comprises carrying out a source/drain implantation through the uncovered silicon before the removal of the photoresist mask used during the photolithography, for producing a MOS transistor.
10. The production method according to claim 9 , which comprises carrying out the conversion of the polysilicon into silicon dioxide in the source/drain regions as well as the field oxide regions.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/000,495 USRE40275E1 (en) | 1995-08-07 | 2004-11-29 | Method for producing a memory cell |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE19528991A DE19528991C2 (en) | 1995-08-07 | 1995-08-07 | Manufacturing process for a non-volatile memory cell |
PCT/DE1996/001477 WO1997006559A2 (en) | 1995-08-07 | 1996-08-07 | Process for producing a non-volatile memory cell |
US09/020,872 US6291287B1 (en) | 1995-08-07 | 1998-02-09 | Method for producing a memory cell |
US11/000,495 USRE40275E1 (en) | 1995-08-07 | 2004-11-29 | Method for producing a memory cell |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/020,872 Reissue US6291287B1 (en) | 1995-08-07 | 1998-02-09 | Method for producing a memory cell |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE40275E1 true USRE40275E1 (en) | 2008-04-29 |
Family
ID=7768896
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/020,872 Ceased US6291287B1 (en) | 1995-08-07 | 1998-02-09 | Method for producing a memory cell |
US11/000,495 Expired - Lifetime USRE40275E1 (en) | 1995-08-07 | 2004-11-29 | Method for producing a memory cell |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/020,872 Ceased US6291287B1 (en) | 1995-08-07 | 1998-02-09 | Method for producing a memory cell |
Country Status (6)
Country | Link |
---|---|
US (2) | US6291287B1 (en) |
EP (1) | EP0843891B1 (en) |
JP (1) | JPH11510320A (en) |
KR (1) | KR100400531B1 (en) |
DE (2) | DE19528991C2 (en) |
WO (1) | WO1997006559A2 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6432791B1 (en) * | 1999-04-14 | 2002-08-13 | Texas Instruments Incorporated | Integrated circuit capacitor and method |
US6787840B1 (en) * | 2000-01-27 | 2004-09-07 | Advanced Micro Devices, Inc. | Nitridated tunnel oxide barriers for flash memory technology circuitry |
DE10238590B4 (en) | 2002-08-22 | 2007-02-15 | Infineon Technologies Ag | Method for producing a structure on a substrate |
Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2520047A1 (en) * | 1974-05-17 | 1975-12-04 | Ibm | METHOD OF MANUFACTURING SILICON GATE FIELD EFFECT TRANSISTORS |
DE2739662A1 (en) * | 1977-09-02 | 1979-03-08 | Siemens Ag | Mosfet transistor mfg. process - by depositing polycrystalline silicon layer over gate oxide layer and forming silicon nitride mask before ion implanting source and drain |
JPS5742169A (en) * | 1980-08-26 | 1982-03-09 | Toshiba Corp | Production of semiconductor device |
US4400867A (en) * | 1982-04-26 | 1983-08-30 | Bell Telephone Laboratories, Incorporated | High conductivity metallization for semiconductor integrated circuits |
US4445266A (en) * | 1981-08-07 | 1984-05-01 | Mostek Corporation | MOSFET Fabrication process for reducing overlap capacitance and lowering interconnect impedance |
US4490193A (en) * | 1983-09-29 | 1984-12-25 | International Business Machines Corporation | Method for making diffusions into a substrate and electrical connections thereto using rare earth boride materials |
EP0294699A2 (en) * | 1987-06-11 | 1988-12-14 | STMicroelectronics S.r.l. | Method for making capacitors in CMOS and NMOS processes |
US4837176A (en) * | 1987-01-30 | 1989-06-06 | Motorola Inc. | Integrated circuit structures having polycrystalline electrode contacts and process |
US4927780A (en) * | 1989-10-02 | 1990-05-22 | Motorola, Inc. | Encapsulation method for localized oxidation of silicon |
US5109258A (en) * | 1980-05-07 | 1992-04-28 | Texas Instruments Incorporated | Memory cell made by selective oxidation of polysilicon |
US5151378A (en) * | 1991-06-18 | 1992-09-29 | National Semiconductor Corporation | Self-aligned planar monolithic integrated circuit vertical transistor process |
US5393686A (en) * | 1994-08-29 | 1995-02-28 | Taiwan Semiconductor Manufacturing Company | Method of forming gate oxide by TLC gettering clean |
US5786263A (en) * | 1995-04-04 | 1998-07-28 | Motorola, Inc. | Method for forming a trench isolation structure in an integrated circuit |
US5866453A (en) * | 1995-09-14 | 1999-02-02 | Micron Technology, Inc. | Etch process for aligning a capacitor structure and an adjacent contact corridor |
US5895250A (en) * | 1998-06-11 | 1999-04-20 | Vanguard International Semiconductor Corporation | Method of forming semicrown-shaped stacked capacitors for dynamic random access memory |
-
1995
- 1995-08-07 DE DE19528991A patent/DE19528991C2/en not_active Expired - Fee Related
-
1996
- 1996-08-07 WO PCT/DE1996/001477 patent/WO1997006559A2/en active IP Right Grant
- 1996-08-07 JP JP9508026A patent/JPH11510320A/en active Pending
- 1996-08-07 DE DE59609433T patent/DE59609433D1/en not_active Expired - Lifetime
- 1996-08-07 KR KR10-1998-0700973A patent/KR100400531B1/en not_active IP Right Cessation
- 1996-08-07 EP EP96934341A patent/EP0843891B1/en not_active Expired - Lifetime
-
1998
- 1998-02-09 US US09/020,872 patent/US6291287B1/en not_active Ceased
-
2004
- 2004-11-29 US US11/000,495 patent/USRE40275E1/en not_active Expired - Lifetime
Patent Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2520047A1 (en) * | 1974-05-17 | 1975-12-04 | Ibm | METHOD OF MANUFACTURING SILICON GATE FIELD EFFECT TRANSISTORS |
DE2739662A1 (en) * | 1977-09-02 | 1979-03-08 | Siemens Ag | Mosfet transistor mfg. process - by depositing polycrystalline silicon layer over gate oxide layer and forming silicon nitride mask before ion implanting source and drain |
US5109258A (en) * | 1980-05-07 | 1992-04-28 | Texas Instruments Incorporated | Memory cell made by selective oxidation of polysilicon |
JPS5742169A (en) * | 1980-08-26 | 1982-03-09 | Toshiba Corp | Production of semiconductor device |
US4445266A (en) * | 1981-08-07 | 1984-05-01 | Mostek Corporation | MOSFET Fabrication process for reducing overlap capacitance and lowering interconnect impedance |
US4400867A (en) * | 1982-04-26 | 1983-08-30 | Bell Telephone Laboratories, Incorporated | High conductivity metallization for semiconductor integrated circuits |
US4490193A (en) * | 1983-09-29 | 1984-12-25 | International Business Machines Corporation | Method for making diffusions into a substrate and electrical connections thereto using rare earth boride materials |
US4837176A (en) * | 1987-01-30 | 1989-06-06 | Motorola Inc. | Integrated circuit structures having polycrystalline electrode contacts and process |
EP0294699A2 (en) * | 1987-06-11 | 1988-12-14 | STMicroelectronics S.r.l. | Method for making capacitors in CMOS and NMOS processes |
US4927780A (en) * | 1989-10-02 | 1990-05-22 | Motorola, Inc. | Encapsulation method for localized oxidation of silicon |
US5151378A (en) * | 1991-06-18 | 1992-09-29 | National Semiconductor Corporation | Self-aligned planar monolithic integrated circuit vertical transistor process |
US5393686A (en) * | 1994-08-29 | 1995-02-28 | Taiwan Semiconductor Manufacturing Company | Method of forming gate oxide by TLC gettering clean |
US5786263A (en) * | 1995-04-04 | 1998-07-28 | Motorola, Inc. | Method for forming a trench isolation structure in an integrated circuit |
US5866453A (en) * | 1995-09-14 | 1999-02-02 | Micron Technology, Inc. | Etch process for aligning a capacitor structure and an adjacent contact corridor |
US5895250A (en) * | 1998-06-11 | 1999-04-20 | Vanguard International Semiconductor Corporation | Method of forming semicrown-shaped stacked capacitors for dynamic random access memory |
Non-Patent Citations (4)
Title |
---|
"Formation of High Quality Storage Capacitor Dielectrics by in-situ Rapid Thermal Reoxidation of SI<SUB>3</SUB>N<SUB>4 </SUB>Films in N<SUB>2</SUB>O Ambient", IEEE Electron Device Letters, vol. 15, No. 8, Aug. 1994, pp. 266-268. * |
IEEE Transactions on Electron Devices, Jan. 1981, vol. ED-28, No. 1. * |
IEEE Transactions on Electron Devices, Oct. 1984, vol. ED-31, No. 10. * |
Japanese Patent Abstract No. 61-248532 (Mitsui), dated Nov. 5, 1986. * |
Also Published As
Publication number | Publication date |
---|---|
DE19528991A1 (en) | 1997-06-19 |
JPH11510320A (en) | 1999-09-07 |
DE59609433D1 (en) | 2002-08-14 |
EP0843891A2 (en) | 1998-05-27 |
EP0843891B1 (en) | 2002-07-10 |
WO1997006559A3 (en) | 1997-03-20 |
US6291287B1 (en) | 2001-09-18 |
WO1997006559A2 (en) | 1997-02-20 |
KR100400531B1 (en) | 2003-11-15 |
DE19528991C2 (en) | 2002-05-16 |
KR19990036305A (en) | 1999-05-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6479859B2 (en) | Split gate flash memory with multiple self-alignments | |
US5780891A (en) | Nonvolatile floating gate memory with improved interploy dielectric | |
US8325516B2 (en) | Semiconductor device with split gate memory cell and fabrication method thereof | |
US8304307B2 (en) | Method of fabricating different gate oxides for different transistors in an integrated circuit | |
EP0682364B1 (en) | Method for manufacturing a nonvolatile semiconductor memory device | |
US5766996A (en) | Method of manufacturing a semiconductor device | |
US6171927B1 (en) | Device with differential field isolation thicknesses and related methods | |
US6410957B1 (en) | Method of forming poly tip to improve erasing and programming speed in split gate flash | |
US6828183B1 (en) | Process for high voltage oxide and select gate poly for split-gate flash memory | |
JP4270633B2 (en) | Semiconductor device and method for manufacturing nonvolatile semiconductor memory device | |
USRE40275E1 (en) | Method for producing a memory cell | |
US6177362B1 (en) | Fabrication method for gate structure having gate dielectric layers of different thickness | |
US6121116A (en) | Flash memory device isolation method and structure | |
US6297099B1 (en) | Method to free control tunneling oxide thickness on poly tip of flash | |
EP0383011A2 (en) | Semiconductor non-volatile memory device | |
US6534364B1 (en) | Tunnel diode layout for an EEPROM cell for protecting the tunnel diode region | |
US7304344B1 (en) | Integrated circuit having independently formed array and peripheral isolation dielectrics | |
US5972775A (en) | Method of increasing thickness of field oxide layer | |
US6841448B2 (en) | Method for fabricating embedded nonvolatile semiconductor memory cells | |
US20200373320A1 (en) | Method for Manufacturing 1.5T SONOS Flash Memory | |
US7183158B2 (en) | Method of fabricating a non-volatile memory | |
US6921688B2 (en) | Method of and apparatus for integrating flash EPROM and SRAM cells on a common substrate | |
JPH0897302A (en) | Manufacture of semiconductor memory | |
US5981994A (en) | Method and semiconductor circuit for maintaining integrity of field threshold voltage requirements | |
US20020168818A1 (en) | Method to manufacture a split gate P+ EEPROM memory cell |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |