[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

US8736054B2 - Multilayer metallization with stress-reducing interlayer - Google Patents

Multilayer metallization with stress-reducing interlayer Download PDF

Info

Publication number
US8736054B2
US8736054B2 US13/192,376 US201113192376A US8736054B2 US 8736054 B2 US8736054 B2 US 8736054B2 US 201113192376 A US201113192376 A US 201113192376A US 8736054 B2 US8736054 B2 US 8736054B2
Authority
US
United States
Prior art keywords
interlayer
multilayer metallization
metallization
multilayer
wiring structure
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US13/192,376
Other versions
US20130026633A1 (en
Inventor
Manfred Schneegans
Jürgen Förster
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Infineon Technologies AG
Original Assignee
Infineon Technologies AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infineon Technologies AG filed Critical Infineon Technologies AG
Priority to US13/192,376 priority Critical patent/US8736054B2/en
Assigned to INFINEON TECHNOLOGIES AG reassignment INFINEON TECHNOLOGIES AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FOERSTER, JUERGEN, SCHNEEGANS, MANFRED
Priority to DE102012106662A priority patent/DE102012106662A1/en
Priority to CN201210263057.1A priority patent/CN102903688B/en
Publication of US20130026633A1 publication Critical patent/US20130026633A1/en
Application granted granted Critical
Publication of US8736054B2 publication Critical patent/US8736054B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53228Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
    • H01L23/53238Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53214Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being aluminium
    • H01L23/53223Additional layers associated with aluminium layers, e.g. adhesion, barrier, cladding layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present application relates to thick wiring layers for semiconductor devices, in particular reducing stress induced by thick wiring layers.
  • Thick Cu films (e.g. 5 to 50 ⁇ m thick) used as last metal layers in power semiconductor applications exert a strong tensile stress due to the thermal expansion mismatch between Cu and semiconductor substrates such as Si wafers.
  • the tensile is problematic above room temperature and down to ⁇ 50° C. or ⁇ 70° C., resulting in a heavy wafer bow.
  • a bowed wafer causes out-of-focus issues for lithography stepper systems and therefore limits the use of additional lithography processes.
  • the wafer bow increases after wafer thinning. Further processing of bowed wafers proves very difficult.
  • the thickness of conventional Cu last metal layers is typically below 12 ⁇ m to minimize the wafer bowing problem described above.
  • thicker Cu layers e.g. >20 ⁇ m
  • the effect of wafer cryo-cooling is lost when the wafer is subsequently annealed at temperatures >130° C. because the original wafer bow returns at these temperatures. Such elevated temperatures already occur during a standard prebake step of lithographic resists.
  • Embodiments described herein relate to the formation of a thick metallization containing one or more interlayers which reduce or eliminate the tensile stress exerted by the metallization on the underlying semiconductor substrate and increase thermo-mechanical stability.
  • the interlayer can comprise any conductive or semi-conductive material which exerts a stress that at least partly counteracts the stress exerted by the metallization on the underlying semiconductor substrate at room temperature and above.
  • both Cu and Al exert a tensile (expansive) stress on Si wafers at room temperature and above and the interlayer exerts a compressive stress which counteracts this tensile stress.
  • the wiring structure includes a multilayer metallization having a total thickness of at least 5 ⁇ m and an interlayer disposed in the multilayer metallization with a first side of the interlayer adjoining one layer of the multilayer metallization and a second opposing side of the interlayer adjoining a different layer of the multilayer metallization.
  • the interlayer comprises at least one of W, WTi, Ta, TaN, TiW, TiN, a metal silicide, WSi, MoSi, TiSi, and TaSi.
  • the wiring structure includes a multilayer metallization having a total thickness of at least 5 ⁇ m and an interlayer disposed in the multilayer metallization with a first side of the interlayer adjoining a first portion of the multilayer metallization and a second opposing side of the interlayer adjoining a different portion of the multilayer metallization.
  • the interlayer exerts a stress which at least partly counteracts the stress exerted by the multilayer metallization at room temperature and above.
  • the method includes forming a multilayer metallization over a semiconductor device region disposed on a semiconductor substrate.
  • the multilayer metallization has a total thickness of at least 5 ⁇ m.
  • the method further includes disposing an interlayer in the multilayer metallization with a first side of the interlayer adjoining one layer of the multilayer metallization and a second opposing side of the interlayer adjoining a different layer of the multilayer metallization.
  • the interlayer comprises at least one of W, WTi, Ta, TaN, TiW, TiN, a metal silicide, WSi, MoSi, TiSi, and TaSi.
  • the method includes forming a multilayer metallization over a semiconductor device region disposed on a semiconductor substrate.
  • the multilayer metallization has a total thickness of at least 5 ⁇ m.
  • the method further includes disposing an interlayer in the multilayer metallization with a first side of the interlayer adjoining a first portion of the multilayer metallization and a second opposing side of the interlayer adjoining a different portion of the multilayer metallization.
  • the interlayer exerts a stress which at least partly counteracts the stress exerted by the multilayer metallization on the substrate at room temperature and above.
  • FIG. 1 illustrates a schematic side view of a semiconductor substrate with an active device region and a multilayer wiring structure disposed over the active device region according to an embodiment.
  • FIG. 2 illustrates a schematic side view of a multilayer wiring structure according to an embodiment.
  • FIG. 3 illustrates a schematic side view of a multilayer wiring structure according to another embodiment.
  • FIG. 4 illustrates a schematic side view of a multilayer wiring structure according to yet another embodiment.
  • FIG. 1 illustrates an embodiment of a semiconductor substrate 100 after formation of an active device region 110 on the substrate 100 and one or more wiring layers disposed over the device region 110 .
  • the substrate 100 can be any type of semiconductor substrate such as a wafer made of Si, SOI (silicon on insulator), SiC, GaAs, GaN, Ge, InP, etc.
  • the device region 110 can include any type of active device (e.g. transistors, diodes, etc.) and/or passive device (e.g. capacitors, resistors, inductors, etc.).
  • the device region 110 can formed in the bulk substrate 100 (e.g. in a well structure) or in an epitaxial layer 112 grown on the substrate 100 using well known processes.
  • Interconnections to the active device region 110 are formed by the wiring layers disposed above the active device region 110 .
  • a lowermost wiring layer 120 is formed above the active device region 110 and separated from the device region 110 by an insulating layer 122 e.g. made of a dielectric.
  • One or more additional intermediary wiring layers can also be provided as indicated by the dashed line and separated from one another by respective insulating layers 124 .
  • the lower wiring layer(s) 120 can be made of Cu or Al.
  • the uppermost wiring structure 130 includes a multilayer metallization 132 having no dielectric layers and a total thickness of at least 5 ⁇ m, e.g. of at least 12 ⁇ m, e.g. of at least 20 ⁇ m.
  • the uppermost wiring structure 130 also includes an interlayer 134 disposed in the multilayer metallization 132 with a first side 136 of the interlayer 134 adjoining a first portion or layer 140 of the multilayer metallization 132 and a second opposing side 138 of the interlayer 134 adjoining a different portion or layer 142 of the multilayer metallization 132 .
  • the interlayer 134 exerts a stress which at least partly counteracts the stress exerted by the multilayer metallization 132 on the underlying semiconductor substrate 100 at room temperature and above.
  • the multilayer metallization 132 can be made of Cu or Al. Both Cu and Al exert a tensile (expansive) stress on Si wafers at room temperature and above and the interlayer 134 exerts a compressive stress which counteracts this tensile stress. This way, the tensile stress exerted by the multilayer metallization 132 is at least reduced or even eliminated by including one or more interlayers 134 in the multilayer metallization 132 .
  • the interlayer 134 preferably comprises WTi.
  • Other compressive materials which are at least partly conductive and exert a compressive stress can be used instead for the interlayer 134 e.g. such as W, WTi, Ta, TaN, TiW, and TiN or other suitable compound metal or a metal silicide such as WSi, MoSi, TiSi, and TaSi.
  • the uppermost wiring structure 130 can also include a lower layer 144 on which the multilayer metallization 132 is disposed.
  • the lower layer 144 is spaced apart from the interlayer 134 by a portion or layer(s) 140 of the multilayer metallization 132 .
  • the lower layer 144 is of the same composition as the interlayer 134 .
  • FIG. 2 illustrates the uppermost wiring structure 130 in more detail.
  • a single interlayer 134 is disposed in the multilayer metallization 132 .
  • the single interlayer 134 has a thickness (T IL ) of between 20 nm and 500 nm if made of WTi, the lower layer 144 has a thickness (T LL ) of at least 200 nm and the multilayer metallization 132 is at least 5 ⁇ m thick according to this embodiment.
  • the WTi interlayer 134 can be about 150 nm thick and the lower layer 144 can be about 300 nm thick and also made of WTi.
  • the portion or layer 140 of the multilayer metallization 132 interposed between the bottom side 136 of the interlayer 134 and the lower layer 144 can be at least 1 ⁇ m thick, e.g. about 2.5 ⁇ m thick (T c1 ).
  • the portion or layer 142 of the multilayer metallization 132 disposed on the top side 138 of the interlayer 134 can have the same thickness (T c2 ) as the lower layer 140 , e.g. about 2.5 ⁇ m.
  • the multilayer metallization 132 can be formed using a physical vapor deposition (PVD) process or an electroplating process.
  • PVD physical vapor deposition
  • electroplating is a more difficult process option because of the interlayer formation, but is still a feasible alternative to PVD.
  • FIG. 3 illustrates another embodiment of the uppermost wiring structure 130 .
  • three interlayers 134 are disposed in the multilayer metallization 132 .
  • the multilayer metallization 132 has four different Cu layers 200 , 202 , 204 , 206 with adjacent layers being separated by one of the interlayers 134 .
  • each interlayer 134 comprises WTi and is about 50 nm thick (T IL1-3 ) and the lower layer 144 is about 300 nm thick (T LL ) and also made of WTi.
  • Each layer 200 , 202 , 204 , 206 of the multilayer metallization 132 is about 1.25 ⁇ m thick (T Cu1-4 ).
  • one or more of the interlayers 134 can have different thicknesses.
  • One or more layers 200 , 202 , 204 , 206 of the multilayer metallization 132 likewise can have different thicknesses.
  • the thickness of the interlayers 134 and the thickness of the metallization layers 200 , 202 , 204 , 206 are selected to provide the desired stress compensation effect e.g. a reduced over tensile stress on the underlying semiconductor substrate (not shown in FIG. 3 ) or even a net compressive stress exerted on the substrate.
  • the multilayer metallization 132 can be formed using a PVD or electroplating process as described above.
  • FIG. 4 illustrates yet another embodiment of the uppermost wiring structure 130 .
  • the embodiment shown in FIG. 4 is similar to the one shown in FIG. 3 , but with the interlayers 134 being thicker.
  • each interlayer 134 comprises WTi and is about 150 nm thick (T IL1-3 ) and the lower layer 144 is about 300 nm thick (T LL ) and also made of WTi.
  • Each layer 200 , 202 , 204 , 206 of the multilayer metallization 132 is about 1.25 ⁇ m thick (T Cu1-4 ).
  • One or more of the interlayers 134 can have different thicknesses, as can one or more of the metallization layers 200 , 202 , 204 , 206 .
  • one or more stress-counteracting interlayers 134 can be disposed in the multilayer metallization 132 of the wiring structure 130 .
  • one, two, three, four or more interlayers 134 of the same or different thickness can be disposed in the multilayer metallization 132 .
  • the interlayers 134 exert a compressive stress.
  • the interlayers 134 suitably adhere to Cu.
  • the interlayer(s) 134 react only near the interfaces with Cu. Sputtered WTi fulfils such requirements.
  • Cu will not alloy into an interlayer 134 made of WTi from the multilayer metallization 132 and W likewise will not alloy into the multilayer metallization 132 from the WTi interlayer 134 .
  • WTi exerts a compressive stress and adheres well to Cu.
  • Other materials which are electrically conductive and exert a compressive stress such as W, Ta, TaN, TiW, and TiN, or other suitable compound metals or a metal silicide such as WSi, MoSi, TiSi, and TaSi can be used for the interlayer 134 instead of WTi.
  • Thicknesses of the interlayer(s) 134 are preferably in the range of 50 to 500 nm for WTi.
  • the multilayer metallization 132 can be relatively thick (e.g. >5 ⁇ m, e.g. >12 ⁇ m, e.g. >20 ⁇ m) for high-power applications.
  • the wiring structure 130 with the multilayer metallization 132 and the one or more interlayers 134 as described herein yields a multilevel structure with sequences of several Cu/Al and stress-counteracting layers.
  • the last metal layer 142 , 206 of the multilayer metallization 132 contains Cu for Cu metallization and Al for Al metallization and can be used for interconnections such as wire bonding.
  • the semiconductor substrate 100 can be annealed after the multilayer metallization 132 and the interlayer(s) 134 are formed.
  • the annealing process is performed e.g. to stabilize Cu in the multilayer metallization 132 and can reach or exceed 400° C. Less tensile stress or even a compressive stress is exerted on the substrate 100 after the annealing process as compared to before annealing when the interlayer(s) 134 described herein are embedded within the multilayer metallization 132 .
  • wafer bow is reduced or even reversed. Final wafer bow can be e.g. tensile (concave), no-bow or compressive (convex).
  • the thick multilayer metallization 132 By segmenting the thick multilayer metallization 132 into several thinner layers 140 , 142 , 200 , 202 , 204 , 206 separated by stress-counteracting interlayers 134 , the elasticity at elevated temperatures increases and correlates with higher thermo-mechanical stability. Similar properties are given for thick Aluminium metallization as well.

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A wiring structure for a semiconductor device includes a multilayer metallization having a total thickness of at least 5 μm and an interlayer disposed in the multilayer metallization with a first side of the interlayer adjoining one layer of the multilayer metallization and a second opposing side of the interlayer adjoining a different layer of the multilayer metallization. The interlayer includes at least one of W, WTi, Ta, TaN, TiW, and TiN or other suitable compound metal or a metal silicide such as WSi, MoSi, TiSi, and TaSi.

Description

TECHNICAL FIELD
The present application relates to thick wiring layers for semiconductor devices, in particular reducing stress induced by thick wiring layers.
BACKGROUND
Thick Cu films (e.g. 5 to 50 μm thick) used as last metal layers in power semiconductor applications exert a strong tensile stress due to the thermal expansion mismatch between Cu and semiconductor substrates such as Si wafers. The tensile is problematic above room temperature and down to −50° C. or −70° C., resulting in a heavy wafer bow. A bowed wafer causes out-of-focus issues for lithography stepper systems and therefore limits the use of additional lithography processes. In addition, the wafer bow increases after wafer thinning. Further processing of bowed wafers proves very difficult.
The thickness of conventional Cu last metal layers is typically below 12 μm to minimize the wafer bowing problem described above. The wafer can be cooled significantly (e.g. <=−70° C.) to reduce the wafer bow. However, thicker Cu layers (e.g. >20 μm) are needed to support advanced device technologies. Also, the effect of wafer cryo-cooling is lost when the wafer is subsequently annealed at temperatures >130° C. because the original wafer bow returns at these temperatures. Such elevated temperatures already occur during a standard prebake step of lithographic resists.
SUMMARY
Embodiments described herein relate to the formation of a thick metallization containing one or more interlayers which reduce or eliminate the tensile stress exerted by the metallization on the underlying semiconductor substrate and increase thermo-mechanical stability. The interlayer can comprise any conductive or semi-conductive material which exerts a stress that at least partly counteracts the stress exerted by the metallization on the underlying semiconductor substrate at room temperature and above. For example, both Cu and Al exert a tensile (expansive) stress on Si wafers at room temperature and above and the interlayer exerts a compressive stress which counteracts this tensile stress.
According to an embodiment of a wiring structure for a semiconductor device, the wiring structure includes a multilayer metallization having a total thickness of at least 5 μm and an interlayer disposed in the multilayer metallization with a first side of the interlayer adjoining one layer of the multilayer metallization and a second opposing side of the interlayer adjoining a different layer of the multilayer metallization. The interlayer comprises at least one of W, WTi, Ta, TaN, TiW, TiN, a metal silicide, WSi, MoSi, TiSi, and TaSi.
According to another embodiment of wiring structure for a semiconductor device, the wiring structure includes a multilayer metallization having a total thickness of at least 5 μm and an interlayer disposed in the multilayer metallization with a first side of the interlayer adjoining a first portion of the multilayer metallization and a second opposing side of the interlayer adjoining a different portion of the multilayer metallization. The interlayer exerts a stress which at least partly counteracts the stress exerted by the multilayer metallization at room temperature and above.
According to an embodiment of a method of manufacturing a wiring structure for a semiconductor device, the method includes forming a multilayer metallization over a semiconductor device region disposed on a semiconductor substrate. The multilayer metallization has a total thickness of at least 5 μm. The method further includes disposing an interlayer in the multilayer metallization with a first side of the interlayer adjoining one layer of the multilayer metallization and a second opposing side of the interlayer adjoining a different layer of the multilayer metallization. The interlayer comprises at least one of W, WTi, Ta, TaN, TiW, TiN, a metal silicide, WSi, MoSi, TiSi, and TaSi.
According to another embodiment of a method of manufacturing a wiring structure for a semiconductor device, the method includes forming a multilayer metallization over a semiconductor device region disposed on a semiconductor substrate. The multilayer metallization has a total thickness of at least 5 μm. The method further includes disposing an interlayer in the multilayer metallization with a first side of the interlayer adjoining a first portion of the multilayer metallization and a second opposing side of the interlayer adjoining a different portion of the multilayer metallization. The interlayer exerts a stress which at least partly counteracts the stress exerted by the multilayer metallization on the substrate at room temperature and above.
Those skilled in the art will recognize additional features and advantages upon reading the following detailed description, and upon viewing the accompanying drawings.
BRIEF DESCRIPTION OF THE FIGURES
The elements of the drawings are not necessarily to scale relative to each other. Like reference numerals designate corresponding similar parts. The features of the various illustrated embodiments can be combined unless they exclude each other. Embodiments are depicted in the drawings and are detailed in the description which follows.
FIG. 1 illustrates a schematic side view of a semiconductor substrate with an active device region and a multilayer wiring structure disposed over the active device region according to an embodiment.
FIG. 2 illustrates a schematic side view of a multilayer wiring structure according to an embodiment.
FIG. 3 illustrates a schematic side view of a multilayer wiring structure according to another embodiment.
FIG. 4 illustrates a schematic side view of a multilayer wiring structure according to yet another embodiment.
DETAILED DESCRIPTION
FIG. 1 illustrates an embodiment of a semiconductor substrate 100 after formation of an active device region 110 on the substrate 100 and one or more wiring layers disposed over the device region 110. The substrate 100 can be any type of semiconductor substrate such as a wafer made of Si, SOI (silicon on insulator), SiC, GaAs, GaN, Ge, InP, etc. The device region 110 can include any type of active device (e.g. transistors, diodes, etc.) and/or passive device (e.g. capacitors, resistors, inductors, etc.). The device region 110 can formed in the bulk substrate 100 (e.g. in a well structure) or in an epitaxial layer 112 grown on the substrate 100 using well known processes. Interconnections to the active device region 110 are formed by the wiring layers disposed above the active device region 110. For example, a lowermost wiring layer 120 is formed above the active device region 110 and separated from the device region 110 by an insulating layer 122 e.g. made of a dielectric. One or more additional intermediary wiring layers (not shown) can also be provided as indicated by the dashed line and separated from one another by respective insulating layers 124. The lower wiring layer(s) 120 can be made of Cu or Al.
The uppermost wiring structure 130 includes a multilayer metallization 132 having no dielectric layers and a total thickness of at least 5 μm, e.g. of at least 12 μm, e.g. of at least 20 μm. The uppermost wiring structure 130 also includes an interlayer 134 disposed in the multilayer metallization 132 with a first side 136 of the interlayer 134 adjoining a first portion or layer 140 of the multilayer metallization 132 and a second opposing side 138 of the interlayer 134 adjoining a different portion or layer 142 of the multilayer metallization 132. The interlayer 134 exerts a stress which at least partly counteracts the stress exerted by the multilayer metallization 132 on the underlying semiconductor substrate 100 at room temperature and above. For example, the multilayer metallization 132 can be made of Cu or Al. Both Cu and Al exert a tensile (expansive) stress on Si wafers at room temperature and above and the interlayer 134 exerts a compressive stress which counteracts this tensile stress. This way, the tensile stress exerted by the multilayer metallization 132 is at least reduced or even eliminated by including one or more interlayers 134 in the multilayer metallization 132. This enables the use of subsequent lithography processes which would otherwise be difficult to use due to out-of-focus issues caused by substrate bowing. By appropriately choosing the quantity, composition and thickness of the interlayers 134, the net stress exerted on the semiconductor substrate 100 by the uppermost wiring structure 130 can even be made compressive instead of tensile if desired. For a Si wafer (substrate) and Cu multilayer metallization 132, the interlayer 134 preferably comprises WTi. Other compressive materials which are at least partly conductive and exert a compressive stress can be used instead for the interlayer 134 e.g. such as W, WTi, Ta, TaN, TiW, and TiN or other suitable compound metal or a metal silicide such as WSi, MoSi, TiSi, and TaSi.
The uppermost wiring structure 130 can also include a lower layer 144 on which the multilayer metallization 132 is disposed. The lower layer 144 is spaced apart from the interlayer 134 by a portion or layer(s) 140 of the multilayer metallization 132. In one embodiment, the lower layer 144 is of the same composition as the interlayer 134.
FIG. 2 illustrates the uppermost wiring structure 130 in more detail. According to this embodiment, a single interlayer 134 is disposed in the multilayer metallization 132. The single interlayer 134 has a thickness (TIL) of between 20 nm and 500 nm if made of WTi, the lower layer 144 has a thickness (TLL) of at least 200 nm and the multilayer metallization 132 is at least 5 μm thick according to this embodiment. For example, the WTi interlayer 134 can be about 150 nm thick and the lower layer 144 can be about 300 nm thick and also made of WTi. The portion or layer 140 of the multilayer metallization 132 interposed between the bottom side 136 of the interlayer 134 and the lower layer 144 can be at least 1 μm thick, e.g. about 2.5 μm thick (Tc1). The portion or layer 142 of the multilayer metallization 132 disposed on the top side 138 of the interlayer 134 can have the same thickness (Tc2) as the lower layer 140, e.g. about 2.5 μm.
The multilayer metallization 132 can be formed using a physical vapor deposition (PVD) process or an electroplating process. With PVD, a tool and vacuum are used to deposit the multilayer metallization 132 and form the interlayer 134 within the metallization 132. The PVD tool may have different targets in one chamber or one chamber per target i.e. a so-called cluster tool. Electroplating is a more difficult process option because of the interlayer formation, but is still a feasible alternative to PVD.
FIG. 3 illustrates another embodiment of the uppermost wiring structure 130. According to this embodiment, three interlayers 134 are disposed in the multilayer metallization 132. As such, the multilayer metallization 132 has four different Cu layers 200, 202, 204, 206 with adjacent layers being separated by one of the interlayers 134. In one embodiment, each interlayer 134 comprises WTi and is about 50 nm thick (TIL1-3) and the lower layer 144 is about 300 nm thick (TLL) and also made of WTi. Each layer 200, 202, 204, 206 of the multilayer metallization 132 is about 1.25 μm thick (TCu1-4). However, one or more of the interlayers 134 can have different thicknesses. One or more layers 200, 202, 204, 206 of the multilayer metallization 132 likewise can have different thicknesses. In each case, the thickness of the interlayers 134 and the thickness of the metallization layers 200, 202, 204, 206 are selected to provide the desired stress compensation effect e.g. a reduced over tensile stress on the underlying semiconductor substrate (not shown in FIG. 3) or even a net compressive stress exerted on the substrate. The multilayer metallization 132 can be formed using a PVD or electroplating process as described above.
FIG. 4 illustrates yet another embodiment of the uppermost wiring structure 130. The embodiment shown in FIG. 4 is similar to the one shown in FIG. 3, but with the interlayers 134 being thicker. According to this embodiment, each interlayer 134 comprises WTi and is about 150 nm thick (TIL1-3) and the lower layer 144 is about 300 nm thick (TLL) and also made of WTi. Each layer 200, 202, 204, 206 of the multilayer metallization 132 is about 1.25 μm thick (TCu1-4). One or more of the interlayers 134 can have different thicknesses, as can one or more of the metallization layers 200, 202, 204, 206.
In general, one or more stress-counteracting interlayers 134 can be disposed in the multilayer metallization 132 of the wiring structure 130. For example, one, two, three, four or more interlayers 134 of the same or different thickness can be disposed in the multilayer metallization 132. The interlayers 134 exert a compressive stress. For Cu metallization 132, the interlayers 134 suitably adhere to Cu. Preferably, the interlayer(s) 134 react only near the interfaces with Cu. Sputtered WTi fulfils such requirements. For example, Cu will not alloy into an interlayer 134 made of WTi from the multilayer metallization 132 and W likewise will not alloy into the multilayer metallization 132 from the WTi interlayer 134. Also, WTi exerts a compressive stress and adheres well to Cu. Other materials which are electrically conductive and exert a compressive stress such as W, Ta, TaN, TiW, and TiN, or other suitable compound metals or a metal silicide such as WSi, MoSi, TiSi, and TaSi can be used for the interlayer 134 instead of WTi. Thicknesses of the interlayer(s) 134 are preferably in the range of 50 to 500 nm for WTi. There is no theoretical limitation for the thickness of the multilayer metallization 132, only practical limitations. As such, the multilayer metallization 132 can be relatively thick (e.g. >5 μm, e.g. >12 μm, e.g. >20 μm) for high-power applications. The wiring structure 130 with the multilayer metallization 132 and the one or more interlayers 134 as described herein yields a multilevel structure with sequences of several Cu/Al and stress-counteracting layers. The last metal layer 142, 206 of the multilayer metallization 132 contains Cu for Cu metallization and Al for Al metallization and can be used for interconnections such as wire bonding.
The semiconductor substrate 100 can be annealed after the multilayer metallization 132 and the interlayer(s) 134 are formed. The annealing process is performed e.g. to stabilize Cu in the multilayer metallization 132 and can reach or exceed 400° C. Less tensile stress or even a compressive stress is exerted on the substrate 100 after the annealing process as compared to before annealing when the interlayer(s) 134 described herein are embedded within the multilayer metallization 132. After the annealing process, wafer bow is reduced or even reversed. Final wafer bow can be e.g. tensile (concave), no-bow or compressive (convex). By segmenting the thick multilayer metallization 132 into several thinner layers 140, 142, 200, 202, 204, 206 separated by stress-counteracting interlayers 134, the elasticity at elevated temperatures increases and correlates with higher thermo-mechanical stability. Similar properties are given for thick Aluminium metallization as well.
Spatially relative terms such as “under”, “below”, “lower”, “over”, “upper” and the like, are used for ease of description to explain the positioning of one element relative to a second element. These terms are intended to encompass different orientations of the device in addition to different orientations than those depicted in the figures. Further, terms such as “first”, “second”, and the like, are also used to describe various elements, regions, sections, etc. and are also not intended to be limiting. Like terms refer to like elements throughout the description.
As used herein, the terms “having”, “containing”, “including”, “comprising” and the like are open ended terms that indicate the presence of stated elements or features, but do not preclude additional elements or features. The articles “a”, “an” and “the” are intended to include the plural as well as the singular, unless the context clearly indicates otherwise.
It is to be understood that the features of the various embodiments described herein may be combined with each other, unless specifically noted otherwise.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that a variety of alternate and/or equivalent implementations may be substituted for the specific embodiments shown and described without departing from the scope of the present invention. This application is intended to cover any adaptations or variations of the specific embodiments discussed herein. Therefore, it is intended that this invention be limited only by the claims and the equivalents thereof.

Claims (27)

What is claimed is:
1. A wiring structure for a semiconductor device, the wiring structure comprising:
a multilayer metallization having a total thickness of at least 5 μm;
an interlayer disposed in the multilayer metallization with a first side of the interlayer adjoining one layer of the multilayer metallization and a second opposing side of the interlayer adjoining a different layer of the multilayer metallization, the interlayer comprising at least one of W, WTi, Ta, TaN, TiW, TiN, a metal silicide, WSi, MoSi, TiSi, and TaSi; and
wherein the layers of the multilayer metallization adjoining the interlayer each have a thickness greater than 1 μm.
2. The wiring structure of claim 1, further comprising a lower layer on which the multilayer metallization is disposed, the lower layer being spaced apart from the interlayer by a portion of the multilayer metallization.
3. The wiring structure of claim 1, further comprising at least one additional interlayer disposed in the multilayer metallization so that each interlayer is spaced apart from the other interlayers by a layer of the multilayer metallization, each additional interlayer including at least one of W, WTi, Ta, TaN, TiW, TiN, a metal silicide, WSi, MoSi, TiSi, and TaSi.
4. The wiring structure of claim 3, wherein at least two of the interlayers have different thicknesses.
5. The wiring structure of claim 3, wherein the multilayer metallization has a thickness of greater than 1 μm between adjacent ones of the interlayers.
6. The wiring structure of claim 1, wherein the interlayer is at least 20 nm thick and comprises WTi.
7. The wiring structure of claim 1, wherein the interlayer is between 20 nm and 500nm thick and comprises WTi.
8. The wiring structure of claim 1, wherein the multilayer metallization comprises Cu.
9. A wiring structure for a semiconductor device, the wiring structure comprising:
a multilayer metallization having a total thickness of at least 5 μm;
an interlayer disposed in the multilayer metallization with a first side of the interlayer adjoining a first portion of the multilayer metallization and a second opposing side of the interlayer adjoining a different portion of the multilayer metallization, the interlayer exerting a stress which at least partly counteracts the stress exerted by the multilayer metallization at room temperature and above; and
wherein the portions of the multilayer metallization adjoining the interlayer each have a thickness greater than 1 μm.
10. The wiring structure of claim 9, wherein the interlayer is at least 20 nm thick.
11. The wiring structure of claim 10, wherein the interlayer comprises WTi.
12. The wiring structure of claim 10, wherein the interlayer is between 20 nm and 500nm thick.
13. The wiring structure of claim 12, wherein the interlayer comprises WTi.
14. The wiring structure of claim 9, further comprising at least one additional interlayer disposed in the multilayer metallization so that each interlayer is spaced apart from the other interlayers by a layer of the multilayer metallization, each additional interlayer exerting a stress which at least partly counteracts the stress exerted by the multilayer metallization at room temperature and above.
15. The wiring structure of claim 14, wherein the multilayer metallization has a thickness of greater than 1 μm between adjacent ones of the interlayers.
16. A method of manufacturing a wiring structure for a semiconductor device, the method comprising:
forming a multilayer metallization over a semiconductor device region disposed on a semiconductor substrate, the multilayer metallization having a total thickness of at least 5 μm;
disposing an interlayer in the multilayer metallization with a first side of the interlayer adjoining one layer of the multilayer metallization and a second opposing side of the interlayer adjoining a different layer of the multilayer metallization, the interlayer comprising at least one of W, WTi, Ta, TaN, TiW, TiN, a metal silicide, WSi, MoSi, TiSi, and TaSi; and
wherein the layers of the multilayer metallization adjoining the interlayer are each formed to have a thickness of greater than 1 μm.
17. The method of claim 16, wherein the multilayer metallization comprises Cu and is formed using a physical vapor deposition process.
18. The method of claim 16, wherein the multilayer metallization comprises Cu and is formed using an electroplating process.
19. The method of claim 16, further comprising annealing the semiconductor substrate after the interlayer and the multilayer metallization are formed, with less tensile stress being exerted on the substrate after the annealing than before the annealing.
20. The method of claim 16, wherein the multilayer metallization comprises Cu and wherein the interlayer comprises W, comprising disposing the interlayer in the multilayer metallization without Cu alloying into the interlayer from the multilayer metallization and without W alloying into the multilayer metallization from the interlayer.
21. The method of claim 16, further comprising forming a lower layer over the semiconductor device region on which the multilayer metallization is disposed, the lower layer having the same composition as the interlayer.
22. The method of claim 16, further comprising disposing at least one additional interlayer in the multilayer metallization so that each interlayer is spaced apart from the other interlayers by a layer of the multilayer metallization, each additional interlayer comprising at least one of W, WTi, Ta, TaN, TiW, TiN, a metal silicide, WSi, MoSi, TiSi, and TaSi.
23. A method of manufacturing a wiring structure for a semiconductor device, the method comprising:
forming a multilayer metallization over a semiconductor device region disposed on a semiconductor substrate, the multilayer metallization having a total thickness of at least 5 μm;
disposing an interlayer in the multilayer metallization with a first side of the interlayer adjoining a first portion of the multilayer metallization and a second opposing side of the interlayer adjoining a different portion of the multilayer metallization, the interlayer exerting a stress which at least partly counteracts the stress exerted by the multilayer metallization on the substrate at room temperature and above; and
wherein the portions of the multilayer metallization adjoining the interlayer are each formed to have a thickness of greater than 1 μm.
24. The method of claim 23, further comprising annealing the semiconductor substrate after the interlayer and the multilayer metallization are formed, with less tensile stress being exerted on the substrate after the annealing than before the annealing.
25. The method of claim 23, wherein the multilayer metallization comprises Cu and wherein the interlayer comprises W, comprising disposing the interlayer in the multilayer metallization without Cu alloying from the multilayer metallization into the interlayer and without W alloying from the interlayer into the multilayer metallization.
26. The method of claim 23, further comprising forming a lower layer over the semiconductor device region on which the multilayer metallization is disposed.
27. The method of claim 23, further comprising disposing at least one additional interlayer in the multilayer metallization so that each interlayer is spaced apart from the other interlayers by a layer of the multilayer metallization, each additional interlayer exerting a stress which at least partly counteracts the stress exerted by the multilayer metallization on the substrate at room temperature and above.
US13/192,376 2011-07-27 2011-07-27 Multilayer metallization with stress-reducing interlayer Expired - Fee Related US8736054B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US13/192,376 US8736054B2 (en) 2011-07-27 2011-07-27 Multilayer metallization with stress-reducing interlayer
DE102012106662A DE102012106662A1 (en) 2011-07-27 2012-07-23 Multilayer metallization with stress-reducing intermediate layer
CN201210263057.1A CN102903688B (en) 2011-07-27 2012-07-27 There is the multilevel metallization that stress reduces interlayer

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/192,376 US8736054B2 (en) 2011-07-27 2011-07-27 Multilayer metallization with stress-reducing interlayer

Publications (2)

Publication Number Publication Date
US20130026633A1 US20130026633A1 (en) 2013-01-31
US8736054B2 true US8736054B2 (en) 2014-05-27

Family

ID=47503244

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/192,376 Expired - Fee Related US8736054B2 (en) 2011-07-27 2011-07-27 Multilayer metallization with stress-reducing interlayer

Country Status (3)

Country Link
US (1) US8736054B2 (en)
CN (1) CN102903688B (en)
DE (1) DE102012106662A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10490550B1 (en) 2016-02-19 2019-11-26 United States Of America As Represented By The Administrator Of National Aeronautics And Space Administration Larger-area integrated electrical metallization dielectric structures with stress-managed unit cells for more capable extreme environment semiconductor electronics

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104064511B (en) * 2013-03-19 2017-03-29 上海华虹宏力半导体制造有限公司 Silicon chip contact hole process
US9368436B2 (en) * 2014-08-04 2016-06-14 Infineon Technologies Ag Source down semiconductor devices and methods of formation thereof
US9640419B2 (en) 2014-08-04 2017-05-02 Infineon Technologies Ag Carrier system for processing semiconductor substrates, and methods thereof
DE102014116082A1 (en) * 2014-11-04 2016-05-04 Infineon Technologies Ag Semiconductor device with a voltage-compensated chip electrode
DE102015100671B4 (en) 2015-01-19 2022-01-20 Infineon Technologies Ag Device with a semiconductor chip that includes a dicing edge and a protection structure
CN106430078A (en) * 2016-08-18 2017-02-22 上海华虹宏力半导体制造有限公司 Semiconductor structure and forming method for semiconductor structure
US10304782B2 (en) * 2017-08-25 2019-05-28 Infineon Technologies Ag Compressive interlayer having a defined crack-stop edge extension
CN107611018A (en) * 2017-09-26 2018-01-19 上海华虹宏力半导体制造有限公司 A kind of method and crystal circle structure for improving wafer stress

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6455418B1 (en) * 1998-12-22 2002-09-24 Agere Systems Guardian Corp. Barrier for copper metallization
US20060035458A1 (en) * 2004-07-26 2006-02-16 Infineon Technologies Ag Semiconductor element
US7112507B2 (en) * 2003-11-24 2006-09-26 Infineon Technologies Ag MIM capacitor structure and method of fabrication
US20070267749A1 (en) 2006-05-18 2007-11-22 Matthias Stecher Metallization layer for a power semiconductor device
US7413984B2 (en) * 2001-10-18 2008-08-19 Lsi Corporation Multi-step process for forming a barrier film for use in copper layer formation
US7687909B2 (en) * 1997-11-26 2010-03-30 Applied Materials, Inc. Metal / metal nitride barrier layer for semiconductor device applications

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100428414C (en) * 2005-04-15 2008-10-22 中芯国际集成电路制造(上海)有限公司 Method for forming low-stress multi-layer metallized structure and leadless solder end electrode

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7687909B2 (en) * 1997-11-26 2010-03-30 Applied Materials, Inc. Metal / metal nitride barrier layer for semiconductor device applications
US6455418B1 (en) * 1998-12-22 2002-09-24 Agere Systems Guardian Corp. Barrier for copper metallization
US7413984B2 (en) * 2001-10-18 2008-08-19 Lsi Corporation Multi-step process for forming a barrier film for use in copper layer formation
US7112507B2 (en) * 2003-11-24 2006-09-26 Infineon Technologies Ag MIM capacitor structure and method of fabrication
US20060035458A1 (en) * 2004-07-26 2006-02-16 Infineon Technologies Ag Semiconductor element
US20070267749A1 (en) 2006-05-18 2007-11-22 Matthias Stecher Metallization layer for a power semiconductor device

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10490550B1 (en) 2016-02-19 2019-11-26 United States Of America As Represented By The Administrator Of National Aeronautics And Space Administration Larger-area integrated electrical metallization dielectric structures with stress-managed unit cells for more capable extreme environment semiconductor electronics

Also Published As

Publication number Publication date
CN102903688A (en) 2013-01-30
US20130026633A1 (en) 2013-01-31
DE102012106662A1 (en) 2013-01-31
CN102903688B (en) 2015-11-04

Similar Documents

Publication Publication Date Title
US8736054B2 (en) Multilayer metallization with stress-reducing interlayer
US8748288B2 (en) Bonded structure with enhanced adhesion strength
US8592307B2 (en) Modulated deposition process for stress control in thick TiN films
US8508018B2 (en) Barrier layers
US8067269B2 (en) Method for fabricating at least one transistor
TW201131618A (en) Backside stress compensation for gallium nitride or other nitride-based semiconductor devices
KR101356575B1 (en) Method for bonding a semiconductor substrate to a metal substrate
CN110235220A (en) The metal adjustable thin film stress compensation of epitaxial wafer
US7982286B2 (en) Method to improve metal defects in semiconductor device fabrication
TW201133561A (en) Stress compensation for large area gallium nitride or other nitride-based structures on semiconductor substrates
JP2009534289A (en) Combined substrate and method of manufacturing combined substrate
US20140030541A1 (en) Alternate pad structures/passivation integration schemes to reduce or eliminate imc cracking in post wire bonded dies during cu/low-k beol processing
US10700019B2 (en) Semiconductor device with compressive interlayer
US8779589B2 (en) Liner layers for metal interconnects
US6267821B1 (en) Substrate clamp design for minimizing substrate to clamp sticking during thermal processing of thermally flowable layers
US20080237718A1 (en) Methods of forming highly oriented diamond films and structures formed thereby
US6638856B1 (en) Method of depositing metal onto a substrate
EP2489758B1 (en) Methods of depositing aluminium layers
US20100089744A1 (en) Method for Improving Adhesion of Films to Process Kits
JP2001110809A (en) Semiconductor device
US9670574B2 (en) Methods of depositing aluminium layers
US20240170298A1 (en) Method for producing an integrated circuit to remedy defects or dislocations
US20170358536A1 (en) Method of manufacturing semiconductor devices and corresponding device
KR100454629B1 (en) Method for forming conductive interconnection of semiconductor device to improve diffusion preventing ability
JPH04315427A (en) Manufacture of semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: INFINEON TECHNOLOGIES AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SCHNEEGANS, MANFRED;FOERSTER, JUERGEN;SIGNING DATES FROM 20111013 TO 20111014;REEL/FRAME:027076/0977

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551)

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20220527