US8201012B2 - Load adaptive EMI reduction scheme for switching mode power supply - Google Patents
Load adaptive EMI reduction scheme for switching mode power supply Download PDFInfo
- Publication number
- US8201012B2 US8201012B2 US12/429,727 US42972709A US8201012B2 US 8201012 B2 US8201012 B2 US 8201012B2 US 42972709 A US42972709 A US 42972709A US 8201012 B2 US8201012 B2 US 8201012B2
- Authority
- US
- United States
- Prior art keywords
- frequency
- signal
- equation
- generating
- pwm
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 230000003044 adaptive effect Effects 0.000 title claims description 14
- 230000009467 reduction Effects 0.000 title description 4
- 238000000034 method Methods 0.000 claims abstract description 14
- 238000004804 winding Methods 0.000 claims description 7
- 230000008901 benefit Effects 0.000 abstract description 4
- 239000003990 capacitor Substances 0.000 description 11
- 230000008569 process Effects 0.000 description 6
- 238000010586 diagram Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 2
- 230000007480 spreading Effects 0.000 description 2
- 238000012935 Averaging Methods 0.000 description 1
- FFBHFFJDDLITSX-UHFFFAOYSA-N benzyl N-[2-hydroxy-4-(3-oxomorpholin-4-yl)phenyl]carbamate Chemical compound OC1=C(NC(=O)OCC2=CC=CC=C2)C=CC(=C1)N1CCOCC1=O FFBHFFJDDLITSX-UHFFFAOYSA-N 0.000 description 1
- 238000007599 discharging Methods 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000010355 oscillation Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
- G06F1/08—Clock generators with changeable or programmable clock frequency
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/44—Circuits or arrangements for compensating for electromagnetic interference in converters or inverters
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of dc power input into dc power output
- H02M3/22—Conversion of dc power input into dc power output with intermediate conversion into ac
- H02M3/24—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
- H02M3/28—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
- H02M3/325—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
- H02M3/335—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/33507—Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/84—Generating pulses having a predetermined statistical distribution of a parameter, e.g. random pulse generators
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K7/00—Modulating pulses with a continuously-variable modulating signal
- H03K7/08—Duration or width modulation ; Duty cycle modulation
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04R—LOUDSPEAKERS, MICROPHONES, GRAMOPHONE PICK-UPS OR LIKE ACOUSTIC ELECTROMECHANICAL TRANSDUCERS; DEAF-AID SETS; PUBLIC ADDRESS SYSTEMS
- H04R3/00—Circuits for transducers, loudspeakers or microphones
Definitions
- the present invention relates to a frequency jittering generator; and more specific, to a Frequency Jittering device that utilizes current or voltage control delay time circuit and digital control pulse width generator for varying both switching frequency and percentage of modulation swing period.
- a well-known issue with using switching mode power supply is its relative high operation switching frequency.
- This high frequency signal is coupled back into the AC mains input and becomes a component of the AC mains that can cause noise problems for those devices connected to the same AC mains power line.
- the high frequency signals are also radiated by the power supply as electromagnetic waves to create Electromagnetic Interference (EMI) that can also cause problems for communications devices in the neighborhood of the power supply.
- EMI Electromagnetic Interference
- a Frequency Jittering device comprises a current control charge/discharge type oscillator 111 , 7 bit digital counter 140 and Digital to Analog (D/A) converter 150 .
- the oscillator 111 includes a capacitor 134 which is periodically charged and discharged.
- a hysteresis comparator 136 is used to detect the voltage level of the capacitor 134 and produces an output signal 101 which controls the charge and discharge of the capacitor 134 through charging and discharging circuit paths.
- the 7-bit counter 140 is then clocked by the oscillator output signal 101 .
- the counter 140 outputs driver the D/A converter 150 , whose output 113 is connected to the control input of the oscillator 111 for varying the oscillation frequency.
- the merit of this frequency jittering scheme is the elimination of an expensive and bulky EMI filter but its draw back is the rise of average noise floor which is not acceptable in certain application like in high fidelity audio system. For a high fidelity audio system, it can tolerate higher averaging output noise floor generated from switching power supply at high sound volume but becomes very noise sensitive at light sound volume.
- the objective of this invention is to overcome said problem of the prior art and provide a new frequency jittering scheme that can apply low cost simple EMI filter for EMI reduction but also can keep low level of switching power supply output noise floor at light load conditions.
- Time delay generator for generating a delay signal
- a Digital Control Pulse Density Generator for generating a PWM control signal according to the variable logic number and the delay signal
- the clock signal is fed back to the Variable State Machine to update the variable logic number, and a jittering clock signal modified in each clock cycle is produced.
- the Digital Control Pulse Density Generator is used to create a series of pulse with different high-low density according to the variable logic number.
- the pulse density function P density is expressed by equation (1):
- TH(n) and TL(n) represents the period of high and low pulse width respectively.
- T H (n)+T L (n) is always a constant value.
- the PWM control signal D PWM is realized by adding the delay signal generated from Time Delay Generator into Pulse density function and given by equation (2):
- D PWM ⁇ ( n ) T H ⁇ ( n ) + T D T H ⁇ ( n ) + T L ⁇ ( n ) + T D Equation ⁇ ⁇ ( 2 )
- T D represents the delay signal
- the Digital Control Pulse Density Generator further comprises:
- a multiplexer implemented with switch network controlled by a decoder
- the PWM control signal is realized by inserting the delay signal into the ring oscillator and receiving the variable logic number from the decoder.
- the magnitude of output signal generated from PWM control current source is defined by equation (3).
- I c ( D PWM ) I s ⁇ D PWM Equation (3)
- I s is a predefined constant current source.
- the percentage swing of the frequency of the jittering clock signal can be expressed by equation (4):
- ⁇ ⁇ ⁇ OSC ⁇ ( Vc ) T H ⁇ ( n ) + T L ⁇ ( n ) T H ⁇ ( n ) + T L ⁇ ( n ) + T D ⁇ ( Vc ) ⁇ 100 ⁇ % Equation ⁇ ⁇ ( 4 )
- the clock signal is fed back to update the variable logic number and a jittering clock signal modified in each clock cycle is produced.
- said step S3 further comprises creating a series of pulse with different high-low density according to the variable logic number.
- the pulse density function P density is expressed by equation (1):
- TH(n) and TL(n) represents the period of high and low pulse width respectively.
- T H (n)+T L (n) is always a constant value.
- the PWM control signal D PWM is realized by adding the delay signal generated from Time Delay Generator into Pulse density function and is given by equation (2):
- D PWM ⁇ ( n ) T H ⁇ ( n ) + T D T H ⁇ ( n ) + T L ⁇ ( n ) + T D Equation ⁇ ⁇ ( 2 )
- T D represents the delay signal
- the magnitude of output signal is defined by equation (3).
- I c ( D PWM ) I s ⁇ D PWM Equation (3)
- I s is a predefined constant current source.
- the percentage swing of the frequency of the jittering clock signal can be expressed by equation (4):
- the third technical solution employed by the present invention to solve such problems is constructing a switching power supply which comprising an input circuit, wherein, it also comprises a feed back control loop formed by a Transformer; a Control; a Power Switch with drain connected to the primary winding of the Transformer, source grounded and gate connected to the Control, and an output circuit connected to the secondary winding of the Transformer;
- Control is used to regulate the output voltage based on the jittering frequency with output adaptive frequency swing generated inside and a feedback signal provided by the feed back control loop.
- the Control further comprises a Frequency Jittering device and a PWM Control
- the Frequency Jittering device is used to generate a jittering frequency with output adaptive frequency swing based on a feedback signal provided by the feed back control loop
- the PWM Control is used to vary the ratio of Power Switch on-off period and thus regulates the output voltage based on the jittering frequency with output adaptive frequency swing from the Frequency Jittering device and the feedback signal provided by the feed back control loop.
- the frequency jittering device further comprises:
- Time delay generator for generating a delay signal
- a Digital Control Pulse Density Generator for generating a PWM control signal according to the variable logic number and the delay signal
- the clock signal is fed back to the Variable State Machine to update the variable logic number, and a jittering clock signal modified in each clock cycle is produced.
- the Digital Control Pulse Density Generator is used to create a series of pulse with different high-low density according to the variable logic number.
- the pulse density function P density is expressed by equation (1):
- TH(n) and TL(n) represents the period of high and low pulse width respectively.
- T H (n)+T L (n) is always a constant value.
- the PWM control signal D PWM is realized by adding the delay signal generated from Time Delay Generator into Pulse density function and is given by equation (2):
- D PWM ⁇ ( n ) T H ⁇ ( n ) + T D T H ⁇ ( n ) + T L ⁇ ( n ) + T D Equation ⁇ ⁇ ( 2 )
- T D represents the delay signal
- the Digital Control Pulse Density Generator further comprises:
- a multiplexer implemented with switch network controlled by a decoder
- the PWM control signal is realized by inserting the delay signal into the ring oscillator and receiving the variable logic number from the decoder.
- the magnitude of output signal generated from PWM control current source is defined by equation (3).
- I c ( D PWM ) I s ⁇ D PWM Equation (3)
- I s is a predefined constant current source.
- the percentage swing of the frequency of the jittering clock signal can be expressed by equation (4):
- FIG. 1 is a schematic illustrating a frequency jittering scheme according with the prior art
- FIG. 2 is a schematic illustrating a power supply with a new frequency jittering scheme with load adaptive frequency swing
- FIG. 3 shows a signal flow chart for varying a switching frequency and percentage of frequency swing of a power supply in accordance with the present invention.
- FIG. 4 is a block diagram illustrating a frequency jittering device for varying a switching frequency with controllable frequency swing in accordance with the flow chart of FIG. 3 ;
- FIG. 5 is a timing diagram of the PWM control, Current control and oscillating signal illustrating the operation of the device of FIG. 4 .
- the main concept of the present invention is to have wider frequency swing at heavy load to take advantage of prior art scheme by using small low cost EMI filter but have narrow frequency swing at light load to maintain low level of noise floor.
- FIG. 2 is a schematic illustrating a power supply with a new frequency jittering scheme with load adaptive frequency swing.
- Said power supply consists of an input circuit formed by EMI filter 211 , Bridge Rectifier 212 and Filter Capacitor 213 ; Transformer 215 , Control 214 , Power Switch 216 , Current Sense Resistor 217 , and an output circuit formed by Output Diode 220 , Output Capacitor 221 , Output Voltage Sense Resistor 222 , Zener Diode 223 and Optocoupler 224 .
- the AC line voltage 210 is first filtered by EMI filter 211 and then rectified by the Bridge Rectifier 212 to have a rectified line voltage at 218 .
- Capacitor 213 is used to smooth out the rectified sinusoidal line voltage to have smaller ripple DC line voltage 218 .
- the DC line voltage 218 is provided to Primary Winding of Transformer 215 .
- the Power Switch 216 and Transformer 215 , Output Diode 220 and Output Capacitor 221 form a Flyback converter. Energy stored in the primary winding of Transformer 215 when Power Switch 216 is on and energy released from the primary winding transferring to the Output Capacitor 221 and the load 225 when Power Switch 216 is off.
- the ratio of the Power Switch 216 on-off period defines the DC output voltage level.
- Constant DC output voltage level is maintained by DC output feedback control loop 240 formed by Power Switch 216 , Transformer 215 , Output Diode 220 , Output Voltage Sense 222 , Zener diode 223 , Optocoupler 224 and Control 214 .
- Feedback to the Power Switch 216 which defines the ratio of switching on-off period, is achieved by using of feedback circuit, which is presently preferred to have a Zener diode 223 in series with a resistor 222 and Optocoupler 224 .
- Optocoupler 224 provides a feedback current to FB pin of Control 214 which is then converted to a feedback voltage V FB through the resistor 231 .
- the feedback voltage V FB coupled to functional block PWM control 233 is used to vary the ratio of Power Switch on-off period and thus regulates the output voltage.
- the feedback voltage V FB coupled to Frequency Jittering Control device 232 is used for frequency swing regulation. As V FB is converted from feedback current which is proportional to loading current through resistor 225 , the percentage of frequency swing will be increased in response to the increase of loading current. Thus, a jittering frequency with load adaptive frequency swing is introduced to the DC output feedback control loop 240 through Frequency Jittering Control device 232 .
- the voltage converted from feedback current is used in present preferred embodiment for load adaptive frequency swing
- the voltage or current obtained from the average of the power supply current or switching duty cycle of Power Switch 216 are also can be used in present invention for load adaptive frequency swing without departing from the spirit and scope of the present invention.
- Frequency jittering generation process can be divided into five operation processes while a constant delay time T p generated from Time delay generator 310 is assumed:
- Variable State Machine 311 breeds a state number n randomly or in predefined pattern per each clock cycle.
- Digital Control Pulse Density Generator 312 creates a series of pulse with different high-low density according to the output n from the Variable State Machine.
- the pulse density function P density is expressed by equation (1):
- TH(n) and TL(n) represents the period of high and low pulse width respectively.
- T H (n)+T L (n) is always a constant value.
- D PWM ⁇ ( n ) T H ⁇ ( n ) + T D T H ⁇ ( n ) + T L ⁇ ( n ) + T D Equation ⁇ ⁇ ( 2 )
- Process 4 The magnitude of output current I c (D PWM ) generated from PWM control current source 314 is controlled by the on period of PWM control signal D PWM and defined by equation (3).
- I c ( D PWM ) I s ⁇ D PWM Equation (3)
- I s is a predefined constant current source.
- a clock signal OSC with variable frequency F OSC in accordance with current I c is generated from Current Control Oscillator 315 .
- This clock signal is also feedback to Variable State Machine 311 for updating the output state number n.
- the output clock frequency F OSC is modified in each clock cycle such that a jittering clock signal is produced.
- the benefit of frequency jittering introduction is in lowering the effect of EMI of the switching power supply by spreading the switching power noise over a wider bandwidth, which minimizes the peak value of EMI generated by the power supply.
- the effect of the power noise spreading depends on the percentage swing of the switching frequency. For example, a higher percentage swing of the switching frequency results in a lower peak value of EMI being generated but end up with a higher noise floor.
- the percentage swing of the switching frequency is controlled by the control voltage Vc by varying the delay time T D through the Time delay generator 310 .
- the percentage swing ⁇ OSC can be expressed by equation (4):
- a present preferred time range for T D and T H (n)+T L (n) is 1 ⁇ 2 ⁇ S and 0.05 ⁇ 0.1 ⁇ S respectively.
- the present invention is not to be construed as to be limited to such a configuration. Any other configurations according to equation (4) that can vary the percentage swing of switching frequency can be applied to this invention as well.
- FIG. 4 is a block diagram illustrating a frequency jittering device for varying a switching frequency with controllable frequency swing in accordance with the flow chart of FIG. 3 .
- the frequency jittering device comprises Voltage Control Time Delay 410 , Variable State Machine 411 , Digital Control Pulse Density Generator 412 , PWM Control Current Source 414 and Current Control Oscillator 415 .
- Variable State Machine 411 can be a pseudorandom data generator or any state machine that can generate variable logic number. This variable logic number is used by Digital Control Pulse Density Generator 412 to vary the high-low density of a pulse train according to equation (1).
- Digital Control Pulse Density Generator 412 includes a ring oscillator realized with multiple of inverters connected in series, a combinational logic circuit for generating different high-low density pulse train, and a multiplexer implemented with switch network controlled by a decoder.
- PWM control signal D PWM can be realized by inserting the Voltage Control Time delay generator 410 within the ring oscillator loop 416 such that a controllable delay time T D is added to the cycle period T H (n)+T L (n), which is defined in Digital Control Pulse Density Generator 412 .
- a typical PWM control signal D PWM waveform is depicted in FIG. 5 .
- This PWM Control Signal is coupled to the PWM Control Current Source 414 . It can be simply implemented with a switch and constant current source connected in series as shown in FIG. 4 .
- the average output current I c is determined by the effective duty cycle of the PWM control signal according to equation (3). As shown in FIG.
- I c the higher the on duty cycle, the higher the current of I c .
- the magnitude of I c defines the output frequency of Current Control Oscillator 415 .
- a relaxation type oscillator is used. It is constructed by a comparator with hysteresis, capacitor, PMOS switch for capacitor charging instantly and PWM control current source for capacitor discharge gradually. A typical output waveform OSC of this relaxation oscillator is shown in FIG. 5 .
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Power Engineering (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Electromagnetism (AREA)
- Dc-Dc Converters (AREA)
- Manipulation Of Pulses (AREA)
Abstract
Description
I c(D PWM)=I s ×D PWM Equation (3)
I c(D PWM)=I s ×D PWM Equation (3)
I c(D PWM)=I s ×D PWM Equation (3)
I c(D PWM)=I s ×D PWM Equation (3)
Claims (13)
I c(D PWM)=I s ×D PWM Equation (3)
I c(D PWM)=I s ×D PWM Equation (3)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/429,727 US8201012B2 (en) | 2009-04-24 | 2009-04-24 | Load adaptive EMI reduction scheme for switching mode power supply |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/429,727 US8201012B2 (en) | 2009-04-24 | 2009-04-24 | Load adaptive EMI reduction scheme for switching mode power supply |
Publications (2)
Publication Number | Publication Date |
---|---|
US20100275052A1 US20100275052A1 (en) | 2010-10-28 |
US8201012B2 true US8201012B2 (en) | 2012-06-12 |
Family
ID=42993180
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/429,727 Active 2030-09-22 US8201012B2 (en) | 2009-04-24 | 2009-04-24 | Load adaptive EMI reduction scheme for switching mode power supply |
Country Status (1)
Country | Link |
---|---|
US (1) | US8201012B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140164801A1 (en) * | 2011-06-16 | 2014-06-12 | Fujitsu Technology Solutions Intellectual Property Gmbh | Switched-mode power supply unit, method of operation and use of a switched-mode power supply unit in a computer |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5813347B2 (en) * | 2011-03-24 | 2015-11-17 | 株式会社日立製作所 | Power supply |
TWI481169B (en) * | 2011-05-27 | 2015-04-11 | Leadtrend Tech Corp | Method for controlling voltage crossing power switch of switched-mode power converter and the circuit using the same |
CN103078489B (en) | 2011-10-25 | 2015-12-16 | 昂宝电子(上海)有限公司 | The system and method reducing electromagnetic interference is shaken for utilizing switching frequency |
US9124970B2 (en) * | 2013-07-22 | 2015-09-01 | Qualcomm Incorporated | System and method for using a headset jack to control electronic device functions |
US9548666B2 (en) * | 2013-11-19 | 2017-01-17 | Landis+Gyr Inc. | Method and apparatus for offline switch mode power supply with dithered switching frequency |
KR101619293B1 (en) * | 2014-11-12 | 2016-05-11 | 현대오트론 주식회사 | Method and apparatus for controlling power source semiconductor |
CN106300927B (en) * | 2016-08-30 | 2019-05-10 | 宋宇敬 | Switching Power Supply modulation circuit and Switching Power Supply |
CN117614260B (en) * | 2024-01-22 | 2024-04-02 | 深圳市国电科技通信有限公司 | Frequency dithering circuit of self-adaptive power supply switching frequency, power supply and management chip thereof |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5644743A (en) * | 1995-12-04 | 1997-07-01 | Motorola, Inc. | Hybrid analog-digital phase error detector |
US6249876B1 (en) | 1998-11-16 | 2001-06-19 | Power Integrations, Inc. | Frequency jittering control for varying the switching frequency of a power supply |
US20060221646A1 (en) * | 2005-03-30 | 2006-10-05 | On-Bright Electronics (Shanghai) Co., Ltd. | System and method for controlling variations of switching frequency |
US7342528B2 (en) * | 2006-06-15 | 2008-03-11 | Semiconductor Components Industries, L.L.C. | Circuit and method for reducing electromagnetic interference |
US20090115391A1 (en) * | 2007-11-06 | 2009-05-07 | Richtek Technology Corporation | Load-Dependent Frequency Jittering Circuit and Load-Dependent Frequency Jittering Method |
US20100117699A1 (en) * | 2008-11-11 | 2010-05-13 | Chi-Hao Wu | PWM Controller with Frequency Jitter Functionality and Related Method |
-
2009
- 2009-04-24 US US12/429,727 patent/US8201012B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5644743A (en) * | 1995-12-04 | 1997-07-01 | Motorola, Inc. | Hybrid analog-digital phase error detector |
US6249876B1 (en) | 1998-11-16 | 2001-06-19 | Power Integrations, Inc. | Frequency jittering control for varying the switching frequency of a power supply |
US20060221646A1 (en) * | 2005-03-30 | 2006-10-05 | On-Bright Electronics (Shanghai) Co., Ltd. | System and method for controlling variations of switching frequency |
US7342528B2 (en) * | 2006-06-15 | 2008-03-11 | Semiconductor Components Industries, L.L.C. | Circuit and method for reducing electromagnetic interference |
US20090115391A1 (en) * | 2007-11-06 | 2009-05-07 | Richtek Technology Corporation | Load-Dependent Frequency Jittering Circuit and Load-Dependent Frequency Jittering Method |
US20100117699A1 (en) * | 2008-11-11 | 2010-05-13 | Chi-Hao Wu | PWM Controller with Frequency Jitter Functionality and Related Method |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140164801A1 (en) * | 2011-06-16 | 2014-06-12 | Fujitsu Technology Solutions Intellectual Property Gmbh | Switched-mode power supply unit, method of operation and use of a switched-mode power supply unit in a computer |
US9098283B2 (en) * | 2011-06-16 | 2015-08-04 | Fujitsu Technology Solutions Intellectual Property Gmbh | Switched-mode power supply unit, method of operation and use of a switched-mode power supply unit in a computer |
Also Published As
Publication number | Publication date |
---|---|
US20100275052A1 (en) | 2010-10-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8201012B2 (en) | Load adaptive EMI reduction scheme for switching mode power supply | |
US10135343B2 (en) | Load responsive jitter | |
US10892679B2 (en) | Introducing jitter to a switching frequency by way of modulating current limit | |
US7106130B2 (en) | Variable frequency PWM controller circuit | |
US8093955B2 (en) | Applying charge pump to realize frequency jitter for switched mode power controller | |
US8270185B2 (en) | Switching mode power supply with a spectrum shaping circuit | |
JP5845452B2 (en) | Semiconductor device and switching power supply device | |
CN107834822B (en) | Controller for switch mode power converter and power converter | |
US7869499B2 (en) | Variable-frequency circuit with a compensation mechanism | |
US20100117699A1 (en) | PWM Controller with Frequency Jitter Functionality and Related Method | |
CN101877531A (en) | Switch power supply as well as used frequency jitter generating device and method thereof | |
US20110085356A1 (en) | Switching element driving control circuit and switching power supply device | |
US20080062725A1 (en) | Multi-channels power converter having power saving means to improve light load efficiency | |
KR101198309B1 (en) | Apparatus for driving switching device of switching mode power supply | |
JP5077827B2 (en) | Switching power supply |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: EVERGREEN MICRO DEVICES CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KU, MATTHEW MAN HO;REEL/FRAME:022603/0050 Effective date: 20090423 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2552); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: FREMONT MICRO DEVICES CORPORATION, CHINA Free format text: CHANGE OF NAME;ASSIGNOR:EVERGREEN MICRO DEVICES CO., LTD.;REEL/FRAME:057602/0899 Effective date: 20210318 |
|
AS | Assignment |
Owner name: FREMONT MICRO DEVICES CORPORATION, CHINA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE THE ASSIGNEE ADDRESS PREVIOUSLY RECORDED AT REEL: 057602 FRAME: 0899. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNOR:EVERGREEN MICRO DEVICES CO., LTD.;REEL/FRAME:057759/0629 Effective date: 20210318 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2553); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY Year of fee payment: 12 |