US8040813B2 - Apparatus and method for reduced loading of signal transmission elements - Google Patents
Apparatus and method for reduced loading of signal transmission elements Download PDFInfo
- Publication number
- US8040813B2 US8040813B2 US10/908,959 US90895905A US8040813B2 US 8040813 B2 US8040813 B2 US 8040813B2 US 90895905 A US90895905 A US 90895905A US 8040813 B2 US8040813 B2 US 8040813B2
- Authority
- US
- United States
- Prior art keywords
- signal
- circuit
- handling
- conductor
- operable
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4063—Device-to-bus coupling
- G06F13/4068—Electrical coupling
- G06F13/4072—Drivers or receivers
Definitions
- the present invention relates to circuits, devices and methods for transmitting signals along conductors, especially transmission lines.
- Transmission lines are frequently provided by pairs of conductors used to carry signals between one integrated circuit (“IC”) or “chip” and another chip, e.g., as provided on a circuit board or wiring substrate.
- a transmission line has a signal conductor, e.g., a wire, or conductive trace, which is typically maintained at a constant or nearly constant spacing with respect to a ground conductor or other reference conductor.
- a transmission line can include a first signal-carrying wire held at a constant spacing relative to a ground plane in the case of a microstrip line.
- a conductive sheathing forms the reference conductor, such as in the case of a coaxial cable.
- transmission lines are provided as a combination of wiring and ground conductors used to transmit signals from one location to another within a single chip.
- Signals transmitted on transmission lines appear as waves in which voltage and current vary with respect to time and also vary with respect to position along the transmission line.
- Microelectronic circuits used in today's advanced systems, especially those designed to transmit or receive signals from transmission lines, are particularly sensitive to signal return loss. Signal return loss can be understood in terms of the propagation of voltage and/or current waves along transmission lines.
- Characteristic impedance of a transmission line can transition sharply at a boundary between a transmission line and signal-receiving equipment. Sharp changes in the characteristic impedance can cause voltage and current wave signal energy to be reflected. Signal return loss is a measure of the reflection of signal energy at such boundary between a transmission line and an interface therefrom. Signal return loss can be expressed as a ratio of the magnitude of the reflected voltage wave to the magnitude of the voltage wave arriving from the transmission line. Communications-receiving circuits are particularly sensitive to signal return loss at interfaces between transmission channels and front-end interfaces of receiving circuits. This is particularly true of circuitry such as that used in signal transmitting and receiving circuits designed to operate at radio frequencies.
- SerDes serializer-deserializer circuits
- Gbs gigabits per second
- HSS high-speed SerDes cores of certain integrated circuits or “chips”.
- Loading refers to the various sources of impedance which, in the aggregate, determine the characteristic impedance presented by the signal-receiving equipment at the input interface thereof.
- FIG. 1 Such loading is best seen in FIG. 1 .
- circuitry 100 according to the prior art which is provided at an interface to a transmission line.
- Such circuitry and transmission line can be provided as an element of a chip; for example, as transmitting or receiving circuitry used to transmit or receive a signal on a chip itself, e.g., for transmission of data and/or clock or control signals.
- Such circuitry and transmission line can be provided in communications handling circuitry 100 which forms a part or all of front end circuitry of a receiver.
- FIG. 1 is illustrative of part or all of circuitry at an external interface of a transmitter.
- the communications apparatus 100 is front end circuitry of a receiver.
- a communication signal is input to such apparatus at input terminal 102 .
- a first circuit block A ( 120 ) is interposed between the input terminal and an internal node N 1 ( 122 ).
- a second circuit block B ( 130 ) is interposed between the node N 1 and an internal node N 2 ( 132 ).
- a third circuit block C ( 140 ) is interposed between node N 2 ( 132 ) and the output ( 142 ) of the communications handling circuitry ( 100 ).
- the first, second and third circuit blocks typically either condition or modify the communication signal inputted to the communications handling circuitry 100 .
- one or more of these circuit blocks functions to protect the communications circuitry against a harmful overvoltage condition at the input terminal 102 , e.g., to prevent electro-static discharge (“ESD”).
- ESD electro-static discharge
- the circuit blocks A, B and C lie in a sequential communication path referred to as a “critical path”, because the communication signal is transferred between circuit blocks under conditions which must best preserve its quality.
- the communications circuitry 100 also includes a one or more signal-handling elements D 1 ( 150 ), D 2 ( 160 ), and D 3 ( 170 ), which are arranged to perform functions in response to the communication signal, i.e., the communication signal as exists at internal node N 2 .
- the layout of communications circuitry shown in FIG. 1 is illustrative of the relative sizes of the above-described circuit blocks and wiring that connects them together in an integrated circuit (“IC”) or “chip”. Due to limited space on the chip, especially along the critical path, the additional signal-handling elements have to be placed relatively far from input terminal 102 of the communications circuitry. However, such layout impacts the quality of the signal ultimately output at terminal 142 by the communications handling circuitry. Significant loading of the critical communication path results from the long wiring 134 that links the added signal-handling elements 150 , 160 and 170 to node N 2 . Such loading, in addition to junction and gate capacitance, inherently degrades the signal integrity in the HSS core.
- a specification for a communication standard sets a maximum limit for signal return loss.
- the specification for the “10 Gigabit Ethernet Attachment Unit Interface” (“XAUI”) standard limits the maximum return loss to ⁇ 10 dB for signal transmission frequencies above about 100 MHz. This tolerance remains at least as strict for much higher signal transmission frequencies. For example, the maximum return loss remains limited to ⁇ 10 dB even at a signal transmission frequency of 2.5 GHz, i.e., at a transmission rate ranging to about 5 Gbs.
- the maximum parasitic capacitance that can be tolerated is about 0.85 pF, even when it is assumed that the 50 ohm transmission line is terminated in an impedance which perfectly matches its impedance.
- U.S. Pat. No. 6,380,791 to Gupta et al. describes a method to reduce loading on a specific node attached to a switch used for tuning a resistive network.
- the switch is modified into a segmented switch, or switch resistor network is modified into tree-like segment switch to reduce loading on the specific node.
- Gupta et al. does not deal with capacitive loading at an input or output interface of communications transmission or receiving equipment.
- an apparatus which includes a common signal node operable to conduct a first signal, a first circuit coupled to the common signal node to utilize the first signal and a signal-handling element coupled to the common signal node.
- the signal-handling element includes an isolating circuit coupled to the first conductor, a second conductor operable to conduct an output of the isolating circuit, and a signal-handling circuit coupled to the second conductor.
- the signal-handling circuit is operable to perform a signal-handling function in response to the output of the isolating circuit.
- the isolating circuit the signal-handling circuit and the first circuit are isolated from the second conductor and the signal-handling circuit.
- the achieved isolation permits a communication signal included in the first signal to be conducted within a communication apparatus with less capacitance, and producing less return loss of that signal.
- a communication apparatus which includes a common signal node operable to conduct a first communication signal, a first circuit coupled to the common signal node to perform first analog signal processing of the first communication signal and a signal-handling element coupled to the common signal node.
- the signal-handling element includes an isolating circuit coupled to the first conductor, a second conductor operable to conduct an output of the isolating circuit, and a signal-handling circuit coupled to the second conductor.
- the signal-handling circuit is responsive to the output of the isolating circuit to perform a signal-handling function.
- the isolating circuit the signal-handling circuit and the first circuit are isolated from the second conductor and the signal-handling circuit.
- the achieved isolation may permit the communication signal to be conducted within the communication apparatus with less capacitance, and decrease an amount of return loss of that signal.
- a method for handling a signal.
- a first signal is conducted at a common signal node.
- the first signal is input from the common signal node to a first circuit, and processed by the first circuit.
- the first signal is also input from the common signal node to a signal-handling element which includes an isolating element, a second conductor, and a signal-handling circuit.
- a second signal is output onto the second conductor by the isolating circuit.
- the second signal is conducted on the second conductor to the signal-handling circuit and a signal-handling function is performed on the second signal by the signal-handling circuit.
- the step of outputting the second signal by the isolating circuit isolates the common signal node and the first circuit from the second conductor and the signal-handling circuit.
- a method is provided of handling a communication signal.
- Such aspect includes conducting a first communication signal at on a first conductor, inputting the first communication signal from the first conductor to a first analog signal processing circuit, and processing the inputted first communication signal by the first analog signal processing circuit.
- the first communication signal is inputted from the first conductor to a signal-handling element, the signal-handling element including an isolating element, a second conductor, and a signal-handling circuit.
- a second signal is output onto the second conductor by the isolating circuit, and the second signal is conducted on the second conductor to the signal-handling circuit.
- a signal-handling function is performed of the second signal by the signal-handling circuit.
- the step of outputting the second signal by the isolating circuit isolates the common signal node and the first analog signal processing circuit from the second conductor and the signal-handling circuit.
- FIG. 1 is a top-down plan view of a system, e.g., a chip, in accordance with the prior art.
- FIG. 2A is a top-down plan view of a system, e.g., a chip, in accordance with one embodiment of the invention.
- FIG. 2B is a top-down plan view of a system, e.g., a chip, in accordance with a variation of the embodiment of the invention illustrated in FIG. 2A .
- FIG. 3 is a block and schematic diagram schematically illustrating circuit blocks of an HSS receiver.
- FIG. 4 is a block and schematic diagram illustrating circuit blocks of an HSS receiver according to one embodiment of the invention.
- FIG. 5 is a block and schematic diagram illustrating elements of a JTAG circuit block according to one embodiment of the invention.
- FIG. 6 is a further detailed block and schematic diagram illustrating a portion of a JTAG circuit block according to an embodiment of the invention.
- FIG. 7 is a detailed schematic diagram illustrating a hysteresis comparator portion of a JTAG circuit block according to an embodiment of the invention.
- FIG. 8 is a block and schematic diagram illustrating elements of a signal detector element according to one embodiment of the invention.
- FIG. 9 is a detailed schematic diagram illustrating a front-end receiver portion of a signal detector element in accordance with one embodiment of the invention.
- FIG. 10 is a detailed schematic diagram illustrating a front-end receiver portion of a signal detector element in accordance with a variation of the embodiment of the invention illustrated in FIG. 9 .
- FIG. 11 is a diagram illustrating a process flow in a method according to an embodiment of the invention.
- a first signal for example, an information-bearing signal such as a data signal, a control signal, or a clock signal
- the first circuit receives, conditions or otherwise utilizes the first signal.
- the first conductor defines a critical signal path.
- One or more signal-handling elements are also connected to the common node, such signal-handling element also receiving, conditioning, or otherwise utilizing the first signal.
- the signal handling element is an element which determines a state of the first signal in response to detecting a condition present at the common signal node.
- the signal-handling element includes an isolating circuit coupled to the common node, which is operable to output a second signal on a second conductor.
- the isolating circuit is operable to isolate the first circuit and the common node from the second conductor and the signal-handling circuit.
- the second conductor is at least load-isolated from the common signal node such that the second conductor and any element downstream from the second conductor does not load the first conductor.
- the signal-handling element also includes a signal-handling circuit which is operable to perform a signal-handling function.
- the signal-handling function can be the determination of whether a valid first signal is present based on detecting a characteristic from the second signal.
- a communication apparatus in which a first communication signal, for example, an information-bearing signal, is conducted on a first conductor at a common signal node to a first circuit operable to perform analog signal processing, for example, analog amplification of the first communication signal.
- the first conductor defines a critical communication path.
- a signal-handling element of the communication apparatus also includes a signal-handling element.
- the signal handling element may be, for example, an element which is responsive to the first communication signal to determine a state of communication at the common signal node.
- the signal-handling element is a signal detector element; i.e., an element functioning to determine whether or not an active communication signal is present at the common signal node.
- the signal-handling element is an element which functions to detect a fault apparently caused by a problem of a cable designated for transmitting the first communication signal.
- the signal-handling element includes an isolating circuit coupled to the common signal node, the isolating circuit being operable to output a second signal on a second conductor isolated from the common signal node.
- the signal-handling element also includes a signal-handling circuit responsive to the second signal to perform a signal-handling function, e.g., for detecting whether a communication signal is present.
- the isolating circuit functions to isolate the first circuit and the common signal node from the second conductor and the signal-handling circuit.
- a communication apparatus 200 includes a plurality of signal handling elements made up of signal-handling circuits and corresponding isolating circuits.
- a first signal-handling element includes a first signal-handling circuit (D 1 ) 250 and a first isolating circuit (D 1 ′) 252 , a second signal-handling circuit (D 2 ) 260 and a second isolating circuit (D 2 ′) 262 , and a third signal-handling circuit (D 3 ) 270 and a third isolating circuit (D 3 ′) 272 .
- the isolating circuits are sub-elements of the signal-handling elements, and contain only devices which would be provided in the signal-handling element if the signal-handling element were utilized as one intact block of circuits (e.g., as in circuit block 160 ; FIG. 1 ).
- the isolating circuits include devices in addition to those which would normally be provided when the signal-handling element is provide in one intact block of circuits.
- the isolating elements are laid out in a column between the signal processing circuit blocks B ( 230 ) and C ( 240 ). The column extends in a vertical direction.
- the term “vertical” refers to one direction parallel to the major surface of an integrated circuit
- horizontal refers to a second direction parallel to the major surface of the integrated circuit and orthogonal to the vertical direction.
- Each isolating circuit is coupled to a first conductor at a common signal node N 2 ( 280 ) which is operable to conduct a first communication signal between a first signal processing circuit (B) 230 and a second signal processing circuit (C) 240 .
- the second signal processing circuit performs an analog signal processing function on the first communication signal.
- the second signal processing circuit performs analog amplification of the first communication signal as one of several processes performed to receive an information signal from the first communication signal.
- the isolating circuit of each signal handling element includes one or more input devices or circuits which are directly connected to the common signal node N 2 .
- circuitry which embodies the signal-handling element is split up into an isolating circuit and a signal-handling circuit, such that the isolating circuit includes one or more devices which are normally provided in each signal-handling element, if it remained as one intact block of circuits.
- an isolating circuit may be as simple as a field effect transistor (“FET”) or an inverter formed from a pair of FETs which has an input terminal at the gate of the FET or gates of FETs therein which is tied to the common signal node N 2 . More complex input circuits are possible.
- FET field effect transistor
- More complex input circuits are possible.
- it is goal of some embodiments of the invention to reduce lengths of wiring between respective circuit blocks of a communication apparatus. Therefore, in such case, the size of the isolating circuit should not interfere with this goal.
- the isolating circuits 252 , 262 , and 272 output second signals which are isolated from the common signal node N 2 ( 280 ), the first signal processing circuit (B) 230 and the second signal processing circuit (C) 240 . From the isolating circuits, the second signals are conducted on respective second conductors 254 , 264 , and 274 to the respective signal-handling circuits 250 , 260 , and 270 where the second signals are then handled in accordance with the circuitry therein. As depicted in FIG.
- the signal-handling circuits are placed at significant distance from the common signal node N 2 ( 280 ), the length of each of the second conductors 254 , 264 and 274 being significantly greater than the length of the first conductor 282 on which the first communication signal is conducted between signal processing circuits B ( 230 ) and C ( 240 ).
- the length of the second conductor is greater than one and one-half times as long as the length of the first conductor 282 and may be several times or many times as long as the length of the first conductor.
- the second conductors 254 , 264 , and 274 do not contribute to parasitic capacitive loading of the signal node N 2 ( 280 ), and, therefore, do not adversely affect the quality of a first communication signal conducted at node N 2 .
- the signal-handling circuits 250 , 260 and 270 can perform under degraded signal conditions, the lengths of the conductors 254 , 264 , and 274 do not interfere with the signal-handling elements performing their required functions.
- FIG. 2B illustrates a communication apparatus 210 according to a variation of the embodiment shown in FIG. 2A .
- all circuitry and their interconnection and function remains the same as that described above relative to FIG. 2A .
- isolating elements 256 , 266 , and 276 are now laid out in a horizontally-extending row between signal processing circuit block B ( 230 ), the signal processing circuit block C ( 240 ), and the signal-handling elements 250 , 260 , 270 .
- the particular arrangement in which the isolating elements are laid out and interconnected within the communication apparatus is amenable to much variation.
- the isolating elements need not be oriented in vertically or horizontally extending rows, so long as the required function of reducing the amount of loading on the common signal node N 2 and the signal processing circuits is achieved.
- the HSS receiver is arranged to operate using a pair of differential communication signals denoted as “D 1 ”.
- the HSS receiver has a main communication input signal path in which signal D 1 is input through a pair of DC blocking capacitors 310 (each having capacitance of 10 nF, for example), package hardware 320 , an electro-static discharge (“ESD”) protection device 330 and on to an automatic gain-controlled (“AGC”) amplifier 340 , which outputs an amplified analog signal D 01 .
- a termination network connects a pair of signal conductors at node Y through a pair of 50 ohm terminations 322 to a termination supply voltage Vtr.
- the input signal as exists at the node X between the ESD 330 and the AGC 340 is provided to two devices that perform functions other than the main communication signal processing. These other devices include a JTAG cable fault detector 350 according to a “JTAG” specification (IEEE 1149.6) of the Institute of Electrical and Electronics Engineers (“IEEE”), and a signal detecting circuit depicted as “SigDet” 360 .
- the wiring required to distribute the signal from node X to these devices can undesirably load node X in a way that degrades the quality of the signal input to AGC 340 .
- the JTAG fault detector 350 is used for testing and detecting connectivity faults at ends of a cable or transmission line connecting the transmitter on one chip to the receiver on another chip.
- the JTAG fault detector outputs a signal D 02 indicating whether or not connectivity is determined to be good. Testing by the JTAG fault detector 350 can only be done when the receiver is powered on. When cable connectivity is determined to be satisfactory, the JTAG fault detector 350 is turned off.
- a signal detecting circuit represented as “SigDet” 360 functions to quickly determine the presence or absence of a signal at node X, outputting such determination as signal D 03 .
- An HSS receiver having such SigDet circuit can quickly determine whether a signal expected at a predetermined transmission rate is present or not. For example, when the cable is unintentionally disconnected (referred to as “loss-of-line”), damaged or temporarily interrupted, the data transmitted during such interval becomes invalid. At such time, the HSS receiver may continue to try to receive the signal, despite that only noise and sometimes cross-talk signals may be present at that time.
- the SigDet 360 determines when such condition occurs and informs the receiver so that it can decide to scrap a packet of data being received and request that the data packet be resubmitted.
- the SigDet 360 When power is supplied to the receiver, only valid data-bearing signals between chips can be used to generate clock signals used to perform sampling of the data-bearing signal. For that reason, the SigDet 360 must remain powered on and functioning so as to quickly indicate when a problem occurs affecting the validity of the data-bearing signal.
- the SigDet 360 cannot perform the function of the JTAG fault detector 350 , or vice versa.
- the JTAG detector 350 detects cable faults only when the input signal is supplied with a very slow signal rate, and it only detects single-ended faults.
- the SigDet 360 detects signal problems at the highest data transmission rates supported by the receiver.
- SigDet 360 only detects faults which affect the signal conductors of the communication path differentially, i.e., which affect one of a pair of differential signals inputted to the receiver 300 differently than the other differential signal of the pair.
- connection of the JTAG detector 350 and the SigDet 360 add significant loading to the signal node X. Additional loading of the communication path between the input capacitors 310 and node X is caused by the package hardware 320 , the terminating impedances 322 and the ESD circuit 330 . The following described embodiment only addresses the loading of node X by the JTAG 350 and SigDet.
- an HSS receiver 400 is provided according to an embodiment of the invention, showing modifications from the HSS receiver 300 ( FIG. 3 ) described above.
- the HSS receiver 400 is a specific example of a communication system according to an embodiment of the invention described above relative to FIG. 2 .
- the JTAG detector 450 is now separated into two circuit blocks, a JTAG- 1 circuit block 452 and a JTAG- 2 circuit block 454 , the two circuit blocks being connected via conductors 456 .
- the JTAG- 1 circuit block 452 contains relatively few devices and functions as an isolating circuit, as described above.
- the JTAG- 1 circuit block 452 contains only devices which ordinarily would be included in the intact JTAG detector 350 ( FIG. 3 ), and the JTAG- 2 circuit block contains only the remainder of the devices which ordinarily would be included in the intact JTAG detector 350 ( FIG. 3 ) such that there is no duplication or addition to the devices included in the JTAG detector 450 .
- the JTAG- 1 may perform some processing of the signal present at node X beyond the mere function of isolating the signal node X from its output.
- a greater number (“k ⁇ 3”) of conductive lines or “conductors” are output by the JTAG- 1 circuit block to the JTAG- 2 circuit block than the two conductors which are present at its input.
- the SigDet 460 is now separated into two circuit blocks, an SD 1 circuit block 462 and a SigDet 2 circuit block 464 , the two circuit blocks being connected via conductors 466 .
- the SD 1 circuit block 462 contains relatively few devices and functions as an isolating circuit, as described above.
- the SD 1 circuit block 462 contains only devices which ordinarily would be included in the intact SigDet 360 ( FIG. 3 )
- the SigDet 2 circuit block contains only the remainder of the devices which ordinarily would be included in the intact SigDet 360 ( FIG. 3 ) such that there is no duplication or addition to the devices included in the SigDet 460 over those of SigDet 360 .
- the one or more devices of the SD 1 circuit block 462 may perform some processing of the signal present at node X beyond the mere function of isolating the signal node X from its output.
- a greater number (“j ⁇ 3”) of conductive lines or “conductors” may be output by the SD 1 circuit block to the SigDet 2 circuit block than the two conductors which are present at its input.
- FIG. 5 is a schematic diagram illustrating the structure of a JTAG detector 500 in greater detail.
- the JTAG detector 500 is designed to receive a pair of differential signals DIP and DIN each arriving from one transmission line such as a cable.
- the differential signals are input separately to two identical JTAG detecting circuits 510 .
- Each of the JTAG detecting circuits 510 includes circuitry 520 which is capable of being separated out and utilized to function as an isolating circuit, as described above relative to FIG. 4 .
- Each of the JTAG detecting circuits 510 also receives a voltage threshold level (“VT”), as well as a plurality of control signals ( 540 ) to control test function, and to supply a clock signal and test data to the JTAG detecting circuits 510 .
- VT voltage threshold level
- JTAG detecting circuit 600 receives a plurality of control signals 640 .
- circuit 600 includes a self-bias reference circuit 610 .
- This circuit 610 includes an RC low-pass filter which includes the combination of a resistor 612 and a p-type field effect transistor (“PFET”) transfer device of a multiplexer (“MUX”) 614 .
- the self-bias reference circuit 610 receives as inputs one of the differential signal input signals (shown in FIG. 6 as “INN”), an AC mode control signal (“AC_MODE”) and a voltage threshold level (“VT”).
- the AC mode control signal is used to select an alternating current (“AC”) coupled mode in which the HSS receiver is connected to a transmitter via AC coupling, and to select direct current (“DC”) mode coupling when the HSS receiver is connected to a transmitter via DC coupling.
- Circuit 610 passes the threshold voltage level (VT) when the HSS receiver is connected via DC coupling. Circuit 610 creates a self-bias voltage reference for use when the HSS receiver is connected via AC coupling.
- Outputs INN and INP of the self-bias reference circuit 610 are provided to an input circuit element 630 of a hysteresis comparator 620 .
- the hysteresis comparator 620 outputs a signal (“OUT”) indicating the status of testing the cable.
- a detailed device-level diagram of the hysteresis comparator is shown at 700 in FIG. 7 .
- the devices P 14 and P 10 which are constantly turned on, are needed to shunt the above-named devices.
- the comparator 700 is operated with a greater amount of hysteresis.
- the input circuit element 630 includes a pair of n-type field effect transistors (“NFETs”) N 1 and N 2 as input devices which receive the input signals INN and INP. These devices N 1 and N 2 produce outputs to the internal nodes of the hysteresis comparator 700 , the outputs being electrically isolated from the inputs INN and INP. Because of this, the input circuit element 630 including devices N 1 and N 2 is included as part of the isolating JTAG- 1 circuit block ( 452 ; FIG. 4 ) described above.
- NFETs n-type field effect transistors
- the self-bias reference circuit 610 including the RC filter and the multiplexer are relatively small in area and are tied directly to one of the differential input signals (INN). For this reason, circuit 610 is also appropriate for inclusion in the JTAG- 1 circuit block ( 452 ; FIG. 4 ). Thus, preferably, these circuit elements 610 and 630 together form the JTAG- 1 circuit block 452 described above with reference to FIG. 4 .
- the SigDet includes a front stage receiver circuit 810 to which the differential signals DATAN and DATP are input from node X ( FIG. 4 ).
- the SigDet also includes a level generator circuit 820 , a level detector circuit 830 and a comparator 840 .
- the SigDet is divided into a SigDet 1 block 850 which includes the front stage receiver 810 portion or just a portion of the front stage receiver, being the circuit block of the SigDet which receives the input signals DATAN and DATAP.
- This first block directly connects to node X may include circuitry usable to extend the bandwidth of the SigDet.
- the circuit block 810 may also be used to readjust the common mode of the incoming signal from node X.
- the SigDet 2 portion 860 of the SigDet block 800 preferably includes the remainder of the circuitry, i.e., the level generator 820 , level detector 830 and comparator 840 . This portion occupies greater area than the first (SD 1 ) portion, and thus can be placed in any adjacent available space. It is to be noted that no extra additional conductors (wiring) is needed to connect the SD 1 and SigDet 2 , just the existing wires DAN and DAP from SD 1 ( 850 ).
- FIGS. 9 and 10 illustrate alternative front stage receivers which are suitable for use as the front stage receiver element ( 810 ; FIG. 8 ) of the SigDet.
- FIG. 9 illustrates a linear amplifying front stage receiver 900
- FIG. 10 illustrates a front stage receiver 1000 having a peaking function.
- the device pair 910 can be removed from the front stage receiver and used as the SD 1 circuit block ( 850 ; FIG. 8 ), while the remaining portion of the front stage receiver 900 forms a part of the SigDet 2 circuitry ( 860 ; FIG. 8 ).
- the device pair 1010 and associated shunt elements R 5 and C 1 are removed from the front stage receiver 1000 and used as the SD 1 circuit block 850 , while the remaining portion of the front stage receiver 900 forms a part of the SigDet 2 circuitry 860 .
- circuitry is laid out within a system, for example, an integrated circuit, so as to reduce loading due to signal-handling elements which are connected to a main signal-bearing node.
- a critical path is identified for the transmission of a signal.
- particular circuit blocks attached to the critical path i.e., “sub-circuits,” are identified.
- step S 12 some or all of the sub-circuits are separated into at least first and second portions, i.e., into isolating circuits and signal-handling circuits as described above.
- step S 13 one portion, i.e., a “first” portion of each sub-circuit, i.e., the isolating circuit, is placed at a location within the integrated circuit area which allows the length of the conductor thereto to be relatively short. Consequently, this permits the first portion of the sub-circuit to be placed at a location which is “close to the net,” i.e., close to a source of the signal.
- the second portion of each sub-circuit (S 14 ) is placed in available area of the integrated circuit without being required to be placed close to a source of the signal.
- step S 15 the first portion of the sub-circuit is connected to the critical path, and in step S 16 the first portion of the sub-circuit is connected to the second portion of the sub-circuit, i.e., via one or more signal conductors.
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Semiconductor Integrated Circuits (AREA)
- Dc Digital Transmission (AREA)
Abstract
Description
Claims (12)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/908,959 US8040813B2 (en) | 2005-06-02 | 2005-06-02 | Apparatus and method for reduced loading of signal transmission elements |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/908,959 US8040813B2 (en) | 2005-06-02 | 2005-06-02 | Apparatus and method for reduced loading of signal transmission elements |
Publications (2)
Publication Number | Publication Date |
---|---|
US20060274681A1 US20060274681A1 (en) | 2006-12-07 |
US8040813B2 true US8040813B2 (en) | 2011-10-18 |
Family
ID=37493987
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/908,959 Active 2030-06-24 US8040813B2 (en) | 2005-06-02 | 2005-06-02 | Apparatus and method for reduced loading of signal transmission elements |
Country Status (1)
Country | Link |
---|---|
US (1) | US8040813B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130314103A1 (en) * | 2012-05-24 | 2013-11-28 | Fujitsu Limited | Receiving apparatus for test signal, electronic apparatus therefor and signal receiving method thereof |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060251188A1 (en) * | 2005-03-28 | 2006-11-09 | Akros Silicon, Inc. | Common-mode suppression circuit for emission reduction |
GB2432063B (en) * | 2005-11-01 | 2009-09-09 | Zetex Semiconductors Plc | A multiplexer |
CN108880594B (en) * | 2018-06-01 | 2021-03-30 | 上海磐启微电子有限公司 | Radio frequency transceiver of no off-chip crystal oscillator |
CN114384960B (en) * | 2022-01-14 | 2023-08-04 | 黄山学院 | High-precision input signal receiving circuit with self-adaptive discrimination level |
Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4157509A (en) * | 1977-06-13 | 1979-06-05 | Honeywell Inc. | Variable reference signal generating circuit and analog comparator utilizing hysteresis |
US4651084A (en) * | 1985-01-04 | 1987-03-17 | Rca Corporation | Fault test apparatus for conductors of multiconductor cable |
US4805063A (en) * | 1986-04-22 | 1989-02-14 | Mitsubishi Denki Kabushiki Kaisha | Fault detector for detecting faults in a DC capacitor circuit |
US4924430A (en) | 1988-01-28 | 1990-05-08 | Teradyne, Inc. | Static timing analysis of semiconductor digital circuits |
US5402358A (en) | 1990-05-14 | 1995-03-28 | Vlsi Technology, Inc. | Method and structure for the automated design of analog integrated circuits |
US5619418A (en) | 1995-02-16 | 1997-04-08 | Motorola, Inc. | Logic gate size optimization process for an integrated circuit whereby circuit speed is improved while circuit area is optimized |
US5706224A (en) | 1996-10-10 | 1998-01-06 | Quality Semiconductor, Inc. | Content addressable memory and random access memory partition circuit |
US5815406A (en) | 1996-03-25 | 1998-09-29 | International Business Machines Corporation | Method and system for designing a circuit using RC and timing weighting of nets |
US6209122B1 (en) | 1995-05-01 | 2001-03-27 | Synopsys, Inc. | Minimization of circuit delay and power through transistor sizing |
US6314546B1 (en) | 1999-03-08 | 2001-11-06 | Silicon Graphics, Inc. | Interconnect capacitive effects estimation |
US20020040466A1 (en) | 2000-08-03 | 2002-04-04 | Mehyar Khazei | Automated EMC-driven layout and floor planning of electronic devices and systems |
US6380791B1 (en) * | 2000-05-16 | 2002-04-30 | National Semiconductor Corporation | Circuit including segmented switch array for capacitive loading reduction |
US6389581B1 (en) | 1999-07-16 | 2002-05-14 | Silicone Graphics Inc. | Optimizing repeaters positioning along interconnects |
US6519749B1 (en) | 1998-01-09 | 2003-02-11 | Silicon Perspective Corporation | Integrated circuit partitioning placement and routing system |
US20030132741A1 (en) * | 2002-01-17 | 2003-07-17 | Chinnugounder Senthilkumar | Low power oscillator circuit |
US20040153982A1 (en) | 2003-01-27 | 2004-08-05 | Pengfei Zhang | Signal flow driven circuit analysis and partition technique |
US20060255860A1 (en) * | 2005-04-27 | 2006-11-16 | Pmc-Sierra, Inc. | Method and apparatus for detection of high-speed electrical signals |
US20070281656A1 (en) * | 2005-04-14 | 2007-12-06 | Wilinx, Inc. | Mixer Circuits and Methods |
-
2005
- 2005-06-02 US US10/908,959 patent/US8040813B2/en active Active
Patent Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4157509A (en) * | 1977-06-13 | 1979-06-05 | Honeywell Inc. | Variable reference signal generating circuit and analog comparator utilizing hysteresis |
US4651084A (en) * | 1985-01-04 | 1987-03-17 | Rca Corporation | Fault test apparatus for conductors of multiconductor cable |
US4805063A (en) * | 1986-04-22 | 1989-02-14 | Mitsubishi Denki Kabushiki Kaisha | Fault detector for detecting faults in a DC capacitor circuit |
US4924430A (en) | 1988-01-28 | 1990-05-08 | Teradyne, Inc. | Static timing analysis of semiconductor digital circuits |
US5402358A (en) | 1990-05-14 | 1995-03-28 | Vlsi Technology, Inc. | Method and structure for the automated design of analog integrated circuits |
US5619418A (en) | 1995-02-16 | 1997-04-08 | Motorola, Inc. | Logic gate size optimization process for an integrated circuit whereby circuit speed is improved while circuit area is optimized |
US6209122B1 (en) | 1995-05-01 | 2001-03-27 | Synopsys, Inc. | Minimization of circuit delay and power through transistor sizing |
US5815406A (en) | 1996-03-25 | 1998-09-29 | International Business Machines Corporation | Method and system for designing a circuit using RC and timing weighting of nets |
US5706224A (en) | 1996-10-10 | 1998-01-06 | Quality Semiconductor, Inc. | Content addressable memory and random access memory partition circuit |
US6519749B1 (en) | 1998-01-09 | 2003-02-11 | Silicon Perspective Corporation | Integrated circuit partitioning placement and routing system |
US6314546B1 (en) | 1999-03-08 | 2001-11-06 | Silicon Graphics, Inc. | Interconnect capacitive effects estimation |
US6389581B1 (en) | 1999-07-16 | 2002-05-14 | Silicone Graphics Inc. | Optimizing repeaters positioning along interconnects |
US6380791B1 (en) * | 2000-05-16 | 2002-04-30 | National Semiconductor Corporation | Circuit including segmented switch array for capacitive loading reduction |
US20020040466A1 (en) | 2000-08-03 | 2002-04-04 | Mehyar Khazei | Automated EMC-driven layout and floor planning of electronic devices and systems |
US20030132741A1 (en) * | 2002-01-17 | 2003-07-17 | Chinnugounder Senthilkumar | Low power oscillator circuit |
US20040153982A1 (en) | 2003-01-27 | 2004-08-05 | Pengfei Zhang | Signal flow driven circuit analysis and partition technique |
US20070281656A1 (en) * | 2005-04-14 | 2007-12-06 | Wilinx, Inc. | Mixer Circuits and Methods |
US20060255860A1 (en) * | 2005-04-27 | 2006-11-16 | Pmc-Sierra, Inc. | Method and apparatus for detection of high-speed electrical signals |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130314103A1 (en) * | 2012-05-24 | 2013-11-28 | Fujitsu Limited | Receiving apparatus for test signal, electronic apparatus therefor and signal receiving method thereof |
Also Published As
Publication number | Publication date |
---|---|
US20060274681A1 (en) | 2006-12-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8060663B2 (en) | Physical layer interface for computing devices | |
US6272185B1 (en) | Method and apparatus for performing data pulse detection | |
US8867668B2 (en) | Coupling system for data receivers | |
US6381269B1 (en) | Test system with signal injection network for characterizing interference and noise tolerance in a digital signal link | |
US20110163828A1 (en) | Integrated front-end passive equalizer and method thereof | |
JP4866995B2 (en) | Probing method and apparatus | |
WO2019078994A1 (en) | T-coil enhanced esd protection with passive equalization | |
US7855563B2 (en) | Robust cable connectivity test receiver for high-speed data receiver | |
US7723999B2 (en) | Calibration structures for differential signal probing | |
KR20210126483A (en) | Receiver and method of operating for the same | |
US8068537B2 (en) | Communication circuit for a bi-directional data transmission | |
CN111415920A (en) | Compensation network for high speed integrated circuits | |
US8040813B2 (en) | Apparatus and method for reduced loading of signal transmission elements | |
US7889752B2 (en) | Dual ported network physical layer | |
US8093954B1 (en) | High-frequency input circuit | |
JP4588781B2 (en) | Component-free termination for electromagnetic couplers used in high-speed / high-frequency differential signal transmission | |
US6944239B2 (en) | CMOS receiver for simultaneous bi-directional links | |
US11563462B1 (en) | Rejection of end-of-packet dribble in high speed universal serial bus repeaters | |
US4445048A (en) | High speed ribbon cable bus | |
US8024679B2 (en) | Structure for apparatus for reduced loading of signal transmission elements | |
US20030006796A1 (en) | Methods and apparatus for bi-directional signaling | |
US20060119380A1 (en) | Integrated circuit input/output signal termination with reduced power dissipation | |
US8559145B1 (en) | Serializer/deserializer frontend | |
US11035900B2 (en) | Scan-chain testing via deserializer port | |
US6177804B1 (en) | Common-mode voltage probe for predicting EMI from unshielded differential-pair cables |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HSU, LOUIS L.;SELANDER, KARL D.;SORNA, MICHAEL A.;AND OTHERS;SIGNING DATES FROM 20050526 TO 20050531;REEL/FRAME:016089/0712 Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HSU, LOUIS L.;SELANDER, KARL D.;SORNA, MICHAEL A.;AND OTHERS;REEL/FRAME:016089/0712;SIGNING DATES FROM 20050526 TO 20050531 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
SULP | Surcharge for late payment | ||
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
FEPP | Fee payment procedure |
Free format text: 7.5 YR SURCHARGE - LATE PMT W/IN 6 MO, LARGE ENTITY (ORIGINAL EVENT CODE: M1555); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:050122/0001 Effective date: 20190821 |
|
AS | Assignment |
Owner name: MARVELL INTERNATIONAL LTD., BERMUDA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:051070/0625 Effective date: 20191105 |
|
AS | Assignment |
Owner name: CAVIUM INTERNATIONAL, CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MARVELL INTERNATIONAL LTD.;REEL/FRAME:052918/0001 Effective date: 20191231 |
|
AS | Assignment |
Owner name: MARVELL ASIA PTE, LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CAVIUM INTERNATIONAL;REEL/FRAME:053475/0001 Effective date: 20191231 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |