[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

US7868442B2 - Layered chip package and method of manufacturing same - Google Patents

Layered chip package and method of manufacturing same Download PDF

Info

Publication number
US7868442B2
US7868442B2 US12/216,143 US21614308A US7868442B2 US 7868442 B2 US7868442 B2 US 7868442B2 US 21614308 A US21614308 A US 21614308A US 7868442 B2 US7868442 B2 US 7868442B2
Authority
US
United States
Prior art keywords
substructure
main body
electrodes
layer
layered
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US12/216,143
Other versions
US20090321956A1 (en
Inventor
Yoshitaka Sasaki
Hiroyuki Ito
Tatsuya Harada
Nobuyuki Okuzawa
Satoru Sueki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
TDK Corp
Headway Technologies Inc
Original Assignee
TDK Corp
Headway Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by TDK Corp, Headway Technologies Inc filed Critical TDK Corp
Priority to US12/216,143 priority Critical patent/US7868442B2/en
Assigned to HEADWAY TECHNOLOGIES, INC., TDK CORPORATION reassignment HEADWAY TECHNOLOGIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ITO, HIROYUKI, SASAKI, YOSHITAKA, HARADA, TATSUYA, OKUZAWA, NOBUYUKI, SUEKI, SATORU
Priority to JP2009148254A priority patent/JP5275915B2/en
Publication of US20090321956A1 publication Critical patent/US20090321956A1/en
Priority to US12/805,446 priority patent/US7863095B2/en
Application granted granted Critical
Publication of US7868442B2 publication Critical patent/US7868442B2/en
Priority to JP2013089040A priority patent/JP5576962B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/544Marks applied to semiconductor devices or parts, e.g. registration marks, alignment structures, wafer maps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L24/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/82Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
    • H01L24/92Specific sequence of method steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68359Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/544Marks applied to semiconductor devices or parts
    • H01L2223/5442Marks applied to semiconductor devices or parts comprising non digital, non alphanumeric information, e.g. symbols
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/544Marks applied to semiconductor devices or parts
    • H01L2223/54426Marks applied to semiconductor devices or parts for alignment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • H01L2224/241Disposition
    • H01L2224/24135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/24145Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/494Connecting portions
    • H01L2224/4943Connecting portions the connecting portions being staggered
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06551Conductive connections on the side of the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/07802Adhesive characteristics other than chemical not being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance

Definitions

  • the present invention relates to a layered chip package including a plurality of chips stacked, and to a method of manufacturing the same.
  • a system-in-package (hereinafter referred to as SiP), especially an SiP utilizing a three-dimensional packaging technology for stacking a plurality of chips, has attracting attention in recent years.
  • SiP system-in-package
  • a package including a plurality of chips stacked is called a layered chip package. Since the layered chip package allows a reduction in wiring length, it provides the advantage of allowing a higher operation speed for a circuit and a reduction in stray capacitance of wiring, as well as the advantage of allowing higher integration.
  • Three-dimensional packaging technology for fabricating a layered chip package include a wire bonding method and a through electrode method.
  • the wire bonding method a plurality of chips are stacked on a substrate and wire bonding is performed to connect a plurality of electrodes formed on each chip to external connecting terminals formed on the substrate.
  • the through electrode method a plurality of through electrodes are formed in each of chips to be stacked and inter-chip wiring is performed through the use of the through electrodes.
  • the wire bonding method has a problem that it is difficult to reduce the distance between the electrodes so as to avoid contact between wires, and a problem that high resistances of the wires hamper a high-speed operation of a circuit.
  • the through electrode method is free from the above-mentioned problems of the wire bonding method.
  • the through electrode method requires a large number of steps for forming the through electrodes in chips, and consequently increases the cost for the layered chip package.
  • forming the through electrodes in chips requires a series of steps as follows: forming a plurality of holes for the plurality of through electrodes in a wafer that will be cut later to become a plurality of chips; forming an insulating layer and a seed layer in the plurality of holes and on the top surface of the wafer; forming a plurality of through electrodes by filling the plurality of holes with metal such as Cu by plating; and removing unwanted portions of the seed layer.
  • the through electrodes are formed by filling metal into holes having relatively high aspect ratios. Consequently, voids or keyholes are prone to occur in the through electrodes due to poor filling of the holes with metal, so that the reliability of wiring formed by the through electrodes tends to be reduced.
  • an upper chip and a lower chip are physically joined to each other by connecting the through electrodes of the upper and lower chips by means of, for example, soldering.
  • the through electrode method therefore requires that the upper and lower chips be accurately aligned and then joined to each other at high temperatures.
  • misalignment between the upper and lower chips can occur due to expansion and contraction of the chips, which often results in electrical connection failure between the upper and lower chips.
  • the through electrode method has a further problem that, if the plurality of chips stacked include one or more defective chips, it is difficult to replace the defective chip(s) with non-defective one(s).
  • the respective through electrodes of the upper and lower chips are connected to each other by means of, for example, soldering.
  • soldering To remove a defective chip from the layered chip package, it is therefore necessary to melt solder between the defective chip and another chip by heating. This heating also melts solder between non-defective chips, and can thereby cause oxidation or flowing-out of the solder between the non-defective chips. As a result, electrical connection failure can occur between the non-defective chips.
  • U.S. Pat. No. 5,953,588 discloses a method of manufacturing a layered chip package as described below.
  • a plurality of chips cut out from a processed wafer are embedded into an embedding resin and then a plurality of leads to be connected to each chip are formed, whereby a structure called a neo-wafer is fabricated.
  • the neo-wafer is diced to form a plurality of structures each called a neo-chip.
  • Each neo-chip includes: one or more chips; resin surrounding the chip(s); and a plurality of leads.
  • the plurality of leads connected to each chip each have an end face exposed at a side surface of the neo-chip.
  • a plurality of kinds of neo-chips are laminated into a stack. In the stack, the respective end faces of the plurality of leads connected to the chips of each layer are exposed at the same side surface of the stack.
  • the manufacturing method disclosed in U.S. Pat. No. 5,953,588 involves a number of process steps and this raises the cost for the layered chip package.
  • this method after the plurality of chips cut out from the processed wafer are embedded into the embedding resin, the plurality of leads to be connected to each chip are formed to fabricate the neo-wafer, as described above. Accurate alignment of the plurality of chips is therefore required when fabricating the neo-wafer. This is also a factor that raises the cost for the layered chip package.
  • U.S. Pat. No. 7,127,807 B2 discloses a multilayer module formed by stacking a plurality of active layers each including a flexible polymer substrate with at least one electronic element and a plurality of electrically-conductive traces formed within the substrate. According to this multilayer module, however, it is impossible to increase the proportion of the area occupied by the electronic element in each active layer, and consequently it is difficult to achieve higher integration.
  • a first layered chip package of the present invention includes a plurality of layer portions stacked.
  • Each of the plurality of layer portions includes a semiconductor chip having a first surface with a device formed thereon, and a second surface opposite to the first surface.
  • the plurality of layer portions include at least a pair of layer portions that are disposed such that the first surfaces of the respective semiconductor chips face toward each other.
  • a second layered chip package of the present invention includes: a main body having a top surface, a bottom surface and four side surfaces; and wiring disposed on at least one of the side surfaces of the main body.
  • the main body includes a plurality of layer portions stacked.
  • Each of the plurality of layer portions includes: a semiconductor chip having a first surface with a device formed thereon, a second surface opposite to the first surface, and four side surfaces; an insulating portion covering at least one of the four side surfaces of the semiconductor chip; and a plurality of electrodes connected to the semiconductor chip.
  • the insulating portion has at least one end face located at the at least one of the side surfaces of the main body on which the wiring is disposed.
  • Each of the plurality of electrodes has an end face that is surrounded by the insulating portion and located at the at least one of the side surfaces of the main body on which the wiring is disposed.
  • the wiring is connected to the end faces of the plurality of electrodes of the plurality of layer portions.
  • the plurality of layer portions include at least a pair of layer portions that are disposed such that the first surfaces of the respective semiconductor chips face toward each other.
  • the pair of layer portions may comprise a first layer portion including a first semiconductor chip and a second layer portion including a second semiconductor chip.
  • the first semiconductor chip may include a plurality of first terminals aligned in a predetermined order
  • the second semiconductor chip may include a plurality of second terminals aligned in a predetermined order in correspondence with the first terminals.
  • the first layer portion may include, as the plurality of electrodes, a plurality of first electrodes connected to the plurality of first terminals.
  • the second layer portion may include, as the plurality of electrodes, a plurality of second electrodes connected to the plurality of second terminals.
  • the order in which the second terminals are aligned may be the reverse of the order in which the first terminals are aligned
  • the end faces of the first electrodes located at the at least one of the side surfaces of the main body may be aligned in an order that is the same as the order in which the corresponding first terminals are aligned
  • the end faces of the second electrodes located at the at least one of the side surfaces of the main body may be aligned in an order that is the reverse of the order in which the corresponding second terminals are aligned.
  • a first manufacturing method of the present invention is a method of manufacturing a layered chip package that includes a plurality of layer portions stacked, wherein: each of the plurality of layer portions includes a semiconductor chip having a first surface with a device formed thereon and a second surface opposite to the first surface; and the plurality of layer portions include at least a pair of layer portions that are disposed such that the first surfaces of the respective semiconductor chips face toward each other.
  • the first manufacturing method for the layered chip package includes the steps of fabricating a layered substructure by stacking a plurality of substructures in correspondence with the order of stacking of the plurality of layer portions of the layered chip package, wherein the plurality of substructures respectively correspond to the plurality of layer portions of the layered chip package, each substructure including a plurality of its corresponding layer portions and being intended to be cut later at a boundary between every adjacent ones of the plurality of its corresponding layer portions; and fabricating a plurality of layered chip packages by using the layered substructure.
  • the step of fabricating the layered substructure includes the steps of:
  • fabricating a first pre-polishing substructure by performing processing on a first surface of a semiconductor wafer having the first surface and a second surface that face toward opposite directions, the first pre-polishing substructure having a first surface and a second surface that respectively correspond to the first surface and the second surface of the semiconductor wafer and including a plurality of pre-semiconductor-chip portions aligned;
  • fabricating a second pre-polishing substructure by performing processing on a first surface of a semiconductor wafer having the first surface and a second surface that face toward opposite directions, the second pre-polishing substructure having a first surface and a second surface that respectively correspond to the first surface and the second surface of the semiconductor wafer and including a plurality of pre-semiconductor-chip portions aligned;
  • the step of fabricating the layered substructure may further include the step of bonding a plurality of stacks together, each of the plurality of stacks being fabricated through a series of steps from the step of fabricating the first pre-polishing substructure to the step of polishing.
  • a layered chip package manufactured by a second manufacturing method of the present invention includes: a main body having a top surface, a bottom surface and four side surfaces; and wiring disposed on at least one of the side surfaces of the main body.
  • the main body includes a plurality of layer portions stacked.
  • Each of the plurality of layer portions includes: a semiconductor chip having a first surface with a device formed thereon, a second surface opposite to the first surface, and four side surfaces; an insulating portion covering at least one of the four side surfaces of the semiconductor chip; and a plurality of electrodes connected to the semiconductor chip.
  • the insulating portion has at least one end face located at the at least one of the side surfaces of the main body on which the wiring is disposed.
  • Each of the plurality of electrodes has an end face that is surrounded by the insulating portion and located at the at least one of the side surfaces of the main body on which the wiring is disposed.
  • the wiring is connected to the end faces of the plurality of electrodes of the plurality of layer portions.
  • the plurality of layer portions include at least a pair of layer portions that are disposed such that the first surfaces of the respective semiconductor chips face toward each other.
  • the second manufacturing method for the layered chip package includes the steps of: fabricating a layered substructure by stacking a plurality of substructures in correspondence with the order of stacking of the plurality of layer portions of the layered chip package, wherein the plurality of substructures respectively correspond to the plurality of layer portions of the layered chip package, each substructure including a plurality of its corresponding layer portions and being intended to be cut later at a boundary between every adjacent ones of the plurality of its corresponding layer portions; and fabricating a plurality of layered chip packages by using the layered substructure.
  • the step of fabricating the layered substructure includes the steps of:
  • fabricating a first pre-substructure wafer by performing processing on a first surface of a semiconductor wafer having the first surface and a second surface that face toward opposite directions, the first pre-substructure wafer having a first surface and a second surface that respectively correspond to the first surface and the second surface of the semiconductor wafer and including a plurality of pre-semiconductor-chip portions aligned;
  • fabricating a second pre-substructure wafer by performing processing on a first surface of a semiconductor wafer having the first surface and a second surface that face toward opposite directions, the second pre-substructure wafer having a first surface and a second surface that respectively correspond to the first surface and the second surface of the semiconductor wafer and including a plurality of pre-semiconductor-chip portions aligned;
  • first pre-polishing substructure having a first surface and a second surface that respectively correspond to the first surface and the second surface of the first pre-substructure wafer, wherein the first pre-polishing substructure is fabricated through: forming in the first pre-substructure wafer at least one groove that extends to be adjacent to at least one of the pre-semiconductor-chip portions, the at least one groove opening at the first surface of the first pre-substructure wafer and having a bottom that does not reach the second surface of the first pre-substructure wafer; forming an insulating layer to fill the at least one groove, the insulating layer being intended to become part of the insulating portion later; and forming the plurality of electrodes such that part of each of the electrodes lies on the insulating layer;
  • a second pre-polishing substructure having a first surface and a second surface that respectively correspond to the first surface and the second surface of the second pre-substructure wafer, wherein the second pre-polishing substructure is fabricated through: forming in the second pre-substructure wafer at least one groove that extends to be adjacent to at least one of the pre-semiconductor-chip portions, the at least one groove opening at the first surface of the second pre-substructure wafer and having a bottom that does not reach the second surface of the second pre-substructure wafer; forming an insulating layer to fill the at least one groove, the insulating layer being intended to become part of the insulating portion later; and forming the plurality of electrodes such that part of each of the electrodes lies on the insulating layer;
  • the pair of layer portions may comprise a first layer portion including a first semiconductor chip and a second layer portion including a second semiconductor chip.
  • the first semiconductor chip may include a plurality of first terminals aligned in a predetermined order
  • the second semiconductor chip may include a plurality of second terminals aligned in a predetermined order in correspondence with the first terminals.
  • the first layer portion may include, as the plurality of electrodes, a plurality of first electrodes connected to the plurality of first terminals.
  • the second layer portion may include, as the plurality of electrodes, a plurality of second electrodes connected to the plurality of second terminals.
  • the order in which the second terminals are aligned may be the reverse of the order in which the first terminals are aligned
  • the end faces of the first electrodes located at the at least one of the side surfaces of the main body may be aligned in an order that is the same as the order in which the corresponding first terminals are aligned
  • the end faces of the second electrodes located at the at least one of the side surfaces of the main body may be aligned in an order that is the reverse of the order in which the corresponding second terminals are aligned.
  • the second surface of the first pre-polishing substructure may be polished until the at least one groove of the first pre-polishing substructure becomes exposed, and the second surface of the second pre-polishing substructure may be polished until the at least one groove of the second pre-polishing substructure becomes exposed.
  • the step of fabricating the layered substructure may further include the step of bonding a plurality of stacks together, each of the plurality of stacks being fabricated through a series of steps from the step of fabricating the first pre-substructure wafer to the step of polishing.
  • an alignment mark may be formed on the insulating layer simultaneously with the formation of the plurality of electrodes and, in the step of bonding the plurality of stacks together, alignment of the plurality of stacks may be performed using the alignment mark.
  • the insulating layer may be transparent.
  • the step of fabricating a plurality of layered chip packages may include the steps of forming a main body aggregate by cutting the layered substructure, the main body aggregate including a plurality of pre-main-body portions each of which will later become the main body, the plurality of pre-main-body portions being aligned in one direction that is orthogonal to the stacking direction of the plurality of layer portions; forming the wiring for each of the pre-main-body portions of the main body aggregate; and cutting the main body aggregate after the formation of the wiring so as to separate the plurality of pre-main-body portions from each other so that each of them becomes the main body and the plurality of layered chip packages are thereby formed.
  • the insulating layer may be cut to form a cut surface along a direction in which the at least one groove extends, whereby part of the at least one end face of the insulating portion may be formed by the cut surface of the insulating layer and the end faces of the plurality of electrodes may be exposed.
  • a plurality of main body aggregates may be arranged in the stacking direction of the plurality of layer portions and then the wiring may be formed for each of the pre-main-body portions of the plurality of main body aggregates.
  • an alignment mark may be formed on the insulating layer simultaneously with the formation of the plurality of electrodes and, in the step of forming the wiring, alignment of the plurality of main body aggregates to be arranged in the stacking direction of the plurality of layer portions may be performed using the alignment mark.
  • the insulating layer may be transparent.
  • the layered chip package and its manufacturing method of the present invention it is possible to mass-produce the layered chip package at low cost in a short period of time.
  • FIG. 1 is a perspective view of a layered chip package of a first embodiment of the invention.
  • FIG. 2 is an exploded perspective view of a pair of layer portions included in the layered chip package of FIG. 1 .
  • FIG. 3 is a cross-sectional view of a portion of a pre-substructure wafer fabricated in a step of a manufacturing method for the layered chip package of the first embodiment of the invention.
  • FIG. 4 is a cross-sectional view of a portion of a pre-polishing substructure main body fabricated in a step that follows the step of FIG. 3 .
  • FIG. 5 is a cross-sectional view of a portion of a structure fabricated in a step that follows the step of FIG. 4 .
  • FIG. 6 is a cross-sectional view of a portion of a pre-polishing substructure fabricated in a step that follows the step of FIG. 5 .
  • FIG. 7 is a cross-sectional view of a portion of a stack of layers fabricated in a step that follows the step of FIG. 6 .
  • FIG. 8 is a cross-sectional view of a portion of a stack of layers fabricated in a step that follows the step of FIG. 7 .
  • FIG. 9 is a perspective view of the pre-substructure wafer fabricated in the step of FIG. 3 .
  • FIG. 10 is a cross-sectional view illustrating an example of the internal structure of a pre-semiconductor-chip portion of the pre-substructure wafer of FIG. 9 .
  • FIG. 11 is a perspective view of a portion of the pre-polishing substructure main body fabricated in the step of FIG. 4 .
  • FIG. 12 is a perspective view of a portion of the pre-polishing substructure fabricated in the step of FIG. 6 .
  • FIG. 13 is a perspective view of a portion of a substructure fabricated in the step of FIG. 8 .
  • FIG. 14 is a plan view showing an example of layouts of a plurality of terminals and a plurality of electrodes in a first substructure shown in FIG. 8 .
  • FIG. 15 is a plan view showing an example of layouts of a plurality of terminals and a plurality of electrodes in a second substructure shown in FIG. 8 .
  • FIG. 16 is a cross-sectional view of a portion of a stack of layers fabricated in a step that follows the step of FIG. 8 .
  • FIG. 17 is a cross-sectional view of a portion of a stack of layers fabricated in a step that follows the step of FIG. 16 .
  • FIG. 18 is a cross-sectional view of a portion of a layered substructure fabricated in a step that follows the step of FIG. 17 .
  • FIG. 19 is a perspective view of the layered substructure fabricated in the step that follows the step of FIG. 17 .
  • FIG. 20 is a cross-sectional view of a portion of a main body aggregate fabricated in a step that follows the step of FIG. 18 .
  • FIG. 21 is a perspective view of an example of the main body aggregate fabricated in the step of FIG. 20 .
  • FIG. 22 is a perspective view of another example of the main body aggregate fabricated in the step of FIG. 20 .
  • FIG. 23 is a perspective view of a portion of the main body aggregate fabricated in the step of FIG. 20 .
  • FIG. 24 is an illustrative view showing an example of a method of arranging a plurality of main body aggregates in the manufacturing method for the layered chip package of the first embodiment of the invention.
  • FIG. 25 is a perspective view showing a state in which a plurality of main body aggregates are arranged with a jig bonded to each of the main body aggregates.
  • FIG. 26 is a perspective view showing a state in which a plurality of main body aggregates are arranged without any jig bonded to each of the main body aggregates.
  • FIG. 27 is a perspective view of a portion of the main body aggregate having undergone the formation of wiring.
  • FIG. 28 is a perspective view showing a plurality of layered chip packages formed by cutting the main body aggregate.
  • FIG. 29 is a perspective view showing an example of use of the layered chip package of the first embodiment of the invention.
  • FIG. 30 is a perspective view showing another example of use of the layered chip package of the first embodiment of the invention.
  • FIG. 31 is a perspective view showing still another example of use of the layered chip package of the first embodiment of the invention.
  • FIG. 32 is a perspective view of one of layer portions included in a layered chip package of a second embodiment of the invention.
  • FIG. 33 is a perspective view of a portion of a pre-polishing substructure main body of the second embodiment of the invention.
  • FIG. 34 is a perspective view of a layered chip package of a third embodiment of the invention.
  • FIG. 35 is a perspective view of one of layer portions included in the layered chip package of the third embodiment of the invention.
  • FIG. 36 is a cross-sectional view of a portion of a pre-polishing substructure main body of the third embodiment of the invention.
  • FIG. 1 is a perspective view of the layered chip package of the first embodiment.
  • the layered chip package 1 of the first embodiment includes a main body 2 that is rectangular-solid-shaped.
  • the main body 2 has a top surface 2 a , a bottom surface 2 b , a first side surface 2 c and a second side surface 2 d facing toward opposite directions, and a third side surface 2 e and a fourth side surface 2 f facing toward opposite directions.
  • the layered chip package 1 further includes wiring disposed on at least one of the side surfaces of the main body 2 .
  • the layered chip package 1 includes first wiring 3 A disposed on the first side surface 2 c of the main body 2 , and second wiring 3 B disposed on the second side surface 2 d of the main body 2 .
  • the main body 2 includes a plurality of layer portions stacked.
  • FIG. 1 shows that the main body 2 includes eight layer portions 11 , 12 , 13 , 14 , 15 , 16 , 17 and 18 that are stacked in this order from the bottom.
  • the number of the layer portions to be included in the main body 2 is not limited to eight, and may be any plural number. In the following description, any layer portion is represented by reference numeral 10 .
  • the main body 2 further includes a terminal layer 20 laid on the uppermost layer portion 18 . Every vertically adjacent two of the layer portions are bonded to each other with an adhesive, and so are the layer portion 18 and the terminal layer 20 to each other.
  • the layer portions 11 to 18 and the terminal layer 20 each have a top surface, a bottom surface, and four side surfaces.
  • the terminal layer 20 includes a terminal layer main body 21 having a top surface and a bottom surface, and a plurality of pad-shaped terminals 22 disposed on the top surface of the terminal layer main body 21 .
  • the plurality of pad-shaped terminals 22 function as external connecting terminals of the layered chip package 1 .
  • Some of the pad-shaped terminals 22 each have an end face located at the side surface 2 c of the main body 2 , and the first wiring 3 A is connected to these end faces. Other some of the pad-shaped terminals 22 each have an end face located at the side surface 2 d of the main body 2 , and the second wiring 3 B is connected to these end faces.
  • FIG. 2 is an exploded perspective view of a pair of layer portions included in the layered chip package 1 of FIG. 1 . While FIG. 2 shows a pair of layer portions 11 and 12 only, a pair of layer portions 13 and 14 , a pair of layer portions 15 and 16 , and a pair of layer portions 17 and 18 each have the same configuration as the pair of layer portions 11 and 12 shown in FIG. 2 .
  • each of the layer portions 11 and 12 includes a semiconductor chip 30 .
  • the semiconductor chip 30 has: a first surface 30 a having a device formed thereon; a second surface 30 b opposite to the first surface 30 a ; a first side surface 30 c and a second side surface 30 d facing toward opposite directions; and a third side surface 30 e and a fourth side surface 30 f facing toward opposite directions.
  • the side surfaces 30 c , 30 d , 30 e and 30 f respectively face toward the side surfaces 2 c , 2 d , 2 e and 2 f of the main body 2 .
  • the layer portions 11 and 12 are disposed such that the first surfaces 30 a of their respective semiconductor chips 30 face toward each other.
  • the layered chip package 1 of FIG. 1 includes four pairs of layer portions 10 , each pair of layer portions 10 being disposed such that the first surfaces 30 a of their respective semiconductor chips 30 face toward each other.
  • Each of the layer portions 11 and 12 further includes: an insulating portion 31 covering at least one of the four side surfaces of the semiconductor chip 30 ; and a plurality of electrodes 32 connected to the semiconductor chip 30 .
  • the insulating portion 31 has at least one end face 31 a located at the at least one of the side surfaces of the main body 2 on which the wiring is disposed.
  • the insulating portion 31 covers all of the four side surfaces of the semiconductor chip 30 , and has four end faces 31 a that are respectively located at the four side surfaces of the main body 2 .
  • the insulating portion 31 further covers the first surface 30 a of the semiconductor chip 30 .
  • the plurality of electrodes 32 include a plurality of first electrodes 32 A and a plurality of second electrodes 32 B.
  • Each of the plurality of first electrodes 32 A has an end face 32 Aa that is located at the first side surface 2 c of the main body 2 and surrounded by the insulating portion 31 .
  • Each of the plurality of second electrodes 32 B has an end face 32 Ba that is located at the second side surface 2 d of the main body 2 and surrounded by the insulating portion 31 .
  • the first wiring 3 A disposed on the first side surface 2 c of the main body 2 is connected to the end faces 32 Aa of the plurality of first electrodes 32 A of the plurality of layer portions 10 .
  • the second wiring 3 B disposed on the second side surface 2 d of the main body 2 is connected to the end faces 32 Ba of the plurality of second electrodes 32 B of the plurality of layer portions 10 .
  • any electrode is represented by reference numeral 32
  • the end face of any electrode 32 is represented by reference numeral 32 a.
  • the semiconductor chip 30 may be a memory chip constituting a memory such as a flash memory, DRAM, SRAM, MRAM, PROM or FeRAM.
  • a large-capacity memory is provided by the layered chip package 1 including a plurality of semiconductor chips 30 .
  • the layered chip package 1 of the present embodiment it is possible to easily provide memory of various capacities such as 64 GB (gigabytes), 128 GB and 256 GB by changing the number of the semiconductor chips 30 included in the layered chip package 1 .
  • the layered chip package 1 may include a plurality of semiconductor chips 30 serving as memory chips that constitute different types of memory.
  • the layered chip package 1 may include a semiconductor chip 30 serving as a memory chip, and another semiconductor chip 30 serving as a controller for controlling the memory chip.
  • the semiconductor chips 30 are not limited to memory chips, and may provide other devices such as CPUs, sensors, and driving circuits for sensors.
  • the layered chip package 1 of the present embodiment is particularly suitable for providing an SiP.
  • the number of the layer portions to be included in the main body 2 may be as large as, for example, eight or sixteen, because there is a low possibility that reworking (remaking) of the layered chip package 1 will be required due to the presence of defective semiconductor chips 30 in the layered chip package 1 .
  • the yield of the semiconductor chips 30 is low, it is preferred that the number of the layer portions to be included in the main body 2 be as small as, for example, two or four, so as to facilitate reworking of the layered chip package 1 .
  • the manufacturing method for the layered chip package 1 of the present embodiment includes the steps of: fabricating a layered substructure; and fabricating a plurality of layered chip packages 1 by using the layered substructure.
  • the layered substructure is fabricated by stacking a plurality of substructures in correspondence with the order of stacking of the plurality of layer portions 10 of the layered chip package 1 , wherein the plurality of substructures respectively correspond to the plurality of layer portions 10 of the layered chip package 1 , each substructure including a plurality of its corresponding layer portions 10 and being intended to be cut later at a boundary between every adjacent ones of the plurality of its corresponding layer portions 10 .
  • the plurality of substructures may each include a plurality of layer portions 10 of the same kind.
  • step of fabricating the layered substructure in the manufacturing method for the layered chip package 1 of the present embodiment.
  • step of fabricating the layered substructure first, a plurality of pre-substructure wafers that respectively correspond to the plurality of layer portions 10 of the layered chip package 1 are fabricated.
  • FIG. 3 shows a step of fabricating a single pre-substructure wafer.
  • a semiconductor wafer 100 having a first surface 100 a and a second surface 100 b that face toward opposite directions is subjected to processing, such as a wafer process, at the first surface 100 a , to thereby fabricate a pre-substructure wafer 101 that includes a plurality of pre-semiconductor-chip portions 30 P aligned.
  • the plurality of pre-semiconductor-chip portions 30 P each include a device, and are to become the plurality of semiconductor chips 30 later.
  • the plurality of pre-semiconductor-chip portions 30 P of the pre-substructure wafer 101 may later become a plurality of the same kind of semiconductor chips 30 .
  • the pre-substructure wafer 101 has a first surface 101 a corresponding to the first surface 100 a of the semiconductor wafer 100 , and a second surface 101 b corresponding to the second surface 100 b of the semiconductor wafer 100 .
  • the plurality of pre-semiconductor-chip portions 30 P may be aligned in a row, or may be aligned in a plurality of rows such that a plurality of ones of the pre-semiconductor-chip portions 30 P are aligned in each of vertical and horizontal directions.
  • the plurality of pre-semiconductor-chip portions 30 P are aligned in a plurality of rows such that a plurality of ones of the pre-semiconductor-chip portions 30 P are aligned in each of vertical and horizontal directions in the pre-substructure wafer 101 .
  • the semiconductor wafer 100 may be a silicon wafer, for example.
  • the wafer process is a process in which a wafer is processed into a plurality of devices that are not yet separated into a plurality of chips.
  • the first surface 101 a is a device formation surface on which devices are formed.
  • Each of the plurality of pre-semiconductor-chip portions 30 P has a plurality of pad-shaped terminals 34 disposed on the first surface 101 a of the pre-substructure wafer 101 .
  • FIG. 9 is a perspective view of the pre-substructure wafer 101 .
  • the pre-substructure wafer 101 is provided with a plurality of scribe lines 102 A and a plurality of scribe lines 102 B.
  • the scribe lines 102 A extend horizontally to pass through boundaries between every two pre-semiconductor-chip portions 30 P that are vertically adjacent to each other.
  • the scribe lines 102 B extend vertically to pass through boundaries between every two pre-semiconductor-chip portions 30 P that are horizontally adjacent to each other.
  • FIG. 10 is a cross-sectional view illustrating an example of the internal structure of each pre-semiconductor-chip portion 30 P of the pre-substructure wafer 101 of FIG. 9 .
  • a plurality of memory cells of a flash memory are formed as a device in the pre-semiconductor-chip portion 30 P.
  • FIG. 10 shows one of the plurality of memory cells as a device formed in the pre-semiconductor-chip portion 30 P.
  • the memory cell 40 includes a source 42 and a drain 43 formed near a surface of a P-type silicon substrate 41 composed of the semiconductor wafer 100 , i.e., near the first surface 100 a of the semiconductor wafer 100 .
  • the source 42 and the drain 43 are both N-type regions.
  • the source 42 and the drain 43 are disposed at a predetermined distance from each other so that a channel composed of a portion of the P-type silicon substrate 41 is provided between the source 42 and the drain 43 .
  • the memory cell 40 further includes an insulating film 44 , a floating gate 45 , an insulating film 46 and a control gate 47 that are stacked in this order on the surface of the substrate 41 at the location between the source 42 and the drain 43 .
  • the memory cell 40 further includes an insulating layer 48 covering the source 42 , the drain 43 , the insulating film 44 , the floating gate 45 , the insulating film 46 and the control gate 47 .
  • the insulating layer 48 has contact holes that open at the tops of the source 42 , the drain 43 and the control gate 47 , respectively.
  • the memory cell 40 includes a source electrode 52 , a drain electrode 53 , and a control gate electrode 57 that are formed on the insulating layer 48 at locations above the source 42 , the drain 43 and the control gate 47 , respectively.
  • the source electrode 52 , the drain electrode 53 and the control gate electrode 57 are connected to the source 42 , the drain 43 and the control gate 47 , respectively, through the respective contact holes.
  • a plurality of pre-substructure wafers 101 that respectively correspond to the plurality of layer portions 10 of the layered chip package 1 are each fabricated through the step described with reference to FIG. 3 .
  • FIG. 4 shows a step that follows the step of FIG. 3 .
  • a protection film 103 made of, for example, photoresist
  • at least one groove 104 is formed in the pre-substructure wafer 101 .
  • the at least one groove 104 opens at the first surface 101 a of the pre-substructure wafer 101 and extends to be adjacent to at least one of the pre-semiconductor-chip portions 30 P.
  • a plurality of grooves 104 are formed as shown in FIG. 4 .
  • a pre-polishing substructure main body 105 is formed by the pre-substructure wafer 101 having undergone the formation of the plurality of grooves 104 therein.
  • the pre-polishing substructure main body 105 includes the plurality of pre-semiconductor-chip portions 30 P.
  • the pre-polishing substructure main body 105 has a first surface 105 a and a second surface 105 b .
  • the first surface 105 a corresponds to the first surface 100 a of the semiconductor wafer 100 and the first surface 101 a of the pre-substructure wafer 101 .
  • the second surface 105 b corresponds to the second surface 100 b of the semiconductor wafer 100 and the second surface 101 b of the pre-substructure wafer 101 .
  • the pre-polishing substructure main body 105 further has the plurality of grooves 104 that open at the first surface 105 a .
  • the first surface 105 a is a device formation surface on which devices are formed.
  • the plurality of grooves 104 are formed along the scribe lines 102 A and 102 B shown in FIG. 9 .
  • the grooves 104 are formed such that their bottoms do not reach the second surface 101 b of the pre-substructure wafer 101 .
  • the grooves 104 are each 10 to 150 ⁇ m wide, for example.
  • the grooves 104 are each 30 to 150 ⁇ m deep, for example.
  • the grooves 104 may be formed using a dicing saw, or by etching such as reactive ion etching.
  • FIG. 11 shows a portion of the pre-polishing substructure main body 105 fabricated in the step of FIG. 4 .
  • the plurality of grooves 104 include a plurality of first grooves 104 A and a plurality of second grooves 104 B.
  • the first grooves 104 A and the second grooves 104 B extend in directions orthogonal to each other.
  • FIG. 11 shows only one each of the first and second grooves 104 A and 104 B.
  • the first grooves 104 A are formed along the scribe lines 102 A shown in FIG. 9
  • the second grooves 104 B are formed along the scribe lines 102 B shown in FIG. 9 .
  • FIG. 5 shows a step that follows the step of FIG. 4 .
  • an insulating layer 106 is formed to fill the plurality of grooves 104 of the pre-polishing substructure main body 105 and to cover the plurality of terminals 34 .
  • the insulating layer 106 will later become part of the insulating portion 31 .
  • a plurality of openings 106 a for exposing the terminals 34 are formed in the insulating layer 106 .
  • the insulating layer 106 may be formed of a resin such as an epoxy resin or a polyimide resin.
  • the insulating layer 106 may also be formed of a photosensitive material such as a polyimide resin containing a sensitizer. If the insulating layer 106 is formed of a photosensitive material, the openings 106 a of the insulating layer 106 may be formed by photolithography. If the insulating layer 106 is formed of a non-photosensitive material, the openings 106 a of the insulating layer 106 may be formed by selectively etching the insulating layer 106 .
  • the insulating layer 106 may include a first layer that fills the grooves 104 , and a second layer that covers the first layer and the terminals 34 .
  • the openings 106 a are formed in the second layer.
  • Both of the first layer and the second layer may be formed of a resin such as an epoxy resin or a polyimide resin.
  • the second layer may be formed of a photosensitive material such as a polyimide resin containing a sensitizer. If the second layer is formed of a photosensitive material, the openings 106 a may be formed in the second layer by photolithography. If the second layer is formed of a non-photosensitive material, the openings 106 a may be formed in the second layer by selectively etching the second layer.
  • the insulating layer 106 be formed of a resin having a low thermal expansion coefficient. Forming the insulating layer 106 of a resin having a low thermal expansion coefficient serves to facilitate cutting of the insulating layer 106 when the insulating layer 106 is cut later with a dicing saw.
  • the insulating layer 106 be transparent. If the insulating layer 106 is transparent, it is possible to easily recognize alignment marks that will be formed on the insulating layer 106 later, through the insulating layer 106 .
  • FIG. 6 shows a step that follows the step of FIG. 5 .
  • the plurality of electrodes 32 are formed such that part of each of the electrodes 32 lies on the insulating layer 106 .
  • the electrodes 32 are connected to the terminals 34 through the openings 106 a .
  • FIG. 12 shows a portion of the structure fabricated in the step of FIG. 6 .
  • FIG. 6 and FIG. 12 show an example in which electrodes 32 extending from one of two adjacent pre-semiconductor-chip portions 30 P are coupled to those extending from the other of the two adjacent pre-semiconductor-chip portions 30 P.
  • the electrodes 32 are formed of a conductive material such as Cu.
  • the electrodes 32 are formed by frame plating, for example. In this case, first, a seed layer for plating is formed on the insulating layer 106 . Next, a frame having grooves is formed on the seed layer. The frame is formed by patterning a photoresist layer by photolithography, for example. Next, plating layers to become part of the electrodes 32 are formed by plating on the seed layer in the grooves of the frame. Next, the frame is removed and the seed layer except portions thereof located below the plating layers is also removed by etching. As a result, the electrodes 32 are formed of the plating layers and the portions of the seed layer remaining therebelow.
  • a plurality of alignment marks 107 are formed on the insulating layer 106 simultaneously with the formation of the plurality of electrodes 32 .
  • the alignment marks 107 are disposed above the grooves 104 .
  • the material and forming method of the alignment marks 107 are the same as those of the electrodes 32 .
  • the pre-polishing substructure 109 shown in FIG. 6 and FIG. 12 is thus fabricated.
  • the pre-polishing substructure 109 includes: the pre-polishing substructure main body 105 ; the insulating layer 106 that fills the grooves 104 of the pre-polishing substructure main body 105 and that will later become part of the insulating portion 31 ; the plurality of electrodes 32 each having a portion lying on the insulating layer 106 ; and the plurality of alignment marks 107 disposed on the insulating layer 106 .
  • the pre-polishing substructure 109 has a first surface 109 a and a second surface 109 b .
  • the first surface 109 a corresponds to the first surface 100 a of the semiconductor wafer 100 and the first surface 101 a of the pre-substructure wafer 101 .
  • the second surface 109 b corresponds to the second surface 100 b of the semiconductor wafer 100 and the second surface 101 b of the pre-substructure wafer 101 .
  • a plurality of pre-polishing substructures 109 that respectively correspond to the plurality of layer portions 10 of the layered chip package 1 are each fabricated through the steps described with reference to FIG. 4 to FIG. 6 .
  • FIG. 7 shows a step that follows the step of FIG. 6 .
  • two pre-polishing substructures 109 are bonded to each other with an insulating adhesive such that their respective first surfaces 109 a face toward each other.
  • a stack including the two pre-polishing substructures 109 is thereby fabricated.
  • An insulating layer 111 formed by the adhesive covers the electrodes 32 and will become part of the insulating portion 31 . It is preferred that the insulating layer 111 be transparent.
  • the lower one of the two pre-polishing substructures 109 shown in FIG. 7 will be called a first pre-polishing substructure 109 .
  • the pre-substructure wafer 101 serving as a basis for fabricating the first pre-polishing substructure 109 will be hereinafter called a first pre-substructure wafer 101 .
  • the upper one of the two pre-polishing substructures 109 shown in FIG. 7 will be hereinafter called a second pre-polishing substructure 109 .
  • the pre-substructure wafer 101 serving as a basis for fabricating the second pre-polishing substructure 109 will be hereinafter called a second pre-substructure wafer 101 .
  • both surfaces of the stack shown in FIG. 7 that is, the second surface 109 b of the first pre-polishing substructure 109 and the second surface 109 b of the second pre-polishing substructure 109 , are polished. This polishing is performed until the plurality of grooves 104 become exposed.
  • the broken lines indicate the positions of the second surfaces 109 b after the polishing.
  • FIG. 8 shows the stack having undergone the polishing of both surfaces as described above.
  • the first pre-polishing substructure 109 is thinned by the polishing and thereby a substructure 110 is formed.
  • This substructure 110 will be hereinafter called a first substructure 110 .
  • the second pre-polishing substructure 109 is thinned by the polishing and thereby a substructure 110 is formed.
  • This substructure 110 will be hereinafter called a second substructure 110 .
  • Each of the first and second substructures 110 has a thickness of, for example, 30 to 100 ⁇ m.
  • Each substructure 110 has a first surface 110 a corresponding to the first surface 109 a of the pre-polishing substructure 109 , and a second surface 110 b opposite to the first surface 110 a .
  • the second surface 110 b is the polished surface.
  • a plate-shaped jig 112 shown in FIG. 8 is bonded to the polished surface and then the other surface is polished. Bonding the jig 112 to the polished surface of the stack facilitates handling of the stack and prevents the stack from being damaged in a subsequent step. If the insulating layers 106 and 111 are transparent, using a transparent jig such as an acrylic plate or a glass plate as the jig 112 allows the alignment marks 107 of the two substructures 110 included in the stack to be visible through the jig 112 and the insulating layers 106 and 111 , all of which are transparent. As a result, as will be described later, when two or more of the stacks of FIG. 8 are stacked on each other, it is possible to perform alignment of the stacks through the use of the alignment marks 107 .
  • a transparent jig such as an acrylic plate or a glass plate
  • FIG. 13 shows a portion of each substructure 110 fabricated in the step of FIG. 8 .
  • the plurality of pre-semiconductor-chip portions 30 P are separated from each other and thereby become the semiconductor chips 30 .
  • the first surface 30 a of each semiconductor chip 30 corresponds to the first surface 100 a of the semiconductor wafer 100
  • the second surface 30 b of each semiconductor chip 30 corresponds to the second surface 100 b of the semiconductor wafer 100
  • the plurality of terminals 34 of each semiconductor chip 30 are disposed on the first surface 30 a.
  • FIG. 14 shows the terminals 34 and the electrodes 32 of the first substructure 110 as seen from the first surface 110 a of the first substructure 110 .
  • FIG. 15 shows the terminals 34 and the electrodes 32 of the second substructure 110 as seen from the second surface 110 b of the second substructure 110 .
  • the substructures 110 will be cut later along the scribe lines 102 A shown in FIG. 14 and FIG. 15 , and this will form the end faces of the electrodes 32 located at one of the side surfaces of the main body 2 .
  • Each of the semiconductor chips 30 included in the first substructure 110 shown in FIG. 14 will be hereinafter called a first semiconductor chip 30 .
  • Each of the semiconductor chips 30 included in the second substructure 110 shown in FIG. 15 will be hereinafter called a second semiconductor chip 30 .
  • the first semiconductor chip 30 includes a plurality of first terminals 34 aligned in a predetermined order.
  • attention is focused on nine terminals aligned along one side of the first surface 30 a of the semiconductor chip 30 , as shown in FIG. 14 .
  • the nine terminals are indicated with reference characters A to I.
  • the terminals A to I are aligned in a row in the order of A to I in the direction from left to right in FIG. 14 .
  • the second semiconductor chip 30 shown in FIG. 15 includes a plurality of second terminals 34 aligned in a predetermined order in correspondence with the first terminals 34 of the first semiconductor chip 30 of FIG. 14 .
  • the second semiconductor chip 30 includes terminals A to I that respectively correspond to the terminals A to I of the first semiconductor chip 30 and that are aligned similarly to the terminals A to I of the first semiconductor chip 30 .
  • the order in which the terminals A to I are aligned is the same between the first and second semiconductor chips 30 .
  • the order in which the terminals A to I of the second semiconductor chip 30 are aligned is the reverse of the order in which the terminals A to I of the first semiconductor chip 30 are aligned, as shown in FIG. 14 and FIG. 15 .
  • the end faces of the plurality of electrodes 32 to be formed later at the positions of the scribe lines 102 A shown in FIG. 14 and FIG. 15 those corresponding to the terminals A to I of the semiconductor chip 30 are also indicated with reference characters A to I.
  • the end faces A to I of the electrodes 32 to be formed at the positions of the scribe lines 102 A are aligned in the same order as that in which the corresponding terminals A to I are aligned, as shown in FIG. 14 .
  • the plurality of electrodes 32 of the first substructure 110 are formed in such a pattern that the order in which the end faces A to I of the electrodes 32 are aligned is the same as the order in which the corresponding terminals A to I are aligned.
  • the end faces A to I of the electrodes 32 to be formed at the positions of the scribe lines 102 A are aligned in the reverse order to that in which the corresponding terminals A to I are aligned, as shown in FIG. 15 .
  • the plurality of electrodes 32 of the second substructure 110 are formed in such a pattern that the order in which the end faces A to I of the electrodes 32 are aligned is the reverse of the order in which the corresponding terminals A to I are aligned.
  • the order in which the terminals A to I of the second semiconductor chip 30 are aligned is the reverse of the order in which the terminals A to I of the first semiconductor chip 30 are aligned.
  • the end faces of electrodes 32 that are located at one side surface of the main body 2 and connected to the terminals A to I of the first semiconductor chip 30 are aligned in the same order as that in which the corresponding terminals A to I are aligned, whereas the end faces of electrodes 32 that are located at one side surface of the main body 2 and connected to the terminals A to I of the second semiconductor chip 30 are aligned in the reverse order to that in which the corresponding terminals A to I are aligned.
  • the end faces of electrodes 32 that are connected to the terminals A to I of the first semiconductor chip 30 and the end faces of electrodes 32 that are connected to the terminals A to I of the second semiconductor chip 30 are aligned in the same order.
  • the first and second semiconductor chips 30 having the terminals 34 aligned in the same way are disposed such that the respective first surfaces 30 a face toward each other and corresponding terminals 34 of the first and second semiconductor chips 30 are connected to each other.
  • the end faces of electrodes 32 that are connected to the terminals 34 of the first semiconductor chip 30 and the end faces of electrodes 32 that are connected to the terminals 34 of the second semiconductor chip 30 are aligned in the same order at one side surface of the main body 2 . This makes it possible to easily connect the corresponding terminals 34 of the first and second semiconductor chips 30 to each other through the wiring 3 .
  • FIG. 16 shows a step that follows the step of FIG. 8 .
  • two stacks each of which includes two substructures 110 and is bonded to a jig 112 as shown in FIG. 8 are prepared, and the two stacks are bonded to each other with an adhesive to thereby fabricate a stack including four substructures 110 .
  • Reference numeral 116 in FIG. 16 indicates an adhesive layer formed by the adhesive.
  • the insulating layers 106 and 111 are transparent, using a transparent jig such as an acrylic plate or a glass plate as the jig 112 allows the alignment marks 107 of the two substructures 110 included in each stack to be visible through the jig 112 and the insulating layers 106 and 111 , all of which are transparent.
  • a transparent jig such as an acrylic plate or a glass plate
  • FIG. 17 shows a step that follows the step of FIG. 16 .
  • two stacks each of which includes the four substructures 110 as shown in FIG. 16 are prepared, and the two stacks are bonded to each other with an adhesive to thereby fabricate a stack including eight substructures 110 .
  • FIG. 18 and FIG. 19 show a step that follows the step of FIG. 17 .
  • a layered substructure 115 is fabricated by stacking a terminal wafer 120 on the uppermost one of the eight substructures 110 included in the stack fabricated in the step of FIG. 17 .
  • the terminal wafer 120 has a wafer main body 121 that is plate-shaped and formed of an insulating material such as a resin or ceramic.
  • the wafer main body 121 includes a plurality of pre-terminal-layer-body portions 21 P that will be separated from each other later to thereby become the terminal layer main bodies 21 .
  • the terminal wafer 120 further includes a plurality of groups of pad-shaped terminals 22 disposed on the top surface of the wafer main body 121 .
  • FIG. 18 and FIG. 19 show an example in which, at the boundaries between every two adjacent pre-terminal-layer-body portions 21 P, pad-shaped terminals 22 disposed in one of the two adjacent pre-terminal-layer-body portions 21 P are coupled to those disposed in the other of the two adjacent pre-terminal-layer-body portions 21 P.
  • pad-shaped terminals 22 disposed in one of two adjacent pre-terminal-layer-body portions 21 P be coupled to those disposed in the other of the two adjacent pre-terminal-layer-body portions 21 P.
  • the wafer main body 121 may be transparent. In this case, alignment marks may be provided on the top surface of the wafer main body 121 at the positions of the boundaries between every two adjacent pre-terminal-layer-body portions 21 P.
  • the step of fabricating the layered substructure 115 includes the steps of: fabricating the first pre-substructure wafer 101 ; fabricating the second pre-substructure wafer 101 ; fabricating the first pre-polishing substructure 109 by using the first pre-substructure wafer 101 ; fabricating the second pre-polishing substructure 109 by using the second pre-substructure wafer 101 ; bonding the first pre-polishing substructure 109 and the second pre-polishing substructure 109 to each other such that the respective first surfaces 109 a of the first and second pre-polishing substructures 109 face toward each other; and polishing the respective second surfaces 109 b of the first pre-polishing substructure 109 and the second pre-polishing substructure 109 in the bonded state.
  • Each of the first and second pre-substructure wafers 101 is fabricated through the step described with reference to FIG. 3 .
  • Each of the first and second pre-polishing substructures 109 is fabricated through the steps described with reference to FIG. 4 to FIG. 6 .
  • a stack of the first substructure 110 and the second substructure 110 is obtained.
  • the first substructure 110 is formed by thinning the first pre-polishing substructure 109 by the polishing
  • the second substructure 110 is formed by thinning the second pre-polishing substructure 109 by the polishing.
  • each pre-polishing substructure 109 is polished alone into the substructure 110 , the substructure 110 becomes difficult to handle and also becomes susceptible to damage, as the substructure 110 is made thin to a thickness of, for example, 30 to 100 ⁇ m.
  • the substructure 110 will become curved as it becomes thin. This also makes it difficult to handle the substructure 110 and makes the substructure 110 susceptible to damage.
  • the first pre-polishing substructure 109 and the second pre-polishing substructure 109 are bonded to each other such that their respective first surfaces 109 a face toward each other, and the respective second surfaces 109 b of the first pre-polishing substructure 109 and the second pre-polishing substructure 109 in the bonded state are polished.
  • This provides a stack of the first substructure 110 and the second substructure 110 , wherein the first substructure 110 is formed by thinning the first pre-polishing substructure 109 by the polishing, and the second substructure 110 is formed by thinning the second pre-polishing substructure 109 by the polishing.
  • the strength of the stack of the first and second substructures 110 is greater than that of each substructure 110 alone. Consequently, the present embodiment makes it easier to handle the first and second substructures 110 and makes the substructures 110 resistant to damage.
  • the present embodiment provides a stack of the first and second substructures 110 that are bonded to each other such that their respective first surfaces 110 a face toward each other. If a stress that acts to curve the substructure 110 alone is present in each of the first and second substructures 110 , it is possible, according to the present embodiment, to cancel out the stresses of the first and second substructures 110 . Consequently, it is possible to maintain the flatness of the first and second substructures 110 .
  • each main body aggregate 130 includes a plurality of pre-main-body portions 2 P that are aligned in one direction that is orthogonal to the stacking direction of the plurality of layer portions 10 of the layered chip package 1 .
  • the main body aggregate 130 shown in FIG. 21 is obtained by cutting the layered substructure 115 in which the wafer main body 121 of the terminal wafer 120 is transparent and alignment marks 123 are provided on the top surface of the wafer main body 121 at the positions of the boundaries between every adjacent two of the pre-terminal-layer-body portions 21 P.
  • the main body aggregate 130 shown in FIG. 22 is obtained by cutting the layered substructure 115 in which the alignment marks 123 are not provided on the top surface of the wafer main body 121 . While FIG. 21 and FIG. 22 show that the main body aggregate 130 includes five pre-main-body portions 2 P, the main body aggregate 130 can include any plural number of pre-main-body portions 2 P.
  • the layered substructure 115 may be cut in the state of being bonded to a plate-shaped jig or to a wafer sheet that is typically used for dicing a wafer.
  • FIG. 20 shows the example in which the layered substructure 115 has been cut in the state of being bonded to a plate-shaped jig 125 . While FIG. 20 shows that the jig 125 is not cut, the jig 125 may be cut together with the layered substructure 115 .
  • the main body aggregate 130 has a top surface, a bottom surface and four side surfaces.
  • a jig 126 may be bonded to the bottom surface of the main body aggregate 130 .
  • the jig 126 may be one obtained by cutting the jig 125 bonded to the layered substructure 115 when cutting the layered substructure 115 .
  • FIG. 23 shows part of the main body aggregate 130 formed by cutting the layered substructure 115 .
  • the insulating layer 106 becomes an insulating layer 31 A by being cut.
  • the insulating layer 31 A is part of the insulating portion 31 .
  • part of the end face 31 a of the insulating portion 31 is formed by the cut surface of the insulating layer 106 , that is, a cut surface 31 Aa of the insulating layer 31 A.
  • the insulating layer 113 covering the electrodes 32 is also cut when the insulating layer 106 is cut.
  • the insulating layer 113 becomes an insulating layer 31 B that is another part of the insulating portion 31 .
  • another part of the end face 31 a of the insulating portion 31 is formed by the cut surface of the insulating layer 113 , that is, a cut surface 31 Ba of the insulating layer 31 B.
  • the end faces 32 a of the plurality of electrodes 32 are exposed from the end face 31 a of the insulating portion 31 .
  • the end faces 32 a are surrounded by the insulating portion 31 .
  • the end faces 32 a of the plurality of electrodes 32 appear at two of the four side surfaces of the main body aggregate 130 , the two of the four side surfaces each being parallel to the direction in which the plurality of pre-main-body portions 2 P are aligned.
  • the end faces 32 Aa of the plurality of electrodes 32 A of all the layer portions 10 included in the main body aggregate 130 appear at one of the above two side surfaces of the main body aggregate 130
  • the end faces 32 Ba of the plurality of electrodes 32 B of all the layer portions 10 included in the main body aggregate 130 appear at the other of the two side surfaces of the main body aggregate 130 that is opposite to the one mentioned above.
  • the wiring 3 A, 3 B is formed for each of the pre-main-body portions 2 P of the main body aggregate 130 .
  • a plurality of main body aggregates 130 may be arranged in the stacking direction of the plurality of layer portions 10 and then the wiring 3 A, 3 B may be formed for each of the pre-main-body portions 2 P of the plurality of main body aggregates 130 simultaneously. It is thereby possible to form the wiring 3 A, 3 B for a large number of pre-main-body portions 2 P in a short time.
  • FIG. 24 shows an example of a method of arranging a plurality of main body aggregates 130 .
  • a plurality of main body aggregates 130 each of which has the jig 126 bonded thereto are arranged on a table 142 , while performing alignment, in the stacking direction of the plurality of layer portions 10 by using a chip bonding apparatus capable of recognizing and controlling the position of a chip.
  • Reference numeral 141 in FIG. 24 indicates a head for holding a chip.
  • a main body aggregate 130 with the jig 126 bonded thereto is held by the head 141 and placed to a desired position on the table 142 while recognizing and controlling the position of the main body aggregate 130 .
  • FIG. 25 shows a state in which a plurality of main body aggregates 130 each of which has the jig 126 bonded thereto are arranged in the stacking direction of the plurality of layer portions 10 .
  • the plurality of main body aggregates 130 thus arranged may be fixed by being bonded to each other such that they are easily separable.
  • each main body aggregate 130 When arranging the plurality of main body aggregates 130 , the position of the edge of each main body aggregate 130 and/or the positions of the end faces 32 a of the electrodes 32 that appear at the side surfaces of each main body aggregate 130 may be recognized with an image recognizer included in the chip bonding apparatus. It is thereby possible to recognize and control the position of each main body aggregate 130 .
  • a plurality of main body aggregates 130 each of which is without the jig 126 bonded thereto may be arranged in the stacking direction of the plurality of layer portions 10 while performing alignment.
  • FIG. 26 shows the plurality of main body aggregates 130 arranged in such a manner.
  • the plurality of main body aggregates 130 thus arranged may be fixed by being bonded to each other such that they are easily separable.
  • each main body aggregate 130 may be recognized and controlled by recognizing at least either the alignment marks 107 or 123 through the use of the image recognizer included in the chip bonding apparatus. In this case, the alignment marks are observed in the direction of the arrow 143 in FIG. 24 .
  • the wiring 3 A, 3 B is formed for each of the pre-main-body portions 2 P of the main body aggregate 130 .
  • the wiring 3 A, 3 B is formed by frame plating, for example.
  • a seed layer for plating is formed on the side surface of the main body aggregate 130 on which the wiring 3 A is to be formed.
  • a frame having grooves is formed on the seed layer.
  • the frame is formed by patterning a photoresist film by photolithography, for example.
  • plating layers to become part of the wiring 3 A is formed by plating on the seed layer in the grooves of the frame.
  • FIG. 27 shows a portion of the main body aggregate 130 having undergone the formation of the wiring 3 A, 3 B.
  • the main body aggregate 130 is cut to separate the plurality of pre-main-body portions 2 P included in the main body aggregate 130 from each other so that each of the pre-main-body portions 2 P becomes the main body 2 and a plurality of layered chip packages 1 are thereby formed. In this way, as shown in FIG. 28 , a plurality of layered chip packages 1 are manufactured at the same time.
  • the layered chip package 1 of the present embodiment can be used as it is as a single electronic component.
  • the layered chip package 1 can be inserted to the recessed portion such that the plurality of pad-shaped terminals 22 face upward. It is thereby possible to connect the pad-shaped terminals 22 to circuits in the device.
  • FIG. 29 shows an example of use of the layered chip package 1 .
  • bonding wires 160 are connected at one end to the plurality of pad-shaped terminals 22 of the layered chip package 1 .
  • the other end of each of the bonding wires 160 is connected to a terminal of a device for use with the layered chip package 1 .
  • FIG. 30 and FIG. 31 show other examples of use of the layered chip package 1 .
  • the layered chip package 1 is mounted to a lead frame having a plurality of pins 161 and is sealed with a molded resin.
  • the plurality of pad-shaped terminals 22 of the layered chip package 1 are connected to the plurality of pins 161 .
  • the molded resin forms a protection layer 162 for protecting the layered chip package 1 .
  • FIG. 30 shows an example in which the plurality of pins 161 extend horizontally.
  • FIG. 31 shows an example in which the plurality of pins 161 are folded downward.
  • the layered chip package 1 includes a main body 2 having a top surface, a bottom surface and four side surfaces, and wiring 3 disposed on at least one of the side surfaces of the main body 2 .
  • the main body 2 includes a plurality of layer portions 10 stacked.
  • Each of the plurality of layer portions 10 includes: a semiconductor chip 30 having a first surface with a device formed thereon, a second surface opposite to the first surface, and four side surfaces; an insulating portion 31 covering at least one of the four side surfaces of the semiconductor chip 30 ; and a plurality of electrodes 32 connected to the semiconductor chip 30 .
  • the insulating portion 31 has at least one end face 31 a located at the at least one of the side surfaces of the main body 2 on which the wiring 3 is disposed.
  • Each of the plurality of electrodes 32 has an end face 32 a that is surrounded by the insulating portion 31 and located at the at least one of the side surfaces of the main body 2 on which the wiring 3 is disposed.
  • the wiring 3 is connected to the end faces 32 a of the plurality of electrodes 32 of the plurality of layer portions 10 .
  • the plurality of semiconductor chips 30 stacked are electrically connected through the wiring 3 disposed on at least one of the side surfaces of the main body 2 . Consequently, the present embodiment is free from the problems of the wire bonding method, that is, the problem that it is difficult to reduce the distance between electrodes so as to avoid contact between wires, and the problem that high resistances of the wires hamper a high-speed operation of a circuit.
  • the present embodiment Compared with the through electrode method, the present embodiment has the following advantages. First, the present embodiment does not require formation of through electrodes in each chip and consequently does not require a large number of steps for forming through electrodes in each chip.
  • electrical connection between the plurality of semiconductor chips 30 is established through the wiring 3 disposed on at least one of the side surfaces of the main body 2 . Consequently, the present embodiment provides higher reliability of electrical connection between chips as compared with the case of using through electrodes to establish electrical connection between chips.
  • the through electrode method requires that the through electrodes of upper and lower chips be connected to each other by means of, for example, soldering at high temperatures.
  • the through electrode method further requires that upper and lower chips be accurately aligned for connecting the through electrodes of the upper and lower chips to each other.
  • electrical connection between the semiconductor chips 30 is performed not at an interface between every vertically adjacent two of the layer portions 10 but through the use of the wiring 3 disposed on at least one of the side surfaces of the main body 2 . Consequently, the accuracy required for alignment of the plurality of layer portions 10 is lower than that required for alignment of a plurality of chips in the through electrode method.
  • the through electrodes of upper and lower chips are connected to each other by means of, for example, soldering. Consequently, if the plurality of chips stacked include one or more defective chips, it is difficult to replace the defective chip(s) with non-defective one(s). In contrast, according to the present embodiment, it is easy to replace one or more defective chips, if included in the layered chip package 1 , with non-defective one(s).
  • the wiring 3 is removed by means of, for example, polishing.
  • the main body 2 is disassembled to separate at least a layer portion 10 including a defective chip 30 from the other layer portions 10 , and the defective chip 30 is taken out.
  • every vertically adjacent two of the layer portions 10 are bonded to each other with an adhesive, so that it is easy to separate them from each other.
  • the main body 2 is reconstructed with a non-defective chip 30 in place of the defective chip 30 .
  • polishing is performed on the side surface(s) of the reconstructed main body 2 on which the wiring 3 is to be formed, and then the wiring 3 is formed on the polished side surface(s).
  • the manufacturing method for the layered chip package of the present embodiment allows a reduction in the number of steps and consequently allows a reduction in cost for the layered chip package, compared with the manufacturing method for a layered chip package disclosed in U.S. Pat. No. 5,953,588.
  • the present embodiment makes it possible to mass-produce the layered chip package 1 at low cost in a short period of time.
  • the manufacturing method for the layered chip package of the present embodiment it is possible to easily reduce the thicknesses of the plurality of substructures 110 to constitute the layered substructure 115 while preventing damage to the substructures 110 .
  • This allows a high-yield manufacture of the layered chip package 1 that achieves a reduction in size and a high level of integration.
  • FIG. 1 A second embodiment of the present invention will now be described.
  • the appearance of the layered chip package 1 of the second embodiment is as shown in FIG. 1 , as in the case of the first embodiment.
  • FIG. 32 is a perspective view of a layer portion 10 of the second embodiment.
  • the third side surface 30 e and the fourth side surface 30 f of the semiconductor chip 30 are respectively located at the third side surface 2 e and the fourth side surface 2 f of the main body 2 .
  • the first side surface 30 c and the second side surface 30 d of the semiconductor chip 30 respectively face toward the first side surface 2 c and the second side surface 2 d of the main body.
  • the first side surface 30 c and the second side surface 30 d are covered with the insulating portion 31 whereas the third side surface 30 e and the fourth side surface 30 f are not covered with the insulating portion 31 .
  • FIG. 33 shows a portion of the pre-polishing substructure main body 105 fabricated in the step of FIG. 4 according to the second embodiment.
  • the plurality of first grooves 104 A along the plurality of scribe lines 102 A shown in FIG. 9 are only formed as the plurality of grooves 104 .
  • the plurality of second grooves 104 B (see FIG. 11 ) along the plurality of scribe lines 102 B are not formed in the second embodiment, although they are formed in the first embodiment.
  • the step of FIG. 4 in the step of FIG.
  • the main body aggregate 130 is cut along the scribe lines 102 B and the pre-semiconductor-chip portions 30 P are thereby separated from each other to become the semiconductor chips 30 .
  • the main body aggregate 130 is cut along the scribe lines 102 B, the third side surface 30 e and the fourth side surface 30 f of each semiconductor chip 30 are formed.
  • the second embodiment allows an increase in proportion of the area occupied by the semiconductor chip 30 in each layer portion 10 , and consequently allows the layered chip package 1 to achieve a higher level of integration.
  • the remainder of configuration, function and effects of the second embodiment are similar to those of the first embodiment.
  • FIG. 34 is a perspective view of the layered chip package 1 of the third embodiment.
  • the layered chip package 1 of the third embodiment has, as the wiring 3 disposed on at least one of the side surfaces of the main body 2 , only the wiring 3 A disposed on the first side surface 2 c of the main body 2 .
  • the wiring 3 B (see FIG. 1 ) disposed on the second side surface 2 d of the main body 2 in the first and second embodiments is not provided in the third embodiment.
  • all of the plurality of pad-shaped terminals 22 included in the terminal layer 20 each have an end face located at the side surface 2 c of the main body 2 .
  • the wiring 3 A is connected to the end face of each of the pad-shaped terminals 22 .
  • FIG. 35 is a perspective view of a layer portion 10 of the third embodiment.
  • the second side surface 30 d , the third side surface 30 e and the fourth side surface 30 f of the semiconductor chip 30 are respectively located at the second side surface 2 d , the third side surface 2 e and the fourth side surface 2 f of the main body 2 .
  • the first side surface 30 c of the semiconductor chip 30 faces toward the first side surface 2 c of the main body.
  • the first side surface 30 c is covered with the insulating portion 31 whereas the second side surface 30 d , the third side surface 30 e and the fourth side surface 30 f are not covered with the insulating portion 31 .
  • each layer portion 10 includes only the plurality of first electrodes 32 A as the plurality of electrodes 32 connected to the semiconductor chip 30 .
  • Each of the plurality of electrodes 32 A has an end face 32 Aa located at the first side surface 2 c of the main body 2 and surrounded by the insulating portion 31 .
  • the wiring 3 A disposed on the first side surface 2 c of the main body 2 is connected to the end faces 32 Aa of the plurality of electrodes 32 A of the plurality of layer portions 10 .
  • FIG. 36 shows a portion of the pre-polishing substructure main body 105 of the third embodiment.
  • a protection film 103 made of photoresist or the like is formed to cover the entire first surface 101 a of the pre-substructure wafer 101 .
  • a plurality of grooves 104 that open at the first surface 101 a of the pre-substructure wafer 101 and extend to be adjacent to at least one of the pre-semiconductor-chip portions 30 P are formed in the pre-substructure wafer 101 .
  • the pre-polishing substructure main body 105 is formed by the pre-substructure wafer 101 having undergone the formation of the plurality of grooves 104 therein.
  • the third embodiment only a plurality of first grooves 104 A along every other scribe line 102 A of the plurality of scribe lines 102 A shown in FIG. 9 are formed as the plurality of grooves 104 . Consequently, according to the third embodiment, no groove is formed between two pre-semiconductor-chip portions 30 P located between adjacent two of the grooves 104 A.
  • the alternate long and short dashed line 202 indicates the boundary between two pre-semiconductor-chip portions 30 P located between adjacent two of the grooves 104 A.
  • the layered substructure 115 is cut along each of the plurality of scribe lines 102 A.
  • the insulating layer 106 formed in the grooves 104 A is cut to form the insulating layer 31 A
  • the insulating layer 113 covering the electrodes 32 is cut to form the insulating layer 31 B.
  • the cut surface 31 Aa of the insulating layer 31 A and the cut surface 31 Ba of the insulating layer 31 B constitute the end face 31 a of the insulating portion 31 .
  • the second side surface 30 d of each semiconductor chip 30 is formed by cutting the layered substructure 115 along the scribe lines 102 A in the step of forming a plurality of main body aggregates 130 (see FIG. 20 ).
  • the plurality of second grooves 104 B (see FIG. 11 ) along the scribe lines 102 B are not formed.
  • the main body aggregate 130 is cut along the scribe lines 102 B and the pre-semiconductor-chip portions 30 P are thereby separated from each other to become the semiconductor chips 30 .
  • the third side surface 30 e and the fourth side surface 30 f of each semiconductor chip 30 are also formed.
  • the third embodiment allows an increase in proportion of the area occupied by the semiconductor chip 30 in each layer portion 10 , and consequently allows the layered chip package 1 to achieve a higher level of integration.
  • the remainder of configuration, function and effects of the third embodiment are similar to those of the first embodiment.
  • the present invention is not limited to the foregoing embodiments but can be carried out in various modifications.
  • the wiring 3 may be formed for the pre-main-body portions 2 P of a single main body aggregate 130 without arranging a plurality of main body aggregates 130 .
  • another wiring may be formed on a surface formed for the main body 2 as a result of cutting the main body aggregate 130 .
  • terminal layer 20 may be eliminated from the main body 2 of the layered chip package 1 and part of the wiring 3 may also function as external connecting terminals.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Mechanical Treatment Of Semiconductor (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

A layered chip package includes a plurality of layer portions stacked, each layer portion including a semiconductor chip having a first surface with a device formed thereon and a second surface opposite thereto. The plurality of layer portions include at least a pair of layer portions disposed such that the first surfaces of the respective semiconductor chips face toward each other. A manufacturing method for the layered chip package includes the steps of: fabricating a layered substructure by stacking a plurality of substructures each including a plurality of layer portions corresponding to the plurality of layer portions of the layered chip package; and fabricating a plurality of layered chip packages by using the layered substructure. The step of fabricating the layered substructure includes: fabricating a first and a second pre-polishing substructure each having a first surface and a second surface; bonding the pre-polishing substructures to each other such that their respective first surfaces face toward each other; and forming a first and a second substructure by polishing the second surfaces.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a layered chip package including a plurality of chips stacked, and to a method of manufacturing the same.
2. Description of the Related Art
In recent years, a reduction in weight and an improvement in performance have been demanded of mobile devices typified by cellular phones and notebook personal computers. Accordingly, there has been a demand for higher integration of electronic components for use in mobile devices. Higher integration of electronic components has been demanded also for achieving an increase in capacity of semiconductor memory.
As an example of highly integrated electronic components, a system-in-package (hereinafter referred to as SiP), especially an SiP utilizing a three-dimensional packaging technology for stacking a plurality of chips, has attracting attention in recent years. In the present application, a package including a plurality of chips stacked is called a layered chip package. Since the layered chip package allows a reduction in wiring length, it provides the advantage of allowing a higher operation speed for a circuit and a reduction in stray capacitance of wiring, as well as the advantage of allowing higher integration.
Major examples of three-dimensional packaging technology for fabricating a layered chip package include a wire bonding method and a through electrode method. According to the wire bonding method, a plurality of chips are stacked on a substrate and wire bonding is performed to connect a plurality of electrodes formed on each chip to external connecting terminals formed on the substrate. According to the through electrode method, a plurality of through electrodes are formed in each of chips to be stacked and inter-chip wiring is performed through the use of the through electrodes.
The wire bonding method has a problem that it is difficult to reduce the distance between the electrodes so as to avoid contact between wires, and a problem that high resistances of the wires hamper a high-speed operation of a circuit.
The through electrode method is free from the above-mentioned problems of the wire bonding method. Unfortunately, however, the through electrode method requires a large number of steps for forming the through electrodes in chips, and consequently increases the cost for the layered chip package. According to the through electrode method, forming the through electrodes in chips requires a series of steps as follows: forming a plurality of holes for the plurality of through electrodes in a wafer that will be cut later to become a plurality of chips; forming an insulating layer and a seed layer in the plurality of holes and on the top surface of the wafer; forming a plurality of through electrodes by filling the plurality of holes with metal such as Cu by plating; and removing unwanted portions of the seed layer.
According to the through electrode method, the through electrodes are formed by filling metal into holes having relatively high aspect ratios. Consequently, voids or keyholes are prone to occur in the through electrodes due to poor filling of the holes with metal, so that the reliability of wiring formed by the through electrodes tends to be reduced.
According to the through electrode method, an upper chip and a lower chip are physically joined to each other by connecting the through electrodes of the upper and lower chips by means of, for example, soldering. The through electrode method therefore requires that the upper and lower chips be accurately aligned and then joined to each other at high temperatures. When the upper and lower chips are joined to each other at high temperatures, however, misalignment between the upper and lower chips can occur due to expansion and contraction of the chips, which often results in electrical connection failure between the upper and lower chips.
The through electrode method has a further problem that, if the plurality of chips stacked include one or more defective chips, it is difficult to replace the defective chip(s) with non-defective one(s). In a layered chip package fabricated by the through electrode method, the respective through electrodes of the upper and lower chips are connected to each other by means of, for example, soldering. To remove a defective chip from the layered chip package, it is therefore necessary to melt solder between the defective chip and another chip by heating. This heating also melts solder between non-defective chips, and can thereby cause oxidation or flowing-out of the solder between the non-defective chips. As a result, electrical connection failure can occur between the non-defective chips. For this reason, according to the through electrode method, it is difficult to replace one or more defective chips, if included in the stack of a plurality of chips, with non-defective one(s). This can result in a reduction in yield and an increase in cost for the layered chip package.
U.S. Pat. No. 5,953,588 discloses a method of manufacturing a layered chip package as described below. In this method, a plurality of chips cut out from a processed wafer are embedded into an embedding resin and then a plurality of leads to be connected to each chip are formed, whereby a structure called a neo-wafer is fabricated. Next, the neo-wafer is diced to form a plurality of structures each called a neo-chip. Each neo-chip includes: one or more chips; resin surrounding the chip(s); and a plurality of leads. The plurality of leads connected to each chip each have an end face exposed at a side surface of the neo-chip. Next, a plurality of kinds of neo-chips are laminated into a stack. In the stack, the respective end faces of the plurality of leads connected to the chips of each layer are exposed at the same side surface of the stack.
Keith D. Gann, “Neo-Stacking Technology”, HDI Magazine, December 1999, discloses fabricating a stack by the same method as U.S. Pat. No. 5,953,588, and forming wiring on two side surfaces of the stack.
The manufacturing method disclosed in U.S. Pat. No. 5,953,588 involves a number of process steps and this raises the cost for the layered chip package. According to this method, after the plurality of chips cut out from the processed wafer are embedded into the embedding resin, the plurality of leads to be connected to each chip are formed to fabricate the neo-wafer, as described above. Accurate alignment of the plurality of chips is therefore required when fabricating the neo-wafer. This is also a factor that raises the cost for the layered chip package.
U.S. Pat. No. 7,127,807 B2 discloses a multilayer module formed by stacking a plurality of active layers each including a flexible polymer substrate with at least one electronic element and a plurality of electrically-conductive traces formed within the substrate. According to this multilayer module, however, it is impossible to increase the proportion of the area occupied by the electronic element in each active layer, and consequently it is difficult to achieve higher integration.
OBJECT AND SUMMARY OF THE INVENTION
It is an object of the present invention to provide a layered chip package including a plurality of chips stacked and a method of manufacturing the same that make it possible to mass-produce the layered chip package at low cost in a short period of time.
A first layered chip package of the present invention includes a plurality of layer portions stacked. Each of the plurality of layer portions includes a semiconductor chip having a first surface with a device formed thereon, and a second surface opposite to the first surface. The plurality of layer portions include at least a pair of layer portions that are disposed such that the first surfaces of the respective semiconductor chips face toward each other.
A second layered chip package of the present invention includes: a main body having a top surface, a bottom surface and four side surfaces; and wiring disposed on at least one of the side surfaces of the main body. The main body includes a plurality of layer portions stacked. Each of the plurality of layer portions includes: a semiconductor chip having a first surface with a device formed thereon, a second surface opposite to the first surface, and four side surfaces; an insulating portion covering at least one of the four side surfaces of the semiconductor chip; and a plurality of electrodes connected to the semiconductor chip. The insulating portion has at least one end face located at the at least one of the side surfaces of the main body on which the wiring is disposed. Each of the plurality of electrodes has an end face that is surrounded by the insulating portion and located at the at least one of the side surfaces of the main body on which the wiring is disposed. The wiring is connected to the end faces of the plurality of electrodes of the plurality of layer portions. The plurality of layer portions include at least a pair of layer portions that are disposed such that the first surfaces of the respective semiconductor chips face toward each other.
In the second layered chip package of the present invention, the pair of layer portions may comprise a first layer portion including a first semiconductor chip and a second layer portion including a second semiconductor chip. The first semiconductor chip may include a plurality of first terminals aligned in a predetermined order, and the second semiconductor chip may include a plurality of second terminals aligned in a predetermined order in correspondence with the first terminals. The first layer portion may include, as the plurality of electrodes, a plurality of first electrodes connected to the plurality of first terminals. The second layer portion may include, as the plurality of electrodes, a plurality of second electrodes connected to the plurality of second terminals. In this case, as seen in one direction under a condition in which the first and second layer portions are disposed such that the respective first surfaces of the first and second semiconductor chips face toward each other, the order in which the second terminals are aligned may be the reverse of the order in which the first terminals are aligned, the end faces of the first electrodes located at the at least one of the side surfaces of the main body may be aligned in an order that is the same as the order in which the corresponding first terminals are aligned, and the end faces of the second electrodes located at the at least one of the side surfaces of the main body may be aligned in an order that is the reverse of the order in which the corresponding second terminals are aligned.
A first manufacturing method of the present invention is a method of manufacturing a layered chip package that includes a plurality of layer portions stacked, wherein: each of the plurality of layer portions includes a semiconductor chip having a first surface with a device formed thereon and a second surface opposite to the first surface; and the plurality of layer portions include at least a pair of layer portions that are disposed such that the first surfaces of the respective semiconductor chips face toward each other.
The first manufacturing method for the layered chip package includes the steps of fabricating a layered substructure by stacking a plurality of substructures in correspondence with the order of stacking of the plurality of layer portions of the layered chip package, wherein the plurality of substructures respectively correspond to the plurality of layer portions of the layered chip package, each substructure including a plurality of its corresponding layer portions and being intended to be cut later at a boundary between every adjacent ones of the plurality of its corresponding layer portions; and fabricating a plurality of layered chip packages by using the layered substructure.
The step of fabricating the layered substructure includes the steps of:
fabricating a first pre-polishing substructure by performing processing on a first surface of a semiconductor wafer having the first surface and a second surface that face toward opposite directions, the first pre-polishing substructure having a first surface and a second surface that respectively correspond to the first surface and the second surface of the semiconductor wafer and including a plurality of pre-semiconductor-chip portions aligned;
fabricating a second pre-polishing substructure by performing processing on a first surface of a semiconductor wafer having the first surface and a second surface that face toward opposite directions, the second pre-polishing substructure having a first surface and a second surface that respectively correspond to the first surface and the second surface of the semiconductor wafer and including a plurality of pre-semiconductor-chip portions aligned;
bonding the first and second pre-polishing substructures to each other such that the respective first surfaces of the first and second pre-polishing substructures face toward each other; and
polishing the respective second surfaces of the first and second pre-polishing substructures in a bonded state so as to obtain a stack of a first substructure and a second substructure, the first substructure being formed by thinning the first pre-polishing substructure by the polishing, the second substructure being formed by thinning the second pre-polishing substructure by the polishing.
In the first manufacturing method for the layered chip package of the present invention, the step of fabricating the layered substructure may further include the step of bonding a plurality of stacks together, each of the plurality of stacks being fabricated through a series of steps from the step of fabricating the first pre-polishing substructure to the step of polishing.
A layered chip package manufactured by a second manufacturing method of the present invention includes: a main body having a top surface, a bottom surface and four side surfaces; and wiring disposed on at least one of the side surfaces of the main body. The main body includes a plurality of layer portions stacked. Each of the plurality of layer portions includes: a semiconductor chip having a first surface with a device formed thereon, a second surface opposite to the first surface, and four side surfaces; an insulating portion covering at least one of the four side surfaces of the semiconductor chip; and a plurality of electrodes connected to the semiconductor chip. The insulating portion has at least one end face located at the at least one of the side surfaces of the main body on which the wiring is disposed. Each of the plurality of electrodes has an end face that is surrounded by the insulating portion and located at the at least one of the side surfaces of the main body on which the wiring is disposed. The wiring is connected to the end faces of the plurality of electrodes of the plurality of layer portions. The plurality of layer portions include at least a pair of layer portions that are disposed such that the first surfaces of the respective semiconductor chips face toward each other.
The second manufacturing method for the layered chip package includes the steps of: fabricating a layered substructure by stacking a plurality of substructures in correspondence with the order of stacking of the plurality of layer portions of the layered chip package, wherein the plurality of substructures respectively correspond to the plurality of layer portions of the layered chip package, each substructure including a plurality of its corresponding layer portions and being intended to be cut later at a boundary between every adjacent ones of the plurality of its corresponding layer portions; and fabricating a plurality of layered chip packages by using the layered substructure.
In the second manufacturing method for the layered chip package, the step of fabricating the layered substructure includes the steps of:
fabricating a first pre-substructure wafer by performing processing on a first surface of a semiconductor wafer having the first surface and a second surface that face toward opposite directions, the first pre-substructure wafer having a first surface and a second surface that respectively correspond to the first surface and the second surface of the semiconductor wafer and including a plurality of pre-semiconductor-chip portions aligned;
fabricating a second pre-substructure wafer by performing processing on a first surface of a semiconductor wafer having the first surface and a second surface that face toward opposite directions, the second pre-substructure wafer having a first surface and a second surface that respectively correspond to the first surface and the second surface of the semiconductor wafer and including a plurality of pre-semiconductor-chip portions aligned;
fabricating a first pre-polishing substructure having a first surface and a second surface that respectively correspond to the first surface and the second surface of the first pre-substructure wafer, wherein the first pre-polishing substructure is fabricated through: forming in the first pre-substructure wafer at least one groove that extends to be adjacent to at least one of the pre-semiconductor-chip portions, the at least one groove opening at the first surface of the first pre-substructure wafer and having a bottom that does not reach the second surface of the first pre-substructure wafer; forming an insulating layer to fill the at least one groove, the insulating layer being intended to become part of the insulating portion later; and forming the plurality of electrodes such that part of each of the electrodes lies on the insulating layer;
fabricating a second pre-polishing substructure having a first surface and a second surface that respectively correspond to the first surface and the second surface of the second pre-substructure wafer, wherein the second pre-polishing substructure is fabricated through: forming in the second pre-substructure wafer at least one groove that extends to be adjacent to at least one of the pre-semiconductor-chip portions, the at least one groove opening at the first surface of the second pre-substructure wafer and having a bottom that does not reach the second surface of the second pre-substructure wafer; forming an insulating layer to fill the at least one groove, the insulating layer being intended to become part of the insulating portion later; and forming the plurality of electrodes such that part of each of the electrodes lies on the insulating layer;
bonding the first and second pre-polishing substructures to each other such that the respective first surfaces of the first and second pre-polishing substructures face toward each other; and
polishing the respective second surfaces of the first and second pre-polishing substructures in a bonded state so as to obtain a stack of a first substructure and a second substructure, the first substructure being formed by thinning the first pre-polishing substructure by the polishing, the second substructure being formed by thinning the second pre-polishing substructure by the polishing.
In the second manufacturing method for the layered chip package, the pair of layer portions may comprise a first layer portion including a first semiconductor chip and a second layer portion including a second semiconductor chip. The first semiconductor chip may include a plurality of first terminals aligned in a predetermined order, and the second semiconductor chip may include a plurality of second terminals aligned in a predetermined order in correspondence with the first terminals. The first layer portion may include, as the plurality of electrodes, a plurality of first electrodes connected to the plurality of first terminals. The second layer portion may include, as the plurality of electrodes, a plurality of second electrodes connected to the plurality of second terminals. In this case, as seen in one direction under a condition in which the first and second layer portions are disposed such that the respective first surfaces of the first and second semiconductor chips face toward each other, the order in which the second terminals are aligned may be the reverse of the order in which the first terminals are aligned, the end faces of the first electrodes located at the at least one of the side surfaces of the main body may be aligned in an order that is the same as the order in which the corresponding first terminals are aligned, and the end faces of the second electrodes located at the at least one of the side surfaces of the main body may be aligned in an order that is the reverse of the order in which the corresponding second terminals are aligned.
In the second manufacturing method for the layered chip package of the present invention, in the step of polishing, the second surface of the first pre-polishing substructure may be polished until the at least one groove of the first pre-polishing substructure becomes exposed, and the second surface of the second pre-polishing substructure may be polished until the at least one groove of the second pre-polishing substructure becomes exposed.
In the second manufacturing method for the layered chip package of the present invention, the step of fabricating the layered substructure may further include the step of bonding a plurality of stacks together, each of the plurality of stacks being fabricated through a series of steps from the step of fabricating the first pre-substructure wafer to the step of polishing.
In each of the step of fabricating the first pre-polishing substructure and the step of fabricating the second pre-polishing substructure, an alignment mark may be formed on the insulating layer simultaneously with the formation of the plurality of electrodes and, in the step of bonding the plurality of stacks together, alignment of the plurality of stacks may be performed using the alignment mark. In this case, the insulating layer may be transparent.
In the second manufacturing method for the layered chip package, the step of fabricating a plurality of layered chip packages may include the steps of forming a main body aggregate by cutting the layered substructure, the main body aggregate including a plurality of pre-main-body portions each of which will later become the main body, the plurality of pre-main-body portions being aligned in one direction that is orthogonal to the stacking direction of the plurality of layer portions; forming the wiring for each of the pre-main-body portions of the main body aggregate; and cutting the main body aggregate after the formation of the wiring so as to separate the plurality of pre-main-body portions from each other so that each of them becomes the main body and the plurality of layered chip packages are thereby formed. In this case, in the step of forming the main body aggregate, the insulating layer may be cut to form a cut surface along a direction in which the at least one groove extends, whereby part of the at least one end face of the insulating portion may be formed by the cut surface of the insulating layer and the end faces of the plurality of electrodes may be exposed.
In the step of forming the wiring, a plurality of main body aggregates may be arranged in the stacking direction of the plurality of layer portions and then the wiring may be formed for each of the pre-main-body portions of the plurality of main body aggregates.
In each of the step of fabricating the first pre-polishing substructure and the step of fabricating the second pre-polishing substructure, an alignment mark may be formed on the insulating layer simultaneously with the formation of the plurality of electrodes and, in the step of forming the wiring, alignment of the plurality of main body aggregates to be arranged in the stacking direction of the plurality of layer portions may be performed using the alignment mark. In this case, the insulating layer may be transparent.
According to the layered chip package and its manufacturing method of the present invention, it is possible to mass-produce the layered chip package at low cost in a short period of time.
Other and further objects, features and advantages of the invention will appear more fully from the following description.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a perspective view of a layered chip package of a first embodiment of the invention.
FIG. 2 is an exploded perspective view of a pair of layer portions included in the layered chip package of FIG. 1.
FIG. 3 is a cross-sectional view of a portion of a pre-substructure wafer fabricated in a step of a manufacturing method for the layered chip package of the first embodiment of the invention.
FIG. 4 is a cross-sectional view of a portion of a pre-polishing substructure main body fabricated in a step that follows the step of FIG. 3.
FIG. 5 is a cross-sectional view of a portion of a structure fabricated in a step that follows the step of FIG. 4.
FIG. 6 is a cross-sectional view of a portion of a pre-polishing substructure fabricated in a step that follows the step of FIG. 5.
FIG. 7 is a cross-sectional view of a portion of a stack of layers fabricated in a step that follows the step of FIG. 6.
FIG. 8 is a cross-sectional view of a portion of a stack of layers fabricated in a step that follows the step of FIG. 7.
FIG. 9 is a perspective view of the pre-substructure wafer fabricated in the step of FIG. 3.
FIG. 10 is a cross-sectional view illustrating an example of the internal structure of a pre-semiconductor-chip portion of the pre-substructure wafer of FIG. 9.
FIG. 11 is a perspective view of a portion of the pre-polishing substructure main body fabricated in the step of FIG. 4.
FIG. 12 is a perspective view of a portion of the pre-polishing substructure fabricated in the step of FIG. 6.
FIG. 13 is a perspective view of a portion of a substructure fabricated in the step of FIG. 8.
FIG. 14 is a plan view showing an example of layouts of a plurality of terminals and a plurality of electrodes in a first substructure shown in FIG. 8.
FIG. 15 is a plan view showing an example of layouts of a plurality of terminals and a plurality of electrodes in a second substructure shown in FIG. 8.
FIG. 16 is a cross-sectional view of a portion of a stack of layers fabricated in a step that follows the step of FIG. 8.
FIG. 17 is a cross-sectional view of a portion of a stack of layers fabricated in a step that follows the step of FIG. 16.
FIG. 18 is a cross-sectional view of a portion of a layered substructure fabricated in a step that follows the step of FIG. 17.
FIG. 19 is a perspective view of the layered substructure fabricated in the step that follows the step of FIG. 17.
FIG. 20 is a cross-sectional view of a portion of a main body aggregate fabricated in a step that follows the step of FIG. 18.
FIG. 21 is a perspective view of an example of the main body aggregate fabricated in the step of FIG. 20.
FIG. 22 is a perspective view of another example of the main body aggregate fabricated in the step of FIG. 20.
FIG. 23 is a perspective view of a portion of the main body aggregate fabricated in the step of FIG. 20.
FIG. 24 is an illustrative view showing an example of a method of arranging a plurality of main body aggregates in the manufacturing method for the layered chip package of the first embodiment of the invention.
FIG. 25 is a perspective view showing a state in which a plurality of main body aggregates are arranged with a jig bonded to each of the main body aggregates.
FIG. 26 is a perspective view showing a state in which a plurality of main body aggregates are arranged without any jig bonded to each of the main body aggregates.
FIG. 27 is a perspective view of a portion of the main body aggregate having undergone the formation of wiring.
FIG. 28 is a perspective view showing a plurality of layered chip packages formed by cutting the main body aggregate.
FIG. 29 is a perspective view showing an example of use of the layered chip package of the first embodiment of the invention.
FIG. 30 is a perspective view showing another example of use of the layered chip package of the first embodiment of the invention.
FIG. 31 is a perspective view showing still another example of use of the layered chip package of the first embodiment of the invention.
FIG. 32 is a perspective view of one of layer portions included in a layered chip package of a second embodiment of the invention.
FIG. 33 is a perspective view of a portion of a pre-polishing substructure main body of the second embodiment of the invention.
FIG. 34 is a perspective view of a layered chip package of a third embodiment of the invention.
FIG. 35 is a perspective view of one of layer portions included in the layered chip package of the third embodiment of the invention.
FIG. 36 is a cross-sectional view of a portion of a pre-polishing substructure main body of the third embodiment of the invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS First Embodiment
Embodiments of the present invention will now be described in detail with reference to the drawings. Reference is first made to FIG. 1 to describe the configuration of a layered chip package of a first embodiment of the invention. FIG. 1 is a perspective view of the layered chip package of the first embodiment. As shown in FIG. 1, the layered chip package 1 of the first embodiment includes a main body 2 that is rectangular-solid-shaped. The main body 2 has a top surface 2 a, a bottom surface 2 b, a first side surface 2 c and a second side surface 2 d facing toward opposite directions, and a third side surface 2 e and a fourth side surface 2 f facing toward opposite directions.
The layered chip package 1 further includes wiring disposed on at least one of the side surfaces of the main body 2. In the example shown in FIG. 1, the layered chip package 1 includes first wiring 3A disposed on the first side surface 2 c of the main body 2, and second wiring 3B disposed on the second side surface 2 d of the main body 2.
The main body 2 includes a plurality of layer portions stacked. By way of example, FIG. 1 shows that the main body 2 includes eight layer portions 11, 12, 13, 14, 15, 16, 17 and 18 that are stacked in this order from the bottom. The number of the layer portions to be included in the main body 2 is not limited to eight, and may be any plural number. In the following description, any layer portion is represented by reference numeral 10.
The main body 2 further includes a terminal layer 20 laid on the uppermost layer portion 18. Every vertically adjacent two of the layer portions are bonded to each other with an adhesive, and so are the layer portion 18 and the terminal layer 20 to each other. The layer portions 11 to 18 and the terminal layer 20 each have a top surface, a bottom surface, and four side surfaces. The terminal layer 20 includes a terminal layer main body 21 having a top surface and a bottom surface, and a plurality of pad-shaped terminals 22 disposed on the top surface of the terminal layer main body 21. The plurality of pad-shaped terminals 22 function as external connecting terminals of the layered chip package 1. Some of the pad-shaped terminals 22 each have an end face located at the side surface 2 c of the main body 2, and the first wiring 3A is connected to these end faces. Other some of the pad-shaped terminals 22 each have an end face located at the side surface 2 d of the main body 2, and the second wiring 3B is connected to these end faces.
FIG. 2 is an exploded perspective view of a pair of layer portions included in the layered chip package 1 of FIG. 1. While FIG. 2 shows a pair of layer portions 11 and 12 only, a pair of layer portions 13 and 14, a pair of layer portions 15 and 16, and a pair of layer portions 17 and 18 each have the same configuration as the pair of layer portions 11 and 12 shown in FIG. 2.
As shown in FIG. 2, each of the layer portions 11 and 12 includes a semiconductor chip 30. The semiconductor chip 30 has: a first surface 30 a having a device formed thereon; a second surface 30 b opposite to the first surface 30 a; a first side surface 30 c and a second side surface 30 d facing toward opposite directions; and a third side surface 30 e and a fourth side surface 30 f facing toward opposite directions. The side surfaces 30 c, 30 d, 30 e and 30 f respectively face toward the side surfaces 2 c, 2 d, 2 e and 2 f of the main body 2. The layer portions 11 and 12 are disposed such that the first surfaces 30 a of their respective semiconductor chips 30 face toward each other. The layered chip package 1 of FIG. 1 includes four pairs of layer portions 10, each pair of layer portions 10 being disposed such that the first surfaces 30 a of their respective semiconductor chips 30 face toward each other.
Each of the layer portions 11 and 12 further includes: an insulating portion 31 covering at least one of the four side surfaces of the semiconductor chip 30; and a plurality of electrodes 32 connected to the semiconductor chip 30. The insulating portion 31 has at least one end face 31 a located at the at least one of the side surfaces of the main body 2 on which the wiring is disposed. In the example shown in FIG. 2, the insulating portion 31 covers all of the four side surfaces of the semiconductor chip 30, and has four end faces 31 a that are respectively located at the four side surfaces of the main body 2. In this example, the insulating portion 31 further covers the first surface 30 a of the semiconductor chip 30.
In the example shown in FIG. 2, the plurality of electrodes 32 include a plurality of first electrodes 32A and a plurality of second electrodes 32B. Each of the plurality of first electrodes 32A has an end face 32Aa that is located at the first side surface 2 c of the main body 2 and surrounded by the insulating portion 31. Each of the plurality of second electrodes 32B has an end face 32Ba that is located at the second side surface 2 d of the main body 2 and surrounded by the insulating portion 31. The first wiring 3A disposed on the first side surface 2 c of the main body 2 is connected to the end faces 32Aa of the plurality of first electrodes 32A of the plurality of layer portions 10. The second wiring 3B disposed on the second side surface 2 d of the main body 2 is connected to the end faces 32Ba of the plurality of second electrodes 32B of the plurality of layer portions 10. In the following description, any electrode is represented by reference numeral 32, and the end face of any electrode 32 is represented by reference numeral 32 a.
The semiconductor chip 30 may be a memory chip constituting a memory such as a flash memory, DRAM, SRAM, MRAM, PROM or FeRAM. In this case, a large-capacity memory is provided by the layered chip package 1 including a plurality of semiconductor chips 30. Furthermore, according to the layered chip package 1 of the present embodiment, it is possible to easily provide memory of various capacities such as 64 GB (gigabytes), 128 GB and 256 GB by changing the number of the semiconductor chips 30 included in the layered chip package 1.
The layered chip package 1 may include a plurality of semiconductor chips 30 serving as memory chips that constitute different types of memory. The layered chip package 1 may include a semiconductor chip 30 serving as a memory chip, and another semiconductor chip 30 serving as a controller for controlling the memory chip.
The semiconductor chips 30 are not limited to memory chips, and may provide other devices such as CPUs, sensors, and driving circuits for sensors. The layered chip package 1 of the present embodiment is particularly suitable for providing an SiP.
If the yield of the semiconductor chips 30 is high, the number of the layer portions to be included in the main body 2 may be as large as, for example, eight or sixteen, because there is a low possibility that reworking (remaking) of the layered chip package 1 will be required due to the presence of defective semiconductor chips 30 in the layered chip package 1. On the other hand, if the yield of the semiconductor chips 30 is low, it is preferred that the number of the layer portions to be included in the main body 2 be as small as, for example, two or four, so as to facilitate reworking of the layered chip package 1.
A manufacturing method for the layered chip package 1 of the present embodiment will now be described. The manufacturing method for the layered chip package 1 of the present embodiment includes the steps of: fabricating a layered substructure; and fabricating a plurality of layered chip packages 1 by using the layered substructure. In the step of fabricating the layered substructure, the layered substructure is fabricated by stacking a plurality of substructures in correspondence with the order of stacking of the plurality of layer portions 10 of the layered chip package 1, wherein the plurality of substructures respectively correspond to the plurality of layer portions 10 of the layered chip package 1, each substructure including a plurality of its corresponding layer portions 10 and being intended to be cut later at a boundary between every adjacent ones of the plurality of its corresponding layer portions 10. The plurality of substructures may each include a plurality of layer portions 10 of the same kind.
With reference to FIG. 3 to FIG. 19, a detailed description will now be made on the step of fabricating the layered substructure in the manufacturing method for the layered chip package 1 of the present embodiment. In the step of fabricating the layered substructure, first, a plurality of pre-substructure wafers that respectively correspond to the plurality of layer portions 10 of the layered chip package 1 are fabricated.
FIG. 3 shows a step of fabricating a single pre-substructure wafer. In this step, a semiconductor wafer 100 having a first surface 100 a and a second surface 100 b that face toward opposite directions is subjected to processing, such as a wafer process, at the first surface 100 a, to thereby fabricate a pre-substructure wafer 101 that includes a plurality of pre-semiconductor-chip portions 30P aligned. The plurality of pre-semiconductor-chip portions 30P each include a device, and are to become the plurality of semiconductor chips 30 later. The plurality of pre-semiconductor-chip portions 30P of the pre-substructure wafer 101 may later become a plurality of the same kind of semiconductor chips 30. The pre-substructure wafer 101 has a first surface 101 a corresponding to the first surface 100 a of the semiconductor wafer 100, and a second surface 101 b corresponding to the second surface 100 b of the semiconductor wafer 100. In the pre-substructure wafer 101, the plurality of pre-semiconductor-chip portions 30P may be aligned in a row, or may be aligned in a plurality of rows such that a plurality of ones of the pre-semiconductor-chip portions 30P are aligned in each of vertical and horizontal directions. In the following description, it is assumed that the plurality of pre-semiconductor-chip portions 30P are aligned in a plurality of rows such that a plurality of ones of the pre-semiconductor-chip portions 30P are aligned in each of vertical and horizontal directions in the pre-substructure wafer 101.
The semiconductor wafer 100 may be a silicon wafer, for example. The wafer process is a process in which a wafer is processed into a plurality of devices that are not yet separated into a plurality of chips. In the pre-substructure wafer 101, the first surface 101 a is a device formation surface on which devices are formed. Each of the plurality of pre-semiconductor-chip portions 30P has a plurality of pad-shaped terminals 34 disposed on the first surface 101 a of the pre-substructure wafer 101.
FIG. 9 is a perspective view of the pre-substructure wafer 101. As shown in FIG. 9, the pre-substructure wafer 101 is provided with a plurality of scribe lines 102A and a plurality of scribe lines 102B. The scribe lines 102A extend horizontally to pass through boundaries between every two pre-semiconductor-chip portions 30P that are vertically adjacent to each other. The scribe lines 102B extend vertically to pass through boundaries between every two pre-semiconductor-chip portions 30P that are horizontally adjacent to each other.
FIG. 10 is a cross-sectional view illustrating an example of the internal structure of each pre-semiconductor-chip portion 30P of the pre-substructure wafer 101 of FIG. 9. Here is given an example in which a plurality of memory cells of a flash memory are formed as a device in the pre-semiconductor-chip portion 30P. FIG. 10 shows one of the plurality of memory cells as a device formed in the pre-semiconductor-chip portion 30P. The memory cell 40 includes a source 42 and a drain 43 formed near a surface of a P-type silicon substrate 41 composed of the semiconductor wafer 100, i.e., near the first surface 100 a of the semiconductor wafer 100. The source 42 and the drain 43 are both N-type regions. The source 42 and the drain 43 are disposed at a predetermined distance from each other so that a channel composed of a portion of the P-type silicon substrate 41 is provided between the source 42 and the drain 43. The memory cell 40 further includes an insulating film 44, a floating gate 45, an insulating film 46 and a control gate 47 that are stacked in this order on the surface of the substrate 41 at the location between the source 42 and the drain 43. The memory cell 40 further includes an insulating layer 48 covering the source 42, the drain 43, the insulating film 44, the floating gate 45, the insulating film 46 and the control gate 47. The insulating layer 48 has contact holes that open at the tops of the source 42, the drain 43 and the control gate 47, respectively. The memory cell 40 includes a source electrode 52, a drain electrode 53, and a control gate electrode 57 that are formed on the insulating layer 48 at locations above the source 42, the drain 43 and the control gate 47, respectively. The source electrode 52, the drain electrode 53 and the control gate electrode 57 are connected to the source 42, the drain 43 and the control gate 47, respectively, through the respective contact holes.
A plurality of pre-substructure wafers 101 that respectively correspond to the plurality of layer portions 10 of the layered chip package 1 are each fabricated through the step described with reference to FIG. 3.
FIG. 4 shows a step that follows the step of FIG. 3. In this step, first, a protection film 103 made of, for example, photoresist, is formed to cover the entire first surface 101 a of the pre-substructure wafer 101. Next, at least one groove 104 is formed in the pre-substructure wafer 101. The at least one groove 104 opens at the first surface 101 a of the pre-substructure wafer 101 and extends to be adjacent to at least one of the pre-semiconductor-chip portions 30P. Here, a plurality of grooves 104 are formed as shown in FIG. 4. At the positions of the boundaries between every two adjacent pre-semiconductor-chip portions 30P, the grooves 104 are formed to pass through the boundaries between every two adjacent pre-semiconductor-chip portions 30P. In this way, a pre-polishing substructure main body 105 is formed by the pre-substructure wafer 101 having undergone the formation of the plurality of grooves 104 therein. The pre-polishing substructure main body 105 includes the plurality of pre-semiconductor-chip portions 30P. The pre-polishing substructure main body 105 has a first surface 105 a and a second surface 105 b. The first surface 105 a corresponds to the first surface 100 a of the semiconductor wafer 100 and the first surface 101 a of the pre-substructure wafer 101. The second surface 105 b corresponds to the second surface 100 b of the semiconductor wafer 100 and the second surface 101 b of the pre-substructure wafer 101. The pre-polishing substructure main body 105 further has the plurality of grooves 104 that open at the first surface 105 a. In the pre-polishing substructure main body 105, the first surface 105 a is a device formation surface on which devices are formed.
The plurality of grooves 104 are formed along the scribe lines 102A and 102B shown in FIG. 9. The grooves 104 are formed such that their bottoms do not reach the second surface 101 b of the pre-substructure wafer 101. The grooves 104 are each 10 to 150 μm wide, for example. The grooves 104 are each 30 to 150 μm deep, for example. The grooves 104 may be formed using a dicing saw, or by etching such as reactive ion etching.
FIG. 11 shows a portion of the pre-polishing substructure main body 105 fabricated in the step of FIG. 4. In the present embodiment, the plurality of grooves 104 include a plurality of first grooves 104A and a plurality of second grooves 104B. The first grooves 104A and the second grooves 104B extend in directions orthogonal to each other. FIG. 11 shows only one each of the first and second grooves 104A and 104B. The first grooves 104A are formed along the scribe lines 102A shown in FIG. 9, and the second grooves 104B are formed along the scribe lines 102B shown in FIG. 9.
FIG. 5 shows a step that follows the step of FIG. 4. In this step, first, an insulating layer 106 is formed to fill the plurality of grooves 104 of the pre-polishing substructure main body 105 and to cover the plurality of terminals 34. The insulating layer 106 will later become part of the insulating portion 31. Next, a plurality of openings 106 a for exposing the terminals 34 are formed in the insulating layer 106.
The insulating layer 106 may be formed of a resin such as an epoxy resin or a polyimide resin. The insulating layer 106 may also be formed of a photosensitive material such as a polyimide resin containing a sensitizer. If the insulating layer 106 is formed of a photosensitive material, the openings 106 a of the insulating layer 106 may be formed by photolithography. If the insulating layer 106 is formed of a non-photosensitive material, the openings 106 a of the insulating layer 106 may be formed by selectively etching the insulating layer 106.
The insulating layer 106 may include a first layer that fills the grooves 104, and a second layer that covers the first layer and the terminals 34. In this case, the openings 106 a are formed in the second layer. Both of the first layer and the second layer may be formed of a resin such as an epoxy resin or a polyimide resin. The second layer may be formed of a photosensitive material such as a polyimide resin containing a sensitizer. If the second layer is formed of a photosensitive material, the openings 106 a may be formed in the second layer by photolithography. If the second layer is formed of a non-photosensitive material, the openings 106 a may be formed in the second layer by selectively etching the second layer.
It is preferable that the insulating layer 106 be formed of a resin having a low thermal expansion coefficient. Forming the insulating layer 106 of a resin having a low thermal expansion coefficient serves to facilitate cutting of the insulating layer 106 when the insulating layer 106 is cut later with a dicing saw.
It is preferable that the insulating layer 106 be transparent. If the insulating layer 106 is transparent, it is possible to easily recognize alignment marks that will be formed on the insulating layer 106 later, through the insulating layer 106.
FIG. 6 shows a step that follows the step of FIG. 5. In this step, the plurality of electrodes 32 are formed such that part of each of the electrodes 32 lies on the insulating layer 106. The electrodes 32 are connected to the terminals 34 through the openings 106 a. FIG. 12 shows a portion of the structure fabricated in the step of FIG. 6. FIG. 6 and FIG. 12 show an example in which electrodes 32 extending from one of two adjacent pre-semiconductor-chip portions 30P are coupled to those extending from the other of the two adjacent pre-semiconductor-chip portions 30P. However, it is not necessarily required that electrodes 32 extending from one of two adjacent pre-semiconductor-chip portions 30P be coupled to those extending from the other of the two adjacent pre-semiconductor-chip portions 30P.
The electrodes 32 are formed of a conductive material such as Cu. The electrodes 32 are formed by frame plating, for example. In this case, first, a seed layer for plating is formed on the insulating layer 106. Next, a frame having grooves is formed on the seed layer. The frame is formed by patterning a photoresist layer by photolithography, for example. Next, plating layers to become part of the electrodes 32 are formed by plating on the seed layer in the grooves of the frame. Next, the frame is removed and the seed layer except portions thereof located below the plating layers is also removed by etching. As a result, the electrodes 32 are formed of the plating layers and the portions of the seed layer remaining therebelow.
As shown in FIG. 12, in the step of forming the plurality of electrodes 32, a plurality of alignment marks 107 are formed on the insulating layer 106 simultaneously with the formation of the plurality of electrodes 32. The alignment marks 107 are disposed above the grooves 104. The material and forming method of the alignment marks 107 are the same as those of the electrodes 32.
A pre-polishing substructure 109 shown in FIG. 6 and FIG. 12 is thus fabricated. The pre-polishing substructure 109 includes: the pre-polishing substructure main body 105; the insulating layer 106 that fills the grooves 104 of the pre-polishing substructure main body 105 and that will later become part of the insulating portion 31; the plurality of electrodes 32 each having a portion lying on the insulating layer 106; and the plurality of alignment marks 107 disposed on the insulating layer 106. The pre-polishing substructure 109 has a first surface 109 a and a second surface 109 b. The first surface 109 a corresponds to the first surface 100 a of the semiconductor wafer 100 and the first surface 101 a of the pre-substructure wafer 101. The second surface 109 b corresponds to the second surface 100 b of the semiconductor wafer 100 and the second surface 101 b of the pre-substructure wafer 101.
A plurality of pre-polishing substructures 109 that respectively correspond to the plurality of layer portions 10 of the layered chip package 1 are each fabricated through the steps described with reference to FIG. 4 to FIG. 6.
FIG. 7 shows a step that follows the step of FIG. 6. In this step, two pre-polishing substructures 109 are bonded to each other with an insulating adhesive such that their respective first surfaces 109 a face toward each other. A stack including the two pre-polishing substructures 109 is thereby fabricated. An insulating layer 111 formed by the adhesive covers the electrodes 32 and will become part of the insulating portion 31. It is preferred that the insulating layer 111 be transparent. Hereinafter, the lower one of the two pre-polishing substructures 109 shown in FIG. 7 will be called a first pre-polishing substructure 109. The pre-substructure wafer 101 serving as a basis for fabricating the first pre-polishing substructure 109 will be hereinafter called a first pre-substructure wafer 101. The upper one of the two pre-polishing substructures 109 shown in FIG. 7 will be hereinafter called a second pre-polishing substructure 109. The pre-substructure wafer 101 serving as a basis for fabricating the second pre-polishing substructure 109 will be hereinafter called a second pre-substructure wafer 101.
Next, both surfaces of the stack shown in FIG. 7, that is, the second surface 109 b of the first pre-polishing substructure 109 and the second surface 109 b of the second pre-polishing substructure 109, are polished. This polishing is performed until the plurality of grooves 104 become exposed. In FIG. 7 the broken lines indicate the positions of the second surfaces 109 b after the polishing.
FIG. 8 shows the stack having undergone the polishing of both surfaces as described above. As a result of polishing the second surface 109 b of the first pre-polishing substructure 109, the first pre-polishing substructure 109 is thinned by the polishing and thereby a substructure 110 is formed. This substructure 110 will be hereinafter called a first substructure 110. Similarly, as a result of polishing the second surface 109 b of the second pre-polishing substructure 109, the second pre-polishing substructure 109 is thinned by the polishing and thereby a substructure 110 is formed. This substructure 110 will be hereinafter called a second substructure 110. Each of the first and second substructures 110 has a thickness of, for example, 30 to 100 μm. Each substructure 110 has a first surface 110 a corresponding to the first surface 109 a of the pre-polishing substructure 109, and a second surface 110 b opposite to the first surface 110 a. The second surface 110 b is the polished surface.
In the step of polishing both surfaces of the stack including the two substructures 109 as above, after one of the two surfaces of the stack is polished, a plate-shaped jig 112 shown in FIG. 8 is bonded to the polished surface and then the other surface is polished. Bonding the jig 112 to the polished surface of the stack facilitates handling of the stack and prevents the stack from being damaged in a subsequent step. If the insulating layers 106 and 111 are transparent, using a transparent jig such as an acrylic plate or a glass plate as the jig 112 allows the alignment marks 107 of the two substructures 110 included in the stack to be visible through the jig 112 and the insulating layers 106 and 111, all of which are transparent. As a result, as will be described later, when two or more of the stacks of FIG. 8 are stacked on each other, it is possible to perform alignment of the stacks through the use of the alignment marks 107.
FIG. 13 shows a portion of each substructure 110 fabricated in the step of FIG. 8. As previously described, by polishing the second surface 109 b of the pre-polishing substructure 109 until the grooves 104 become exposed, the plurality of pre-semiconductor-chip portions 30P are separated from each other and thereby become the semiconductor chips 30. The first surface 30 a of each semiconductor chip 30 corresponds to the first surface 100 a of the semiconductor wafer 100, and the second surface 30 b of each semiconductor chip 30 corresponds to the second surface 100 b of the semiconductor wafer 100. The plurality of terminals 34 of each semiconductor chip 30 are disposed on the first surface 30 a.
Reference will now be made to FIG. 14 and FIG. 15 to describe an example of the layout of the terminals 34 and the electrodes 32 in the first substructure 110 and the layout of the terminals 34 and the electrodes 32 in the second substructure 110. FIG. 14 shows the terminals 34 and the electrodes 32 of the first substructure 110 as seen from the first surface 110 a of the first substructure 110. FIG. 15 shows the terminals 34 and the electrodes 32 of the second substructure 110 as seen from the second surface 110 b of the second substructure 110. The substructures 110 will be cut later along the scribe lines 102A shown in FIG. 14 and FIG. 15, and this will form the end faces of the electrodes 32 located at one of the side surfaces of the main body 2.
Each of the semiconductor chips 30 included in the first substructure 110 shown in FIG. 14 will be hereinafter called a first semiconductor chip 30. Each of the semiconductor chips 30 included in the second substructure 110 shown in FIG. 15 will be hereinafter called a second semiconductor chip 30.
As shown in FIG. 14, the first semiconductor chip 30 includes a plurality of first terminals 34 aligned in a predetermined order. Here, of the plurality of first terminals 34, attention is focused on nine terminals aligned along one side of the first surface 30 a of the semiconductor chip 30, as shown in FIG. 14. In FIG. 14 the nine terminals are indicated with reference characters A to I. In the first semiconductor chip 30, the terminals A to I are aligned in a row in the order of A to I in the direction from left to right in FIG. 14.
The second semiconductor chip 30 shown in FIG. 15 includes a plurality of second terminals 34 aligned in a predetermined order in correspondence with the first terminals 34 of the first semiconductor chip 30 of FIG. 14. In particular, the second semiconductor chip 30 includes terminals A to I that respectively correspond to the terminals A to I of the first semiconductor chip 30 and that are aligned similarly to the terminals A to I of the first semiconductor chip 30. As seen from the first surface 30 a of the semiconductor chip 30, the order in which the terminals A to I are aligned is the same between the first and second semiconductor chips 30. However, under the condition in which the first and second semiconductor chips 30 are disposed such that their respective first surfaces 30 a face toward each other, as seen in one direction, such as in the direction from the second surface 30 b of the second semiconductor chip 30, the order in which the terminals A to I of the second semiconductor chip 30 are aligned is the reverse of the order in which the terminals A to I of the first semiconductor chip 30 are aligned, as shown in FIG. 14 and FIG. 15.
Here, of the end faces of the plurality of electrodes 32 to be formed later at the positions of the scribe lines 102A shown in FIG. 14 and FIG. 15, those corresponding to the terminals A to I of the semiconductor chip 30 are also indicated with reference characters A to I. In the first substructure 110, as seen in one direction, the end faces A to I of the electrodes 32 to be formed at the positions of the scribe lines 102A are aligned in the same order as that in which the corresponding terminals A to I are aligned, as shown in FIG. 14. In other words, the plurality of electrodes 32 of the first substructure 110 are formed in such a pattern that the order in which the end faces A to I of the electrodes 32 are aligned is the same as the order in which the corresponding terminals A to I are aligned.
In contrast, in the second substructure 110, as seen in one direction, the end faces A to I of the electrodes 32 to be formed at the positions of the scribe lines 102A are aligned in the reverse order to that in which the corresponding terminals A to I are aligned, as shown in FIG. 15. In other words, the plurality of electrodes 32 of the second substructure 110 are formed in such a pattern that the order in which the end faces A to I of the electrodes 32 are aligned is the reverse of the order in which the corresponding terminals A to I are aligned.
In the layered chip package 1 fabricated by using the layered substructure including the first and second substructures 110 shown in FIG. 14 and FIG. 15, as seen in one direction, the order in which the terminals A to I of the second semiconductor chip 30 are aligned is the reverse of the order in which the terminals A to I of the first semiconductor chip 30 are aligned. The end faces of electrodes 32 that are located at one side surface of the main body 2 and connected to the terminals A to I of the first semiconductor chip 30 are aligned in the same order as that in which the corresponding terminals A to I are aligned, whereas the end faces of electrodes 32 that are located at one side surface of the main body 2 and connected to the terminals A to I of the second semiconductor chip 30 are aligned in the reverse order to that in which the corresponding terminals A to I are aligned. As a result, at one side surface of the main body 2, the end faces of electrodes 32 that are connected to the terminals A to I of the first semiconductor chip 30 and the end faces of electrodes 32 that are connected to the terminals A to I of the second semiconductor chip 30 are aligned in the same order.
Here, consideration is given to a case in which, in a pair of layer portions included in the layered chip package 1, the first and second semiconductor chips 30 having the terminals 34 aligned in the same way are disposed such that the respective first surfaces 30 a face toward each other and corresponding terminals 34 of the first and second semiconductor chips 30 are connected to each other. In this case, according to the example of the layouts of the terminals 34 and the electrodes 32 of the first and second substructures 110 shown in FIG. 14 and FIG. 15, the end faces of electrodes 32 that are connected to the terminals 34 of the first semiconductor chip 30 and the end faces of electrodes 32 that are connected to the terminals 34 of the second semiconductor chip 30 are aligned in the same order at one side surface of the main body 2. This makes it possible to easily connect the corresponding terminals 34 of the first and second semiconductor chips 30 to each other through the wiring 3.
While the foregoing description has been made concerning the terminals 34 aligned along one side of the first surface 30 a of the semiconductor chip 30 shown in each of FIG. 14 and FIG. 15 and the electrodes 32 connected to those terminals 34, the same applies to other terminals 34 aligned along the opposite side to the foregoing side and electrodes 32 connected to those terminals 34.
FIG. 16 shows a step that follows the step of FIG. 8. In this step, two stacks each of which includes two substructures 110 and is bonded to a jig 112 as shown in FIG. 8 are prepared, and the two stacks are bonded to each other with an adhesive to thereby fabricate a stack including four substructures 110. Reference numeral 116 in FIG. 16 indicates an adhesive layer formed by the adhesive. Here, as previously mentioned, if the insulating layers 106 and 111 are transparent, using a transparent jig such as an acrylic plate or a glass plate as the jig 112 allows the alignment marks 107 of the two substructures 110 included in each stack to be visible through the jig 112 and the insulating layers 106 and 111, all of which are transparent. As a result, as will be described later, when the two stacks each including two substructures 110 are bonded to each other, it is possible to perform alignment of the stacks through the use of the alignment marks 107.
FIG. 17 shows a step that follows the step of FIG. 16. In this step, two stacks each of which includes the four substructures 110 as shown in FIG. 16 are prepared, and the two stacks are bonded to each other with an adhesive to thereby fabricate a stack including eight substructures 110.
FIG. 18 and FIG. 19 show a step that follows the step of FIG. 17. In this step, a layered substructure 115 is fabricated by stacking a terminal wafer 120 on the uppermost one of the eight substructures 110 included in the stack fabricated in the step of FIG. 17. The terminal wafer 120 has a wafer main body 121 that is plate-shaped and formed of an insulating material such as a resin or ceramic. The wafer main body 121 includes a plurality of pre-terminal-layer-body portions 21P that will be separated from each other later to thereby become the terminal layer main bodies 21. The terminal wafer 120 further includes a plurality of groups of pad-shaped terminals 22 disposed on the top surface of the wafer main body 121. One each group of pad-shaped terminals 22 is disposed in each pre-terminal-layer-body portion 21P. FIG. 18 and FIG. 19 show an example in which, at the boundaries between every two adjacent pre-terminal-layer-body portions 21P, pad-shaped terminals 22 disposed in one of the two adjacent pre-terminal-layer-body portions 21P are coupled to those disposed in the other of the two adjacent pre-terminal-layer-body portions 21P. However, it is not necessarily required that pad-shaped terminals 22 disposed in one of two adjacent pre-terminal-layer-body portions 21P be coupled to those disposed in the other of the two adjacent pre-terminal-layer-body portions 21P. The wafer main body 121 may be transparent. In this case, alignment marks may be provided on the top surface of the wafer main body 121 at the positions of the boundaries between every two adjacent pre-terminal-layer-body portions 21P.
In the present embodiment, the step of fabricating the layered substructure 115 includes the steps of: fabricating the first pre-substructure wafer 101; fabricating the second pre-substructure wafer 101; fabricating the first pre-polishing substructure 109 by using the first pre-substructure wafer 101; fabricating the second pre-polishing substructure 109 by using the second pre-substructure wafer 101; bonding the first pre-polishing substructure 109 and the second pre-polishing substructure 109 to each other such that the respective first surfaces 109 a of the first and second pre-polishing substructures 109 face toward each other; and polishing the respective second surfaces 109 b of the first pre-polishing substructure 109 and the second pre-polishing substructure 109 in the bonded state.
Each of the first and second pre-substructure wafers 101 is fabricated through the step described with reference to FIG. 3. Each of the first and second pre-polishing substructures 109 is fabricated through the steps described with reference to FIG. 4 to FIG. 6. Through the step of polishing the respective second surfaces 109 b of the first pre-polishing substructure 109 and the second pre-polishing substructure 109 in the bonded state, a stack of the first substructure 110 and the second substructure 110 is obtained. The first substructure 110 is formed by thinning the first pre-polishing substructure 109 by the polishing, and the second substructure 110 is formed by thinning the second pre-polishing substructure 109 by the polishing.
If each pre-polishing substructure 109 is polished alone into the substructure 110, the substructure 110 becomes difficult to handle and also becomes susceptible to damage, as the substructure 110 is made thin to a thickness of, for example, 30 to 100 μm. In addition, because of a difference in thermal expansion coefficient between the semiconductor chip 30 and the insulating layer 106 in the substructure 110, the substructure 110 will become curved as it becomes thin. This also makes it difficult to handle the substructure 110 and makes the substructure 110 susceptible to damage.
According to the present embodiment, the first pre-polishing substructure 109 and the second pre-polishing substructure 109 are bonded to each other such that their respective first surfaces 109 a face toward each other, and the respective second surfaces 109 b of the first pre-polishing substructure 109 and the second pre-polishing substructure 109 in the bonded state are polished. This provides a stack of the first substructure 110 and the second substructure 110, wherein the first substructure 110 is formed by thinning the first pre-polishing substructure 109 by the polishing, and the second substructure 110 is formed by thinning the second pre-polishing substructure 109 by the polishing. The strength of the stack of the first and second substructures 110 is greater than that of each substructure 110 alone. Consequently, the present embodiment makes it easier to handle the first and second substructures 110 and makes the substructures 110 resistant to damage.
The present embodiment provides a stack of the first and second substructures 110 that are bonded to each other such that their respective first surfaces 110 a face toward each other. If a stress that acts to curve the substructure 110 alone is present in each of the first and second substructures 110, it is possible, according to the present embodiment, to cancel out the stresses of the first and second substructures 110. Consequently, it is possible to maintain the flatness of the first and second substructures 110.
A description will now be made on the step of fabricating a plurality of layered chip packages 1 by using the layered substructure 115. In this step, first, as shown in FIG. 20, the layered substructure 115 is cut with a dicing saw along the first grooves 104A of FIG. 13 to provide a plurality of main body aggregates 130. FIG. 21 shows an example of each main body aggregate 130. FIG. 22 shows another example of each main body aggregate 130. As shown in FIG. 21 and FIG. 22, each main body aggregate 130 includes a plurality of pre-main-body portions 2P that are aligned in one direction that is orthogonal to the stacking direction of the plurality of layer portions 10 of the layered chip package 1. Each of the pre-main-body portions 2P will become the main body 2 later. The main body aggregate 130 shown in FIG. 21 is obtained by cutting the layered substructure 115 in which the wafer main body 121 of the terminal wafer 120 is transparent and alignment marks 123 are provided on the top surface of the wafer main body 121 at the positions of the boundaries between every adjacent two of the pre-terminal-layer-body portions 21P. The main body aggregate 130 shown in FIG. 22 is obtained by cutting the layered substructure 115 in which the alignment marks 123 are not provided on the top surface of the wafer main body 121. While FIG. 21 and FIG. 22 show that the main body aggregate 130 includes five pre-main-body portions 2P, the main body aggregate 130 can include any plural number of pre-main-body portions 2P.
The layered substructure 115 may be cut in the state of being bonded to a plate-shaped jig or to a wafer sheet that is typically used for dicing a wafer. FIG. 20 shows the example in which the layered substructure 115 has been cut in the state of being bonded to a plate-shaped jig 125. While FIG. 20 shows that the jig 125 is not cut, the jig 125 may be cut together with the layered substructure 115.
As shown in FIG. 21 and FIG. 22, the main body aggregate 130 has a top surface, a bottom surface and four side surfaces. A jig 126 may be bonded to the bottom surface of the main body aggregate 130. The jig 126 may be one obtained by cutting the jig 125 bonded to the layered substructure 115 when cutting the layered substructure 115.
In the step of cutting the layered substructure 115, the insulating layer 106 is cut such that a cut surface is formed along the direction in which the first groove 104A of FIG. 13 extends FIG. 23 shows part of the main body aggregate 130 formed by cutting the layered substructure 115. As shown in FIG. 23, the insulating layer 106 becomes an insulating layer 31A by being cut. The insulating layer 31A is part of the insulating portion 31. In addition, part of the end face 31 a of the insulating portion 31 is formed by the cut surface of the insulating layer 106, that is, a cut surface 31Aa of the insulating layer 31A.
In the step of cutting the layered substructure 115, the insulating layer 113 covering the electrodes 32 is also cut when the insulating layer 106 is cut. By being cut, the insulating layer 113 becomes an insulating layer 31B that is another part of the insulating portion 31. In addition, another part of the end face 31 a of the insulating portion 31 is formed by the cut surface of the insulating layer 113, that is, a cut surface 31Ba of the insulating layer 31B.
In the step of cutting the layered substructure 115, by cutting the insulating layer 106, the end faces 32 a of the plurality of electrodes 32 are exposed from the end face 31 a of the insulating portion 31. The end faces 32 a are surrounded by the insulating portion 31.
By cutting the layered substructure 115, the end faces 32 a of the plurality of electrodes 32 appear at two of the four side surfaces of the main body aggregate 130, the two of the four side surfaces each being parallel to the direction in which the plurality of pre-main-body portions 2P are aligned. To be more specific, the end faces 32Aa of the plurality of electrodes 32A of all the layer portions 10 included in the main body aggregate 130 appear at one of the above two side surfaces of the main body aggregate 130, whereas the end faces 32Ba of the plurality of electrodes 32B of all the layer portions 10 included in the main body aggregate 130 appear at the other of the two side surfaces of the main body aggregate 130 that is opposite to the one mentioned above.
In the step of fabricating the plurality of layered chip packages 1, after cutting the layered substructure 115, polishing is performed on the two side surfaces of the main body aggregate 130 at which the end faces 32 a of the electrodes 32 appear. Next, the wiring 3A, 3B is formed for each of the pre-main-body portions 2P of the main body aggregate 130. In the step of forming the wiring 3A, 3B, a plurality of main body aggregates 130 may be arranged in the stacking direction of the plurality of layer portions 10 and then the wiring 3A, 3B may be formed for each of the pre-main-body portions 2P of the plurality of main body aggregates 130 simultaneously. It is thereby possible to form the wiring 3A, 3B for a large number of pre-main-body portions 2P in a short time.
FIG. 24 shows an example of a method of arranging a plurality of main body aggregates 130. In this example, a plurality of main body aggregates 130 each of which has the jig 126 bonded thereto are arranged on a table 142, while performing alignment, in the stacking direction of the plurality of layer portions 10 by using a chip bonding apparatus capable of recognizing and controlling the position of a chip. Reference numeral 141 in FIG. 24 indicates a head for holding a chip. In this example, a main body aggregate 130 with the jig 126 bonded thereto is held by the head 141 and placed to a desired position on the table 142 while recognizing and controlling the position of the main body aggregate 130. FIG. 25 shows a state in which a plurality of main body aggregates 130 each of which has the jig 126 bonded thereto are arranged in the stacking direction of the plurality of layer portions 10. The plurality of main body aggregates 130 thus arranged may be fixed by being bonded to each other such that they are easily separable.
When arranging the plurality of main body aggregates 130, the position of the edge of each main body aggregate 130 and/or the positions of the end faces 32 a of the electrodes 32 that appear at the side surfaces of each main body aggregate 130 may be recognized with an image recognizer included in the chip bonding apparatus. It is thereby possible to recognize and control the position of each main body aggregate 130.
Alternatively, a plurality of main body aggregates 130 each of which is without the jig 126 bonded thereto may be arranged in the stacking direction of the plurality of layer portions 10 while performing alignment. FIG. 26 shows the plurality of main body aggregates 130 arranged in such a manner. In this case, too, the plurality of main body aggregates 130 thus arranged may be fixed by being bonded to each other such that they are easily separable.
In the case of arranging a plurality of main body aggregates 130 each of which is without the jig 126 bonded thereto, if the portions to become the insulating portion 31 and the terminal layer main body 21 are transparent and consequently at least either the alignment marks 107 or 123 are observable, the position of each main body aggregate 130 may be recognized and controlled by recognizing at least either the alignment marks 107 or 123 through the use of the image recognizer included in the chip bonding apparatus. In this case, the alignment marks are observed in the direction of the arrow 143 in FIG. 24.
Reference is now made to FIG. 27 to describe the step of forming the wiring 3A, 3B. In this step, the wiring 3A, 3B is formed for each of the pre-main-body portions 2P of the main body aggregate 130. The wiring 3A, 3B is formed by frame plating, for example. In this case, first, a seed layer for plating is formed on the side surface of the main body aggregate 130 on which the wiring 3A is to be formed. Next, a frame having grooves is formed on the seed layer. The frame is formed by patterning a photoresist film by photolithography, for example. Next, plating layers to become part of the wiring 3A is formed by plating on the seed layer in the grooves of the frame. Next, the frame is removed and the seed layer except portions thereof located below the plating layers is removed by etching. As a result, the wiring 3A is formed of the plating layers and the portions of the seed layer remaining therebelow. Next, the wiring 3B is formed in the same way as the wiring 3A on the side surface of the main body aggregate 130 on which the wiring 3B is to be formed. FIG. 27 shows a portion of the main body aggregate 130 having undergone the formation of the wiring 3A, 3B.
Reference is now made to FIG. 28 to describe the step of cutting the main body aggregate 130. In this step, the main body aggregate 130 is cut to separate the plurality of pre-main-body portions 2P included in the main body aggregate 130 from each other so that each of the pre-main-body portions 2P becomes the main body 2 and a plurality of layered chip packages 1 are thereby formed. In this way, as shown in FIG. 28, a plurality of layered chip packages 1 are manufactured at the same time.
The layered chip package 1 of the present embodiment can be used as it is as a single electronic component. For example, it is possible to mount the layered chip package 1 on a wiring board by a flip-chip technique by placing the layered chip package 1 on the wiring board such that the plurality of pad-shaped terminals 22 face downward.
For example, if a device for use with the layered chip package 1 has a recessed portion to accommodate the layered chip package 1, the layered chip package 1 can be inserted to the recessed portion such that the plurality of pad-shaped terminals 22 face upward. It is thereby possible to connect the pad-shaped terminals 22 to circuits in the device.
FIG. 29 shows an example of use of the layered chip package 1. In this example, bonding wires 160 are connected at one end to the plurality of pad-shaped terminals 22 of the layered chip package 1. The other end of each of the bonding wires 160 is connected to a terminal of a device for use with the layered chip package 1.
FIG. 30 and FIG. 31 show other examples of use of the layered chip package 1. In each of these examples, the layered chip package 1 is mounted to a lead frame having a plurality of pins 161 and is sealed with a molded resin. The plurality of pad-shaped terminals 22 of the layered chip package 1 are connected to the plurality of pins 161. The molded resin forms a protection layer 162 for protecting the layered chip package 1. FIG. 30 shows an example in which the plurality of pins 161 extend horizontally. FIG. 31 shows an example in which the plurality of pins 161 are folded downward.
As described so far, according to the present embodiment, it is possible to provide a layered chip package 1 that includes a plurality of chips 30 stacked and that is capable of achieving higher integration. The layered chip package 1 of the present embodiment includes a main body 2 having a top surface, a bottom surface and four side surfaces, and wiring 3 disposed on at least one of the side surfaces of the main body 2. The main body 2 includes a plurality of layer portions 10 stacked. Each of the plurality of layer portions 10 includes: a semiconductor chip 30 having a first surface with a device formed thereon, a second surface opposite to the first surface, and four side surfaces; an insulating portion 31 covering at least one of the four side surfaces of the semiconductor chip 30; and a plurality of electrodes 32 connected to the semiconductor chip 30. The insulating portion 31 has at least one end face 31 a located at the at least one of the side surfaces of the main body 2 on which the wiring 3 is disposed. Each of the plurality of electrodes 32 has an end face 32 a that is surrounded by the insulating portion 31 and located at the at least one of the side surfaces of the main body 2 on which the wiring 3 is disposed. The wiring 3 is connected to the end faces 32 a of the plurality of electrodes 32 of the plurality of layer portions 10.
According to the present embodiment, the plurality of semiconductor chips 30 stacked are electrically connected through the wiring 3 disposed on at least one of the side surfaces of the main body 2. Consequently, the present embodiment is free from the problems of the wire bonding method, that is, the problem that it is difficult to reduce the distance between electrodes so as to avoid contact between wires, and the problem that high resistances of the wires hamper a high-speed operation of a circuit.
Compared with the through electrode method, the present embodiment has the following advantages. First, the present embodiment does not require formation of through electrodes in each chip and consequently does not require a large number of steps for forming through electrodes in each chip.
According to the present embodiment, electrical connection between the plurality of semiconductor chips 30 is established through the wiring 3 disposed on at least one of the side surfaces of the main body 2. Consequently, the present embodiment provides higher reliability of electrical connection between chips as compared with the case of using through electrodes to establish electrical connection between chips.
Furthermore, according to the present embodiment, it is possible to easily change the line width and thickness of the wiring 3. Consequently, it is possible to respond to future demands for finer wiring 3.
The through electrode method requires that the through electrodes of upper and lower chips be connected to each other by means of, for example, soldering at high temperatures. In contrast, according to the present embodiment, it is possible to form the wiring 3 at lower temperatures because the wiring 3 can be formed by plating. According to the present embodiment, it is also possible to perform bonding of the plurality of layer portions 10 at low temperatures. Consequently, it is possible to prevent the chips 30 from suffering damage from heat.
The through electrode method further requires that upper and lower chips be accurately aligned for connecting the through electrodes of the upper and lower chips to each other. In contrast, according to the present embodiment, electrical connection between the semiconductor chips 30 is performed not at an interface between every vertically adjacent two of the layer portions 10 but through the use of the wiring 3 disposed on at least one of the side surfaces of the main body 2. Consequently, the accuracy required for alignment of the plurality of layer portions 10 is lower than that required for alignment of a plurality of chips in the through electrode method.
According to the through electrode method, the through electrodes of upper and lower chips are connected to each other by means of, for example, soldering. Consequently, if the plurality of chips stacked include one or more defective chips, it is difficult to replace the defective chip(s) with non-defective one(s). In contrast, according to the present embodiment, it is easy to replace one or more defective chips, if included in the layered chip package 1, with non-defective one(s). To replace a defective chip with a non-defective one, first, the wiring 3 is removed by means of, for example, polishing. Next, the main body 2 is disassembled to separate at least a layer portion 10 including a defective chip 30 from the other layer portions 10, and the defective chip 30 is taken out. According to the present embodiment, every vertically adjacent two of the layer portions 10 are bonded to each other with an adhesive, so that it is easy to separate them from each other. Next, the main body 2 is reconstructed with a non-defective chip 30 in place of the defective chip 30. Next, polishing is performed on the side surface(s) of the reconstructed main body 2 on which the wiring 3 is to be formed, and then the wiring 3 is formed on the polished side surface(s).
The manufacturing method for the layered chip package of the present embodiment allows a reduction in the number of steps and consequently allows a reduction in cost for the layered chip package, compared with the manufacturing method for a layered chip package disclosed in U.S. Pat. No. 5,953,588.
From the foregoing, the present embodiment makes it possible to mass-produce the layered chip package 1 at low cost in a short period of time.
According to the manufacturing method for the layered chip package of the present embodiment, it is possible to easily reduce the thicknesses of the plurality of substructures 110 to constitute the layered substructure 115 while preventing damage to the substructures 110. This allows a high-yield manufacture of the layered chip package 1 that achieves a reduction in size and a high level of integration.
Second Embodiment
A second embodiment of the present invention will now be described. The appearance of the layered chip package 1 of the second embodiment is as shown in FIG. 1, as in the case of the first embodiment.
FIG. 32 is a perspective view of a layer portion 10 of the second embodiment. According to the second embodiment, the third side surface 30 e and the fourth side surface 30 f of the semiconductor chip 30 are respectively located at the third side surface 2 e and the fourth side surface 2 f of the main body 2. The first side surface 30 c and the second side surface 30 d of the semiconductor chip 30 respectively face toward the first side surface 2 c and the second side surface 2 d of the main body. In the second embodiment, of the four side surfaces of the semiconductor chip 30, the first side surface 30 c and the second side surface 30 d are covered with the insulating portion 31 whereas the third side surface 30 e and the fourth side surface 30 f are not covered with the insulating portion 31.
Reference is now made to FIG. 33 to describe differences of the manufacturing method for the layered chip package 1 of the second embodiment from the method of the first embodiment. FIG. 33 shows a portion of the pre-polishing substructure main body 105 fabricated in the step of FIG. 4 according to the second embodiment. According to the second embodiment, in the step of FIG. 4, the plurality of first grooves 104A along the plurality of scribe lines 102A shown in FIG. 9 are only formed as the plurality of grooves 104. In other words, the plurality of second grooves 104B (see FIG. 11) along the plurality of scribe lines 102B are not formed in the second embodiment, although they are formed in the first embodiment. According to the second embodiment, in the step of FIG. 28 the main body aggregate 130 is cut along the scribe lines 102B and the pre-semiconductor-chip portions 30P are thereby separated from each other to become the semiconductor chips 30. By cutting the main body aggregate 130 along the scribe lines 102B, the third side surface 30 e and the fourth side surface 30 f of each semiconductor chip 30 are formed.
Compared with the first embodiment, the second embodiment allows an increase in proportion of the area occupied by the semiconductor chip 30 in each layer portion 10, and consequently allows the layered chip package 1 to achieve a higher level of integration. The remainder of configuration, function and effects of the second embodiment are similar to those of the first embodiment.
Third Embodiment
A third embodiment of the present invention will now be described. FIG. 34 is a perspective view of the layered chip package 1 of the third embodiment. As shown in FIG. 34, the layered chip package 1 of the third embodiment has, as the wiring 3 disposed on at least one of the side surfaces of the main body 2, only the wiring 3A disposed on the first side surface 2 c of the main body 2. The wiring 3B (see FIG. 1) disposed on the second side surface 2 d of the main body 2 in the first and second embodiments is not provided in the third embodiment. Furthermore, in the third embodiment, all of the plurality of pad-shaped terminals 22 included in the terminal layer 20 each have an end face located at the side surface 2 c of the main body 2. The wiring 3A is connected to the end face of each of the pad-shaped terminals 22.
FIG. 35 is a perspective view of a layer portion 10 of the third embodiment. In the third embodiment, as shown in FIG. 35, the second side surface 30 d, the third side surface 30 e and the fourth side surface 30 f of the semiconductor chip 30 are respectively located at the second side surface 2 d, the third side surface 2 e and the fourth side surface 2 f of the main body 2. The first side surface 30 c of the semiconductor chip 30 faces toward the first side surface 2 c of the main body. In the third embodiment, of the four side surfaces of the semiconductor chip 30, the first side surface 30 c is covered with the insulating portion 31 whereas the second side surface 30 d, the third side surface 30 e and the fourth side surface 30 f are not covered with the insulating portion 31.
In the third embodiment, each layer portion 10 includes only the plurality of first electrodes 32A as the plurality of electrodes 32 connected to the semiconductor chip 30. Each of the plurality of electrodes 32A has an end face 32Aa located at the first side surface 2 c of the main body 2 and surrounded by the insulating portion 31. The wiring 3A disposed on the first side surface 2 c of the main body 2 is connected to the end faces 32Aa of the plurality of electrodes 32A of the plurality of layer portions 10.
Reference is now made to FIG. 36 to describe differences of the manufacturing method for the layered chip package 1 of the third embodiment from the method of the first embodiment. FIG. 36 shows a portion of the pre-polishing substructure main body 105 of the third embodiment. According to the third embodiment, after the pre-substructure wafer 101 is fabricated in the step of FIG. 3, a protection film 103 made of photoresist or the like is formed to cover the entire first surface 101 a of the pre-substructure wafer 101. Next, a plurality of grooves 104 that open at the first surface 101 a of the pre-substructure wafer 101 and extend to be adjacent to at least one of the pre-semiconductor-chip portions 30P are formed in the pre-substructure wafer 101. As a result, the pre-polishing substructure main body 105 is formed by the pre-substructure wafer 101 having undergone the formation of the plurality of grooves 104 therein.
In the third embodiment, only a plurality of first grooves 104A along every other scribe line 102A of the plurality of scribe lines 102A shown in FIG. 9 are formed as the plurality of grooves 104. Consequently, according to the third embodiment, no groove is formed between two pre-semiconductor-chip portions 30P located between adjacent two of the grooves 104A. In FIG. 36 the alternate long and short dashed line 202 indicates the boundary between two pre-semiconductor-chip portions 30P located between adjacent two of the grooves 104A.
According to the third embodiment, in the step of forming a plurality of main body aggregates 130 (see FIG. 20) by cutting the layered substructure 115, the layered substructure 115 is cut along each of the plurality of scribe lines 102A. At the positions of scribe lines 102A with the grooves 104A formed therealong, as shown in FIG. 23, the insulating layer 106 formed in the grooves 104A is cut to form the insulating layer 31A, and the insulating layer 113 covering the electrodes 32 is cut to form the insulating layer 31B. The cut surface 31Aa of the insulating layer 31A and the cut surface 31Ba of the insulating layer 31B constitute the end face 31 a of the insulating portion 31.
At the positions of scribe lines 102A without the grooves 104A formed therealong, i.e., at the positions indicated by the alternate long and short dashed line 202 of FIG. 36, the second side surface 30 d of each semiconductor chip 30 is formed by cutting the layered substructure 115 along the scribe lines 102A in the step of forming a plurality of main body aggregates 130 (see FIG. 20).
In the third embodiment, as in the second embodiment, the plurality of second grooves 104B (see FIG. 11) along the scribe lines 102B are not formed. According to the third embodiment, in the step of FIG. 28 the main body aggregate 130 is cut along the scribe lines 102B and the pre-semiconductor-chip portions 30P are thereby separated from each other to become the semiconductor chips 30. By cutting the main body aggregate 130 along the scribe lines 102B, the third side surface 30 e and the fourth side surface 30 f of each semiconductor chip 30 are also formed.
Compared with the first and second embodiments, the third embodiment allows an increase in proportion of the area occupied by the semiconductor chip 30 in each layer portion 10, and consequently allows the layered chip package 1 to achieve a higher level of integration. The remainder of configuration, function and effects of the third embodiment are similar to those of the first embodiment.
The present invention is not limited to the foregoing embodiments but can be carried out in various modifications. For example, while in the foregoing embodiments a plurality of main body aggregates 130 are arranged and then the wiring 3 is formed for the pre-main-body portions 2P of the plurality of main body aggregates 130 at the same time, the wiring 3 may be formed for the pre-main-body portions 2P of a single main body aggregate 130 without arranging a plurality of main body aggregates 130.
In addition, after the main body 2 is formed by cutting the main body aggregate 130 having undergone the formation of the wiring 3, another wiring may be formed on a surface formed for the main body 2 as a result of cutting the main body aggregate 130.
In addition, the terminal layer 20 may be eliminated from the main body 2 of the layered chip package 1 and part of the wiring 3 may also function as external connecting terminals.
It is apparent that the present invention can be carried out in various forms and modifications in the light of the foregoing descriptions. Accordingly, within the scope of the following claims and equivalents thereof, the present invention can be carried out in forms other than the foregoing most preferred embodiments.

Claims (2)

1. A layered chip package comprising:
a main body having a top surface, a bottom surface and four side surfaces; and
wiring disposed on at least one of the side surfaces of the main body, wherein:
the main body includes a plurality of layer portions stacked;
each of the plurality of layer portions includes: a semiconductor chip having a first surface with a device formed thereon, a second surface opposite to the first surface, and four side surfaces; an insulating portion covering at least one of the four side surfaces of the semiconductor chip; and a plurality of electrodes connected to the semiconductor chip;
the insulating portion has at least one end face located at the at least one of the side surfaces of the main body on which the wiring is disposed;
each of the plurality of electrodes has an end face that is surrounded by the insulating portion and located at the at least one of the side surfaces of the main body on which the wiring is disposed;
the wiring is connected to the end faces of the plurality of electrodes of the plurality of layer portions; and
the plurality of layer portions include at least a pair of layer portions that are disposed such that the first surfaces of the respective semiconductor chips face toward each other.
2. The layered chip package according to claim 1, wherein:
the pair of layer portions comprises a first layer portion including a first semiconductor chip and a second layer portion including a second semiconductor chip;
the first semiconductor chip includes a plurality of first terminals aligned in a predetermined order;
the second semiconductor chip includes a plurality of second terminals aligned in a predetermined order in correspondence with the first terminals;
the first layer portion includes, as the plurality of electrodes, a plurality of first electrodes connected to the plurality of first terminals;
the second layer portion includes, as the plurality of electrodes, a plurality of second electrodes connected to the plurality of second terminals; and
as seen in one direction under a condition in which the first and second layer portions are disposed such that the respective first surfaces of the first and second semiconductor chips face toward each other, the order in which the second terminals are aligned is the reverse of the order in which the first terminals are aligned, the end faces of the first electrodes located at the at least one of the side surfaces of the main body are aligned in an order that is the same as the order in which the corresponding first terminals are aligned, and the end faces of the second electrodes located at the at least one of the side surfaces of the main body are aligned in an order that is the reverse of the order in which the corresponding second terminals are aligned.
US12/216,143 2008-06-30 2008-06-30 Layered chip package and method of manufacturing same Expired - Fee Related US7868442B2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US12/216,143 US7868442B2 (en) 2008-06-30 2008-06-30 Layered chip package and method of manufacturing same
JP2009148254A JP5275915B2 (en) 2008-06-30 2009-06-23 Multilayer chip package
US12/805,446 US7863095B2 (en) 2008-06-30 2010-07-30 Method of manufacturing layered chip package
JP2013089040A JP5576962B2 (en) 2008-06-30 2013-04-22 Manufacturing method of layered chip package

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/216,143 US7868442B2 (en) 2008-06-30 2008-06-30 Layered chip package and method of manufacturing same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/805,446 Division US7863095B2 (en) 2008-06-30 2010-07-30 Method of manufacturing layered chip package

Publications (2)

Publication Number Publication Date
US20090321956A1 US20090321956A1 (en) 2009-12-31
US7868442B2 true US7868442B2 (en) 2011-01-11

Family

ID=41446418

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/216,143 Expired - Fee Related US7868442B2 (en) 2008-06-30 2008-06-30 Layered chip package and method of manufacturing same
US12/805,446 Expired - Fee Related US7863095B2 (en) 2008-06-30 2010-07-30 Method of manufacturing layered chip package

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/805,446 Expired - Fee Related US7863095B2 (en) 2008-06-30 2010-07-30 Method of manufacturing layered chip package

Country Status (2)

Country Link
US (2) US7868442B2 (en)
JP (2) JP5275915B2 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110189820A1 (en) * 2010-02-04 2011-08-04 Headway Technologies, Inc. Method of manufacturing layered chip package
US20110221073A1 (en) * 2009-02-06 2011-09-15 Headway Technologies, Inc. Layered chip package with wiring on the side surfaces
US8358015B2 (en) 2011-06-09 2013-01-22 Headway Technologies, Inc. Layered chip package and method of manufacturing same
US8426981B2 (en) * 2011-09-22 2013-04-23 Headway Technologies, Inc. Composite layered chip package
US8441112B2 (en) 2010-10-01 2013-05-14 Headway Technologies, Inc. Method of manufacturing layered chip package
US8541887B2 (en) 2010-09-03 2013-09-24 Headway Technologies, Inc. Layered chip package and method of manufacturing same
US8618646B2 (en) 2010-10-12 2013-12-31 Headway Technologies, Inc. Layered chip package and method of manufacturing same
US8653639B2 (en) 2011-06-09 2014-02-18 Headway Technologies, Inc. Layered chip package and method of manufacturing same

Families Citing this family (209)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8395191B2 (en) 2009-10-12 2013-03-12 Monolithic 3D Inc. Semiconductor device and structure
US8669778B1 (en) 2009-04-14 2014-03-11 Monolithic 3D Inc. Method for design and manufacturing of a 3D semiconductor device
US20110031997A1 (en) * 2009-04-14 2011-02-10 NuPGA Corporation Method for fabrication of a semiconductor device and structure
US8362482B2 (en) 2009-04-14 2013-01-29 Monolithic 3D Inc. Semiconductor device and structure
US9577642B2 (en) 2009-04-14 2017-02-21 Monolithic 3D Inc. Method to form a 3D semiconductor device
US9509313B2 (en) 2009-04-14 2016-11-29 Monolithic 3D Inc. 3D semiconductor device
US8754533B2 (en) * 2009-04-14 2014-06-17 Monolithic 3D Inc. Monolithic three-dimensional semiconductor device and structure
US20110199116A1 (en) * 2010-02-16 2011-08-18 NuPGA Corporation Method for fabrication of a semiconductor device and structure
US8058137B1 (en) 2009-04-14 2011-11-15 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
JP5275192B2 (en) * 2009-09-28 2013-08-28 ローム株式会社 Semiconductor device manufacturing method, semiconductor device, and wafer laminated structure
US10388863B2 (en) 2009-10-12 2019-08-20 Monolithic 3D Inc. 3D memory device and structure
US10366970B2 (en) 2009-10-12 2019-07-30 Monolithic 3D Inc. 3D semiconductor device and structure
US8742476B1 (en) 2012-11-27 2014-06-03 Monolithic 3D Inc. Semiconductor device and structure
US12027518B1 (en) 2009-10-12 2024-07-02 Monolithic 3D Inc. 3D semiconductor devices and structures with metal layers
US10043781B2 (en) 2009-10-12 2018-08-07 Monolithic 3D Inc. 3D semiconductor device and structure
US9099424B1 (en) 2012-08-10 2015-08-04 Monolithic 3D Inc. Semiconductor system, device and structure with heat removal
US11018133B2 (en) 2009-10-12 2021-05-25 Monolithic 3D Inc. 3D integrated circuit
US11374118B2 (en) 2009-10-12 2022-06-28 Monolithic 3D Inc. Method to form a 3D integrated circuit
US10354995B2 (en) 2009-10-12 2019-07-16 Monolithic 3D Inc. Semiconductor memory device and structure
US10157909B2 (en) 2009-10-12 2018-12-18 Monolithic 3D Inc. 3D semiconductor device and structure
US10910364B2 (en) 2009-10-12 2021-02-02 Monolitaic 3D Inc. 3D semiconductor device
US11984445B2 (en) 2009-10-12 2024-05-14 Monolithic 3D Inc. 3D semiconductor devices and structures with metal layers
US8461035B1 (en) 2010-09-30 2013-06-11 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US9099526B2 (en) 2010-02-16 2015-08-04 Monolithic 3D Inc. Integrated circuit device and structure
US8492886B2 (en) 2010-02-16 2013-07-23 Monolithic 3D Inc 3D integrated circuit with logic
US8026521B1 (en) 2010-10-11 2011-09-27 Monolithic 3D Inc. Semiconductor device and structure
US8441106B2 (en) * 2010-02-18 2013-05-14 Seagate Technology Llc Apparatus and method for defining laser cleave alignment
US9219005B2 (en) 2011-06-28 2015-12-22 Monolithic 3D Inc. Semiconductor system and device
US9953925B2 (en) 2011-06-28 2018-04-24 Monolithic 3D Inc. Semiconductor system and device
US8901613B2 (en) 2011-03-06 2014-12-02 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US10217667B2 (en) 2011-06-28 2019-02-26 Monolithic 3D Inc. 3D semiconductor device, fabrication method and system
US8163581B1 (en) 2010-10-13 2012-04-24 Monolith IC 3D Semiconductor and optoelectronic devices
US10497713B2 (en) 2010-11-18 2019-12-03 Monolithic 3D Inc. 3D semiconductor memory device and structure
US8273610B2 (en) 2010-11-18 2012-09-25 Monolithic 3D Inc. Method of constructing a semiconductor device and structure
US11482440B2 (en) 2010-12-16 2022-10-25 Monolithic 3D Inc. 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits
US11600667B1 (en) 2010-10-11 2023-03-07 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11024673B1 (en) 2010-10-11 2021-06-01 Monolithic 3D Inc. 3D semiconductor device and structure
US11257867B1 (en) 2010-10-11 2022-02-22 Monolithic 3D Inc. 3D semiconductor device and structure with oxide bonds
US11018191B1 (en) 2010-10-11 2021-05-25 Monolithic 3D Inc. 3D semiconductor device and structure
US10896931B1 (en) 2010-10-11 2021-01-19 Monolithic 3D Inc. 3D semiconductor device and structure
US11158674B2 (en) 2010-10-11 2021-10-26 Monolithic 3D Inc. Method to produce a 3D semiconductor device and structure
US11469271B2 (en) 2010-10-11 2022-10-11 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US10290682B2 (en) 2010-10-11 2019-05-14 Monolithic 3D Inc. 3D IC semiconductor device and structure with stacked memory
US11227897B2 (en) 2010-10-11 2022-01-18 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11315980B1 (en) 2010-10-11 2022-04-26 Monolithic 3D Inc. 3D semiconductor device and structure with transistors
US10978501B1 (en) 2010-10-13 2021-04-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US11855100B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11327227B2 (en) 2010-10-13 2022-05-10 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US12080743B2 (en) 2010-10-13 2024-09-03 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US10998374B1 (en) 2010-10-13 2021-05-04 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11063071B1 (en) 2010-10-13 2021-07-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US11163112B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11984438B2 (en) 2010-10-13 2024-05-14 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11133344B2 (en) 2010-10-13 2021-09-28 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11043523B1 (en) 2010-10-13 2021-06-22 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11869915B2 (en) 2010-10-13 2024-01-09 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11855114B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US12094892B2 (en) 2010-10-13 2024-09-17 Monolithic 3D Inc. 3D micro display device and structure
US11694922B2 (en) 2010-10-13 2023-07-04 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US9197804B1 (en) 2011-10-14 2015-11-24 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US11164898B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11605663B2 (en) 2010-10-13 2023-03-14 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11437368B2 (en) 2010-10-13 2022-09-06 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US10833108B2 (en) 2010-10-13 2020-11-10 Monolithic 3D Inc. 3D microdisplay device and structure
US10679977B2 (en) 2010-10-13 2020-06-09 Monolithic 3D Inc. 3D microdisplay device and structure
US11404466B2 (en) 2010-10-13 2022-08-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US10943934B2 (en) 2010-10-13 2021-03-09 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11929372B2 (en) 2010-10-13 2024-03-12 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11862503B2 (en) 2010-11-18 2024-01-02 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US12125737B1 (en) 2010-11-18 2024-10-22 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US11854857B1 (en) 2010-11-18 2023-12-26 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11004719B1 (en) 2010-11-18 2021-05-11 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US12033884B2 (en) 2010-11-18 2024-07-09 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11901210B2 (en) 2010-11-18 2024-02-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11443971B2 (en) 2010-11-18 2022-09-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11164770B1 (en) 2010-11-18 2021-11-02 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11508605B2 (en) 2010-11-18 2022-11-22 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11094576B1 (en) 2010-11-18 2021-08-17 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11923230B1 (en) 2010-11-18 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11610802B2 (en) 2010-11-18 2023-03-21 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes
US11482439B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors
US11495484B2 (en) 2010-11-18 2022-11-08 Monolithic 3D Inc. 3D semiconductor devices and structures with at least two single-crystal layers
US12100611B2 (en) 2010-11-18 2024-09-24 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11784082B2 (en) 2010-11-18 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11569117B2 (en) 2010-11-18 2023-01-31 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11521888B2 (en) 2010-11-18 2022-12-06 Monolithic 3D Inc. 3D semiconductor device and structure with high-k metal gate transistors
US11615977B2 (en) 2010-11-18 2023-03-28 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11121021B2 (en) 2010-11-18 2021-09-14 Monolithic 3D Inc. 3D semiconductor device and structure
US11804396B2 (en) 2010-11-18 2023-10-31 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US12136562B2 (en) 2010-11-18 2024-11-05 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US12068187B2 (en) 2010-11-18 2024-08-20 Monolithic 3D Inc. 3D semiconductor device and structure with bonding and DRAM memory cells
US11107721B2 (en) 2010-11-18 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure with NAND logic
US11018042B1 (en) 2010-11-18 2021-05-25 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11031275B2 (en) 2010-11-18 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11355381B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11355380B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. Methods for producing 3D semiconductor memory device and structure utilizing alignment marks
US11211279B2 (en) 2010-11-18 2021-12-28 Monolithic 3D Inc. Method for processing a 3D integrated circuit and structure
US11482438B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11735462B2 (en) 2010-11-18 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US8975670B2 (en) 2011-03-06 2015-03-10 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US10388568B2 (en) 2011-06-28 2019-08-20 Monolithic 3D Inc. 3D semiconductor device and system
US8687399B2 (en) 2011-10-02 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US9029173B2 (en) 2011-10-18 2015-05-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8492175B1 (en) * 2011-11-28 2013-07-23 Applied Micro Circuits Corporation System and method for aligning surface mount devices on a substrate
US9000557B2 (en) * 2012-03-17 2015-04-07 Zvi Or-Bach Semiconductor device and structure
US11164811B2 (en) 2012-04-09 2021-11-02 Monolithic 3D Inc. 3D semiconductor device with isolation layers and oxide-to-oxide bonding
US11881443B2 (en) 2012-04-09 2024-01-23 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11088050B2 (en) 2012-04-09 2021-08-10 Monolithic 3D Inc. 3D semiconductor device with isolation layers
US11410912B2 (en) 2012-04-09 2022-08-09 Monolithic 3D Inc. 3D semiconductor device with vias and isolation layers
US11594473B2 (en) 2012-04-09 2023-02-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11616004B1 (en) 2012-04-09 2023-03-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11694944B1 (en) 2012-04-09 2023-07-04 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US8557632B1 (en) 2012-04-09 2013-10-15 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US11735501B1 (en) 2012-04-09 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11476181B1 (en) 2012-04-09 2022-10-18 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US10600888B2 (en) 2012-04-09 2020-03-24 Monolithic 3D Inc. 3D semiconductor device
US8686428B1 (en) 2012-11-16 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US11217565B2 (en) 2012-12-22 2022-01-04 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11967583B2 (en) 2012-12-22 2024-04-23 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11961827B1 (en) 2012-12-22 2024-04-16 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11018116B2 (en) 2012-12-22 2021-05-25 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11309292B2 (en) 2012-12-22 2022-04-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US12051674B2 (en) 2012-12-22 2024-07-30 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11784169B2 (en) 2012-12-22 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11916045B2 (en) 2012-12-22 2024-02-27 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US8674470B1 (en) 2012-12-22 2014-03-18 Monolithic 3D Inc. Semiconductor device and structure
US11063024B1 (en) 2012-12-22 2021-07-13 Monlithic 3D Inc. Method to form a 3D semiconductor device and structure
US10115663B2 (en) 2012-12-29 2018-10-30 Monolithic 3D Inc. 3D semiconductor device and structure
US9385058B1 (en) 2012-12-29 2016-07-05 Monolithic 3D Inc. Semiconductor device and structure
US10903089B1 (en) 2012-12-29 2021-01-26 Monolithic 3D Inc. 3D semiconductor device and structure
US11087995B1 (en) 2012-12-29 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US10600657B2 (en) 2012-12-29 2020-03-24 Monolithic 3D Inc 3D semiconductor device and structure
US11177140B2 (en) 2012-12-29 2021-11-16 Monolithic 3D Inc. 3D semiconductor device and structure
US10651054B2 (en) 2012-12-29 2020-05-12 Monolithic 3D Inc. 3D semiconductor device and structure
US11004694B1 (en) 2012-12-29 2021-05-11 Monolithic 3D Inc. 3D semiconductor device and structure
US11430667B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11430668B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US9871034B1 (en) 2012-12-29 2018-01-16 Monolithic 3D Inc. Semiconductor device and structure
US10892169B2 (en) 2012-12-29 2021-01-12 Monolithic 3D Inc. 3D semiconductor device and structure
US8902663B1 (en) 2013-03-11 2014-12-02 Monolithic 3D Inc. Method of maintaining a memory state
US10325651B2 (en) 2013-03-11 2019-06-18 Monolithic 3D Inc. 3D semiconductor device with stacked memory
US11869965B2 (en) 2013-03-11 2024-01-09 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US11935949B1 (en) 2013-03-11 2024-03-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US12094965B2 (en) 2013-03-11 2024-09-17 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US11088130B2 (en) 2014-01-28 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US11398569B2 (en) 2013-03-12 2022-07-26 Monolithic 3D Inc. 3D semiconductor device and structure
US11923374B2 (en) 2013-03-12 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US10840239B2 (en) 2014-08-26 2020-11-17 Monolithic 3D Inc. 3D semiconductor device and structure
US8994404B1 (en) 2013-03-12 2015-03-31 Monolithic 3D Inc. Semiconductor device and structure
US12100646B2 (en) 2013-03-12 2024-09-24 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US10224279B2 (en) 2013-03-15 2019-03-05 Monolithic 3D Inc. Semiconductor device and structure
US9117749B1 (en) 2013-03-15 2015-08-25 Monolithic 3D Inc. Semiconductor device and structure
US11030371B2 (en) 2013-04-15 2021-06-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11720736B2 (en) 2013-04-15 2023-08-08 Monolithic 3D Inc. Automation methods for 3D integrated circuits and devices
US11341309B1 (en) 2013-04-15 2022-05-24 Monolithic 3D Inc. Automation for monolithic 3D devices
US11574109B1 (en) 2013-04-15 2023-02-07 Monolithic 3D Inc Automation methods for 3D integrated circuits and devices
US9021414B1 (en) 2013-04-15 2015-04-28 Monolithic 3D Inc. Automation for monolithic 3D devices
US11487928B2 (en) 2013-04-15 2022-11-01 Monolithic 3D Inc. Automation for monolithic 3D devices
US11270055B1 (en) 2013-04-15 2022-03-08 Monolithic 3D Inc. Automation for monolithic 3D devices
JP6300301B2 (en) * 2013-11-20 2018-03-28 ローム株式会社 Semiconductor device and manufacturing method of semiconductor device
US11107808B1 (en) 2014-01-28 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure
US10297586B2 (en) 2015-03-09 2019-05-21 Monolithic 3D Inc. Methods for processing a 3D semiconductor device
US12094829B2 (en) 2014-01-28 2024-09-17 Monolithic 3D Inc. 3D semiconductor device and structure
US11031394B1 (en) 2014-01-28 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure
US9936580B1 (en) 2015-01-14 2018-04-03 Vlt, Inc. Method of forming an electrical connection to an electronic module
US11011507B1 (en) 2015-04-19 2021-05-18 Monolithic 3D Inc. 3D semiconductor device and structure
US10825779B2 (en) 2015-04-19 2020-11-03 Monolithic 3D Inc. 3D semiconductor device and structure
US10381328B2 (en) 2015-04-19 2019-08-13 Monolithic 3D Inc. Semiconductor device and structure
US11056468B1 (en) * 2015-04-19 2021-07-06 Monolithic 3D Inc. 3D semiconductor device and structure
US10264664B1 (en) * 2015-06-04 2019-04-16 Vlt, Inc. Method of electrically interconnecting circuit assemblies
US11956952B2 (en) 2015-08-23 2024-04-09 Monolithic 3D Inc. Semiconductor memory device and structure
CN115942752A (en) 2015-09-21 2023-04-07 莫诺利特斯3D有限公司 3D semiconductor device and structure
US12100658B2 (en) 2015-09-21 2024-09-24 Monolithic 3D Inc. Method to produce a 3D multilayer semiconductor device and structure
US11978731B2 (en) 2015-09-21 2024-05-07 Monolithic 3D Inc. Method to produce a multi-level semiconductor memory device and structure
US11114427B2 (en) 2015-11-07 2021-09-07 Monolithic 3D Inc. 3D semiconductor processor and memory device and structure
US11937422B2 (en) 2015-11-07 2024-03-19 Monolithic 3D Inc. Semiconductor memory device and structure
US10522225B1 (en) 2015-10-02 2019-12-31 Monolithic 3D Inc. Semiconductor device with non-volatile memory
US12016181B2 (en) 2015-10-24 2024-06-18 Monolithic 3D Inc. 3D semiconductor device and structure with logic and memory
US10418369B2 (en) 2015-10-24 2019-09-17 Monolithic 3D Inc. Multi-level semiconductor memory device and structure
US11296115B1 (en) 2015-10-24 2022-04-05 Monolithic 3D Inc. 3D semiconductor device and structure
US12120880B1 (en) 2015-10-24 2024-10-15 Monolithic 3D Inc. 3D semiconductor device and structure with logic and memory
US12035531B2 (en) 2015-10-24 2024-07-09 Monolithic 3D Inc. 3D semiconductor device and structure with logic and memory
US11114464B2 (en) 2015-10-24 2021-09-07 Monolithic 3D Inc. 3D semiconductor device and structure
US10847540B2 (en) 2015-10-24 2020-11-24 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11991884B1 (en) 2015-10-24 2024-05-21 Monolithic 3D Inc. 3D semiconductor device and structure with logic and memory
US11336167B1 (en) 2016-04-05 2022-05-17 Vicor Corporation Delivering power to semiconductor loads
US10903734B1 (en) 2016-04-05 2021-01-26 Vicor Corporation Delivering power to semiconductor loads
US10158357B1 (en) 2016-04-05 2018-12-18 Vlt, Inc. Method and apparatus for delivering power to semiconductors
US11251149B2 (en) 2016-10-10 2022-02-15 Monolithic 3D Inc. 3D memory device and structure
US11711928B2 (en) 2016-10-10 2023-07-25 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11930648B1 (en) 2016-10-10 2024-03-12 Monolithic 3D Inc. 3D memory devices and structures with metal layers
US11329059B1 (en) 2016-10-10 2022-05-10 Monolithic 3D Inc. 3D memory devices and structures with thinned single crystal substrates
US11869591B2 (en) 2016-10-10 2024-01-09 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11812620B2 (en) 2016-10-10 2023-11-07 Monolithic 3D Inc. 3D DRAM memory devices and structures with control circuits
US10741466B2 (en) 2017-11-17 2020-08-11 Infineon Technologies Ag Formation of conductive connection tracks in package mold body using electroless plating
KR102605122B1 (en) 2017-12-08 2023-11-24 인피니언 테크놀로지스 아게 Semiconductor package with air cavity
US10923456B2 (en) * 2018-12-20 2021-02-16 Cerebras Systems Inc. Systems and methods for hierarchical exposure of an integrated circuit having multiple interconnected die
CN109671635B (en) * 2018-12-26 2023-12-29 合肥矽迈微电子科技有限公司 Chip packaging method and packaging body
US11133281B2 (en) 2019-04-04 2021-09-28 Infineon Technologies Ag Chip to chip interconnect in encapsulant of molded semiconductor package
US10796981B1 (en) * 2019-04-04 2020-10-06 Infineon Technologies Ag Chip to lead interconnect in encapsulant of molded semiconductor package
US11296106B2 (en) 2019-04-08 2022-04-05 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11018156B2 (en) 2019-04-08 2021-05-25 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11763864B2 (en) 2019-04-08 2023-09-19 Monolithic 3D Inc. 3D memory semiconductor devices and structures with bit-line pillars
US10892016B1 (en) 2019-04-08 2021-01-12 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11158652B1 (en) 2019-04-08 2021-10-26 Monolithic 3D Inc. 3D memory semiconductor devices and structures
CN112018052A (en) 2019-05-31 2020-12-01 英飞凌科技奥地利有限公司 Semiconductor package with laser activatable molding compound
US11587800B2 (en) 2020-05-22 2023-02-21 Infineon Technologies Ag Semiconductor package with lead tip inspection feature
JP2024070356A (en) * 2022-11-11 2024-05-23 タツモ株式会社 Method for manufacturing multilayer device
CN116485946B (en) * 2023-04-26 2024-02-23 珠海妙存科技有限公司 Chip selection method, system, device and storage medium

Citations (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5571754A (en) 1995-07-26 1996-11-05 International Business Machines Corporation Method of fabrication of endcap chip with conductive, monolithic L-connect for multichip stack
US5656553A (en) 1994-08-22 1997-08-12 International Business Machines Corporation Method for forming a monolithic electronic module by dicing wafer stacks
US5688721A (en) 1994-03-15 1997-11-18 Irvine Sensors Corporation 3D stack of IC chips having leads reached by vias through passivation covering access plane
US5691248A (en) 1995-07-26 1997-11-25 International Business Machines Corporation Methods for precise definition of integrated circuit chip edges
US5952725A (en) 1996-02-20 1999-09-14 Micron Technology, Inc. Stacked semiconductor devices
US5953588A (en) 1996-12-21 1999-09-14 Irvine Sensors Corporation Stackable layers containing encapsulated IC chips
US6355976B1 (en) 1992-05-14 2002-03-12 Reveo, Inc Three-dimensional packaging technology for multi-layered integrated circuits
US20020096760A1 (en) 2001-01-24 2002-07-25 Gregory Simelgor Side access layer for semiconductor chip or stack thereof
US6472746B2 (en) 2000-08-02 2002-10-29 Fujitsu Limited Semiconductor device having bonding wires serving as external connection terminals
US6582992B2 (en) 2001-11-16 2003-06-24 Micron Technology, Inc. Stackable semiconductor package and wafer level fabrication method
US20030146012A1 (en) 2002-02-06 2003-08-07 Song Young Hee Semiconductor chip, chip stack package and manufacturing method
US6706546B2 (en) 1998-10-09 2004-03-16 Fujitsu Limited Optical reflective structures and method for making
US20050023656A1 (en) 2002-08-08 2005-02-03 Leedy Glenn J. Vertical system integration
US6936913B2 (en) 2002-12-11 2005-08-30 Northrop Grumman Corporation High performance vias for vertical IC packaging
US20060118972A1 (en) 2004-07-23 2006-06-08 Seung-Duk Baek Integrated circuit chip having pass-through vias therein that extend between multiple integrated circuits on the chip
US7064444B2 (en) * 2003-04-26 2006-06-20 Samsung Electronics Co., Ltd. Multi-chip ball grid array package
US7119428B2 (en) 2004-03-01 2006-10-10 Hitachi, Ltd. Semiconductor device
US7127807B2 (en) 2001-09-07 2006-10-31 Irvine Sensors Corporation Process of manufacturing multilayer modules
US20070170573A1 (en) * 2006-01-20 2007-07-26 Kuroda Soshi Semiconductor device, interposer chip and manufacturing method of semiconductor device
US20070275505A1 (en) 2002-09-17 2007-11-29 Wolterink Edwin M Camera device, method of manufacturing a camera device, wafer scale package
US20080006921A1 (en) 2006-07-10 2008-01-10 Stats Chippac Ltd. Integrated circuit packaging system with ultra-thin die
US20080029868A1 (en) * 2006-08-04 2008-02-07 Stats Chippac Ltd. Stackable multi-chip package system
US20080083977A1 (en) * 2006-10-10 2008-04-10 Tessera, Inc. Edge connect wafer level stacking
US20080083976A1 (en) 2006-10-10 2008-04-10 Tessera, Inc. Edge connect wafer level stacking
US20080128882A1 (en) * 2006-12-05 2008-06-05 Samsung Electronics Co., Ltd. Chip stack package and method of manufacturing the same
US20080230922A1 (en) 2007-03-23 2008-09-25 Chihiro Mochizuki Semiconductor device and its manufacturing method
US20080308946A1 (en) 2007-06-15 2008-12-18 Micron Technology, Inc. Semiconductor assemblies, stacked semiconductor devices, and methods of manufacturing semiconductor assemblies and stacked semiconductor devices
US20090004777A1 (en) 2007-05-22 2009-01-01 United Test And Assembly Center Ltd. Stacked die semiconductor package and method of assembly
US20090001600A1 (en) 2007-06-28 2009-01-01 Freescale Semiconductor, Inc. Electronic device including a plurality of singulated die and methods of forming the same
US7491288B2 (en) 2004-06-07 2009-02-17 Fujitsu Limited Method of cutting laminate with laser and laminate
US20090051046A1 (en) 2007-08-24 2009-02-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method for the same
US20090115042A1 (en) 2004-06-04 2009-05-07 Zycube Co., Ltd. Semiconductor device having three-dimensional stacked structure and method of fabricating the same
US7572673B2 (en) 2006-01-04 2009-08-11 Samsung Electronics Co., Ltd. Wafer level package having a stress relief spacer and manufacturing method thereof
US20090236031A1 (en) 2008-03-24 2009-09-24 Shinko Electric Industries Co., Ltd. Method of manufacturing wiring substrate and method of manufacturing semiconductor device
US20090305502A1 (en) 2008-06-10 2009-12-10 Ho-Jin Lee Methods of Forming Integrated Circuit Chips Having Vertically Extended Through-Substrate Vias Therein and Chips Formed Thereby
US20090321957A1 (en) 2008-06-30 2009-12-31 Headway Technologies, Inc. Layered chip package and method of manufacturing same
US20090325345A1 (en) 2008-06-30 2009-12-31 Headway Technologies, Inc. Method of manufacturing layered chip package
US7676912B2 (en) 2007-09-05 2010-03-16 Headway Technologies, Inc. Method of manufacturing electronic component package
US20100140771A1 (en) 2008-12-05 2010-06-10 Stats Chippac, Ltd. Semiconductor Package and Method of Forming Z-Direction Conductive Posts Embedded in Structurally Protective Encapsulant
US20100230795A1 (en) 2009-03-13 2010-09-16 Tessera Technologies Hungary Kft. Stacked microelectronic assemblies having vias extending through bond pads
US20100240174A1 (en) 2007-10-05 2010-09-23 Jin Yu Via Using Zn or Zn Alloys and Its Making Method, 3D Chip Stack Packages Using Thereof

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0745649A (en) * 1993-07-30 1995-02-14 Toshiba Corp Resin-sealed semiconductor device, its manufacture, and its mounting method
JP4034468B2 (en) * 1999-04-15 2008-01-16 ローム株式会社 Manufacturing method of semiconductor device

Patent Citations (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6355976B1 (en) 1992-05-14 2002-03-12 Reveo, Inc Three-dimensional packaging technology for multi-layered integrated circuits
US5688721A (en) 1994-03-15 1997-11-18 Irvine Sensors Corporation 3D stack of IC chips having leads reached by vias through passivation covering access plane
US5656553A (en) 1994-08-22 1997-08-12 International Business Machines Corporation Method for forming a monolithic electronic module by dicing wafer stacks
US5648684A (en) 1995-07-26 1997-07-15 International Business Machines Corporation Endcap chip with conductive, monolithic L-connect for multichip stack
US5691248A (en) 1995-07-26 1997-11-25 International Business Machines Corporation Methods for precise definition of integrated circuit chip edges
US5872025A (en) 1995-07-26 1999-02-16 International Business Machines Corporation Method for stacked three dimensional device manufacture
US5925924A (en) 1995-07-26 1999-07-20 International Business Machines Corporation Methods for precise definition of integrated circuit chip edges
US5571754A (en) 1995-07-26 1996-11-05 International Business Machines Corporation Method of fabrication of endcap chip with conductive, monolithic L-connect for multichip stack
US5952725A (en) 1996-02-20 1999-09-14 Micron Technology, Inc. Stacked semiconductor devices
US5953588A (en) 1996-12-21 1999-09-14 Irvine Sensors Corporation Stackable layers containing encapsulated IC chips
US6706546B2 (en) 1998-10-09 2004-03-16 Fujitsu Limited Optical reflective structures and method for making
US6472746B2 (en) 2000-08-02 2002-10-29 Fujitsu Limited Semiconductor device having bonding wires serving as external connection terminals
US20020096760A1 (en) 2001-01-24 2002-07-25 Gregory Simelgor Side access layer for semiconductor chip or stack thereof
US7127807B2 (en) 2001-09-07 2006-10-31 Irvine Sensors Corporation Process of manufacturing multilayer modules
US6582992B2 (en) 2001-11-16 2003-06-24 Micron Technology, Inc. Stackable semiconductor package and wafer level fabrication method
US20030146012A1 (en) 2002-02-06 2003-08-07 Song Young Hee Semiconductor chip, chip stack package and manufacturing method
US20050023656A1 (en) 2002-08-08 2005-02-03 Leedy Glenn J. Vertical system integration
US20070275505A1 (en) 2002-09-17 2007-11-29 Wolterink Edwin M Camera device, method of manufacturing a camera device, wafer scale package
US6936913B2 (en) 2002-12-11 2005-08-30 Northrop Grumman Corporation High performance vias for vertical IC packaging
US7064444B2 (en) * 2003-04-26 2006-06-20 Samsung Electronics Co., Ltd. Multi-chip ball grid array package
US7119428B2 (en) 2004-03-01 2006-10-10 Hitachi, Ltd. Semiconductor device
US20090115042A1 (en) 2004-06-04 2009-05-07 Zycube Co., Ltd. Semiconductor device having three-dimensional stacked structure and method of fabricating the same
US7491288B2 (en) 2004-06-07 2009-02-17 Fujitsu Limited Method of cutting laminate with laser and laminate
US20060118972A1 (en) 2004-07-23 2006-06-08 Seung-Duk Baek Integrated circuit chip having pass-through vias therein that extend between multiple integrated circuits on the chip
US7572673B2 (en) 2006-01-04 2009-08-11 Samsung Electronics Co., Ltd. Wafer level package having a stress relief spacer and manufacturing method thereof
US20070170573A1 (en) * 2006-01-20 2007-07-26 Kuroda Soshi Semiconductor device, interposer chip and manufacturing method of semiconductor device
US20080006921A1 (en) 2006-07-10 2008-01-10 Stats Chippac Ltd. Integrated circuit packaging system with ultra-thin die
US20080029868A1 (en) * 2006-08-04 2008-02-07 Stats Chippac Ltd. Stackable multi-chip package system
US20080083976A1 (en) 2006-10-10 2008-04-10 Tessera, Inc. Edge connect wafer level stacking
US20080083977A1 (en) * 2006-10-10 2008-04-10 Tessera, Inc. Edge connect wafer level stacking
US20080128882A1 (en) * 2006-12-05 2008-06-05 Samsung Electronics Co., Ltd. Chip stack package and method of manufacturing the same
US20080230922A1 (en) 2007-03-23 2008-09-25 Chihiro Mochizuki Semiconductor device and its manufacturing method
US20090004777A1 (en) 2007-05-22 2009-01-01 United Test And Assembly Center Ltd. Stacked die semiconductor package and method of assembly
US20080308946A1 (en) 2007-06-15 2008-12-18 Micron Technology, Inc. Semiconductor assemblies, stacked semiconductor devices, and methods of manufacturing semiconductor assemblies and stacked semiconductor devices
US20090001600A1 (en) 2007-06-28 2009-01-01 Freescale Semiconductor, Inc. Electronic device including a plurality of singulated die and methods of forming the same
US20090051046A1 (en) 2007-08-24 2009-02-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method for the same
US7676912B2 (en) 2007-09-05 2010-03-16 Headway Technologies, Inc. Method of manufacturing electronic component package
US20100240174A1 (en) 2007-10-05 2010-09-23 Jin Yu Via Using Zn or Zn Alloys and Its Making Method, 3D Chip Stack Packages Using Thereof
US20090236031A1 (en) 2008-03-24 2009-09-24 Shinko Electric Industries Co., Ltd. Method of manufacturing wiring substrate and method of manufacturing semiconductor device
US20090305502A1 (en) 2008-06-10 2009-12-10 Ho-Jin Lee Methods of Forming Integrated Circuit Chips Having Vertically Extended Through-Substrate Vias Therein and Chips Formed Thereby
US20090321957A1 (en) 2008-06-30 2009-12-31 Headway Technologies, Inc. Layered chip package and method of manufacturing same
US20090325345A1 (en) 2008-06-30 2009-12-31 Headway Technologies, Inc. Method of manufacturing layered chip package
US20100140771A1 (en) 2008-12-05 2010-06-10 Stats Chippac, Ltd. Semiconductor Package and Method of Forming Z-Direction Conductive Posts Embedded in Structurally Protective Encapsulant
US20100230795A1 (en) 2009-03-13 2010-09-16 Tessera Technologies Hungary Kft. Stacked microelectronic assemblies having vias extending through bond pads

Non-Patent Citations (14)

* Cited by examiner, † Cited by third party
Title
Aug. 17, 2009 Office Action issued in U.S. Appl. No. 12/216,144.
Jan. 11, 2010 Notice of Allowance issued in U.S. Appl. No. 12/216,168.
Jun. 25, 2009 Office Action issued in U.S. Appl. No. 12/216,168.
Keith D. Gann; "Neo-Stacking Technology," HDI Mazazine; Dec. 1999.
Mar. 24, 2010 Notice of Allowance issued in U.S. Appl. No. 12/216,144.
Mar. 29, 2010 Restriction Requirement issued in U.S. Appl. No. 12/213,645.
May 20, 2010 Office Action issued in U.S. Appl. No. 12/213,645.
Oct. 8, 2010 Notice of Allowance issued in U.S. Pat. Appl. No. 12/805,446.
Sep. 8, 2010 Notice of Allowance issued in U.S. Pat. Appl. No. 12/213,645.
U.S. Appl. No. 11/878,282, filed Jul. 23, 2007; In the name of Yoshitaka Sasaki et al.
U.S. Appl. No. 11/896,709, filed Sep. 5, 2007; In the name of Yoshitaka Sasaki et al.
U.S. Appl. No. 12/213,645, filed Jun. 23, 2008; In the name of Yoshitaka Sasaki et al.
U.S. Appl. No. 12/216,144, filed Jun. 30, 2008; In the name of Yoshitaka Sasaki et al.
U.S. Appl. No. 12/216,168, filed Jun. 30, 2008; In the name of Yoshitaka Sasaki et al.

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110221073A1 (en) * 2009-02-06 2011-09-15 Headway Technologies, Inc. Layered chip package with wiring on the side surfaces
US8324741B2 (en) * 2009-02-06 2012-12-04 Headway Technologies, Inc. Layered chip package with wiring on the side surfaces
US20110189820A1 (en) * 2010-02-04 2011-08-04 Headway Technologies, Inc. Method of manufacturing layered chip package
US8012802B2 (en) * 2010-02-04 2011-09-06 Headway Technologies, Inc. Method of manufacturing layered chip package
US8541887B2 (en) 2010-09-03 2013-09-24 Headway Technologies, Inc. Layered chip package and method of manufacturing same
US8441112B2 (en) 2010-10-01 2013-05-14 Headway Technologies, Inc. Method of manufacturing layered chip package
US8618646B2 (en) 2010-10-12 2013-12-31 Headway Technologies, Inc. Layered chip package and method of manufacturing same
US8358015B2 (en) 2011-06-09 2013-01-22 Headway Technologies, Inc. Layered chip package and method of manufacturing same
US8653639B2 (en) 2011-06-09 2014-02-18 Headway Technologies, Inc. Layered chip package and method of manufacturing same
US8426981B2 (en) * 2011-09-22 2013-04-23 Headway Technologies, Inc. Composite layered chip package

Also Published As

Publication number Publication date
JP5576962B2 (en) 2014-08-20
US20090321956A1 (en) 2009-12-31
JP2013150010A (en) 2013-08-01
US20100304531A1 (en) 2010-12-02
JP5275915B2 (en) 2013-08-28
JP2010016374A (en) 2010-01-21
US7863095B2 (en) 2011-01-04

Similar Documents

Publication Publication Date Title
US7868442B2 (en) Layered chip package and method of manufacturing same
US7745259B2 (en) Layered chip package and method of manufacturing same
US7767494B2 (en) Method of manufacturing layered chip package
US7846772B2 (en) Layered chip package and method of manufacturing same
US7557439B1 (en) Layered chip package that implements memory device
US8012802B2 (en) Method of manufacturing layered chip package
US8154116B2 (en) Layered chip package with heat sink
US8324741B2 (en) Layered chip package with wiring on the side surfaces
US8513034B2 (en) Method of manufacturing layered chip package
US20100200959A1 (en) Semiconductor substrate, laminated chip package, semiconductor plate and method of manufacturing the same
US7902677B1 (en) Composite layered chip package and method of manufacturing same
US8421243B2 (en) Layered chip package and method of manufacturing same
US8587125B2 (en) Method of manufacturing layered chip package
US7915083B1 (en) Method of manufacturing layered chip package
US8298862B2 (en) Method of manufacturing layered chip package
US8653639B2 (en) Layered chip package and method of manufacturing same
US7915079B1 (en) Method of manufacturing layered chip package
US8441112B2 (en) Method of manufacturing layered chip package
US8541887B2 (en) Layered chip package and method of manufacturing same

Legal Events

Date Code Title Description
AS Assignment

Owner name: HEADWAY TECHNOLOGIES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SASAKI, YOSHITAKA;ITO, HIROYUKI;HARADA, TATSUYA;AND OTHERS;REEL/FRAME:021225/0081;SIGNING DATES FROM 20080618 TO 20080624

Owner name: TDK CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SASAKI, YOSHITAKA;ITO, HIROYUKI;HARADA, TATSUYA;AND OTHERS;REEL/FRAME:021225/0081;SIGNING DATES FROM 20080618 TO 20080624

Owner name: HEADWAY TECHNOLOGIES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SASAKI, YOSHITAKA;ITO, HIROYUKI;HARADA, TATSUYA;AND OTHERS;SIGNING DATES FROM 20080618 TO 20080624;REEL/FRAME:021225/0081

Owner name: TDK CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SASAKI, YOSHITAKA;ITO, HIROYUKI;HARADA, TATSUYA;AND OTHERS;SIGNING DATES FROM 20080618 TO 20080624;REEL/FRAME:021225/0081

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552)

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20230111