[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

US7308564B1 - Methods and circuits for realizing a performance monitor for a processor from programmable logic - Google Patents

Methods and circuits for realizing a performance monitor for a processor from programmable logic Download PDF

Info

Publication number
US7308564B1
US7308564B1 US10/402,057 US40205703A US7308564B1 US 7308564 B1 US7308564 B1 US 7308564B1 US 40205703 A US40205703 A US 40205703A US 7308564 B1 US7308564 B1 US 7308564B1
Authority
US
United States
Prior art keywords
user
counter
integrated circuit
performance monitor
specific circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime, expires
Application number
US10/402,057
Inventor
Jesse H. Jenkins, IV
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Xilinx Inc
Original Assignee
Xilinx Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Xilinx Inc filed Critical Xilinx Inc
Priority to US10/402,057 priority Critical patent/US7308564B1/en
Assigned to XILINX, INC. reassignment XILINX, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JENKINS, JESSE H., IV
Application granted granted Critical
Publication of US7308564B1 publication Critical patent/US7308564B1/en
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/30Monitoring
    • G06F11/34Recording or statistical evaluation of computer activity, e.g. of down time, of input/output operation ; Recording or statistical evaluation of user activity, e.g. usability assessment
    • G06F11/3466Performance evaluation by tracing or monitoring
    • G06F11/348Circuit details, i.e. tracer hardware
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/22Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
    • G06F11/2205Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested
    • G06F11/2236Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested to test CPU or processors

Definitions

  • the present invention relates to performance monitors and programmable logic devices.
  • performance monitoring hardware also called “performance monitors”.
  • the performance monitor circuitry is disposed on the same integrated circuit chip along with the microprocessor itself and may even be considered part of the microprocessor.
  • a user who is debugging the system can use the performance monitor hardware on the microprocessor to collect diagnostic information about the operation of the processor. The user may, for example, set traps or halt the microprocessor at certain locations in the microprocessor code.
  • the user can also use the performance monitor to collect state information at various points in the operation of the processor.
  • the user can also collect histogram data indicating how much time the microprocessor spends executing in each of several different parts of the code.
  • U.S. Pat. No. 6,351,724 discloses a microprocessor that includes a performance monitor.
  • the performance monitor includes, among other things, a bus monitor unit and a memory unit.
  • the bus monitor unit is coupled to the address, data and control lines of the microprocessor.
  • a data acquisition period is divided into a number of histogram time periods.
  • the performance monitor may also store the number of times a particular user-defined event occurs during each of a plurality of histogram time periods.
  • the event count is stored into one of a plurality of memory locations that corresponds to the associated histogram time period.
  • the stored event counts form a sort of histogram. After the acquisition period is over, the stored contents of the memory locations can be read out from the performance monitor and analyzed during the debugging of the processor system.
  • U.S. Pat. No. 5,867,644 discloses another user-configurable performance monitor that is disposed on the same chip with a microprocessor.
  • the performance monitor includes a programmable state machine, a plurality of on-chip input sources, and a plurality of counters.
  • the input sources include user-configurable comparators located within the functional blocks of the microprocessor.
  • the comparators are coupled to storage elements, and can be configured by the user to monitor nodes to determine whether the state of the nodes matches the data contained in the storage elements. By changing data in the storage elements, the user may change the information against which the state of the nodes is compared.
  • the output devices include a plurality of counters.
  • the state machine can, for example, be configured to increment a particular counter so that the counter functions as an event counter that keeps a tally of the number of times a certain user-defined event has occurred.
  • a signal output by a counter may be used as a input to the state machine, so that one event may be defined as a function of a different event having occurred a certain number of times.
  • the user can generate triggers that halt the microprocessor, trap the microprocessor and/or latch the states of numerous test nodes within the microprocessor in “sample-on-the-fly” fashion.
  • the performance monitor is user-configurable, its configurability is limited.
  • the number of bits in each counter is not freely adjustable.
  • Each counter is realized in dedicated hardware and therefore has a predetermined number of bits.
  • the state machine is programmable, but the number of states that the state machine can have is limited by the fixed number of sequential logic elements provided for this purpose.
  • Added functionality in the performance monitor cannot be provided without increasing the amount of semiconductor die area dedicated to the performance monitor and without increasing the cost of the microprocessor integrated circuit. The user of such a performance monitor is therefore sometimes stuck having to make do with a general purpose and limited function performance monitor that is not necessarily optimal for the user's diagnostic purpose.
  • An on-chip performance monitor is realized from programmable logic on the same integrated circuit as a processor core.
  • the programmable logic may, for example, be flexible SRAM-based reconfigurable programmable logic of a field programmable gate array.
  • the processor core can be either a hardwired “hard core” processor core or a “soft core” processor that is programmed into the programmable logic of the integrated circuit.
  • a user uses a programming and analysis tool to select a performance monitor soft core from a library of soft cores.
  • the user uses the programming and analysis tool to program the selected performance monitor soft core into the programmable logic portion of the integrated circuit.
  • a netlist optimizer executing within the programming and analysis tool may remove parts of the performance monitor that will not be used when monitoring the performance of the user-specific design.
  • the performance monitor is then used to debug and/or monitor operation of the processor as it operates and interacts with the rest of the user-specific circuit.
  • the user may use the programming and analysis tool to retrieve, view and analyze performance data collected by the performance monitor during the debugging and performance monitor operation.
  • the portion of the programmable logic used to realize the performance monitor is reconfigured and used to realize another portion of the user-specific circuit.
  • a relatively large and powerful performance monitor circuit can therefore be programmed into the integrated circuit and used to debug processor operation without significant cost because the large performance monitor circuit does not have to be embodied in the ultimate integrated circuit used by the user in the user's product.
  • the performance monitor is realized from flexible programmable logic, the performance monitor circuitry can be customized to the full extent permitted by the programmable logic.
  • the functionality of the performance monitor is not limited to the predetermined functions of a one-size-fits-all general purpose performance monitor.
  • FIG. 1 is a simplified conceptual diagram of a system in accordance with an embodiment of the present invention.
  • FIG. 2 is a flow-chart of a method carried out in conjunction with the system of FIG. 1 .
  • FIG. 3 is a simplified diagram showing a performance monitor realized in the integrated circuit 2 of FIG. 1 .
  • FIG. 4 is a diagram of a non-reconfigurable, hardwired, high-speed portion of a performance monitor in accordance with some embodiments of the present invention.
  • FIG. 1 is a simplified diagram of a system 1 in accordance with an embodiment of the present invention.
  • System 1 includes an integrated circuit 2 that is linked by a serial link 3 and other interface circuitry (not shown) to a programming and analysis tool 4 .
  • the interface circuitry may, for example, include a small printed circuit board with a socket that makes electrical contact with the various terminals of integrated circuit 2 . Due to space constraints and to simplify and clarify the explanation of the invention, the interface circuitry is not shown in the diagram.
  • integrated circuit 1 is a field programmable gate array (FPGA) that includes a processor core 5 and a programmable logic portion.
  • the programmable logic portion includes a matrix of configurable logic blocks (CLBS) 6 surrounded by a ring of input/output blocks (IOBs) 7 .
  • CLBS configurable logic blocks
  • IOBs input/output blocks
  • the IOBs and the CLBs can be coupled; together in a desired manner by a programmable interconnect structure 8 .
  • Each of the CLBs, the programmable interconnect structure, and the IOBs includes configuration memory cells, the contents of which determine how the CLB, the programmable interconnect structure, or the IOB is configured.
  • configuration data is loaded into the configuration memory cells such that the CLBs and IOBs are configured to realize particular circuit components in the user-defined circuit.
  • Configuration data is also loaded into the configuration memory cells of the programmable interconnect structure such that the programmable interconnect structure connects the various configured CLBs and IOBs in a desired manner to realize the user-defined circuit.
  • a user designs a user-specific circuit using programming and analysis tool 4 .
  • a netlist representing the user-specific circuit is generated and converted into a serial bit stream.
  • the serial bit stream contains the configuration data that will configure the various configurable elements in integrated circuit 2 so as to configure integrated circuit 2 to realize the user-specific circuit.
  • Each field programmable gate array manufacturer generally supplies an associated programming tool for programming the manufacturer's field programmable gate arrays.
  • the programming and analysis tool 4 of the present invention is, in one embodiment, an extension and improvement upon such a programming tool.
  • processor core 5 is a “hard core” as opposed to a “soft core”.
  • hard core indicates that the circuitry of the processor is not fashioned from programmable logic as other parts of the user-specific circuit typically would be, but rather the core is a hardwired circuit.
  • the interconnect of the processor core is not programmed to realize the processor and is not reconfigurable.
  • processor core 5 in the present example is a “hard core”, this need not be the case.
  • Processor core 5 may, in other embodiments be a soft core where the circuitry of the processor is fashioned from programmable logic.
  • the programmable logic may either be one time programmable, or may be reconfigurable logic such as the programmable logic of an SRAM-based FPGA.
  • FIG. 2 is a flow chart of a method in accordance with an embodiment of the present invention.
  • First (step 200 ) a first portion of a user-specific circuit is realized in a first portion 9 of the programmable logic of integrated circuit 2 and a performance monitor is realized in a second portion 10 of integrated circuit 2 .
  • This configuration of integrated circuit 2 can be carried out in numerous ways.
  • a user designs a user-specific circuit using programming and analysis tool 4 .
  • the user-specific design includes both the first portion of the user-specific circuit that is to be realized in first portion 9 of integrated circuit 2 as well as processor core 5 .
  • the user-specific circuit may, for example, be designed by describing the circuit functionality using a hardware definition language such as VHDL or Verilog, or the circuit may be entered into programming and analysis tool 4 in the form of a schematic. A combination of these design techniques can be used.
  • the performance monitor is designed in a similar fashion.
  • programming and analysis tool 4 presents the user with a virtual software toolbox of soft core circuits that can be incorporated into a user design.
  • Soft core circuit available to the user is a performance monitor soft core.
  • the combined user-specific circuit (including the first portion of the user-specific circuit, the performance monitor) is then “compiled” to generate a serial bit stream that is communicated across serial link 3 to integrated circuit 2 .
  • Configuration data in the serial bit stream configure integrated circuit 2 such that the first portion of the user-specific circuit is realized in the first portion 9 of the programmable logic portion of the integrated circuit and such that the performance monitor soft core is realized in the second portion 10 of the programmable logic portion of the integrated circuit.
  • the design process involves the user selecting a general purpose and relatively large performance monitor soft core.
  • a netlist optimizer within programming and analysis tool 4 identifies parts of the performance monitor circuitry that will not be used in testing of the user-specific design.
  • the netlist optimizer removes these unused portions of the performance monitor from the circuit to be compiled such that the resulting performance monitor as it is realized on the integrated circuit is not unnecessarily large.
  • step 201 of FIG. 2 the user operates integrated circuit 2 such that processor core 5 executes software code and interacts with the first portion 9 of the user-specific circuit.
  • performance monitor 10 measures the speed/behavior of processor core 5 . Because the circuitry that realizes performance monitor 10 is programmable logic, the user can design and incorporate a customized performance monitor tailor-made to the user's requirements.
  • FIG. 3 is a simplified diagram of one performance monitor 300 that may be realized on integrated circuit 2 in accordance with the method of FIG. 2 .
  • Performance monitor 300 includes a control circuit 301 , a time counter 302 , a plurality of event counters 303 , and a memory 304 .
  • the control circuit 301 includes user-configurable comparators 305 that compare the address on the address bus 306 of the processor to a user-selectable address. If the address on the address bus is greater than a smaller user-selected address programmed into a first configurable comparator, then the first comparator outputs a first in-range signal.
  • the second comparator If the address on the address lines is smaller than a larger user-selected address programmed into a second configurable comparator, then the second comparator outputs a second in-range signal.
  • An AND gate in control circuit 301 combines the first and second in-range signals and outputs a signal indicative of whether the address on the address bus is in an address range defined by the smaller and the larger user-selected addresses. Using this technique, the full address range of the address on the address bus is divided into smaller address ranges such that a pair of configurable comparators is used to generate a signal indicative of whether the address on the address bus is in each of the ranges.
  • control circuit 301 When the address is within a particular one of these ranges, control circuit 301 enables a corresponding one of the event counters 303 via the enable line 307 of the appropriate event counter.
  • the event is the passing of time.
  • Control circuit 301 therefore supplies the incoming clock signal on line 308 to the line 309 that leads to the clock input of the event counters.
  • Each event counter therefore counts the number of clock periods that the processor spends in its associated address range. This counting of clock period continues as long as a value output by time counter 302 is less than a selected maximum value.
  • Control circuit 301 starts the time counter 302 counting and disables the counting of all the event counters when the time counter 302 reaches the selected maximum value. The selected maximum value marks the end of an acquisition period.
  • control circuit 301 sends a signal over serial link 3 to the programming and analysis tool 4 .
  • the programming and analysis tool 4 then sends serial commands to the control circuit 301 to read back the count values of the various event counters 303 .
  • the user can then use the programming and analysis tool 4 to display a histogram 310 .
  • the vertical axis of histogram 310 represents a number of counts.
  • the various address ranges of the address on address bus 306 are displayed along the horizontal axis. By examining histogram 310 , the user can see the relative proportion of time that the processor spends in each of the address ranges.
  • Control circuit 301 stores the data associated with an address range into a corresponding set of memory locations in memory 304 .
  • the programming and analysis tool 4 reads the contents of memory 304 via control circuit 301 and provides the retrieved data to the user for analysis.
  • the histogram-generating performance monitor 300 described here is a very simple performance monitor. It is presented only as an illustrative example. A more realistic performance monitor that would be instantiated into a user design would typically include breakpoint setting capabilities, the ability to halt the processor and examine the states of various nodes both in the processor core and in the user-specific circuit, the ability to latch the data on the data bus 311 and the control signals on the control bus 312 and to store this information in memory 304 upon user-selectable events, a time stamp counter, the ability to single step the processor, the ability to write to registers with the processor, the ability to record data about the processor's interaction with memory including cache misses, and the ability to record the amount of time that has passed between events.
  • Performance monitor 300 may have any or all of the capabilities of the performance monitors of the prior art including those set forth in U.S. Pat. No. 6,351,724, U.S. Pat. No. 5,867,644, U.S. Pat. No. 5,835,702 and U.S. Pat. No. 5,581,482. The subject matter of these patents is incorporated herein by reference.
  • second portion 10 of the programmable logic portion of integrated circuit 2 where the performance monitor was realized is made available for uses other than the performance monitor because the performance monitor is no longer needed.
  • second portion 10 of integrated circuit 2 is reconfigured (step 202 ) to realize a second portion of the user-specific circuit.
  • This second portion of the user-specific circuit is generally a portion of the user-specific circuit the design and operation of which does not significantly impact the performance of the processor.
  • the reconfiguring of second portion 10 is preferably carried out so that the performance of the processor in its interaction with the first portion of the user-specific circuit is not affected. The analysis of the performance of the processor previously done therefore is still applicable even though the performance monitor circuitry is no longer present.
  • the performance monitor does not remain in the integrated circuit as it is ultimately configured and used by the user, a complex and relatively large performance monitor can be used to debug processor operation without increasing the cost of the integrated circuit needed to embody the user-specific circuit as is the case with conventional performance monitors.
  • the second portion 10 of the integrated circuit used to realize the performance monitor is later usable in the user-specific circuit.
  • the performance monitor is realized from programmable logic, the performance monitor circuitry can be customized to the full extent permitted by the programmable logic.
  • the functionality of the performance monitor is not limited to the predetermined functions of a general purpose performance monitor.
  • a conventional general purpose hardwired performance monitor may have a fixed number of event counters, event counters with a fixed number of bits, comparators that compare values of fixed lengths, a fixed number of event comparators, a time counter that counts with one set count sequence, and a programmable state machine that has a predetermined maximum number of states
  • a performance monitor embodied in programmable logic in accordance with the present invention need not have these limitations.
  • the user can design the performance monitor to have an arbitrary and user-selectable number of counters, to have comparators of arbitrary and user-selectable lengths, to have counters with user-defined count sequences, and to have programmable state machines where the maximum number of states as determined by the number of sequential logic elements in the state machine is user-definable.
  • FIG. 4 is a simplified diagram of a part of performance monitor 300 in accordance with another embodiment of the present invention. It may be desirable to clock one or more of the counters of performance monitor 300 with a high speed clock such as, for example, the clock signal that clocks the processor or the clock signal that clocks another part of the user-configurable circuit. It may even be desirable to count clocks of a frequency higher than the frequency of the clock signal that clocks the processor. In such situations, the maximum speed of a large synchronous counter realized using programmable logic may not be high enough.
  • a first portion 400 of a counter 401 is realized out of hardwired circuitry.
  • first portion 400 of counter 401 has the ability to clock at a higher frequency than had this first portion been realized using configurable logic.
  • first portion 400 is a high-speed toggle flip-flop 402 that serves as the first bit of the counter.
  • Toggle flip-flop 402 receives its clock signal from a selectable one of the clock signals that clocks the user specific circuit on line 403 and an event signal received on line 404 from an event detector within control circuit 301 .
  • Which of the two signals clocks flip-flop 402 is user-selectable and is determined by a select signal on the select input 405 of multiplexer 406 .
  • This select signal is received from control circuit 301 .
  • the remainder 407 of counter 401 is realized from configurable logic.
  • the remainder 407 of counter 401 may be a linear feedback shift register. Accordingly, selected parts of the performance monitor may not be fashioned from programmable logic and may not be reconfigurable to serve as part of the user-specific circuit. Specialized performance monitor circuitry other than the first bit (or bits) of a high-speed counter may be provided in hardwired, non-reconfigurable form.
  • the invention is not limited to the specific embodiments.
  • two or more external devices may be employed for the same purpose.
  • a first external device may be used to program the performance monitor into the integrated circuit, and a second external device may be used to receive performance data from the performance monitor so that the performance data can be analyzed.
  • the programmable logic portion used to realize the performance monitor need not be an SRAM-based architecture involving configurable logic blocks and a programmable interconnect structure. Other programmable logic architectures may be employed.
  • the programmable logic portion that is configured to realize the performance monitor need not be reconfigurable in all embodiments.
  • the architecture of the programmable logic portion of the integrated circuit may be a one-time-programmable (OTP) architecture such as, for example, an antifuse field programmable gate array architecture.
  • OTP one-time-programmable
  • the performance monitor is realized using OTP technologies, benefits associated with having a fully customizable performance monitor and a virtual software toolbox of soft core circuits are realizable even though the circuitry that is used to implement the performance monitor itself cannot be removed from the user's design.
  • a performance monitor can be realized on a first integrated circuit so that first integrated circuit is used to debug processor operation. Then, after debugging and performance monitoring tasks are completed, rather than reconfiguring the programmable logic portion on the same integrated circuit used for performance monitoring, a second integrated circuit is configured with all the circuitry of the first integrated circuit but for the performance monitor. Accordingly, various modifications, adaptations, and combinations of various features of the described embodiments can be practiced without departing from the scope of the invention as set forth in the following claims.

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Quality & Reliability (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Logic Circuits (AREA)

Abstract

A performance monitor is realized from programmable logic on the same integrated circuit as a processor. A user may use a programming and analysis tool to select a performance monitor soft core and to program it into the integrated circuit. The performance monitor is used to debug and/or monitor operation of the processor. After the debugging and/or performance monitoring, the portion of the programmable logic used to realize the performance monitor can be reconfigured and used to realize another portion of the user-specific circuit. Because the portion of the integrated circuit used to realize the performance monitor can be later used in the user-specific design, the cost of having to provide a no-longer-desired performance monitor in each integrated circuit used in the user's design is avoided. Because the performance monitor is realized from programmable logic, the performance monitor is more flexible than a conventional hardwired configurable performance monitor.

Description

FIELD OF THE INVENTION
The present invention relates to performance monitors and programmable logic devices.
BACKGROUND OF THE INVENTION
In debugging and optimizing processor systems it is often desired to be able to monitor the performance of the processor. Some modern microprocessors therefore include performance monitoring hardware (also called “performance monitors”). The performance monitor circuitry is disposed on the same integrated circuit chip along with the microprocessor itself and may even be considered part of the microprocessor. A user who is debugging the system can use the performance monitor hardware on the microprocessor to collect diagnostic information about the operation of the processor. The user may, for example, set traps or halt the microprocessor at certain locations in the microprocessor code. The user can also use the performance monitor to collect state information at various points in the operation of the processor. The user can also collect histogram data indicating how much time the microprocessor spends executing in each of several different parts of the code.
U.S. Pat. No. 6,351,724 discloses a microprocessor that includes a performance monitor. The performance monitor includes, among other things, a bus monitor unit and a memory unit. The bus monitor unit is coupled to the address, data and control lines of the microprocessor. A data acquisition period is divided into a number of histogram time periods. As the microprocessor operates and executes instructions, the bus monitor unit detects when one of up to sixty-four user-definable events occurs. The performance monitor may also store the number of times a particular user-defined event occurs during each of a plurality of histogram time periods. The event count is stored into one of a plurality of memory locations that corresponds to the associated histogram time period. The stored event counts form a sort of histogram. After the acquisition period is over, the stored contents of the memory locations can be read out from the performance monitor and analyzed during the debugging of the processor system.
Although the events detected by the performance monitor of U.S. Pat. No. 6,351,724 are selectable by the user, the capabilities of the performance monitor are quite limited. The performance monitor circuit is to be embodied in each microprocessor manufactured and sold. Making a larger and more flexible performance monitor having more capabilities might be nice from the perspective of the person debugging the system, but the added cost of having to provide the necessary such hardware on each microprocessor integrated circuit serves to limit the economically realizable capabilities of the performance monitor.
U.S. Pat. No. 5,867,644 discloses another user-configurable performance monitor that is disposed on the same chip with a microprocessor. The performance monitor includes a programmable state machine, a plurality of on-chip input sources, and a plurality of counters. The input sources include user-configurable comparators located within the functional blocks of the microprocessor. The comparators are coupled to storage elements, and can be configured by the user to monitor nodes to determine whether the state of the nodes matches the data contained in the storage elements. By changing data in the storage elements, the user may change the information against which the state of the nodes is compared.
The output devices include a plurality of counters. The state machine can, for example, be configured to increment a particular counter so that the counter functions as an event counter that keeps a tally of the number of times a certain user-defined event has occurred. A signal output by a counter may be used as a input to the state machine, so that one event may be defined as a function of a different event having occurred a certain number of times. By configuring the performance monitor appropriately, the user can generate triggers that halt the microprocessor, trap the microprocessor and/or latch the states of numerous test nodes within the microprocessor in “sample-on-the-fly” fashion.
Despite the fact that the performance monitor is user-configurable, its configurability is limited. There are, for example, a fixed number of output counters that can operate as event counters. The number of bits in each counter is not freely adjustable. Each counter is realized in dedicated hardware and therefore has a predetermined number of bits. There are a fixed number of comparators, and each comparator can compare values of a fixed number of bits. The state machine is programmable, but the number of states that the state machine can have is limited by the fixed number of sequential logic elements provided for this purpose. Added functionality in the performance monitor cannot be provided without increasing the amount of semiconductor die area dedicated to the performance monitor and without increasing the cost of the microprocessor integrated circuit. The user of such a performance monitor is therefore sometimes stuck having to make do with a general purpose and limited function performance monitor that is not necessarily optimal for the user's diagnostic purpose.
An improved, more flexible and more cost-effective performance monitoring capability is sought.
SUMMARY
An on-chip performance monitor is realized from programmable logic on the same integrated circuit as a processor core. The programmable logic may, for example, be flexible SRAM-based reconfigurable programmable logic of a field programmable gate array. The processor core can be either a hardwired “hard core” processor core or a “soft core” processor that is programmed into the programmable logic of the integrated circuit.
In one embodiment, a user uses a programming and analysis tool to select a performance monitor soft core from a library of soft cores. The user uses the programming and analysis tool to program the selected performance monitor soft core into the programmable logic portion of the integrated circuit. Prior to programming the integrated circuit, a netlist optimizer executing within the programming and analysis tool may remove parts of the performance monitor that will not be used when monitoring the performance of the user-specific design.
The performance monitor is then used to debug and/or monitor operation of the processor as it operates and interacts with the rest of the user-specific circuit. The user may use the programming and analysis tool to retrieve, view and analyze performance data collected by the performance monitor during the debugging and performance monitor operation.
After the debugging and/or performance monitoring has been completed, the portion of the programmable logic used to realize the performance monitor is reconfigured and used to realize another portion of the user-specific circuit.
Because the portion of the integrated circuit used to realize the performance monitor is later usable in the user-specific design, the cost of having to provide a no longer desired performance monitor circuit in each integrated circuit used in the user's product is avoided. A relatively large and powerful performance monitor circuit can therefore be programmed into the integrated circuit and used to debug processor operation without significant cost because the large performance monitor circuit does not have to be embodied in the ultimate integrated circuit used by the user in the user's product.
Because the performance monitor is realized from flexible programmable logic, the performance monitor circuitry can be customized to the full extent permitted by the programmable logic. The functionality of the performance monitor is not limited to the predetermined functions of a one-size-fits-all general purpose performance monitor.
Other structures and methods are described in the detailed description below. This summary does not purport to define the invention. The invention is defined by the claims.
BRIEF DESCRIPTION OF THE FIGURES
FIG. 1 is a simplified conceptual diagram of a system in accordance with an embodiment of the present invention.
FIG. 2 is a flow-chart of a method carried out in conjunction with the system of FIG. 1.
FIG. 3 is a simplified diagram showing a performance monitor realized in the integrated circuit 2 of FIG. 1.
FIG. 4 is a diagram of a non-reconfigurable, hardwired, high-speed portion of a performance monitor in accordance with some embodiments of the present invention.
DETAILED DESCRIPTION
FIG. 1 is a simplified diagram of a system 1 in accordance with an embodiment of the present invention. System 1 includes an integrated circuit 2 that is linked by a serial link 3 and other interface circuitry (not shown) to a programming and analysis tool 4. The interface circuitry may, for example, include a small printed circuit board with a socket that makes electrical contact with the various terminals of integrated circuit 2. Due to space constraints and to simplify and clarify the explanation of the invention, the interface circuitry is not shown in the diagram.
In the illustrated example, integrated circuit 1 is a field programmable gate array (FPGA) that includes a processor core 5 and a programmable logic portion. The programmable logic portion includes a matrix of configurable logic blocks (CLBS) 6 surrounded by a ring of input/output blocks (IOBs) 7. The IOBs and the CLBs can be coupled; together in a desired manner by a programmable interconnect structure 8. Each of the CLBs, the programmable interconnect structure, and the IOBs includes configuration memory cells, the contents of which determine how the CLB, the programmable interconnect structure, or the IOB is configured. To realize a user-defined circuit, configuration data is loaded into the configuration memory cells such that the CLBs and IOBs are configured to realize particular circuit components in the user-defined circuit. Configuration data is also loaded into the configuration memory cells of the programmable interconnect structure such that the programmable interconnect structure connects the various configured CLBs and IOBs in a desired manner to realize the user-defined circuit.
In the present example, a user designs a user-specific circuit using programming and analysis tool 4. A netlist representing the user-specific circuit is generated and converted into a serial bit stream. The serial bit stream contains the configuration data that will configure the various configurable elements in integrated circuit 2 so as to configure integrated circuit 2 to realize the user-specific circuit. Each field programmable gate array manufacturer generally supplies an associated programming tool for programming the manufacturer's field programmable gate arrays. The programming and analysis tool 4 of the present invention is, in one embodiment, an extension and improvement upon such a programming tool.
In the example illustrated, processor core 5 is a “hard core” as opposed to a “soft core”. The term hard core indicates that the circuitry of the processor is not fashioned from programmable logic as other parts of the user-specific circuit typically would be, but rather the core is a hardwired circuit. The interconnect of the processor core is not programmed to realize the processor and is not reconfigurable.
Although processor core 5 in the present example is a “hard core”, this need not be the case. Processor core 5 may, in other embodiments be a soft core where the circuitry of the processor is fashioned from programmable logic. The programmable logic may either be one time programmable, or may be reconfigurable logic such as the programmable logic of an SRAM-based FPGA.
FIG. 2 is a flow chart of a method in accordance with an embodiment of the present invention. First (step 200) a first portion of a user-specific circuit is realized in a first portion 9 of the programmable logic of integrated circuit 2 and a performance monitor is realized in a second portion 10 of integrated circuit 2. This configuration of integrated circuit 2 can be carried out in numerous ways. In one example, a user designs a user-specific circuit using programming and analysis tool 4. The user-specific design includes both the first portion of the user-specific circuit that is to be realized in first portion 9 of integrated circuit 2 as well as processor core 5. The user-specific circuit may, for example, be designed by describing the circuit functionality using a hardware definition language such as VHDL or Verilog, or the circuit may be entered into programming and analysis tool 4 in the form of a schematic. A combination of these design techniques can be used. The performance monitor is designed in a similar fashion. In one example, programming and analysis tool 4 presents the user with a virtual software toolbox of soft core circuits that can be incorporated into a user design. One such soft core circuit available to the user is a performance monitor soft core.
The combined user-specific circuit (including the first portion of the user-specific circuit, the performance monitor) is then “compiled” to generate a serial bit stream that is communicated across serial link 3 to integrated circuit 2. Configuration data in the serial bit stream configure integrated circuit 2 such that the first portion of the user-specific circuit is realized in the first portion 9 of the programmable logic portion of the integrated circuit and such that the performance monitor soft core is realized in the second portion 10 of the programmable logic portion of the integrated circuit.
In one embodiment, the design process involves the user selecting a general purpose and relatively large performance monitor soft core. When the soft core is instantiated into the user's design and the user's design is compiled, a netlist optimizer within programming and analysis tool 4 identifies parts of the performance monitor circuitry that will not be used in testing of the user-specific design. The netlist optimizer removes these unused portions of the performance monitor from the circuit to be compiled such that the resulting performance monitor as it is realized on the integrated circuit is not unnecessarily large.
Next (step 201 of FIG. 2), the user operates integrated circuit 2 such that processor core 5 executes software code and interacts with the first portion 9 of the user-specific circuit. During this operation, performance monitor 10 measures the speed/behavior of processor core 5. Because the circuitry that realizes performance monitor 10 is programmable logic, the user can design and incorporate a customized performance monitor tailor-made to the user's requirements.
FIG. 3 is a simplified diagram of one performance monitor 300 that may be realized on integrated circuit 2 in accordance with the method of FIG. 2. Performance monitor 300 includes a control circuit 301, a time counter 302, a plurality of event counters 303, and a memory 304. The control circuit 301 includes user-configurable comparators 305 that compare the address on the address bus 306 of the processor to a user-selectable address. If the address on the address bus is greater than a smaller user-selected address programmed into a first configurable comparator, then the first comparator outputs a first in-range signal. If the address on the address lines is smaller than a larger user-selected address programmed into a second configurable comparator, then the second comparator outputs a second in-range signal. An AND gate in control circuit 301 combines the first and second in-range signals and outputs a signal indicative of whether the address on the address bus is in an address range defined by the smaller and the larger user-selected addresses. Using this technique, the full address range of the address on the address bus is divided into smaller address ranges such that a pair of configurable comparators is used to generate a signal indicative of whether the address on the address bus is in each of the ranges. When the address is within a particular one of these ranges, control circuit 301 enables a corresponding one of the event counters 303 via the enable line 307 of the appropriate event counter. In this example, the event is the passing of time. Control circuit 301 therefore supplies the incoming clock signal on line 308 to the line 309 that leads to the clock input of the event counters. Each event counter therefore counts the number of clock periods that the processor spends in its associated address range. This counting of clock period continues as long as a value output by time counter 302 is less than a selected maximum value. Control circuit 301 starts the time counter 302 counting and disables the counting of all the event counters when the time counter 302 reaches the selected maximum value. The selected maximum value marks the end of an acquisition period. Once the end of the acquisition period is reached, control circuit 301 sends a signal over serial link 3 to the programming and analysis tool 4. The programming and analysis tool 4 then sends serial commands to the control circuit 301 to read back the count values of the various event counters 303. The user can then use the programming and analysis tool 4 to display a histogram 310. In the example illustrated in FIG. 3, the vertical axis of histogram 310 represents a number of counts. The various address ranges of the address on address bus 306 are displayed along the horizontal axis. By examining histogram 310, the user can see the relative proportion of time that the processor spends in each of the address ranges.
In the present example of performance monitor 300, other data can be collected and stored in association with each of the address ranges. Control circuit 301 stores the data associated with an address range into a corresponding set of memory locations in memory 304. The programming and analysis tool 4 reads the contents of memory 304 via control circuit 301 and provides the retrieved data to the user for analysis.
It is to be understood that the histogram-generating performance monitor 300 described here is a very simple performance monitor. It is presented only as an illustrative example. A more realistic performance monitor that would be instantiated into a user design would typically include breakpoint setting capabilities, the ability to halt the processor and examine the states of various nodes both in the processor core and in the user-specific circuit, the ability to latch the data on the data bus 311 and the control signals on the control bus 312 and to store this information in memory 304 upon user-selectable events, a time stamp counter, the ability to single step the processor, the ability to write to registers with the processor, the ability to record data about the processor's interaction with memory including cache misses, and the ability to record the amount of time that has passed between events. Performance monitor 300 may have any or all of the capabilities of the performance monitors of the prior art including those set forth in U.S. Pat. No. 6,351,724, U.S. Pat. No. 5,867,644, U.S. Pat. No. 5,835,702 and U.S. Pat. No. 5,581,482. The subject matter of these patents is incorporated herein by reference.
Once the user has finished using the performance monitor to analyze, debug and/or monitor the performance of the processor, the second portion 10 of the programmable logic portion of integrated circuit 2 where the performance monitor was realized is made available for uses other than the performance monitor because the performance monitor is no longer needed. In one embodiment, second portion 10 of integrated circuit 2 is reconfigured (step 202) to realize a second portion of the user-specific circuit. This second portion of the user-specific circuit is generally a portion of the user-specific circuit the design and operation of which does not significantly impact the performance of the processor. The reconfiguring of second portion 10 is preferably carried out so that the performance of the processor in its interaction with the first portion of the user-specific circuit is not affected. The analysis of the performance of the processor previously done therefore is still applicable even though the performance monitor circuitry is no longer present.
Because the performance monitor does not remain in the integrated circuit as it is ultimately configured and used by the user, a complex and relatively large performance monitor can be used to debug processor operation without increasing the cost of the integrated circuit needed to embody the user-specific circuit as is the case with conventional performance monitors. The second portion 10 of the integrated circuit used to realize the performance monitor is later usable in the user-specific circuit.
Because the performance monitor is realized from programmable logic, the performance monitor circuitry can be customized to the full extent permitted by the programmable logic. The functionality of the performance monitor is not limited to the predetermined functions of a general purpose performance monitor. For example, where a conventional general purpose hardwired performance monitor may have a fixed number of event counters, event counters with a fixed number of bits, comparators that compare values of fixed lengths, a fixed number of event comparators, a time counter that counts with one set count sequence, and a programmable state machine that has a predetermined maximum number of states, a performance monitor embodied in programmable logic in accordance with the present invention need not have these limitations. For example, the user can design the performance monitor to have an arbitrary and user-selectable number of counters, to have comparators of arbitrary and user-selectable lengths, to have counters with user-defined count sequences, and to have programmable state machines where the maximum number of states as determined by the number of sequential logic elements in the state machine is user-definable.
FIG. 4 is a simplified diagram of a part of performance monitor 300 in accordance with another embodiment of the present invention. It may be desirable to clock one or more of the counters of performance monitor 300 with a high speed clock such as, for example, the clock signal that clocks the processor or the clock signal that clocks another part of the user-configurable circuit. It may even be desirable to count clocks of a frequency higher than the frequency of the clock signal that clocks the processor. In such situations, the maximum speed of a large synchronous counter realized using programmable logic may not be high enough. In accordance with one embodiment of the present invention, a first portion 400 of a counter 401 is realized out of hardwired circuitry. This first portion 400 of counter 401 has the ability to clock at a higher frequency than had this first portion been realized using configurable logic. In the example of FIG. 4, first portion 400 is a high-speed toggle flip-flop 402 that serves as the first bit of the counter. Toggle flip-flop 402 receives its clock signal from a selectable one of the clock signals that clocks the user specific circuit on line 403 and an event signal received on line 404 from an event detector within control circuit 301. Which of the two signals clocks flip-flop 402 is user-selectable and is determined by a select signal on the select input 405 of multiplexer 406. This select signal is received from control circuit 301. The remainder 407 of counter 401 is realized from configurable logic. If clocking speed is a concern, the remainder 407 of counter 401 may be a linear feedback shift register. Accordingly, selected parts of the performance monitor may not be fashioned from programmable logic and may not be reconfigurable to serve as part of the user-specific circuit. Specialized performance monitor circuitry other than the first bit (or bits) of a high-speed counter may be provided in hardwired, non-reconfigurable form.
Although certain specific exemplary embodiments are described above in order to illustrate the invention, the invention is not limited to the specific embodiments. Although a single programming and analysis tool is described, two or more external devices may be employed for the same purpose. A first external device may be used to program the performance monitor into the integrated circuit, and a second external device may be used to receive performance data from the performance monitor so that the performance data can be analyzed. The programmable logic portion used to realize the performance monitor need not be an SRAM-based architecture involving configurable logic blocks and a programmable interconnect structure. Other programmable logic architectures may be employed. The programmable logic portion that is configured to realize the performance monitor need not be reconfigurable in all embodiments. The architecture of the programmable logic portion of the integrated circuit may be a one-time-programmable (OTP) architecture such as, for example, an antifuse field programmable gate array architecture. Where the performance monitor is realized using OTP technologies, benefits associated with having a fully customizable performance monitor and a virtual software toolbox of soft core circuits are realizable even though the circuitry that is used to implement the performance monitor itself cannot be removed from the user's design.
Although the present invention is described in connection with the processor on a single integrated circuit being monitored, and then the performance monitor being removed from that integrated circuit so the user-specific circuit embodied in that integrated circuit can be used, it is to be understood that advantages set forth above are realizable without an integrated circuit ever being reconfigured to remove a previously realized performance monitor. For example, a performance monitor can be realized on a first integrated circuit so that first integrated circuit is used to debug processor operation. Then, after debugging and performance monitoring tasks are completed, rather than reconfiguring the programmable logic portion on the same integrated circuit used for performance monitoring, a second integrated circuit is configured with all the circuitry of the first integrated circuit but for the performance monitor. Accordingly, various modifications, adaptations, and combinations of various features of the described embodiments can be practiced without departing from the scope of the invention as set forth in the following claims.

Claims (28)

1. In an integrated circuit comprising a programmable logic portion and a processor core, a method comprising:
configuring a first portion of the programmable logic portion to realize a performance monitor for monitoring the processor core;
configuring a second portion of the programmable logic portion to realize a first portion of a user-specific circuit comprising a portion of the user-specific circuit selected to interact with the processor core;
executing software code on the processor core to interact with the first portion of the user-specific circuit;
using the performance monitor to monitor the processor core;
wherein the performance monitor comprises a counter that monitors speed of the processor core interacting with the first portion of the user-specific circuit, the counter having a higher speed portion and a lower speed portion,
wherein the higher speed portion is implemented in hardwired circuitry, and the lower speed portion is implemented in the programmable logic portion; and
reconfiguring the first portion of the programmable logic portion with a second portion of the user-specific circuit, wherein the lower speed portion of the performance monitor is removed and the integrated circuit comprises a complete user-specific circuit.
2. The method of claim 1, wherein the programmable logic portion of the integrated circuit comprises a plurality of configurable logic blocks and a programmable interconnect structure, the programmable interconnect structure being configurable to connect the programmable logic blocks together.
3. The method of claim 2, further comprising:
providing a programming tool that allows a user to select a performance monitor soft core programming option such that if the performance monitor soft core programming option is selected then the programming tool outputs configuration data that configures the programmable logic portion of the integrated circuit to realize the performance monitor.
4. The method of claim 3, further comprising:
using the programming tool to receive performance data collected by the performance monitor.
5. The method of claim 1, wherein the processor core is a hard core.
6. The method of claim 1, wherein the processor core is a soft core.
7. The method of claim 1, wherein the performance monitor comprises a counter usable to count events, the counter having a user-selectable number of bits.
8. The method of claim 1, wherein the performance monitor comprises a comparator that compares a first value to a second value, the first and second values being multi-bit values having a user-selectable number of bits.
9. The method of claim 1, wherein the performance monitor comprises a counter having a user-selectable count sequence.
10. The method of claim 1, wherein the performance monitor includes a histogram time period counter, an event counter, and a memory, and wherein the performance monitor stores event counts output by the event counter in consecutive histogram time periods into respective associated memory locations in the memory.
11. The method of claim 1, wherein the higher speed portion of the counter comprises a hardwired high speed first bit.
12. The method of claim 1, wherein the programmable logic portion is an SRAM-based field programmable gate array structure.
13. The method of claim 1, wherein the configuring of a first portion of the programmable logic portion includes configuring the integrated circuit such that a first part of a user-specific circuit is embodied by the programmable logic portion of the integrated circuit, the method further comprising:
configuring a second integrated circuit such that a programmable logic portion of the second integrated circuit embodies circuitry substantially identical to the first part of the user-specific circuit, wherein the second configured integrated circuit is substantially identical to the first configured integrated circuit except that the second configured integrated circuit does not include a performance monitor embodied in programmable logic.
14. An integrated circuit comprising:
a processor core executing software code;
programmable logic comprising configurable logic blocks and a programmable interconnect structure usable to connect the programmable logic blocks together;
a portion of a user-specific circuit implemented in a first portion of the programmable logic, wherein the portion of the user-specific circuit comprises a portion of the user-specific circuit selected to interact with the processor core which has a more significant impact on the performance of the processor core than a remaining portion of the user-specific circuit; and
a performance monitor comprising a counter that monitors speed of the processor core executing software code to interact with the portion of the user-specific circuit, the performance monitor comprising a counter having a higher speed portion and a lower speed portion,
wherein the higher speed portion is implemented in hardwired circuitry and the lower speed portion is implemented in a second portion of the programmable logic,
wherein the second portion of the programmable logic is reprogrammed such that the lower speed portion of the performance monitor is removed and the integrated circuit comprises a complete user-specific circuit.
15. The integrated circuit of claim 14, wherein the processor core is a hard core.
16. The integrated circuit of claim 14, wherein the processor core is a soft core.
17. The integrated circuit of claim 14, wherein the performance monitor comprises a counter having a user-selectable number of bits.
18. The integrated circuit of claim 14, wherein the performance monitor stores performance data, and wherein the performance monitor communicates with a device external to the integrated circuit, the device being usable to analyze and display the performance data.
19. A system, comprising:
an integrated circuit comprising a processor core executing software code and other circuitry comprising a counter having a higher speed portion and a lower speed portion,
wherein the higher speed portion is implemented in hardwired circuitry and the lower speed portion is implemented in programmable logic;
means for monitoring performance of the processor core using the counter of the other circuitry such that, after speed of the processor core executing software code to interact with a selected portion of a user-specific circuit has been monitored by the means, the lower speed portion of the other circuitry is usable for a purpose other than performance monitoring of the processor core; and
means for reprogramming the lower speed portion of the other circuitry with another portion of the user-specific circuit such that a performance monitor is removed and the integrated circuit comprises a complete user-specific circuit, wherein the other portion of the user-specific circuit impacts the performance of the processor less than the selected portion of the user specific circuit of the other circuitry.
20. The system of claim 19, wherein the other circuitry comprises a plurality of configurable logic blocks and a programmable interconnect structure usable to connect the configurable logic blocks together.
21. The system of claim 19, wherein the means for monitoring is coupled to the integrated circuit for receiving performance data from the integrated circuit and for generating a histogram.
22. A method, comprising:
configuring a first portion of configurable circuitry of an integrated circuit with a first portion of a user-specific circuit comprising a portion of the user-specific circuit selected to interact with a processor;
providing a counter to monitor a speed of the processor executing software code to interact with the first portion of the user-specific circuit, the counter having a higher speed portion and a lower speed portion, wherein the higher speed portion is implemented in hardwired circuitry, and wherein the lower speed portion is implemented in the configurable circuitry; and
reconfiguring the lower speed portion of the counter implemented in the configurable circuitry with a remaining portion of the user-specific circuit such that the lower speed portion of the counter is removed and the integrated circuit comprises a complete user-specific circuit.
23. The method of claim 22, wherein the counter has a number of bits, and wherein one of the bits toggles at a faster frequency than any other of the bits of the counter, said one bit being the higher speed portion of the counter.
24. The method of claim 22, wherein the counter is taken from the group consisting of: a time counter and an event counter.
25. The method of claim 22, further comprising:
after the counter has been used to monitor the performance of the processor, reconfiguring the lower speed portion to be a part of the user-specific circuit.
26. The method of claim 22, wherein the counter and the processor are parts of a single integrated circuit.
27. An integrated circuit comprising an amount of hardwired circuitry and an amount of configurable logic, the integrated circuit comprising:
a first portion of configurable logic configured to implement a first portion of a user-specific circuit, wherein the first portion of the user-specific circuit comprises a selected portion of the user-specific circuit;
a processor executing software code to interact with the first portion of the user-specific circuit;
a counter that monitors speed of the processor interacting with the user-specific circuit of the first portion of the configurable logic, the counter having a higher speed portion and a lower speed portion, wherein the higher speed portion is a part of said hardwired circuitry, and wherein the lower speed portion is implemented in said configurable logic;
wherein the configurable logic having the lower speed portion of the counter is reconfigured with a second portion of the user-specific circuit such that the lower speed portion of the counter is removed and the integrated circuit comprises a complete user-specific circuit.
28. The integrated circuit of claim 27, wherein the counter is taken from the group consisting of: a time counter and an event counter.
US10/402,057 2003-03-27 2003-03-27 Methods and circuits for realizing a performance monitor for a processor from programmable logic Expired - Lifetime US7308564B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/402,057 US7308564B1 (en) 2003-03-27 2003-03-27 Methods and circuits for realizing a performance monitor for a processor from programmable logic

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/402,057 US7308564B1 (en) 2003-03-27 2003-03-27 Methods and circuits for realizing a performance monitor for a processor from programmable logic

Publications (1)

Publication Number Publication Date
US7308564B1 true US7308564B1 (en) 2007-12-11

Family

ID=38792977

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/402,057 Expired - Lifetime US7308564B1 (en) 2003-03-27 2003-03-27 Methods and circuits for realizing a performance monitor for a processor from programmable logic

Country Status (1)

Country Link
US (1) US7308564B1 (en)

Cited By (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070028196A1 (en) * 2005-08-01 2007-02-01 Lsi Logic Corporation Resource estimation for design planning
US20090002020A1 (en) * 2007-06-27 2009-01-01 Brad Hutchings Dynamically tracking data values in a configurable ic
US7493434B1 (en) * 2005-05-25 2009-02-17 Dafca, Inc. Determining the value of internal signals in a malfunctioning integrated circuit
US7711907B1 (en) 2007-02-14 2010-05-04 Xilinx, Inc. Self aligning state machine
US7720636B1 (en) * 2007-02-14 2010-05-18 Xilinx, Inc. Performance monitors (PMs) for measuring performance in a system and providing a record of transactions performed
US7913022B1 (en) 2007-02-14 2011-03-22 Xilinx, Inc. Port interface modules (PIMs) in a multi-port memory controller (MPMC)
US20110206176A1 (en) * 2008-08-04 2011-08-25 Brad Hutchings Trigger circuits and event counters for an ic
US20120117525A1 (en) * 2007-06-27 2012-05-10 Brad Hutchings Translating a User Design in A Configurable IC for Debugging the User Design
US20120240128A1 (en) * 2009-09-30 2012-09-20 St-Ericsson Sa Memory Access Performance Diagnosis
US8433891B2 (en) 2005-07-15 2013-04-30 Tabula, Inc. Accessing multiple user states concurrently in a configurable IC
US20130117504A1 (en) * 2011-11-08 2013-05-09 Xilinx, Inc. Embedded memory and dedicated processor structure within an integrated circuit
US8479124B1 (en) 2007-02-14 2013-07-02 Xilinx, Inc. Graphical user interface (GUI) including input files with information that determines representation of subsequent content displayed by the GUI
US8479069B2 (en) * 2007-09-19 2013-07-02 Tabula, Inc. Integrated circuit (IC) with primary and secondary networks and device containing such an IC
US8595555B1 (en) * 2011-01-13 2013-11-26 Xilinx, Inc. Debugging an integrated circuit with an embedded processor
US8595561B1 (en) 2010-10-27 2013-11-26 Xilinx, Inc. Integrated debugging within an integrated circuit having an embedded processor
US8598909B2 (en) 2007-06-27 2013-12-03 Tabula, Inc. IC with deskewing circuits
US20130332705A1 (en) * 2011-12-29 2013-12-12 Raul Martinez Profiling asynchronous events resulting from the execution of software at code region granularity
US8612789B2 (en) 2011-01-13 2013-12-17 Xilinx, Inc. Power management within an integrated circuit
US8667192B2 (en) 2011-02-28 2014-03-04 Xilinx, Inc. Integrated circuit with programmable circuitry and an embedded processor system
US8847622B2 (en) 2009-09-21 2014-09-30 Tabula, Inc. Micro-granular delay testing of configurable ICs
US9135213B2 (en) 2011-01-13 2015-09-15 Xilinx, Inc. Extending a processor system within an integrated circuit and offloading processes to process-specific circuits
US9154137B2 (en) 2013-07-04 2015-10-06 Altera Corporation Non-intrusive monitoring and control of integrated circuits
US20170147422A1 (en) * 2015-11-23 2017-05-25 Alcatel-Lucent Canada, Inc. External software fault detection system for distributed multi-cpu architecture
US10067854B2 (en) 2016-10-25 2018-09-04 Xilinx, Inc. System and method for debugging software executed as a hardware simulation
US10235272B2 (en) 2017-03-06 2019-03-19 Xilinx, Inc. Debugging system and method
US10255400B1 (en) 2017-03-30 2019-04-09 Xilinx, Inc. Debugging system and method
US11249872B1 (en) 2020-06-26 2022-02-15 Xilinx, Inc. Governor circuit for system-on-chip
US11442844B1 (en) 2020-06-01 2022-09-13 Xilinx, Inc. High speed debug hub for debugging designs in an integrated circuit

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5321828A (en) * 1991-06-07 1994-06-14 Step Engineering High speed microcomputer in-circuit emulator
US5581482A (en) 1994-04-26 1996-12-03 Unisys Corporation Performance monitor for digital computer system
US5835702A (en) 1996-10-21 1998-11-10 International Business Machines Corporation Performance monitor
US5867644A (en) 1996-09-10 1999-02-02 Hewlett Packard Company System and method for on-chip debug support and performance monitoring in a microprocessor
US5874834A (en) * 1997-03-04 1999-02-23 Xilinx, Inc. Field programmable gate array with distributed gate-array functionality
US5968188A (en) * 1998-03-10 1999-10-19 Grammar Engine System for providing real-time code coverage
US6115763A (en) * 1998-03-05 2000-09-05 International Business Machines Corporation Multi-core chip providing external core access with regular operation function interface and predetermined service operation services interface comprising core interface units and masters interface unit
US6182247B1 (en) * 1996-10-28 2001-01-30 Altera Corporation Embedded logic analyzer for a programmable logic device
US6272451B1 (en) * 1999-07-16 2001-08-07 Atmel Corporation Software tool to allow field programmable system level devices
US6351724B1 (en) 1997-12-19 2002-02-26 Advanced Micro Devices, Inc. Apparatus and method for monitoring the performance of a microprocessor
US20030163298A1 (en) * 1998-02-17 2003-08-28 National Instruments Corporation Reconfigurable measurement system utilizing a programmable hardware element and fixed hardware resources

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5321828A (en) * 1991-06-07 1994-06-14 Step Engineering High speed microcomputer in-circuit emulator
US5581482A (en) 1994-04-26 1996-12-03 Unisys Corporation Performance monitor for digital computer system
US5867644A (en) 1996-09-10 1999-02-02 Hewlett Packard Company System and method for on-chip debug support and performance monitoring in a microprocessor
US5835702A (en) 1996-10-21 1998-11-10 International Business Machines Corporation Performance monitor
US6182247B1 (en) * 1996-10-28 2001-01-30 Altera Corporation Embedded logic analyzer for a programmable logic device
US5874834A (en) * 1997-03-04 1999-02-23 Xilinx, Inc. Field programmable gate array with distributed gate-array functionality
US6351724B1 (en) 1997-12-19 2002-02-26 Advanced Micro Devices, Inc. Apparatus and method for monitoring the performance of a microprocessor
US20030163298A1 (en) * 1998-02-17 2003-08-28 National Instruments Corporation Reconfigurable measurement system utilizing a programmable hardware element and fixed hardware resources
US6115763A (en) * 1998-03-05 2000-09-05 International Business Machines Corporation Multi-core chip providing external core access with regular operation function interface and predetermined service operation services interface comprising core interface units and masters interface unit
US5968188A (en) * 1998-03-10 1999-10-19 Grammar Engine System for providing real-time code coverage
US6272451B1 (en) * 1999-07-16 2001-08-07 Atmel Corporation Software tool to allow field programmable system level devices

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Haynes et al. "A Reconfigurable Multiplier Array For Video Image Processing Tasks, Suitable For Embedding In An FPGA Structure". IEEE Symposium on FPGAs for Custom Computer Machines, Napa, California, 1998. *
Jesse H. Jenkins, IV, et al., "Control Overhead-A Performance Metric for Evaluating Control-Unit Designs," IEEE Transactions On Computers, Apr. 1980, pp. 300-307, vol. c-29, No. 4, available from Lawrence Livermore Laboratory, University of California, Livermore, CA 94550.

Cited By (45)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7493434B1 (en) * 2005-05-25 2009-02-17 Dafca, Inc. Determining the value of internal signals in a malfunctioning integrated circuit
US8433891B2 (en) 2005-07-15 2013-04-30 Tabula, Inc. Accessing multiple user states concurrently in a configurable IC
US8760194B2 (en) 2005-07-15 2014-06-24 Tabula, Inc. Runtime loading of configuration data in a configurable IC
US9018978B2 (en) 2005-07-15 2015-04-28 Tabula, Inc. Runtime loading of configuration data in a configurable IC
US7464345B2 (en) * 2005-08-01 2008-12-09 Lsi Corporation Resource estimation for design planning
US20070028196A1 (en) * 2005-08-01 2007-02-01 Lsi Logic Corporation Resource estimation for design planning
US7913022B1 (en) 2007-02-14 2011-03-22 Xilinx, Inc. Port interface modules (PIMs) in a multi-port memory controller (MPMC)
US8479124B1 (en) 2007-02-14 2013-07-02 Xilinx, Inc. Graphical user interface (GUI) including input files with information that determines representation of subsequent content displayed by the GUI
US7711907B1 (en) 2007-02-14 2010-05-04 Xilinx, Inc. Self aligning state machine
US7720636B1 (en) * 2007-02-14 2010-05-18 Xilinx, Inc. Performance monitors (PMs) for measuring performance in a system and providing a record of transactions performed
US8412990B2 (en) * 2007-06-27 2013-04-02 Tabula, Inc. Dynamically tracking data values in a configurable IC
US8598909B2 (en) 2007-06-27 2013-12-03 Tabula, Inc. IC with deskewing circuits
US8429579B2 (en) * 2007-06-27 2013-04-23 Tabula, Inc. Translating a user design in a configurable IC for debugging the user design
US20090002020A1 (en) * 2007-06-27 2009-01-01 Brad Hutchings Dynamically tracking data values in a configurable ic
US8935640B2 (en) 2007-06-27 2015-01-13 Tabula, Inc. Transport network
US20120117525A1 (en) * 2007-06-27 2012-05-10 Brad Hutchings Translating a User Design in A Configurable IC for Debugging the User Design
US8479069B2 (en) * 2007-09-19 2013-07-02 Tabula, Inc. Integrated circuit (IC) with primary and secondary networks and device containing such an IC
US8990651B2 (en) 2007-09-19 2015-03-24 Tabula, Inc. Integrated circuit (IC) with primary and secondary networks and device containing such an IC
US9494967B2 (en) 2008-08-04 2016-11-15 Altera Corporation Trigger circuits and event counters for an IC
US8525548B2 (en) 2008-08-04 2013-09-03 Tabula, Inc. Trigger circuits and event counters for an IC
US8295428B2 (en) 2008-08-04 2012-10-23 Tabula, Inc. Trigger circuits and event counters for an IC
US20110206176A1 (en) * 2008-08-04 2011-08-25 Brad Hutchings Trigger circuits and event counters for an ic
US8755484B2 (en) 2008-08-04 2014-06-17 Tabula, Inc. Trigger circuits and event counters for an IC
US8847622B2 (en) 2009-09-21 2014-09-30 Tabula, Inc. Micro-granular delay testing of configurable ICs
US20120240128A1 (en) * 2009-09-30 2012-09-20 St-Ericsson Sa Memory Access Performance Diagnosis
US8595561B1 (en) 2010-10-27 2013-11-26 Xilinx, Inc. Integrated debugging within an integrated circuit having an embedded processor
US8612789B2 (en) 2011-01-13 2013-12-17 Xilinx, Inc. Power management within an integrated circuit
US9135213B2 (en) 2011-01-13 2015-09-15 Xilinx, Inc. Extending a processor system within an integrated circuit and offloading processes to process-specific circuits
US8595555B1 (en) * 2011-01-13 2013-11-26 Xilinx, Inc. Debugging an integrated circuit with an embedded processor
US8667192B2 (en) 2011-02-28 2014-03-04 Xilinx, Inc. Integrated circuit with programmable circuitry and an embedded processor system
US9454498B1 (en) 2011-02-28 2016-09-27 Xilinx, Inc. Integrated circuit with programmable circuitry and an embedded processor system
US20130117504A1 (en) * 2011-11-08 2013-05-09 Xilinx, Inc. Embedded memory and dedicated processor structure within an integrated circuit
US8874837B2 (en) * 2011-11-08 2014-10-28 Xilinx, Inc. Embedded memory and dedicated processor structure within an integrated circuit
US10013326B2 (en) * 2011-12-29 2018-07-03 Intel Corporation Propagating a prefetching profile bit from a prefetch queue to a data cache to indicate that a line was prefetched in response to an instruction within a code region
US20130332705A1 (en) * 2011-12-29 2013-12-12 Raul Martinez Profiling asynchronous events resulting from the execution of software at code region granularity
US9436565B2 (en) 2013-07-04 2016-09-06 Altera Corporation Non-intrusive monitoring and control of integrated circuits
US9558090B2 (en) 2013-07-04 2017-01-31 Altera Corporation Non-intrusive monitoring and control of integrated circuits
US9154137B2 (en) 2013-07-04 2015-10-06 Altera Corporation Non-intrusive monitoring and control of integrated circuits
US10339022B2 (en) 2013-07-04 2019-07-02 Altera Corporation Non-intrusive monitoring and control of integrated circuits
US20170147422A1 (en) * 2015-11-23 2017-05-25 Alcatel-Lucent Canada, Inc. External software fault detection system for distributed multi-cpu architecture
US10067854B2 (en) 2016-10-25 2018-09-04 Xilinx, Inc. System and method for debugging software executed as a hardware simulation
US10235272B2 (en) 2017-03-06 2019-03-19 Xilinx, Inc. Debugging system and method
US10255400B1 (en) 2017-03-30 2019-04-09 Xilinx, Inc. Debugging system and method
US11442844B1 (en) 2020-06-01 2022-09-13 Xilinx, Inc. High speed debug hub for debugging designs in an integrated circuit
US11249872B1 (en) 2020-06-26 2022-02-15 Xilinx, Inc. Governor circuit for system-on-chip

Similar Documents

Publication Publication Date Title
US7308564B1 (en) Methods and circuits for realizing a performance monitor for a processor from programmable logic
EP1178324B1 (en) Method and apparatus for tracing hardware states using dynamically reconfigurable test circuits
US8214694B1 (en) Lightweight probe and data collection within an integrated circuit
US6662313B1 (en) System and method for multiple cycle capture of chip state
US8755484B2 (en) Trigger circuits and event counters for an IC
Ko et al. Resource-efficient programmable trigger units for post-silicon validation
EP3159817B1 (en) State visibility and manipulation in integrated circuits
KR101759215B1 (en) Integrated circuit with programmable logic analyzer, enhanced analyzing and debugging capabilities and method
US6286114B1 (en) Enhanced embedded logic analyzer
US6247147B1 (en) Enhanced embedded logic analyzer
EP0897152B1 (en) Performance counters controlled by programmable logic
US6829751B1 (en) Diagnostic architecture using FPGA core in system on a chip design
JP2013545203A (en) Debug state machine and processor containing same
US7627784B1 (en) Modular processor debug core connection for programmable chip systems
WO2006102204A2 (en) Integrated circuit with autonomous power management
CN106233212A (en) Intelligent function unit and programmable logic controller system
Ko et al. Mapping trigger conditions onto trigger units during post-silicon validation and debugging
US20030126502A1 (en) Efficient word recognizer for a logic analyzer
US20080155345A1 (en) Apparatus and method for forming a bus transaction trace stream with simplified bus transaction descriptors
US20230213581A1 (en) Techniques For Capturing Signals From Logic Circuits At A Logic Analyzer
Eslami et al. Extending post-silicon coverage measurement using time-multiplexed FPGA overlays
Grassi et al. SiLLis: A Simplified Language for Monitoring and Debugging of Reconfigurable Systems.
Niamat et al. A BIST approach for testing FPGAs using JBITS
Guerreiro et al. Probabilistic and Simulation-Based Masked BIST Implemen-tation
Stroud et al. The First Clock Cycle Is A Real BIST.

Legal Events

Date Code Title Description
AS Assignment

Owner name: XILINX, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JENKINS, JESSE H., IV;REEL/FRAME:013924/0115

Effective date: 20030326

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12