US5329246A - Circuit and method of setting a bias point for a single-ended ampliifier during power-up - Google Patents
Circuit and method of setting a bias point for a single-ended ampliifier during power-up Download PDFInfo
- Publication number
- US5329246A US5329246A US08/140,950 US14095093A US5329246A US 5329246 A US5329246 A US 5329246A US 14095093 A US14095093 A US 14095093A US 5329246 A US5329246 A US 5329246A
- Authority
- US
- United States
- Prior art keywords
- drain
- source
- transistor
- gate
- coupled
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000000034 method Methods 0.000 title description 2
- 238000005513 bias potential Methods 0.000 claims abstract description 5
- 239000003990 capacitor Substances 0.000 claims description 15
- 239000000872 buffer Substances 0.000 claims description 11
- 239000004020 conductor Substances 0.000 description 27
- 230000001351 cycling effect Effects 0.000 description 5
- 238000010586 diagram Methods 0.000 description 3
- 230000008901 benefit Effects 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 238000010168 coupling process Methods 0.000 description 2
- 238000005859 coupling reaction Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000003321 amplification Effects 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000002401 inhibitory effect Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/30—Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters
- H03F1/305—Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters in case of switching on or off of a power supply
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03G—CONTROL OF AMPLIFICATION
- H03G3/00—Gain control in amplifiers or frequency changers
- H03G3/20—Automatic control
- H03G3/30—Automatic control in amplifiers having semiconductor devices
- H03G3/34—Muting amplifier when no signal is present or when only weak signals are present, or caused by the presence of noise signals, e.g. squelch systems
- H03G3/348—Muting in response to a mechanical action or to power supply variations, e.g. during tuning; Click removal circuits
Definitions
- the present invention relates in general to amplifier circuits and, more particularly, to setting a bias operating point for a single-ended amplifier during power-up.
- Amplifier circuits are commonly used in electronic circuit design for receiving a single-ended input signal and providing an amplified single-ended output signal.
- the single-ended amplifier may be used for detecting low-level signals as low as few millivolts.
- the input of the amplifier circuit typically has a high input impedance and a low output impedance. The high input impedance produces a time delay for the input signal to propagate to the output especially during the time when the amplifier is powering up.
- CMOS single-ended amplifiers implemented in CMOS have an advantage of high speed operation and substantially no input offset voltage. Moreover, CMOS single-ended amplifiers have relatively simple designs requiring minimum number of transistors.
- CMOS single-ended amplifiers have disadvantages such as sensitivity to noise and consumption of appreciable standby current.
- One way to reduce the power consumption in the CMOS single-ended amplifier is to select high impedance transistors and high value resistors.
- Another way of reducing power consumption is to use power cycling to shut-off the amplifier when not in use.
- the problem with power cycling the CMOS single-ended amplifier is the long settle-down delay due to the RC time constant at its input.
- a feedback resistor may be connected from the output of the amplifier back to its input for establishing a DC bias at both input and output terminals.
- the DC bias varies according to variations in thresholds and power supply potential.
- the self-bias level at the input of the amplifier does not reach an operational point until the amplifier powers up which may take several milliseconds. It is desirable to allow the input signal to propagate through the amplifier as rapidly as possible even during power-up.
- FIG. 1 is a schematic diagram illustrating an amplifier circuit with power cycling feature
- FIG. 2 is a schematic diagram illustrating the start-up circuit of FIG. 1.
- FIG. 1 A CMOS single-ended amplifier circuit 10 is shown in FIG. 1 suitable for manufacturing as an integrated circuit using conventional integrated circuit processes, FIG. 1 represents a simplified diagram of the CMOS low-power single-ended amplifier with power cycling and noise rejection features.
- a power supply conductor 11 operating a positive potential V BATT such as 5 volts from a battery source is coupled to the source of transistor 12.
- Transistor 12 passes the power supply potential V BATT to power supply conductor 13 noted as power supply potential V DD upon receiving control signal V ENABLE at its gate.
- a logic zero control signal V ENABLE enables transistor 12 to supply power to amplifier 10 during normal operation while a logic one control signal V ENABLE disables amplifier 10 to conserve power when not in use.
- the power supply potential V DD is substantially equal to power supply potential V BATT when transistor 12 is enabled.
- Resistors 14 and 16 are serially coupled between power supply conductor 13 and power supply conductor 18 operating at ground potential for generating a reference voltage V REF at node 20.
- Resistors 14 and 16 may be selected at 200 K ohms each to produce a reference voltage V REF operating at say 2.5 volts.
- the reference voltage V REF is applied to the gates of transistors 22 and 24 to operate in their linear resistive region.
- the source of transistor 22 is coupled to power supply conductor 13 while the source of transistor 24 is coupled to power supply conductor 18.
- the drain of transistor 22 is coupled to the source of transistor 26 while the drain of transistor 24 is coupled to the source of transistor 28.
- Transistors 22 and 24 isolate any power supply noise on power supply conductors 13 and 18 from coupling to the input of amplifier 10.
- the gates of transistors 26 and 28 are coupled to their drains by way of feedback resistor 30 at node 31.
- a low-level (5 mv) single-ended analog input signal V IN applied at input terminal 32 propagates through serially coupled capacitor 34 and resistor 36 to node 38 at the gates of transistors 26 and 28.
- Capacitor 34 AC-couples the input signal V IN to the input of amplifier 10.
- Diode 35 is coupled between power supply conductor 11 and the interconnection of capacitor 34 and resistor 36.
- Diode 37 is coupled between power supply conductor 18 and the interconnection of capacitor 34 and resistor 36.
- Diodes 35 and 37 and resistor 36 provide ESD protection for transistors 26 and 28.
- start-up circuit 40 generates complementary control signals START and START to the gates of transistors 44 and 46, respectively.
- the source of transistor 44 is coupled to power supply conductor 13 while the source of transistor 46 is coupled to power supply conductor 18.
- the drain of transistor 44 is coupled to the source of transistor 48 while the drain of transistor 46 is coupled to the source of transistor 50.
- the gates of transistors 48 and 50 are coupled to the drains of the same and are further coupled to node 38.
- the combination of start-up circuit 40 and biasing circuit 44-50 develop a self-bias potential at node 38 during power up to stabilize the operation of amplifier 10 and allow the input signal V in to propagate through amplifier 10 with reduced time delay.
- the output of the amplifier section formed of transistors 22-28 at node 31 is coupled to the gates of transistors 52 and 54.
- the source of transistor 52 is coupled to power supply conductor 13 while the source of transistor 54 is coupled to power supply conductor 18.
- the gates of transistors 52 and 54 are coupled through feedback resistor 58 to their drains at the input of buffer 60.
- Transistors 52, 54 and feedback resistor 58 further amplify the signal from node 31.
- the output of buffer 60 is coupled to the input of buffer 62 for providing a digital output signal V OUT of amplifier 10 at output terminal 64. Buffers 60 and 62 convert the amplified signal to the digital signal V OUT .
- start-up circuit 40 including transistor 70 having a source coupled to power supply conductor 13 and a gate and drain coupled together to the source of transistor 72.
- the gate of transistor 72 receives ground potential from power supply conductor 18.
- the drain of transistor 72 is coupled to the drain of transistor 74 at node 76.
- Transistor 74 includes a source coupled to power supply conductor 18.
- Transistors 70, 72 and 74 form a V DD threshold detector at node 76.
- Transistors 78 and 80 include gates coupled together to node 76 and sources coupled to power supply conductors 13 and 18, respectively.
- the drains of transistors 78 and 80 are coupled together to the gate of transistor 88.
- Transistors 78 and 80 operate as a CMOS inverter for turning off transistor 88 after the V DD threshold is reached at node 76.
- the source of transistor 88 is coupled to power supply conductor 18, and the drain of transistor 88 is coupled to the drain of transistor 84 at node 85.
- the gate of transistor 84 is coupled to power supply conductor 18 while its source is coupled to the gate and drain of transistor 82.
- the source of transistor 82 is coupled to power supply conductor 13.
- Capacitor 90 is coupled between node 85 and power supply conductor 18.
- Transistors 82 and 84 supply charging current into timing capacitor 90.
- Capacitor 90 is made of poly1 and poly2 plates.
- Transistors 92 and 94 have their gates coupled together to node 85 and their drains coupled together to node 98.
- the source of transistor 92 is coupled to power supply conductor 13, while the source of transistor 94 is coupled to the drain and gate of transistor 96.
- the source of transistor 96 is coupled to power supply conductor 18.
- Transistors 92, 94 and 96 invert the signal at node 85 for providing the START control signal at node 98 to the gate of transistor 44 of FIG. 1.
- Node 98 is coupled to the gate of transistor 74 and to the input of inverter 100 for providing the START control signal to the gate of transistor 46 of FIG. 1.
- All transistors shown in FIGS. 1 and 2 may be CMOS enhancement type transistors.
- amplifier 10 proceeds as follows. Referring to FIG. 1, normal operation of the CMOS low-power single-ended amplifier 10 is described by assuming V ENABLE at logic zero with transistor 12 conducting. Power supply conductor 13 assumes a power supply level substantially equal to power supply potential V BATT . The reference signal V REF at node 20 turns on transistors 22 and 24 to their linear resistive region. Transistors 22 and 24 are large in size having a low voltage drop cross their source-drain junction. Nodes 31 and 38 operate at the same DC level which was established by the threshold of transistors 26, 28 and feedback resistor 30. The small input signal V IN is coupled to node 38 through AC-coupling capacitor 34 and resistor 36.
- the amplified signal at node 31 is applied into a second gain stage comprising transistors 52, 54 and feedback resistor 58. Buffers 60 and 62 produce the digital output signal at output terminal 64. During normal operation, transistors 44 and 46 are non-conductive resulting in no DC current flowing through transistors 48 and 50.
- any variation on the power supply potential V DD is reflected on reference voltage V REF .
- a voltage drop in power supply potential V DD causes a proportional drop at node 20 and has minimum effect on the gate-to-source junction potential V GS of transistor 22. This is a great advantage in preventing a sudden interruption in the amplifier current due to noise or drop in the power supply voltage.
- the power cycling feature of amplifier 10 is described by assuming transistors 12, 44 and 46 are initially off.
- the average power consumption of amplifier 10 may be reduced by turning off transistor 12 and disabling power supply potential V DD .
- the gate of transistor 12 is at the level of power supply potential V BATT , i.e. logic one.
- the V ENABLE switches from logic one to logic zero.
- Transistor 12 turns on and power supply conductor 13 rises toward power supply potential V BATT .
- start-up circuit 40 generates a short duration complementary START and START control signals as logic zero and logic one to the gates of transistors 44 and 46, respectively.
- Transistors 44 and 46 turn on while START and START are asserted causing a self-bias DC voltage to develop at node 38.
- Transistors 22, 26, 28 and 24 are similar thresholds as transistors 44, 48, 50 and 46.
- the input and output of transistors 48 and 50 are shorted together causing a low impedance at node 38.
- the RC time constant due to resistors 30 and 36 and capacitor 34 is thus reduced at node 38. This reduces the propagation delay through amplifier 10 during power-up.
- Node 38 reaches the amplifier self-bias level during the START and START control signals allowing the input signal V IN to superimpose on the amplifier DC bias.
- start-up circuit 40 switches the START and START control signals to logic one and logic zero, respectively, thereby turning off transistors 44 and 46.
- the power-up biasing circuit 40, 44-50 is thus removed from the circuit operation.
- Amplifier 10 begins normal operation.
- transistor 70 is a diode-connected p-channel device.
- Transistor 72 is biased at its linear resistive region. Therefore, node 76 tracks power supply potential V DD less the thresholds of transistor 70 and the source-drain voltage of transistor 72.
- Transistor 78 conducts to turn on transistor 88 and pull node 85 to logic zero.
- Transistor 92 turns on to allow node 98 to follow the rise in power supply potential V DD toward logic one.
- the START control signal becomes logic one and the START control signal goes to logic zero at the output of inverter 100 to enable transistors 44 and 46 of FIG. 1.
- the logic one START signal turns on transistor 74 upon reaching its threshold thereby setting up a voltage divider at node 76 between transistors 70-72 and transistor 74.
- Transistor 88 turns off allowing capacitor 90 to charge.
- Diode-connected transistor 82 and resistive-connected transistor 84 charges capacitor 90.
- Transistor 96 is diode-connected for increasing the threshold at the inverting stage of transistors 92, 94 and 96.
- node 98 switches to logic zero.
- the START control signal goes to logic zero and the START control signal goes to logic one at the output of inverter 100 to disables transistors 44 and 46 of FIG. 1.
- Transistors 74 and 88 also turn off inhibiting DC current flow between power supply conductors 13 and 18. The pulse width of the START and START are determined by the current flows from transistors 82, 84 and the value of capacitor 90.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
Abstract
Description
Claims (10)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/140,950 US5329246A (en) | 1993-10-25 | 1993-10-25 | Circuit and method of setting a bias point for a single-ended ampliifier during power-up |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/140,950 US5329246A (en) | 1993-10-25 | 1993-10-25 | Circuit and method of setting a bias point for a single-ended ampliifier during power-up |
Publications (1)
Publication Number | Publication Date |
---|---|
US5329246A true US5329246A (en) | 1994-07-12 |
Family
ID=22493512
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/140,950 Expired - Lifetime US5329246A (en) | 1993-10-25 | 1993-10-25 | Circuit and method of setting a bias point for a single-ended ampliifier during power-up |
Country Status (1)
Country | Link |
---|---|
US (1) | US5329246A (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6163468A (en) * | 1998-05-01 | 2000-12-19 | Stmicroelectronics Limited | Start up circuits and bias generators |
US6559721B2 (en) * | 2000-12-11 | 2003-05-06 | Infineon Technologies Ag | Circuit configuration with an integrated amplifier |
US20090021229A1 (en) * | 2007-07-17 | 2009-01-22 | Benjamin Heilmann | Method and Apparatus for Enabling a Voltage Regulator |
EP2551744A1 (en) * | 2011-07-27 | 2013-01-30 | Nxp B.V. | Fast start up, ultra-low power bias generator for fast wake up oscillators |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4594560A (en) * | 1985-04-17 | 1986-06-10 | Rca Corporation | Precision setting of the bias point of an amplifying means |
-
1993
- 1993-10-25 US US08/140,950 patent/US5329246A/en not_active Expired - Lifetime
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4594560A (en) * | 1985-04-17 | 1986-06-10 | Rca Corporation | Precision setting of the bias point of an amplifying means |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6163468A (en) * | 1998-05-01 | 2000-12-19 | Stmicroelectronics Limited | Start up circuits and bias generators |
US6559721B2 (en) * | 2000-12-11 | 2003-05-06 | Infineon Technologies Ag | Circuit configuration with an integrated amplifier |
US20090021229A1 (en) * | 2007-07-17 | 2009-01-22 | Benjamin Heilmann | Method and Apparatus for Enabling a Voltage Regulator |
US7719244B2 (en) * | 2007-07-17 | 2010-05-18 | Qimonda North America Corp. | Method and apparatus for enabling a voltage regulator |
EP2551744A1 (en) * | 2011-07-27 | 2013-01-30 | Nxp B.V. | Fast start up, ultra-low power bias generator for fast wake up oscillators |
US20130027150A1 (en) * | 2011-07-27 | 2013-01-31 | Nxp B.V. | Fast start up, ultra-low power bias generator for fast wake up oscillators |
US9733662B2 (en) * | 2011-07-27 | 2017-08-15 | Nxp B.V. | Fast start up, ultra-low power bias generator for fast wake up oscillators |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR930009148B1 (en) | Source voltage control circuit | |
CN100593907C (en) | Power-on reset circuits including first and second signal generators and related methods | |
KR960004573B1 (en) | Reference voltage generation circuit with starting circuit | |
EP0434090B1 (en) | C-MOS differential sense amplifier | |
EP0594305B1 (en) | Comparator circuit | |
US6184722B1 (en) | Latch-type sense amplifier for amplifying low level differential input signals | |
JPH10270992A (en) | Constant current drive circuit | |
US9136827B2 (en) | Power-on reset circuit | |
KR19990029112A (en) | Level interface circuit | |
KR100190763B1 (en) | Differential amplifier | |
US6744284B2 (en) | Receiver circuit of semiconductor integrated circuit | |
US5781051A (en) | Power-up detector for low power systems | |
US6259280B1 (en) | Class AB amplifier for use in semiconductor memory devices | |
JP2885177B2 (en) | Power supply monitor circuit | |
KR100205506B1 (en) | Switchable current-reference voltage generator | |
CA1158727A (en) | Driver circuit having reduced cross-over distortion | |
US6236195B1 (en) | Voltage variation correction circuit | |
US7061322B2 (en) | Low voltage differential amplifier circuit and bias control technique enabling accommodation of an increased range of input levels | |
US6414521B1 (en) | Sense amplifier systems and methods | |
US5329246A (en) | Circuit and method of setting a bias point for a single-ended ampliifier during power-up | |
JP2968826B2 (en) | Current mirror type amplifier circuit and driving method thereof | |
US7019578B2 (en) | Input circuit | |
US6191624B1 (en) | Voltage comparator | |
US5469090A (en) | Transistor circuit for holding peak/bottom level of signal | |
US5608350A (en) | Operational amplifier with control sequence circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MOTOROLA, INC., ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MAHABADI, JOHN K.;REEL/FRAME:006745/0904 Effective date: 19931019 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657 Effective date: 20040404 Owner name: FREESCALE SEMICONDUCTOR, INC.,TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657 Effective date: 20040404 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 |
|
AS | Assignment |
Owner name: APPLE INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ZOZO MANAGEMENT, LLC;REEL/FRAME:034732/0019 Effective date: 20141219 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143 Effective date: 20151207 |