US5117135A - Frequency and phase detection circuit in NRZ bit synchronous system - Google Patents
Frequency and phase detection circuit in NRZ bit synchronous system Download PDFInfo
- Publication number
- US5117135A US5117135A US07/454,160 US45416089A US5117135A US 5117135 A US5117135 A US 5117135A US 45416089 A US45416089 A US 45416089A US 5117135 A US5117135 A US 5117135A
- Authority
- US
- United States
- Prior art keywords
- phase
- clock
- frequency
- input
- nrz
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000001514 detection method Methods 0.000 title claims abstract description 17
- 230000001360 synchronised effect Effects 0.000 title claims abstract description 11
- 230000005540 biological transmission Effects 0.000 claims description 5
- 230000003111 delayed effect Effects 0.000 claims description 3
- 230000007704 transition Effects 0.000 description 6
- 238000010586 diagram Methods 0.000 description 4
- 238000000605 extraction Methods 0.000 description 4
- 239000013256 coordination polymer Substances 0.000 description 2
- 230000000630 rising effect Effects 0.000 description 2
- 230000000694 effects Effects 0.000 description 1
- 238000001914 filtration Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000001172 regenerating effect Effects 0.000 description 1
- 238000001228 spectrum Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/38—Synchronous or start-stop systems, e.g. for Baudot code
- H04L25/40—Transmitting circuits; Receiving circuits
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
Definitions
- the present invention relates to a frequency and phase detection circuit in an NRZ bit synchronous system responsive to NRZ data and outputs from a voltage controlled oscillator (herein-after referred to as VCO) for regenerating a bit synchronous clock from the NRZ data.
- VCO voltage controlled oscillator
- the objects of the present invention are to solve the problems as described above, to reduce jitter component, to be used in high rate and low rate data transmission using a general purpose logic element and to enable integration using simple logic elements.
- FIG. 1 shows a block diagram of the frequency and phase detection circuit in the NRZ bit synchronous system according to the present invention
- the VCO clock is separated into an in-phase and an inverse-phase clock by the in-phase and inverse-phase generation circuit U1. Since the in-phase clock of the VCO clock is applied to a clock terminal CP of the D flipflop U2 and the inverse-phase clock of the VCO clock is applied to a clock terminal CP of the D flipflop U3, NRZ data from the flipflops U2 and U3 is retimed in turn each time transition in the VCO clock occurs.
- the retimed data of an output Q from the flipflop U2 and an output Q from the flipflop U3 are led or delayed by a half period of the VCO clock.
- the output from the exclusive OR gate U4a depends on where the transition of the VCO clock is generated in bit interval of the eye pattern of the inputted NRZ data.
- the rising transition in the in-phase clock of the VCO clock occurs in advance relative to the center of the eye pattern of the inputted NRZ data and if the retimed NRZ data and the inputted NRZ data are exclusive ORed, the result becomes V1. Since the pulse width of V1 is narrower than that of the reference pulse R1, it is possible to detect the difference in the frequency and phase.
- the frequency of the VCO clock lags relative to the frequency of the clock driving the inputted NRZ data (in fact, due to the technical problems, it may be impossible that the frequency of the VCO clock is the same as that of the clock driving the NRZ data), the jitter component in the VCO clock due to the frequency and phase detection circuit can be reduced.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Dc Digital Transmission (AREA)
Abstract
Description
Claims (1)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1988-17260 | 1988-12-22 | ||
KR1019880017260A KR920003598B1 (en) | 1988-12-22 | 1988-12-22 | Frequency and phase detection circuit with the nrz synchronize |
Publications (1)
Publication Number | Publication Date |
---|---|
US5117135A true US5117135A (en) | 1992-05-26 |
Family
ID=19280530
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/454,160 Expired - Fee Related US5117135A (en) | 1988-12-22 | 1989-12-21 | Frequency and phase detection circuit in NRZ bit synchronous system |
Country Status (4)
Country | Link |
---|---|
US (1) | US5117135A (en) |
JP (1) | JPH0624353B2 (en) |
KR (1) | KR920003598B1 (en) |
DE (1) | DE3942431A1 (en) |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5243628A (en) * | 1991-03-27 | 1993-09-07 | Kabushiki Kaisha Komatsu Seisakusho | Encoding method and code processing circuitry |
US5317602A (en) * | 1991-03-14 | 1994-05-31 | Fujitsu Limited | Base-band delayed detector with synchronizing circuit |
US5329559A (en) * | 1991-07-15 | 1994-07-12 | National Semiconductor | Phase detector for very high frequency clock and data recovery circuits |
US5455530A (en) * | 1994-03-09 | 1995-10-03 | Cray Computer Corporation | Duty cycle control circuit and associated method |
US5617452A (en) * | 1993-03-01 | 1997-04-01 | Telefonaktiebolaget Lm Ericsson | Bit synchronizer |
US5652531A (en) * | 1994-03-17 | 1997-07-29 | 3 Com Corporation | Phase detector which eliminates frequency ripple |
US5887040A (en) * | 1995-12-16 | 1999-03-23 | Electronics And Telecommunications Research Institute | High speed digital data retiming apparatus |
US5917356A (en) * | 1995-09-11 | 1999-06-29 | International Business Machines Corp. | Three state phase detector |
EP0942533A2 (en) * | 1998-03-13 | 1999-09-15 | Texas Instruments Limited | Circuit for Synchronisation |
WO2000019608A2 (en) * | 1998-09-30 | 2000-04-06 | Koninklijke Philips Electronics N.V. | Circuit for processing data signals |
US20020183757A1 (en) * | 2001-06-04 | 2002-12-05 | Michelson Gary K. | Dynamic single-lock anterior cervical plate system having non-detachably fastened and moveable segments, instrumentation, and method for installation thereof |
US20030190001A1 (en) * | 2002-04-08 | 2003-10-09 | Exar Corporation | Clock and data recovery circuit for return-to-zero data |
US20050038617A1 (en) * | 2003-06-24 | 2005-02-17 | Chauvin Arnoux | Process for identification of the direction of rotation of two periodic electrical signals at the same frequency |
US6859404B1 (en) * | 2003-08-21 | 2005-02-22 | Hynix Semiconductor, Inc. | Apparatus and method of compensating for phase delay in semiconductor device |
CN107707258A (en) * | 2017-10-31 | 2018-02-16 | 上海兆芯集成电路有限公司 | Eye pattern generator |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE69519455T2 (en) | 1994-08-05 | 2001-06-28 | Sumitomo Chemical Co., Ltd. | Quinonediazide sulfonic acid esters and positive working photoresist compositions containing them |
US6496555B1 (en) | 1998-07-22 | 2002-12-17 | Nec Corporation | Phase locked loop |
KR20020090753A (en) * | 2001-05-29 | 2002-12-05 | 엘지전자 주식회사 | Phase and frequency detect circuit in a phase locked loop |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4400667A (en) * | 1981-01-12 | 1983-08-23 | Sangamo Weston, Inc. | Phase tolerant bit synchronizer for digital signals |
US4422176A (en) * | 1980-12-12 | 1983-12-20 | U.S. Philips Corporation | Phase sensitive detector |
US4527277A (en) * | 1982-04-21 | 1985-07-02 | Tokyo Shibaura Denki Kabushiki Kaisha | Timing extraction circuit |
US4535459A (en) * | 1983-05-26 | 1985-08-13 | Rockwell International Corporation | Signal detection apparatus |
US4571738A (en) * | 1983-06-02 | 1986-02-18 | Standard Telephones And Cables Plc | Demodulator logic for frequency shift keyed signals |
US4683437A (en) * | 1986-06-06 | 1987-07-28 | Motorola, Inc. | Frequency subtractor |
US4942370A (en) * | 1988-04-08 | 1990-07-17 | Ricoh Company, Ltd. | PLL circuit with band width varying in accordance with the frequency of an input signal |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5919456A (en) * | 1982-07-24 | 1984-01-31 | Pioneer Electronic Corp | Clock regenerating circuit |
DE3431419C1 (en) * | 1984-08-27 | 1986-02-13 | Telefonbau Und Normalzeit Gmbh, 6000 Frankfurt | Circuit arrangement for synchronizing the clock signal generated at the receiving end with clock signals received in digital information transmission in telecommunications systems |
-
1988
- 1988-12-22 KR KR1019880017260A patent/KR920003598B1/en not_active IP Right Cessation
-
1989
- 1989-12-18 JP JP1326195A patent/JPH0624353B2/en not_active Expired - Lifetime
- 1989-12-21 US US07/454,160 patent/US5117135A/en not_active Expired - Fee Related
- 1989-12-21 DE DE3942431A patent/DE3942431A1/en active Granted
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4422176A (en) * | 1980-12-12 | 1983-12-20 | U.S. Philips Corporation | Phase sensitive detector |
US4400667A (en) * | 1981-01-12 | 1983-08-23 | Sangamo Weston, Inc. | Phase tolerant bit synchronizer for digital signals |
US4527277A (en) * | 1982-04-21 | 1985-07-02 | Tokyo Shibaura Denki Kabushiki Kaisha | Timing extraction circuit |
US4535459A (en) * | 1983-05-26 | 1985-08-13 | Rockwell International Corporation | Signal detection apparatus |
US4571738A (en) * | 1983-06-02 | 1986-02-18 | Standard Telephones And Cables Plc | Demodulator logic for frequency shift keyed signals |
US4683437A (en) * | 1986-06-06 | 1987-07-28 | Motorola, Inc. | Frequency subtractor |
US4942370A (en) * | 1988-04-08 | 1990-07-17 | Ricoh Company, Ltd. | PLL circuit with band width varying in accordance with the frequency of an input signal |
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5317602A (en) * | 1991-03-14 | 1994-05-31 | Fujitsu Limited | Base-band delayed detector with synchronizing circuit |
US5243628A (en) * | 1991-03-27 | 1993-09-07 | Kabushiki Kaisha Komatsu Seisakusho | Encoding method and code processing circuitry |
US5329559A (en) * | 1991-07-15 | 1994-07-12 | National Semiconductor | Phase detector for very high frequency clock and data recovery circuits |
US5617452A (en) * | 1993-03-01 | 1997-04-01 | Telefonaktiebolaget Lm Ericsson | Bit synchronizer |
US5692022A (en) * | 1993-03-01 | 1997-11-25 | Telefonaktiebolaget Lm Ericsson | Bit synchronizer |
US5455530A (en) * | 1994-03-09 | 1995-10-03 | Cray Computer Corporation | Duty cycle control circuit and associated method |
US5652531A (en) * | 1994-03-17 | 1997-07-29 | 3 Com Corporation | Phase detector which eliminates frequency ripple |
US5917356A (en) * | 1995-09-11 | 1999-06-29 | International Business Machines Corp. | Three state phase detector |
US5887040A (en) * | 1995-12-16 | 1999-03-23 | Electronics And Telecommunications Research Institute | High speed digital data retiming apparatus |
EP0942533A3 (en) * | 1998-03-13 | 2004-04-14 | Texas Instruments Limited | Circuit for Synchronisation |
EP0942533A2 (en) * | 1998-03-13 | 1999-09-15 | Texas Instruments Limited | Circuit for Synchronisation |
WO2000019608A2 (en) * | 1998-09-30 | 2000-04-06 | Koninklijke Philips Electronics N.V. | Circuit for processing data signals |
WO2000019608A3 (en) * | 1998-09-30 | 2000-11-23 | Koninkl Philips Electronics Nv | Circuit for processing data signals |
US6498817B1 (en) | 1998-09-30 | 2002-12-24 | Koninklijke Philips Electronics N.V. | Circuit for processing data signals |
US20020183757A1 (en) * | 2001-06-04 | 2002-12-05 | Michelson Gary K. | Dynamic single-lock anterior cervical plate system having non-detachably fastened and moveable segments, instrumentation, and method for installation thereof |
US20030190001A1 (en) * | 2002-04-08 | 2003-10-09 | Exar Corporation | Clock and data recovery circuit for return-to-zero data |
US20050041483A1 (en) * | 2003-02-08 | 2005-02-24 | Kim Kyung-Hoon | Apparatus and method of compensating for phase delay in semiconductor device |
US20050038617A1 (en) * | 2003-06-24 | 2005-02-17 | Chauvin Arnoux | Process for identification of the direction of rotation of two periodic electrical signals at the same frequency |
US7337083B2 (en) * | 2003-06-24 | 2008-02-26 | Chauvin Arnoux | Process for identification of the direction of rotation of two periodic electrical signals at the same frequency |
US6859404B1 (en) * | 2003-08-21 | 2005-02-22 | Hynix Semiconductor, Inc. | Apparatus and method of compensating for phase delay in semiconductor device |
CN107707258A (en) * | 2017-10-31 | 2018-02-16 | 上海兆芯集成电路有限公司 | Eye pattern generator |
Also Published As
Publication number | Publication date |
---|---|
KR920003598B1 (en) | 1992-05-04 |
DE3942431C2 (en) | 1991-09-26 |
KR900011158A (en) | 1990-07-11 |
JPH0362645A (en) | 1991-03-18 |
DE3942431A1 (en) | 1990-06-28 |
JPH0624353B2 (en) | 1994-03-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5117135A (en) | Frequency and phase detection circuit in NRZ bit synchronous system | |
US5525935A (en) | High-speed bit synchronizer with multi-stage control structure | |
US5592125A (en) | Modified bang-bang phase detector with ternary output | |
US5097489A (en) | Method for incorporating window strobe in a data synchronizer | |
US20020085657A1 (en) | Multiphase clock recovery using D-type phase detector | |
JPH0824288B2 (en) | Phase locked loop circuit | |
US6285219B1 (en) | Dual mode phase and frequency detector | |
US6577694B1 (en) | Binary self-correcting phase detector for clock and data recovery | |
US4661965A (en) | Timing recovery circuit for manchester coded data | |
KR950008461B1 (en) | Apparatus for synchronising nrz data bit | |
JP2003224471A (en) | Pll circuit and optical communication receiver | |
JP3327249B2 (en) | PLL circuit | |
JP2003051743A (en) | Data recovery circuit and method thereof | |
US4831338A (en) | Synchronizing clock signal generator | |
US6819728B2 (en) | Self-correcting multiphase clock recovery | |
JPH0918525A (en) | Discriminating and timing extracting circuit | |
US4804928A (en) | Phase-frequency compare circuit for phase lock loop | |
JP3521206B2 (en) | Liquid crystal display element phase frequency detection circuit | |
JP2000228660A (en) | Clock reproducing/identifying device | |
KR100479309B1 (en) | Method for detecting phase difference, and apparatus for performing the same | |
JP2002198807A (en) | Pll circuit and optical communication receiver | |
KR100186433B1 (en) | Clock frequency and phase recovery circuit of data communication device | |
US4775989A (en) | Timing phase detector circuit | |
KR950007435B1 (en) | Clock recovery circuit | |
US4806870A (en) | Phase comparator and data separator |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTIT Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:LEE, BHUM CHEOL;PARK, KWON C.;REEL/FRAME:005258/0384 Effective date: 19891115 Owner name: KOREA TELECOMMUNICATION AUTHORITY, 100 SEJONG-NO, Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:LEE, BHUM CHEOL;PARK, KWON C.;REEL/FRAME:005258/0384 Effective date: 19891115 |
|
CC | Certificate of correction | ||
FEPP | Fee payment procedure |
Free format text: PAT HLDR NO LONGER CLAIMS SMALL ENT STAT AS INDIV INVENTOR (ORIGINAL EVENT CODE: LSM1); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20000526 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |