US4878220A - Semiconductor memory device - Google Patents
Semiconductor memory device Download PDFInfo
- Publication number
- US4878220A US4878220A US07/123,008 US12300887A US4878220A US 4878220 A US4878220 A US 4878220A US 12300887 A US12300887 A US 12300887A US 4878220 A US4878220 A US 4878220A
- Authority
- US
- United States
- Prior art keywords
- bits
- circuit
- data
- bit
- check
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/22—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
- G06F11/2205—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested
- G06F11/2215—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested to test error correction or detection circuits
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/08—Error detection or correction by redundancy in data representation, e.g. by using checking codes
- G06F11/10—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
- G06F11/1008—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/08—Error detection or correction by redundancy in data representation, e.g. by using checking codes
- G06F11/10—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
- G06F11/1076—Parity data used in redundant arrays of independent storages, e.g. in RAID systems
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/12—Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
- G11C29/36—Data generation devices, e.g. data inverters
Definitions
- This invention relates to a semiconductor memory device and, more particularly, to an error detection and correction circuit incorporated therein.
- FIG. 1 shows a typical example of a semiconductor memory device with the special logic circuit, or an error detecting and correction circuit.
- the semiconductor memory device comprises an input buffer circuit 1 operative to latch a piece of data information consisting of eight data bits I1 to I8 supplied from the outside thereof, a check-bit producing circuit 2 operative to append four check bits P1 to P4 to the data information supplied from the input buffer circuit 1, a memory cell group 3 provided with twelve memory cells M1 to M12 where the data information with the check bits is stored and having an address which is specified by row and column address signals X and Y, a write-in circuit 4 operative to decide whether or not the data information with the check bits should be written into the memory cell group 3 and to carry out a write-in operation in response to a write-in decision, a read-out circuit 5 operative to read out the data information with the check bits P1 to P4 from the memory cell group 3, an error detecting circuit 6 operative to detect whether or not the data information fed from the read-out circuit 5 has an error among the data bits and to identify the data bit with the error, an error correction circuit 7 operative to retrieve the
- Reference symbols D1 to D8 Let the data bits of the data information with the check bits supplied from the red-out circuit 5 be represented by reference symbols D1 to D8.
- Reference symbols R1 to R8 stand for the respective data bits of the data information corrected by the error correction circuit 7.
- reference symbols Q1 to Q8 represent respective data bits of an output signal identifying the error data bit.
- the data information with the check bits consists of the eight data bits and the four check bits so that the error detecting circuit 6 is capable of identifying only one error data bit in the data information based on the four check bits.
- the check-bit producing circuit 2 comprises four exclusive-OR gates 11, 12, 13 and 14 and each of the exclusive-OR gates 11 to 14 has five input nodes to which preselected data bits of the data information is supplied, respectively.
- the exclusive-OR gate 11 is supplied with the five data bits I1, I4, I5, I7 and I8 and produces the check bit P1.
- the exclusive-OR gate 12 is supplied with the five data bits I1, I2, I5, I6 and I8 to produce the check bit P2
- the exclusive-OR gate 13 is supplied with the data bits I2, I3, I5, I6 and I7 to yield the check bit P3.
- the data bits I3, I4, I6, I7 and I8 are supplied to the input nodes of the exclusive-OR gate 14, respectively.
- the error detecting circuit 6 comprises four exclusive-OR gates 15, 16, 17 and 18 and eight AND gates 19, 20, 21, 22, 23, 24, 25 and 26.
- the exclusive-OR gate 15 is supplied with the five data bits D1, D4, D5, D7 and D8 and the check bit P1 and produces an output signal A
- the exclusive-OR gate is supplied with the five data bits D1, D2, D5, D6 and D8 and the check bit P2 to produce an output signal B.
- the exclusive-OR gate 17 produces an output signal C on the basis of the five data bits D2, D3, D5, D6 and D7 and the check bit P3
- the exclusive-OR gate 18 is supplied with the data bits D3, D4, D6, D7 and D8 and the check bit P4 to yield an output signal D.
- Each of the AND gates 19 to 26 has four input nodes one or two of which is accompanied by a bubble or bubbles (indicating that an inverted input is received by the device along those lines) and the four input nodes are coupled to the output nodes of the four exclusive-OR gates 15 to 18, respectively.
- the AND gate 19 has the first and second input nodes directly coupled to the respective output nodes of the exclusive-OR gates 15 and 16 but the third and fourth nodes are accompanied by the bubbles and coupled to the output nodes of the exclusive-OR gates 17 and 18 through the bubbles.
- the AND gate 20 has the first and fourth input nodes accompanied by the bubbles and the AND gate 21 has the first and second input nodes with the respective bubbles.
- the AND gate 22 has the second and third input nodes accompanied by the respective bubbles but the AND gate 23 is accompanied by only one bubble coupled to the fourth input node. Likewise, each of the AND gates 24, 25 and 26 is accompanied by one bubble coupled to the first, second or third input node. Then, the data bits mixed with the check bit are supplied to the exclusive-OR gates 15 to 18 for detecting whether or not the data information has an error bit and the AND gates 19 to 26 identify the data bit with error based on the output signals A to D fed from the exclusive-OR gates 15 to 18.
- the error correction circuit comprises eight exclusive-OR gates 27, 28, 29, 30, 31, 32, 33 and 34 and each of the exclusive-OR gates 27 to 34 has two input nodes one of which is supplied with each data bit of the data information fed from the read-out circuit 5 and the other of which is supplied with each data bit of the output signal fed from the error detecting circuit 6.
- each of the exclusive-OR gates 27 to 34 produces the data bit R1, R2, R3, R4, R5, R6, R7 or R8 identical in logic level to the data bit I1, I2, I3, I4, I5, I6, I7 or I8, however each exclusive-OR gate of the error correction circuit 7 produces the data bit opposite in logic level to the data bit of the data information fed from the read-out circuit 5.
- the output signal of the error detecting circuit 6 identifies the error bit, so that the exclusive-OR gates of the error correction circuit 7 retrieve the correct data bits in the presence of the data bits Q1 to Q8 of the output signal, respectively.
- the writein circuit 4 allows the data information with the check bits (0101) to be stored in the respective memory cells M1 to M12 and, for this reason, the memory cells M1 to M12 store the data bits and the check bits of (01010101;0101), respectively.
- the memory cell group 3 is specified by the row and column address signals X and Y for read-out operation and the data information with the check bits is read out from the memory cells M1 to M12 to the read-out circuit 5. If no error occurs in the data information, the data information with the check bits ar (01010101; 0101). Then, the exclusive-OR gates 11 to 14 produces the output signals A to D which are (0000) because of the previously described exclusive-OR function.
- the present invention proposes to provide a test pattern producing circuit operative to produce dummy bits having at least one error data bit opposite in logic level to the corresponding data bit.
- a semiconductor memory device fabricated on a semiconductor substrate and having a write-in mode, a read-out mode and a diagnostic mode, comprising; (a) a check-bit producing circuit operative to produce check-bits based on data bits of a piece of data information supplied from the outside thereof in the write-in mode; (b) a plurality of memory cell groups each capable of storing the data bits of the data information and the check bits produced by the check-bit producing circuit; (c) an error detecting circuit operative to identify at least one error bit opposite in logic level from the corresponding data bit on the basis of the data information stored in the memory cell group and to produce an output signal consisting of a plurality of data bits and representing the error bit, if any, in the read-out mode or the diagnostic mode; (d) an error correction circuit supplied with the data bits of the data information stored in the memory cell group and the output signal produced by the error detecting circuit and operative to change the error data bit to the corresponding data bit in the read-out
- FIG. 1 is a block diagram showing the arrangement of a known semiconductor memory device
- FIG. 2 is a logic diagram showing the arrangement of the check-bit producing circuit incorporated in the semiconductor memory device illustrated in FIG. 1;
- FIG. 3 is a logic diagram showing the arrangement of the error detecting circuit incorporated in the semiconductor memory device illustrated in FIG. 1;
- FIG. 4 is a logic diagram showing the arrangement of the error correction circuit incorporated in the semiconductor memory device illustrated in FIG. 1;
- FIG. 5 is a block diagram showing the arrangement of a semiconductor memory device embodying the present invention.
- FIG. 6 is a block diagram showing the arrangement of another semiconductor memory device embodying the present invention.
- FIG. 5 of the drawings there is shown the circuit arrangement of a semiconductor memory device embodying the present invention.
- the semiconductor memory device illustrated in FIG. 5 is fabricated on a semiconductor substrate and comprises an input buffer circuit 51 operative to latch a piece of data information consisting of eight data bits I1 to I8 supplied from the outside thereof, a check-bit producing circuit 52 operative to append four check bits P1 to P4 to the data information supplied from the input buffer circuit 1, a plurality of memory cell groups 53 each provided with twelve memory cells where the data information with the check bits is stored and having an address which is specified by row and column address signal X and Y, a write-in circuit 54 operative to decide whether or not the data information with the check bits should be written into one of the memory cell groups 53 and to carry out a write-in operation in the case of a write-in decision, a read-out circuit 55 operative to read out the data information with the check bits P1 to P4 from one of the memory cell groups 53, an error detecting circuit 56 operative to detect whether or not the
- the plural number of the memory circuits are arranged in rows and columns in the semiconductor memory device so as to be specified by the row and column address signals X and Y, only one memory cell group is designate by reference numeral 59 for the following description and the memory cells thereof are labeled by M1 to M12.
- the input buffer circuit 51, the check-bit producing circuit 52, the memory cell group 59, the write-in circuit 54, the read-out circuit 55, the error detecting circuit 56, the error correction circuit 57 and the output buffer circuit 58 are similar in circuit arrangement to the corresponding circuits illustrated in FIG. 1 so that detailed description of the circuit arrangement is omitted for the sake of simplicity.
- the semiconductor memory device illustrated in FIG. 5 further comprises a test pattern producing circuit 60 which is provided with twelve read-only memory cells, and the twelve read-only memory cells store a string of test pattern or dummy bits.
- the dummy bits include an error bit and check bits produced on the basis of the correct data bits and are supplied to the read-out circuit 55 in the presence of row and column address signals Xc and Yc identifying the test pattern producing circuit 60.
- the dummy bits have respective logic levels of (00010101;0101) which are identical with the data information with the error data bit described in connection with the prior-art semiconductor memory device.
- the bit string (00010101:0101) includes an error bit at the second position from the left side, and, accordingly, the dummy bits (00010101:0101) represent a piece of data information where an error is intentionally incorporated. If the error is eliminated from the piece of data information represented by the dummy bits, the dummy bits are changed to (01010101:0101). In the bit string thus changed, the error bit of "0" (the second position from the left side) is inverted to the correct bit of "1" (which corresponds to the error bit in view of the bit position), so that the correct bit will be hereinunder referred to as "corresponding data bit".
- the dummy bits of (00010101;0101) are expected to produce a string of data bits of (01010101) without error bit.
- the bit string of (00010101;0101) can not be produced by the check-bit producing circuit 52 because the check-bit producing circuit 52 automatically produces the check bits P1 to P4 of (0011) when the data information of (00010101) is supplied thereto.
- test pattern producing circuit 60 When the test pattern producing circuit 60 is activated by
- the test pattern producing circuit 60 is formed of the twelve read-only memory cells as described hereinbefore, the dummy bits are memorized in the non-volatile manner in accordance with the cell structure of the read-only memory cells.
- the read-only memory cells are of the mark ROM type (the structure of which is well known in the art)
- the dummy bits are written into the memory cells in the fabrication process of the semiconductor device.
- the dummy bits are supplied to the error detection circuit 56 which in turn transfers the dummy bits to the error correction circuit 57 for diagnostic operation.
- the test pattern producing circuit 60 When the test pattern producing circuit 60 is activated by the row and column address signals Xc and Yc in diagnostic operations, the dummy bits of (00010101;0101) are supplied from the test pattern producing circuit 60 to the read-out circuit 55. With the dummy bits of (00010101;0101), the error detecting circuit 56 produces the output signal of (01000000) which in turn is supplied to the error correction circuit 57. The dummy bits of (00010101;0101) are directly supplied from the read-out circuit 55 to the error correction circuit 57 so that the error correction circuit 57 produces the data information of (01010101) which is transferred to the output buffer circuit 58.
- the dummy bits (00010101;0101) are expected to produce the data bits of (01010101), then the error detecting circuit 56 and the error correction circuit 57 are diagnosed by comparing the data bits supplied from the output buffer circuit 58 with the expectancy.
- the circuit arrangement of another semiconductor memory device comprises an input buffer circuit 71 operative to latch a piece of data information consisting of eight data bits I1 to I8 supplied from the outside thereof, a check-bit producing circuit 72 operative to append four check bits P1 to P4 to the data information supplied from the input buffer circuit 1, a plurality of memory cell groups 73 each provided with twelve memory cells where the data information with the check bits is stored and having an address which is specified by row and column address signal X and Y, a write-in circuit 74 operative to decide whether or not the data information with the check bits should be written into one of the memory cell group 73 and to carry out a write-in operation in the case of a write-in decision, a read-out circuit 75 operative to read out the data information with the check bits P1 to P4 from one of the memory cell group 73, an error detecting circuit 76 operative to detect whether or not the data information fed from the read-out circuit 75 has an error among the data bits and to
- the semiconductor memory device illustrated in FIG. 6 is also fabricated on a single semiconductor substrate. Although the plural number of the memory cell groups are included in the semiconductor memory device, only one memory cell group is designated by reference numeral 79 for the following description and the memory cells thereof are labeled by M1 to M12.
- the input buffer circuit 71, the check-bit producing circuit 72, the memory cell group 79, the write-in circuit 74, the read-out circuit 75, the error detecting circuit 76, the error correction circuit 77 and the output buffer circuit 78 are similar in circuit arrangement to the corresponding group and circuits illustrated in FIG. 1 so that detailed description of the circuit arrangement is omitted for the sake of simplicity.
- the semiconductor memory device illustrated in FIG. 6 further comprises a test pattern producing circuit 80 and the test pattern producing circuit 80 has a register circuit 81 temporally storing a string of dummy bits DB1 to DB12 and an auxiliary write-in circuit 82.
- the auxiliary write-in circuit 82 is operative to write in the dummy bits DB1 to DB12 fed from the outside of the memory device such as, for example, an analyzer or from an internal memory cells.
- the dummy bits DB1 to DB12 also have an error bit just like the dummy bits of the first embodiment.
- the diagnostic operations are achieved for the error detecting circuit 76 and the error correction circuit 77 by using the dummy bits DB1 to DB12.
- the dummy bits are not fixed as those of the semiconductor memory device illustrated in FIG. 5 s that the diagnostic operations are achieved for the respective logic gates of the error detecting an correcting circuits.
- the semiconductor memory devices described above are provided with the single testing pattern producing circuits 60 and 80, respectively, however the semiconductor memory device may be associated with a plurality of test pattern producing circuits.
- the test pattern producing circuit is applicable to the error detecting and correcting circuits capable of detecting and correcting more than one error bit.
- the semiconductor memory device according to the present invention is advantageous over the prior-art semiconductor memory device in reliability because of the diagnostic operations for the error detecting circuit and the error correction circuit.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Quality & Reliability (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
Abstract
Description
Claims (9)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP61277126A JPS63129600A (en) | 1986-11-19 | 1986-11-19 | Semiconductor memory device with error detection/ correction circuit |
JP61-277126 | 1986-11-19 |
Publications (1)
Publication Number | Publication Date |
---|---|
US4878220A true US4878220A (en) | 1989-10-31 |
Family
ID=17579154
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/123,008 Expired - Lifetime US4878220A (en) | 1986-11-19 | 1987-11-19 | Semiconductor memory device |
Country Status (4)
Country | Link |
---|---|
US (1) | US4878220A (en) |
EP (1) | EP0268289B1 (en) |
JP (1) | JPS63129600A (en) |
DE (1) | DE3750460T2 (en) |
Cited By (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5043990A (en) * | 1987-12-04 | 1991-08-27 | Hitachi, Ltd. | Semiconductor integrated circuit device |
US5056089A (en) * | 1988-02-08 | 1991-10-08 | Mitsubishi Denki Kabushiki Kaisha | Memory device |
US5142541A (en) * | 1988-12-15 | 1992-08-25 | Samsung Electronics Co., Ltd. | Error-bit generating circuit for use in a non-volatile semiconductor memory device |
US5195099A (en) * | 1989-04-11 | 1993-03-16 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having improved error correcting circuit |
US5199035A (en) * | 1990-10-01 | 1993-03-30 | Motorola, Inc. | Logic circuit for reliability and yield enhancement |
US5392301A (en) * | 1991-03-27 | 1995-02-21 | Nec Corporation | Programmable read only memory device having test tool for error checking and correction circuit |
US5469450A (en) * | 1992-07-30 | 1995-11-21 | Samsung Electronics Co., Ltd. | Nonvolatile memory device including multi-ECC circuit |
US5502732A (en) * | 1993-09-20 | 1996-03-26 | International Business Machines Corporation | Method for testing ECC logic |
US5517015A (en) * | 1990-11-19 | 1996-05-14 | Dallas Semiconductor Corporation | Communication module |
US5517447A (en) * | 1991-07-10 | 1996-05-14 | Dallas Semiconductor Corporation | Electronic module energy storage circuitry |
US5604343A (en) * | 1994-05-24 | 1997-02-18 | Dallas Semiconductor Corporation | Secure storage of monetary equivalent data systems and processes |
US5679944A (en) * | 1994-06-15 | 1997-10-21 | Dallas Semiconductor Corporation | Portable electronic module having EPROM memory, systems and processes |
US5831827A (en) * | 1994-04-28 | 1998-11-03 | Dallas Semiconductor Corporation | Token shaped module for housing an electronic circuit |
US5848541A (en) * | 1994-03-30 | 1998-12-15 | Dallas Semiconductor Corporation | Electrical/mechanical access control systems |
US5994770A (en) * | 1991-07-09 | 1999-11-30 | Dallas Semiconductor Corporation | Portable electronic data carrier |
US6237116B1 (en) | 1998-11-16 | 2001-05-22 | Lockheed Martin Corporation | Testing error correcting code feature in computers that do not have direct hardware features for causing single bit and multi-bit errors |
US20040153725A1 (en) * | 2003-02-04 | 2004-08-05 | Micron Technology, Inc. | ROM redundancy in ROM embedded DRAM |
US20060156213A1 (en) * | 2004-12-17 | 2006-07-13 | Fujitsu Limited | Semiconductor memory |
US20060156214A1 (en) * | 2004-12-21 | 2006-07-13 | Fujitsu Limited | Semiconductor memory |
US20110219266A1 (en) * | 2010-03-04 | 2011-09-08 | Qualcomm Incorporated | System and Method of Testing an Error Correction Module |
US20150262683A1 (en) * | 2014-03-11 | 2015-09-17 | Samsung Electronics Co., Ltd. | Memory device and method programming/reading memory device |
CN109215723A (en) * | 2017-07-05 | 2019-01-15 | 艾尔默斯半导体股份公司 | The method for checking the persistent fault of register cell or memory cell |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH02177099A (en) * | 1988-12-27 | 1990-07-10 | Nec Corp | Semiconductor memory |
JP2821278B2 (en) * | 1991-04-15 | 1998-11-05 | 日本電気アイシーマイコンシステム株式会社 | Semiconductor integrated circuit |
JPH08129510A (en) * | 1994-10-31 | 1996-05-21 | Nec Corp | Memory data correcting device |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4531213A (en) * | 1982-03-03 | 1985-07-23 | Sperry Corporation | Memory through checking system with comparison of data word parity before and after ECC processing |
US4561095A (en) * | 1982-07-19 | 1985-12-24 | Fairchild Camera & Instrument Corporation | High-speed error correcting random access memory system |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS598061A (en) * | 1982-07-07 | 1984-01-17 | Hitachi Ltd | Diagnosing method of error correction and detection circuit |
JPS59146497A (en) * | 1983-01-29 | 1984-08-22 | Fujitsu Ltd | Memory read-out system |
JPS59206951A (en) * | 1983-05-11 | 1984-11-22 | Mitsubishi Electric Corp | Diagnostic system of circuit for detecting control storage error |
JPS60136998A (en) * | 1983-12-26 | 1985-07-20 | Fujitsu Ltd | Semiconductor storage device |
-
1986
- 1986-11-19 JP JP61277126A patent/JPS63129600A/en active Pending
-
1987
- 1987-11-19 US US07/123,008 patent/US4878220A/en not_active Expired - Lifetime
- 1987-11-19 DE DE3750460T patent/DE3750460T2/en not_active Expired - Fee Related
- 1987-11-19 EP EP87117063A patent/EP0268289B1/en not_active Expired - Lifetime
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4531213A (en) * | 1982-03-03 | 1985-07-23 | Sperry Corporation | Memory through checking system with comparison of data word parity before and after ECC processing |
US4561095A (en) * | 1982-07-19 | 1985-12-24 | Fairchild Camera & Instrument Corporation | High-speed error correcting random access memory system |
Cited By (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5043990A (en) * | 1987-12-04 | 1991-08-27 | Hitachi, Ltd. | Semiconductor integrated circuit device |
US5056089A (en) * | 1988-02-08 | 1991-10-08 | Mitsubishi Denki Kabushiki Kaisha | Memory device |
US5142541A (en) * | 1988-12-15 | 1992-08-25 | Samsung Electronics Co., Ltd. | Error-bit generating circuit for use in a non-volatile semiconductor memory device |
US5195099A (en) * | 1989-04-11 | 1993-03-16 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having improved error correcting circuit |
US6217213B1 (en) | 1990-05-15 | 2001-04-17 | Dallas Semiconductor Corporation | Temperature sensing systems and methods |
US6112275A (en) * | 1990-05-15 | 2000-08-29 | Dallas Semiconductor Corporation | Method of communicating over a single wire bus between a host device and a module device which measures thermal accumulation over time |
US5619066A (en) * | 1990-05-15 | 1997-04-08 | Dallas Semiconductor Corporation | Memory for an electronic token |
US5199035A (en) * | 1990-10-01 | 1993-03-30 | Motorola, Inc. | Logic circuit for reliability and yield enhancement |
US5517015A (en) * | 1990-11-19 | 1996-05-14 | Dallas Semiconductor Corporation | Communication module |
US5761697A (en) * | 1990-11-19 | 1998-06-02 | Dallas Semiconductor Corporation | Identifiable modules on a serial bus system and corresponding identification methods |
US5392301A (en) * | 1991-03-27 | 1995-02-21 | Nec Corporation | Programmable read only memory device having test tool for error checking and correction circuit |
US5994770A (en) * | 1991-07-09 | 1999-11-30 | Dallas Semiconductor Corporation | Portable electronic data carrier |
US5517447A (en) * | 1991-07-10 | 1996-05-14 | Dallas Semiconductor Corporation | Electronic module energy storage circuitry |
US5469450A (en) * | 1992-07-30 | 1995-11-21 | Samsung Electronics Co., Ltd. | Nonvolatile memory device including multi-ECC circuit |
US5502732A (en) * | 1993-09-20 | 1996-03-26 | International Business Machines Corporation | Method for testing ECC logic |
US5848541A (en) * | 1994-03-30 | 1998-12-15 | Dallas Semiconductor Corporation | Electrical/mechanical access control systems |
US5831827A (en) * | 1994-04-28 | 1998-11-03 | Dallas Semiconductor Corporation | Token shaped module for housing an electronic circuit |
US5604343A (en) * | 1994-05-24 | 1997-02-18 | Dallas Semiconductor Corporation | Secure storage of monetary equivalent data systems and processes |
US5679944A (en) * | 1994-06-15 | 1997-10-21 | Dallas Semiconductor Corporation | Portable electronic module having EPROM memory, systems and processes |
US6237116B1 (en) | 1998-11-16 | 2001-05-22 | Lockheed Martin Corporation | Testing error correcting code feature in computers that do not have direct hardware features for causing single bit and multi-bit errors |
US7174477B2 (en) * | 2003-02-04 | 2007-02-06 | Micron Technology, Inc. | ROM redundancy in ROM embedded DRAM |
US20040153725A1 (en) * | 2003-02-04 | 2004-08-05 | Micron Technology, Inc. | ROM redundancy in ROM embedded DRAM |
US20060156213A1 (en) * | 2004-12-17 | 2006-07-13 | Fujitsu Limited | Semiconductor memory |
US7325173B2 (en) * | 2004-12-17 | 2008-01-29 | Fujitsu Limited | Semiconductor memory having error correction |
US20060156214A1 (en) * | 2004-12-21 | 2006-07-13 | Fujitsu Limited | Semiconductor memory |
US7366971B2 (en) * | 2004-12-21 | 2008-04-29 | Fujitsu Limited | Semiconductor memory having sub-party cell array error correction |
US20110219266A1 (en) * | 2010-03-04 | 2011-09-08 | Qualcomm Incorporated | System and Method of Testing an Error Correction Module |
WO2011109771A1 (en) * | 2010-03-04 | 2011-09-09 | Qualcomm Incorporated | System and method of testing an error correction module |
US20150262683A1 (en) * | 2014-03-11 | 2015-09-17 | Samsung Electronics Co., Ltd. | Memory device and method programming/reading memory device |
CN109215723A (en) * | 2017-07-05 | 2019-01-15 | 艾尔默斯半导体股份公司 | The method for checking the persistent fault of register cell or memory cell |
Also Published As
Publication number | Publication date |
---|---|
EP0268289A2 (en) | 1988-05-25 |
EP0268289B1 (en) | 1994-08-31 |
EP0268289A3 (en) | 1989-11-08 |
DE3750460T2 (en) | 1995-04-06 |
JPS63129600A (en) | 1988-06-01 |
DE3750460D1 (en) | 1994-10-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4878220A (en) | Semiconductor memory device | |
US5172339A (en) | Semiconductor memory device having error checking and correcting circuit and operating method therefor | |
US7308621B2 (en) | Testing of ECC memories | |
US5631868A (en) | Method and apparatus for testing redundant word and bit lines in a memory array | |
US4833652A (en) | Semiconductor memory device having a self-diagnosing function | |
US20060265636A1 (en) | Optimized testing of on-chip error correction circuit | |
US4453251A (en) | Error-correcting memory with low storage overhead and fast correction mechanism | |
US4862416A (en) | Semiconductor memory device with redundant memory cell | |
DE3587145D1 (en) | BUFFER SYSTEM WITH DETECTION OF READ OR WRITE CIRCUIT ERRORS. | |
KR19980019199A (en) | Semiconductor memory device with redundancy switching method using redundancy switching method | |
US4461001A (en) | Deterministic permutation algorithm | |
US4485471A (en) | Method of memory reconfiguration for fault tolerant memory | |
JPS6042560B2 (en) | semiconductor storage device | |
KR880010362A (en) | Address line error test method | |
US7372750B2 (en) | Integrated memory circuit and method for repairing a single bit error | |
JP2669303B2 (en) | Semiconductor memory with bit error correction function | |
KR890005049B1 (en) | Semiconductor memory device with a bit error detecting function | |
US6366508B1 (en) | Integrated circuit memory having column redundancy with no timing penalty | |
US5774646A (en) | Method for detecting faulty elements of a redundancy semiconductor memory | |
JP3011522B2 (en) | Apparatus and method for checking a memory cell of an array for faults | |
JPS607560A (en) | Memory controller | |
US6882584B2 (en) | Method for operating a semiconductor memory, and semiconductor memory | |
US9312028B2 (en) | Method for detecting permanent faults of an address decoder of an electronic memory device | |
JPH0326480B2 (en) | ||
JP2801933B2 (en) | Semiconductor storage device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NEC CORPORATION, 33-1, SHIBA 5-CHOME, MINATO-KU, T Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:HASHIMOTO, KIYOKAZU;REEL/FRAME:005113/0891 Effective date: 19871110 Owner name: NEC CORPORATION,JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HASHIMOTO, KIYOKAZU;REEL/FRAME:005113/0891 Effective date: 19871110 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013758/0440 Effective date: 20021101 |