[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

US4194283A - Process for the production of a single transistor memory cell - Google Patents

Process for the production of a single transistor memory cell Download PDF

Info

Publication number
US4194283A
US4194283A US05/934,263 US93426378A US4194283A US 4194283 A US4194283 A US 4194283A US 93426378 A US93426378 A US 93426378A US 4194283 A US4194283 A US 4194283A
Authority
US
United States
Prior art keywords
zone
recess
zones
area
providing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US05/934,263
Inventor
Kurt Hoffmann
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Siemens AG
Original Assignee
Siemens AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siemens AG filed Critical Siemens AG
Application granted granted Critical
Publication of US4194283A publication Critical patent/US4194283A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • H01L29/0847Source or drain regions of field-effect devices of field-effect transistors with insulated gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/34DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the transistor being at least partially in a trench in the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42356Disposition, e.g. buried gate electrode
    • H01L29/4236Disposition, e.g. buried gate electrode within a trench, e.g. trench gate electrode, groove gate electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/901Capacitive junction

Definitions

  • the invention relates to a process for the production of a single transistor memory cell, in which in a semiconductor crystal of one conduction type, not only two zones of the opposite conduction type which are separated by a strip of the former type, but also a recess in the region of these two zones which is limited with plane surfaces converging toward the bottom are produced in such a way that the two zones within the recess reach the semiconductor surface. Also, the pn junctions of the two zones at the part of the semiconductor crystal having the original conduction type are configured differently so that the capacity of the memory cell to be produced is at least predominantly represented by only one of the two pn junctions. Finally, an insulating layer is provided within the recess and a gate electrode is provided thereon capacitively controlling the two pn junctions.
  • V-MOS transistor As is known, a process of this kind leads to a so-called V-MOS transistor, such as is described, for example, in the publication "Electronics” (Apr. 1, 1976), Pages 77 and 78 and incorporated herein by reference.
  • the starting point is an n + -doped disk-shaped silicon monocrystal on whose surface a p-doped monocrystalline silicon layer is epitaxially deposited.
  • the surface of the epitaxial layer is then provided with a diffusion mask with the aid of which an n + conductive zone is then produced by diffusion. This forms the drain zone; the substrate forms the source zone, and the non-re-doped intermediate layer between the two zones forms the channel-forming zone of the field effect transistor of the memory cell.
  • V-MOS results from the V-shaped recess.
  • one of the two zones of the opposite conduction type for example, the source zone
  • this source zone is individually assigned to the individual memory cell in an integrated memory matrix constructed of such memory cells, while the drain zone is frequently also employed to serve as a bit line in connection to further memory cells arranged within the same matrix column as the cell in question.
  • the starting point is a p conductive substrate on whose surface an n+ doped source zone along the lines of a buried layer is produced on its surface.
  • a p doped semiconductor layer is then epitaxially deposited on the substrate provided with the source zone or zones, respectively, and in this semiconductor layer the drain zones, the V-shaped recesses and the gate electrodes of the individual field effect transistors are produced.
  • first the two zones of the opposite conduction type be produced on the plane portion of the surface of the semiconductor crystal and only then that the recess with the gate electrode be produced.
  • the starting point is a semiconductor crystal whose material forms, without further redoping, the channel-forming zone of the field effect transistor of the memory cell, while not only the source zone but also the drain zone are produced by local re-doping.
  • the production of the depression in the semiconductor surface is then produced in such a way that both redoped zones reach the semiconductor surface in the region of the depression in order to permit an effective capacitive control of both zones by a gate electrode applied within the depression. In this way epitaxial techniques are dispensed with.
  • FIGS. 1 to 7 serve for describing a first way of carrying out the inventive process, while a second way of carrying it out will be explained by means of FIGS. 8 to 14.
  • a first way of carrying out the invention consists in that on a plane surface portion of the semiconductor crystal, an area A is brought into contact with a dopant producing the opposite conduction type to that of the semiconductor crystal.
  • the dopant effectuates at that point to a depth T a re-doping of the semiconductor crystal and the formation of a re-doped region U 1 corresponding to the shape and size of area A.
  • a second area B adjacent to area A at the outside is brought into contact with a dopant producing the opposite conduction type to that of the semiconductor crystal in such a way that the dopant effectuates at that point to a depth t a re-doping of the semiconductor crystal and the formation of a re-doped region U 2 determined by the shape and the size of area B.
  • the depth t is dimensioned smaller than depth T.
  • the recess V is produced at areas A and B of the semiconductor surface in such a way that at least two separate zones Z 2 and Z 1 are formed from the re-doped regions U.sub.
  • areas A and B on the semiconductor surface will be expediently selected in such a way that area A has the shape of a rectangle and area B the shape of an adjoining strip.
  • the depression V receives the shape of an inverted square pyramid or funnel, the edge of which encloses the area A within area B.
  • a second form of the first process of the invention provides that area A receives the shape of an elongated rectangular strip and that in each case two areas B which belong together are provided in such a way that both areas B can be represented one on the other by means of mirroring on the longitudinal symmetrical axis of area A, and each area B receives a common boundary to area A. Finally, the recess receives the shape of an inverted roof whose length is at least equal to the length of area A and whose two edges are aligned parallel to the boundary of area A through each one of the two areas B.
  • area A receives the shape of an elongated rectangular strip and that furthermore, in each case, two areas B which belong together are provided in such a way that the two areas B can be represented one upon the other by means of mirroring on the longitudinal symmetrical axis of area A, and each area B receives a common boundary to area A, and that, finally, for each pair of areas B which belong together, one recess is provided for each having the shape of an inverted square pyramid. It is produced in such a way that the recess with the edge running parallel and perpendicular to the boundary of area A is embodied symmetrically to the plane which is perpendicular to the semiconductor surface through the longitudinal symmetrical axis of area A.
  • FIGS. 1 through 7 illustrate a first basic process of the invention for the production of single transistor memory cells
  • FIGS. 8 through 14 illustrate another basic embodiment of the process of the invention.
  • paired re-doped zones U 1 , U 2 of the opposite conduction type are produced on one surface side of a p conductive silicon monocrystal H by means of diffusion or, respectively, implantation of donor material. Then, as a consequence of the production of a recess V in the shape of an inverted pyramid, i.e., standing on its apex with square cross section, each pair of re-doped zones U 1 , U 2 is reformed into two separate zones Z 2 and Z 1 , respectively, one of which, namely, Z 1 , forms the source zone and simultaneously the memory capacity of the cell, while the other zone Z 2 represents the drain zone.
  • two concentric squares on the plane semiconductor surface are limited, for this purpose, with sides oriented parallel to each other for each memory cell to be produced.
  • the inside of these two squares represents area A.
  • the difference between the inner and the outer square represents area B.
  • the re-doped zone U 1 extending to a greater depth T is created by the re-doping occurring exclusively over area A
  • the re-doped zone U 2 extending only to a smaller depth is created by the re-doping occurring exclusively over area B.
  • the one of the two re-doped zones extending only to the lesser depth t, namely, zone U 2 receives the higher doping concentration.
  • n + doped in comparison to the other zone U 1 , so that the pn junction limiting it receives a greater steepness and thus a higher specific capacity than the pn junction limiting zone U 1 .
  • area B is selected larger than area A, it is automatically provided that the pn junction limiting the re-doped zone U 2 and capacitance zone Z 1 receives a noticeably greater capacitance than the latter, second re-doped zone of the memory cell Z 2 which represents particularly the drain of the memory cell.
  • the diffusion or implantation mask to be used for the doping of zone U 1 must evidently be configured in such a way that it covers the semiconductor surface with the exception of area of areas A, so that the donor to be offered can only there penetrate into the semiconductor crystal.
  • the situation is different with the mask to be used for the doping of the zone U 2 .
  • This one can be configured in such a way that it leaves only areas B exposed. It can, however, also be configured in such a way that it leaves areas A and B exposed.
  • zone U 2 and during the production of zone U 1 dopant penetrates into a zone extending to a depth t beneath the surface region A, so that these are doped more strongly than the zone U 2 assigned exclusively to area B, and by all means more strongly than the portions of zone U 1 having a greater depth than t.
  • This especially strongly doped region directly under the semiconductor surface of area A is automatically removed, however, during the production of the recess as can be recognized directed from FIG. 3.
  • the etching masks to be used for producing the recesses V are aligned on a crystal surface section not coinciding with a (111) plane in such a way that the boundaries of the etching windows are parallel to each group of (111) planes.
  • the orientation and arrangement of the windows is to be selected in a specific arrangement with regard to the two re-doped zones U 1 and U 2 , in order to obtain the capacitance zone Z 1 and the other zone Z 2 of the individual memory cells from the two zones U 1 and U 2 , it is recommended that the boundaries of the re-doped zones U 1 and U 2 (and thus those of areas A and B) are established in such a way that they run parallel to the lines of intersection of the four groups of (111) planes on the selected plane semiconductor surface.
  • orientation and limiting windows in the etching mask to be used for etching the recesses V.
  • an SiO 2 layer or metal layer provided with square or rectangular etching windows on the basis of a photolacquer etching technique wherein this layer has been applied, for example, by sputtering on the selected plane semiconductor surface.
  • a surface falling together with a (100) plane of the silicon lattice is especially expediently used as the plane surface section to be subjected to the inventive process.
  • Diluted alkali solution for example, KOH, serves, for example, as the etching agent. If d is then the width of the window in the etching mask used for etching the recess V, then the depth l of the pyramid or, respectively, trench-shaped recess is determined by the relationship
  • d/2 must not be smaller than a+t/2, with t being the depth of the re-doped region U 2 formed beneath area B.
  • FIG. 1 the allocation of the two re-doped zones U 1 and U 2 is shown with zone U 1 receiving a significantly lesser donor concentration than the zone U 2 produced over area B.
  • FIG. 2 shows the way in which the depression V is to be produced in relation to the two zones U 1 and U 2 in order to obtain a separation of the two zones U 1 and U 2 into two separate zones Z 2 and Z 1 , respectively.
  • the square configuration is initially assumed in each case.
  • the depth l of the depression V is selected in such a way that it becomes greater than the depth T of the re-doped zone U 1 , then one sees immediately that for geometrical reasons the condition l ⁇ (T+a ⁇ 2) must be adhered to so that a formation of a zone Z 2 from the re-doped zone U 1 does not come about during the production of the depression V. It is to be noted that the above noted geometric observations proceed from the case in which the redoped zones U 1 and U 2 and the depression V are produced on a (100) oriented silicon surface. In the example illustrated in FIG. 2, the condition
  • the semiconductor surface must be coated with an insulating layer which must be thick outside the recesses V but thin inside the recesses. This is achieved, for example, if for the etching of the depressions V an etching mask consisting of SiO 2 is used which then remains on the semiconductor surface and forms the foundation of the thick portions of the insulating layer.
  • an etching mask consisting of SiO 2 is used which then remains on the semiconductor surface and forms the foundation of the thick portions of the insulating layer.
  • the insulating layer is designated in the Figures with 0.
  • the insulating layer 0 in the depressions is provided with one gate electrode G each. As in the case of the sample embodiments this gate electrode can be a constituent part of a conductor path L which effectuates the connection between the memory cells of a matrix line.
  • the area B is subdivided into two partial areas B which are respectively arranged on both sides of the strip-shaped areas A.
  • This already above described way of arranging the areas A and B corresponds to the other two above-mentioned variations of the first embodiment form of the inventive process. Both variations do not differ in the configuration of the two areas A and B and thus of the two re-doped zones U 1 and U 2 , but rather solely in the fact that, in one case, the depressions V receive the shape of inverted pyramids, and in the other case the shape of a symmetrically inverted roof.
  • the first case is represented with the aid of FIG. 4; the second with the aid of FIGS. 5 to 7.
  • FIGS. 4 and 5 each present a top view. For the case of the use of trench-shaped depressions V only the following possibility is of significance, which is explained with the aid of FIGS. 5, 6 and 7.
  • the depth l of the recess V having the shape of an inverted symmetrical roof is to be arranged symmetrically to the area A having the shape of a rectangular strip, the depth l is selected in such a way that it is greater than the depth of the re-doped zone U 1 , and then two zones Z 2 , i.e., two bit lines, are formed simultaneously from the re-doped zone U 1 .
  • This possibility is expediently employed if it is desired to minimize the memory capacity of the two zones Z 2 of the individual memory cells in comparison to the capacity of the other zone Z 1 .
  • FIG. 6 shows in section, two gate electrodes G 1 and G 2 each will also be provided. These gate electrodes are then arranged with one each of the two boundary or limiting surfaces of the trench-shaped depression V in order to capacitively bridge the intermediate space between the respective zone Z 2 and the capacity zones Z 1 which have been formed out of each of the two re-doped zones U 2 .
  • the oxide layer 0 will be dimensioned thin in the trenches V where the capacity zones Z 1 reach semiconductor surface in the trenches V. On the other hand, away from these sites it is adjusted so as to be thick in the trenches V in order to achieve a sufficient capacitive decoupling between the word lines L to be run there and the bit lines represented by zones Z 2 .
  • recesses V are used which have the shape of an inverted pyramid, and from each of the re-doped zones U 1 only a single bit line and, per recess, one memory cell each is formed.
  • the memory cells have two capacity zones, however, which are separate from each other and which respectively represent half the memory capacity of the memory cell.
  • FIG. 7 represents a section run perpendicularly to the bit lines Z 2 in the arrangement represented in FIG. 5 away from the capacity zones Z 1 , whereas the section represented in FIG. 6 is run through the capacity zones on both sides of the two bit lines Z 2 .
  • the process is expediently carried out such that in a joint doping process to be carried out using a correspondingly formed doping mask, three identical zones U with square or rectangular cross-section are produced with n + doping on a surface section coinciding with a (100) plane, said surface section being of a p-conductive disk-shaped silicon crystal H.
  • the production occurs such that the three zones lie in a row and the two outer zones each have the same distance from the middle zone.
  • a trench-shaped recess V is then produced symmetrically to the symmetry plane of the arrangement of the one outer zone in relation to the second outer zone. This symmetry plane passes through the center of the middle zone of the three zones.
  • the aperture width d of the depression V becomes greater than the width (measured in the same direction as d) of the middle zone of the three re-doped zones U.
  • the aperture width d is at least equal to the sum of the width of the middle zone U and of double the spacing of two adjacent zones U.
  • zone Z 1 represented in the memory capacity of the individual memory cell.
  • a partial region of each of the two outer zones of these zones U is re-doped without extending to depth T of these zones and not encompassing the entire surface of the zone involved. This requires an extension of the pn junction bordering the zone involved, and thus an increase in the memory capacity of the memory cell containing the zone Z 1 obtained by the partial re-doping.
  • the three re-doped zones U are first produced with rectangular or square cross section. Since, as a rule, when the production of a memory matrix is involved, such zone U triplets will be produced respectively at the intersections of the matrix to be produced (i.e., at the points of intersection of the individual lines with the individual columns), and the orientation of the arrangement of the three zones will be aligned in the direction of the matrix line concerned. Then, between each two adjacent triplets of zones U, one p+ doped zone P each covering one portion of the mutually facing outer zones of the two triplets but not extending to the depth of these two zones, will be produced using a new doping mask.
  • the trench-shaped recess with a V-shaped sectional profile will be produced at the location of the middle zone of the three zones U, as has already been set forth with the aid of FIGS. 8 and 9.
  • the memory arrangement provided with the outside layer O and with respectively two gate electrodes G 1 and G 2 arranged opposite each other in the recess V is represented in cutaway section in FIG. 11.
  • two memory cells S 1 and S 2 per depression are in turn obtained if care is taken that the depth l of the trench-shaped depression V is adjusted so as to be greater than the depth of the re-doped zones U.
  • the middle re-doped zone is in turn subdivided by the depression into two zones Z 2 usable as bit lines.
  • the two capacity zones Z 1 formed from the two outer zones U have an L-profile illustrated in FIG. 12.
  • FIG. 13 A further possibility of increasing the capacity of the memory cells is set forth with the aid of FIG. 13.
  • the goal is to produce three zones arranged next to one another in a row on the semiconductor surface, with a type of conduction which is opposite to that of the semiconductor crystal.
  • a block-shaped n + zone U is produced in the p conductive semiconductor crystal H, said zone covering the area of the three n + zones U of FIG. 8, including the intermediate spaces between these zones.
  • the area of the intermediate spaces is transformed into p doped material, so that three separate zones U with n + doping are formed out of the zone U.
  • the p type zones P produced between them must be driven down to a greater depth than the original zones U.
  • the overlapping with the area of the semiconductor crystal H having the original doping then leads to the formation of p + islands, which are, to be sure, indicated in the Figure, but which have no significance for the finished switching cell.
  • the further processing leads to the completed switching cells which can, for example, be embodied according to FIG. 14.
  • the sample embodiments are selected in such a way that the capacity zones Z 1 and the bit line zones Z 2 of the memory cells are of n type.
  • the substrate H on the other hand is of p type. The reverse case is also possible. However, memories of that kind are somewhat slower.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Semiconductor Memories (AREA)

Abstract

In the production of V-MOS single transistor memory cells a simplification of the previous technology is disclosed wherein a process is utilized without epitaxial processes and with a minimum of doping processes. First the source and the drain zone of a field effect transistor forming a memory cell are produced and only then is a V-shaped recess formed at the site of these zones. In one embodiment, one re-doped zone is constructed as a flat zone and is produced on both sides adjacent to a second re-doped zone extending deeper into the silicon crystal. The V-shaped recess is then etched in such a way that the two zones are completely separated by the V-shaped recess. The silicon surface in the V-shaped recess is provided with a thin SiO2 layer and with a gate electrode covering it. Advantageously the gate electrodes of neighboring V-MOS cells are united into a line. This occurs with one of the two zones of the transistor, whereas the other zone remains separate.

Description

BACKGROUND OF THE INVENTION
The invention relates to a process for the production of a single transistor memory cell, in which in a semiconductor crystal of one conduction type, not only two zones of the opposite conduction type which are separated by a strip of the former type, but also a recess in the region of these two zones which is limited with plane surfaces converging toward the bottom are produced in such a way that the two zones within the recess reach the semiconductor surface. Also, the pn junctions of the two zones at the part of the semiconductor crystal having the original conduction type are configured differently so that the capacity of the memory cell to be produced is at least predominantly represented by only one of the two pn junctions. Finally, an insulating layer is provided within the recess and a gate electrode is provided thereon capacitively controlling the two pn junctions.
As is known, a process of this kind leads to a so-called V-MOS transistor, such as is described, for example, in the publication "Electronics" (Apr. 1, 1976), Pages 77 and 78 and incorporated herein by reference. In order to produce the transistor, the starting point is an n+ -doped disk-shaped silicon monocrystal on whose surface a p-doped monocrystalline silicon layer is epitaxially deposited. The surface of the epitaxial layer is then provided with a diffusion mask with the aid of which an n+ conductive zone is then produced by diffusion. This forms the drain zone; the substrate forms the source zone, and the non-re-doped intermediate layer between the two zones forms the channel-forming zone of the field effect transistor of the memory cell. For completion, a recess with a V-shaped longitudinal profile is produced in the region of the drain zone using an etching mask. The lowest point of the profile extends into the n+ doped substrate. The semiconductor surface in the recess is then covered with a thin oxide layer on which the gate electrode of the field effect transistor is then applied. The designation "V-MOS" results from the V-shaped recess.
In order to now develop a V-MOS transistor of this kind into a single transistor memory cell, one of the two zones of the opposite conduction type, for example, the source zone, is for example usually given a stronger doping than the other of these two zones, for example, the drain zone. In addition, this source zone is individually assigned to the individual memory cell in an integrated memory matrix constructed of such memory cells, while the drain zone is frequently also employed to serve as a bit line in connection to further memory cells arranged within the same matrix column as the cell in question. In order to produce an arrangement of this kind, the starting point is a p conductive substrate on whose surface an n+ doped source zone along the lines of a buried layer is produced on its surface. A p doped semiconductor layer is then epitaxially deposited on the substrate provided with the source zone or zones, respectively, and in this semiconductor layer the drain zones, the V-shaped recesses and the gate electrodes of the individual field effect transistors are produced.
Obviously an advantage of the V-MOS technique in supplying these memory cells lies in the fact that integrated semiconductor memories with especially high cell density can be produced. However, the usual production processes operate with epitaxial layers.
SUMMARY OF THE INVENTION
It is an object of the invention to eliminate the use of epitaxial layers.
It is preferable that first the two zones of the opposite conduction type be produced on the plane portion of the surface of the semiconductor crystal and only then that the recess with the gate electrode be produced.
Thus, in contrast to the usual technique, the starting point is a semiconductor crystal whose material forms, without further redoping, the channel-forming zone of the field effect transistor of the memory cell, while not only the source zone but also the drain zone are produced by local re-doping. The production of the depression in the semiconductor surface is then produced in such a way that both redoped zones reach the semiconductor surface in the region of the depression in order to permit an effective capacitive control of both zones by a gate electrode applied within the depression. In this way epitaxial techniques are dispensed with.
The various ways of carrying out the inventive process will now be described more specifically with the aid of FIGS. 1 to 14. FIGS. 1 to 7 serve for describing a first way of carrying out the inventive process, while a second way of carrying it out will be explained by means of FIGS. 8 to 14.
A first way of carrying out the invention consists in that on a plane surface portion of the semiconductor crystal, an area A is brought into contact with a dopant producing the opposite conduction type to that of the semiconductor crystal. The dopant effectuates at that point to a depth T a re-doping of the semiconductor crystal and the formation of a re-doped region U1 corresponding to the shape and size of area A. In addition a second area B adjacent to area A at the outside is brought into contact with a dopant producing the opposite conduction type to that of the semiconductor crystal in such a way that the dopant effectuates at that point to a depth t a re-doping of the semiconductor crystal and the formation of a re-doped region U2 determined by the shape and the size of area B. In the process, the depth t is dimensioned smaller than depth T. Finally, the recess V is produced at areas A and B of the semiconductor surface in such a way that at least two separate zones Z2 and Z1 are formed from the re-doped regions U.sub. 1 and U2, of which one reaches the semiconductor surface in the recess along the edge thereof and the other reaches it at its lowest point. In the process, for example, areas A and B on the semiconductor surface will be expediently selected in such a way that area A has the shape of a rectangle and area B the shape of an adjoining strip. The depression V receives the shape of an inverted square pyramid or funnel, the edge of which encloses the area A within area B.
This form of the inventive process is expediently employed if either an individual memory cell is to be produced, or if, in the production of an integrated matrix of such memory cells, the connection between adjacent cells of the matrix is carried out by exterior means. This is represented by means of FIGS. 1 and 3.
A second form of the first process of the invention provides that area A receives the shape of an elongated rectangular strip and that in each case two areas B which belong together are provided in such a way that both areas B can be represented one on the other by means of mirroring on the longitudinal symmetrical axis of area A, and each area B receives a common boundary to area A. Finally, the recess receives the shape of an inverted roof whose length is at least equal to the length of area A and whose two edges are aligned parallel to the boundary of area A through each one of the two areas B.
In a third form of the first process of the invention it is provided that area A receives the shape of an elongated rectangular strip and that furthermore, in each case, two areas B which belong together are provided in such a way that the two areas B can be represented one upon the other by means of mirroring on the longitudinal symmetrical axis of area A, and each area B receives a common boundary to area A, and that, finally, for each pair of areas B which belong together, one recess is provided for each having the shape of an inverted square pyramid. It is produced in such a way that the recess with the edge running parallel and perpendicular to the boundary of area A is embodied symmetrically to the plane which is perpendicular to the semiconductor surface through the longitudinal symmetrical axis of area A.
These two variations of the process are primarily employed when the production of a memory matrix is involved and one of the two zones of the single transistor memory cells is to be simultaneously developed as a bit line. The two embodiments are described more specifically with the aid of FIGS. 2 to 7.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1 through 7 illustrate a first basic process of the invention for the production of single transistor memory cells; and
FIGS. 8 through 14 illustrate another basic embodiment of the process of the invention.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
According to FIG. 1, paired re-doped zones U1, U2 of the opposite conduction type are produced on one surface side of a p conductive silicon monocrystal H by means of diffusion or, respectively, implantation of donor material. Then, as a consequence of the production of a recess V in the shape of an inverted pyramid, i.e., standing on its apex with square cross section, each pair of re-doped zones U1, U2 is reformed into two separate zones Z2 and Z1, respectively, one of which, namely, Z1, forms the source zone and simultaneously the memory capacity of the cell, while the other zone Z2 represents the drain zone. In accordance with the above general remarks, two concentric squares on the plane semiconductor surface are limited, for this purpose, with sides oriented parallel to each other for each memory cell to be produced. The inside of these two squares represents area A. The difference between the inner and the outer square represents area B. By definition, the re-doped zone U1 extending to a greater depth T is created by the re-doping occurring exclusively over area A, and the re-doped zone U2 extending only to a smaller depth is created by the re-doping occurring exclusively over area B. Preferably, the one of the two re-doped zones extending only to the lesser depth t, namely, zone U2, receives the higher doping concentration. It is thus n+ doped in comparison to the other zone U1, so that the pn junction limiting it receives a greater steepness and thus a higher specific capacity than the pn junction limiting zone U1. Additionally, since area B is selected larger than area A, it is automatically provided that the pn junction limiting the re-doped zone U2 and capacitance zone Z1 receives a noticeably greater capacitance than the latter, second re-doped zone of the memory cell Z2 which represents particularly the drain of the memory cell.
The diffusion or implantation mask to be used for the doping of zone U1 must evidently be configured in such a way that it covers the semiconductor surface with the exception of area of areas A, so that the donor to be offered can only there penetrate into the semiconductor crystal. The situation is different with the mask to be used for the doping of the zone U2. This one can be configured in such a way that it leaves only areas B exposed. It can, however, also be configured in such a way that it leaves areas A and B exposed. Then, to be sure, during the production of zone U2 and during the production of zone U1, dopant penetrates into a zone extending to a depth t beneath the surface region A, so that these are doped more strongly than the zone U2 assigned exclusively to area B, and by all means more strongly than the portions of zone U1 having a greater depth than t. This especially strongly doped region directly under the semiconductor surface of area A is automatically removed, however, during the production of the recess as can be recognized directed from FIG. 3.
For the production of recesses with converging plane limiting surfaces, use is made, for example, of the fact that the etching speed in a silicon monocrystal is directionally dependent in such a way that the removal speed is smallest perpendicular to the (111) planes. For this reason, with the use of correspondingly coordinated etching agents, depressions can be spontaneously produced whose four limiting surfaces belong to one each of the four groups of (111) planes of the crystal lattice. Accordingly, two such limiting surfaces each meet at an angle whose cosine has the value one-third (somewhat more than 70°).
It is therefore expedient if the etching masks to be used for producing the recesses V are aligned on a crystal surface section not coinciding with a (111) plane in such a way that the boundaries of the etching windows are parallel to each group of (111) planes. Since, on the other hand, the orientation and arrangement of the windows, as follows from the Figures for this application, is to be selected in a specific arrangement with regard to the two re-doped zones U1 and U2, in order to obtain the capacitance zone Z1 and the other zone Z2 of the individual memory cells from the two zones U1 and U2, it is recommended that the boundaries of the re-doped zones U1 and U2 (and thus those of areas A and B) are established in such a way that they run parallel to the lines of intersection of the four groups of (111) planes on the selected plane semiconductor surface. On the basis of the above remarks, the same is true for orientation and limiting windows in the etching mask to be used for etching the recesses V.
It is possible, for example, to use, as an etching mask, an SiO2 layer or metal layer provided with square or rectangular etching windows on the basis of a photolacquer etching technique wherein this layer has been applied, for example, by sputtering on the selected plane semiconductor surface. A surface falling together with a (100) plane of the silicon lattice is especially expediently used as the plane surface section to be subjected to the inventive process. Diluted alkali solution, for example, KOH, serves, for example, as the etching agent. If d is then the width of the window in the etching mask used for etching the recess V, then the depth l of the pyramid or, respectively, trench-shaped recess is determined by the relationship
l=d·√2
If s is now the width of area B and a the width of area A measured along the dimension given with FIG. 1, then, for the width d of the depression V on the semiconductor surface, the relationship
(s+a/2)>d/2>a/2
must be adhered to. Furthermore, d/2 must not be smaller than a+t/2, with t being the depth of the re-doped region U2 formed beneath area B.
In FIG. 1 the allocation of the two re-doped zones U1 and U2 is shown with zone U1 receiving a significantly lesser donor concentration than the zone U2 produced over area B. FIG. 2 shows the way in which the depression V is to be produced in relation to the two zones U1 and U2 in order to obtain a separation of the two zones U1 and U2 into two separate zones Z2 and Z1, respectively. For zones U1 and U2 and for the depression V, the square configuration is initially assumed in each case. If the depth l of the depression V is selected in such a way that it becomes greater than the depth T of the re-doped zone U1, then one sees immediately that for geometrical reasons the condition l<(T+a·√2) must be adhered to so that a formation of a zone Z2 from the re-doped zone U1 does not come about during the production of the depression V. It is to be noted that the above noted geometric observations proceed from the case in which the redoped zones U1 and U2 and the depression V are produced on a (100) oriented silicon surface. In the example illustrated in FIG. 2, the condition
(T+a/2)>l>T
is adhered to for the depth l of V.
To complete the arrangement, the semiconductor surface must be coated with an insulating layer which must be thick outside the recesses V but thin inside the recesses. This is achieved, for example, if for the etching of the depressions V an etching mask consisting of SiO2 is used which then remains on the semiconductor surface and forms the foundation of the thick portions of the insulating layer. After the production of the depressions V the entire surface of the arrangement obtained is then exposed to conditions at which a thin SiO2 layer forms in the depressions V and the already present portions of the SiO2 layer are augmented. The insulating layer is designated in the Figures with 0. Finally, the insulating layer 0 in the depressions is provided with one gate electrode G each. As in the case of the sample embodiments this gate electrode can be a constituent part of a conductor path L which effectuates the connection between the memory cells of a matrix line.
In the mode of operation to be seen in FIG. 2 the area B is subdivided into two partial areas B which are respectively arranged on both sides of the strip-shaped areas A. This already above described way of arranging the areas A and B corresponds to the other two above-mentioned variations of the first embodiment form of the inventive process. Both variations do not differ in the configuration of the two areas A and B and thus of the two re-doped zones U1 and U2, but rather solely in the fact that, in one case, the depressions V receive the shape of inverted pyramids, and in the other case the shape of a symmetrically inverted roof. The first case is represented with the aid of FIG. 4; the second with the aid of FIGS. 5 to 7. FIGS. 4 and 5 each present a top view. For the case of the use of trench-shaped depressions V only the following possibility is of significance, which is explained with the aid of FIGS. 5, 6 and 7.
If the depth l of the recess V having the shape of an inverted symmetrical roof is to be arranged symmetrically to the area A having the shape of a rectangular strip, the depth l is selected in such a way that it is greater than the depth of the re-doped zone U1, and then two zones Z2, i.e., two bit lines, are formed simultaneously from the re-doped zone U1. This possibility is expediently employed if it is desired to minimize the memory capacity of the two zones Z2 of the individual memory cells in comparison to the capacity of the other zone Z1.
Then, as FIG. 6 shows in section, two gate electrodes G1 and G2 each will also be provided. These gate electrodes are then arranged with one each of the two boundary or limiting surfaces of the trench-shaped depression V in order to capacitively bridge the intermediate space between the respective zone Z2 and the capacity zones Z1 which have been formed out of each of the two re-doped zones U2. In contrast to the arrangement represented in FIG. 4, one thus has two field effect transistors per depression, i.e., two single-transistor memory cells S1 and S2. These can then be grouped together line-wise by means of corresponding word lines L which are applied on the insulating layer away from zones Z1. (For this purpose the oxide layer 0 will be dimensioned thin in the trenches V where the capacity zones Z1 reach semiconductor surface in the trenches V. On the other hand, away from these sites it is adjusted so as to be thick in the trenches V in order to achieve a sufficient capacitive decoupling between the word lines L to be run there and the bit lines represented by zones Z2.)
If on the other hand, in the configuration of areas A and B seen in FIG. 2, recesses V are used which have the shape of an inverted pyramid, and from each of the re-doped zones U1 only a single bit line and, per recess, one memory cell each is formed. The memory cells have two capacity zones, however, which are separate from each other and which respectively represent half the memory capacity of the memory cell.
FIG. 7 represents a section run perpendicularly to the bit lines Z2 in the arrangement represented in FIG. 5 away from the capacity zones Z1, whereas the section represented in FIG. 6 is run through the capacity zones on both sides of the two bit lines Z2.
It must be additionally noted in conclusion that in the embodiment of the inventive process leading to the splitting up of the two re-doped zones U1 and U2 by a trench-shaped depression V, an especially high bit density of a V-MOS memory produced on the basis of the inventive process is obtained.
In a second embodiment form of the inventive process which is now to be discussed, on a plane portion of the surface of a p or n conductive semiconductor crystal H, two re-doped discrete zones U having the opposite conduction type to that of the semiconductor crystal H are produced and then the depression V in the region of one of these two zones U is produced in such a way that the original semiconductor surface is removed in the region of this one zone U, and the removal extends at least into the immediate vicinity of the other zone U. On the other hand, as a result of the placement of the depression V, the capacity of the pn junction of the one of the two re-doped zones U subjected to the heavier removal in the production of the recess V is strongly reduced with respect to the capacity of the pn junction of the other re-doped zone U.
As can be seen from FIGS. 8, 9 and 10, the process is expediently carried out such that in a joint doping process to be carried out using a correspondingly formed doping mask, three identical zones U with square or rectangular cross-section are produced with n+ doping on a surface section coinciding with a (100) plane, said surface section being of a p-conductive disk-shaped silicon crystal H. The production occurs such that the three zones lie in a row and the two outer zones each have the same distance from the middle zone. A trench-shaped recess V is then produced symmetrically to the symmetry plane of the arrangement of the one outer zone in relation to the second outer zone. This symmetry plane passes through the center of the middle zone of the three zones. In this way the aperture width d of the depression V becomes greater than the width (measured in the same direction as d) of the middle zone of the three re-doped zones U. In particular, the aperture width d is at least equal to the sum of the width of the middle zone U and of double the spacing of two adjacent zones U.
In this way the relationships illustrated in FIGS. 8 to 11 are obtained. If the depth l of the trench V is selected larger than the depth of the three re-doped zones U, it results that the middle zone H is subdivided into two separate regions. However, just as in the case of FIGS. 5 to 7, it is a prerequisite that the length of the trench-shaped recess is dimensioned greater than the length of the zone U to be separated.
It is also recommended when carrying out the inventive process as described with the aid of FIGS. 8 to 11, that, because of their larger pn junction, the remainder zones formed out of the two exterior zones of the three zones U are used as capacity zones C1, and the zone or zones remaining from the middle zone of these zones, after deducting the recess, are used as bit lines in the application of the process to the production of a memory matrix. If, as a consequence of a correspondingly great depth l of the trench-shaped recess V, two bit lines have been obtained from the middle zone, then, as represented in FIG. 6, one or two gate electrodes per recess can in turn be used. Therefore, in the first case, two memory cells controlled by a common word line (gate electrode) are achieved and in the second case two completely decoupled memory cells result. The first case is represented in FIG. 9; the second in FIGS. 10 and 11.
By means of doping techniques now it is now possible to increase the capacity of zone Z1 represented in the memory capacity of the individual memory cell. Starting from an arrangement of the three zones in accordance with FIG. 8, by means of masked diffusion or, respectively, implantation, a partial region of each of the two outer zones of these zones U is re-doped without extending to depth T of these zones and not encompassing the entire surface of the zone involved. This requires an extension of the pn junction bordering the zone involved, and thus an increase in the memory capacity of the memory cell containing the zone Z1 obtained by the partial re-doping.
In accordance with the mode of operation to be seen from FIG. 12, the three re-doped zones U are first produced with rectangular or square cross section. Since, as a rule, when the production of a memory matrix is involved, such zone U triplets will be produced respectively at the intersections of the matrix to be produced (i.e., at the points of intersection of the individual lines with the individual columns), and the orientation of the arrangement of the three zones will be aligned in the direction of the matrix line concerned. Then, between each two adjacent triplets of zones U, one p+ doped zone P each covering one portion of the mutually facing outer zones of the two triplets but not extending to the depth of these two zones, will be produced using a new doping mask. Finally, the trench-shaped recess with a V-shaped sectional profile will be produced at the location of the middle zone of the three zones U, as has already been set forth with the aid of FIGS. 8 and 9. The memory arrangement provided with the outside layer O and with respectively two gate electrodes G1 and G2 arranged opposite each other in the recess V is represented in cutaway section in FIG. 11. Thus, two memory cells S1 and S2 per depression are in turn obtained if care is taken that the depth l of the trench-shaped depression V is adjusted so as to be greater than the depth of the re-doped zones U. Hence the middle re-doped zone is in turn subdivided by the depression into two zones Z2 usable as bit lines. The two capacity zones Z1 formed from the two outer zones U have an L-profile illustrated in FIG. 12.
A further possibility of increasing the capacity of the memory cells is set forth with the aid of FIG. 13. Here as well the goal is to produce three zones arranged next to one another in a row on the semiconductor surface, with a type of conduction which is opposite to that of the semiconductor crystal. Accordingly, in a first working step, by means of corresponding masked technique by implantation or, respectively, diffusion, a block-shaped n+ zone U is produced in the p conductive semiconductor crystal H, said zone covering the area of the three n+ zones U of FIG. 8, including the intermediate spaces between these zones. Then, by means of a second doping mask and diffusion or, respectively, implantation, the area of the intermediate spaces is transformed into p doped material, so that three separate zones U with n+ doping are formed out of the zone U. In order to achieve a total separation of the three zones U, the p type zones P produced between them must be driven down to a greater depth than the original zones U. The overlapping with the area of the semiconductor crystal H having the original doping then leads to the formation of p+ islands, which are, to be sure, indicated in the Figure, but which have no significance for the finished switching cell. The further processing leads to the completed switching cells which can, for example, be embodied according to FIG. 14.
The sample embodiments are selected in such a way that the capacity zones Z1 and the bit line zones Z2 of the memory cells are of n type. The substrate H on the other hand is of p type. The reverse case is also possible. However, memories of that kind are somewhat slower.
Although various minor modifications may be suggested by those versed in the art, it should be understood that I wish to embody within the scope of the patent warranted hereon, all such embodiments as reasonably and properly come within the scope of my contribution to the art.

Claims (13)

I claim as my invention:
1. A method for producing a single transistor memory cell comprising the steps of:
(a) providing a semiconductor body of first conductivity type having a major surface;
(b) doping the body at a first area on the major surface to create a first zone extending from the major surface to a given depth and of second conductivity type opposite to the first conductivity type;
(c) doping the body at a second area on the major surface and adjacent to the first to create a second zone extending from the major surface and of substantially lesser depth and of second conductivity type and a substantially higher conductivity than the first zone so that a pn junction at the second zone and the semiconductor body has a higher capacity than a pn junction at the first zone;
(d) after doping at the first and second areas then producing a recess in the first zone from the major surface, said recess laterally extending at the major surface beyond the first zone to the second zone and becoming narrower below the major surface such that the first zone reaches a surface of the semiconductor body within the recess and at a level below where the second zone also reaches a surface of the recess; and
(e) providing an insulated gate electrode in the recess.
2. A method according to claim 1, including the further steps of providing the first area with a given width; providing the second area in the shape of a rectangle alongside the first area; and providing the recess with the shape of an inverted square pyramid which is wider than the width of the first area.
3. A method according to claim 1 including the further steps of providing the first area with the shape of a rectangular strip; providing two of said second areas which are mirror images of each other with respect to a longitudinal symmetrical axis of the first area, and that each of the two second areas is adjacent the first area, and providing the recess with the shape of an inverted roof whose length is at least equal to a length of the first area and whose two edges run through each of the two second areas and are parallel to boundaries of the first area.
4. A method according to claim 3 comprising the further step of providing the second areas as rectangles.
5. A method according to claim 1 including the further steps of providing the first area in the shape of a rectangular strip; providing two of said second areas which are mirror images of one another with respect to a longitudinal symmetry axis of the first area, each second area having a common border with the first area; and providing the recess with a shape of an inverted pyramid.
6. A method according to claim 1 comprising the further step of selecting a depth of the recess greater than the given depth of the first zone beneath the first area.
7. A method according to claim 1 comprising the further steps of producing a plurality of single transistor memory cells on the major surface of the semiconductor body in the form of a memory matrix, and that the first zone having the pn junction of smaller capacity is combined with a similar zone of at least one further memory cell as a continuous zone which simultaneously forms an electrical connection to this memory cell.
8. A method according to claim 1 including the step of splitting up the first zone by the recess into two subzones, providing one of said second zones on each side of the first zone, and applying one gate electrode within the recess for each pair of zones.
9. A method for producing a single transistor memory cell, comprising the steps of:
(a) providing a semiconductor body of first conductivity type having a major surface;
(b) doping the body within at least first and second spaced apart areas on the major surface to create first and second spaced apart doped zones of second conductivity type opposite to the first conductivity type extending from the major surface into the semiconductor body;
(c) after doping at the first and second areas producing a recess from the major surface into the first zone, said recess on the major surface extending beyond the first zone and narrowing below the major surface such that in providing said recess substantial portions of said first zone are removed such that a capacitance of a pn junction at the first zone relative to the semiconductor body is less than a capacitance of a pn junction at the second zone, said first zone reaching the semiconductor surface in said recess and at a level below where the second zone reaches the semiconductor surface; and
(d) providing an insulated gate electrode in the recess.
10. A method according to claim 9 comprising the further steps of producing in a common doping process three substantially identical zones of rectangular cross section and a conduction type opposite to that of the semiconductor body, the three zones lying in a row with substantially equal spacing; and producing the recess on a surface of a middle one of the three zones symmetrically with respect to a symmetry plane between the other two zones, said symmetry plane passing through a center of the middle zone, said recess having an aperture width greater than a width of the middle zone.
11. A method according to claim 10 including the further step of providing the aperture width of the recess at least equal to a sum of the width of the middle zone and double a spacing between the middle zone and one of the outer zones.
12. A method according to claim 9 including the further step of producing the maximum depth of the recess greater than a depth of the first zone.
13. The method of claim 9 wherein the first and second spaced apart doped zones are created by initially doping a single large zone of second conductivity type and then separating the large zone into the first and second zones by doping a separating zone of first conductivity type into the large zone.
US05/934,263 1977-08-17 1978-08-16 Process for the production of a single transistor memory cell Expired - Lifetime US4194283A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE2737073 1977-08-17
DE2737073A DE2737073C3 (en) 1977-08-17 1977-08-17 Method for producing an insulated gate field effect transistor for a single transistor memory cell

Publications (1)

Publication Number Publication Date
US4194283A true US4194283A (en) 1980-03-25

Family

ID=6016613

Family Applications (1)

Application Number Title Priority Date Filing Date
US05/934,263 Expired - Lifetime US4194283A (en) 1977-08-17 1978-08-16 Process for the production of a single transistor memory cell

Country Status (5)

Country Link
US (1) US4194283A (en)
JP (1) JPS5445578A (en)
DE (1) DE2737073C3 (en)
FR (1) FR2400771A1 (en)
GB (1) GB2002958B (en)

Cited By (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4250519A (en) * 1978-08-31 1981-02-10 Fujitsu Limited Semiconductor devices having VMOS transistors and VMOS dynamic memory cells
US4268537A (en) * 1979-12-03 1981-05-19 Rca Corporation Method for manufacturing a self-aligned contact in a grooved semiconductor surface
US4326332A (en) * 1980-07-28 1982-04-27 International Business Machines Corp. Method of making a high density V-MOS memory array
US4403394A (en) * 1980-12-17 1983-09-13 International Business Machines Corporation Formation of bit lines for ram device
US4407058A (en) * 1981-05-22 1983-10-04 International Business Machines Corporation Method of making dense vertical FET's
US4408384A (en) * 1979-05-02 1983-10-11 U.S. Philips Corporation Method of manufacturing an insulated-gate field-effect transistor
US4794091A (en) * 1985-07-25 1988-12-27 American Telephone And Telegraph Company, At&T Bell Laboratories Method of making high-performance dram arrays including trench capacitors
US4876215A (en) * 1987-07-02 1989-10-24 Integrated Device Technology, Inc. Method of making a static ram cell with trench pull-down transistors and buried-layer ground plate
US4987090A (en) * 1987-07-02 1991-01-22 Integrated Device Technology, Inc. Static ram cell with trench pull-down transistors and buried-layer ground plate
US4997783A (en) * 1987-07-02 1991-03-05 Integrated Device Technology, Inc. Static ram cell with trench pull-down transistors and buried-layer ground plate
US5135879A (en) * 1985-03-26 1992-08-04 Texas Instruments Incorporated Method of fabricating a high density EPROM cell on a trench wall
US5508545A (en) * 1992-11-13 1996-04-16 Nippon Steel Corporation Semiconductor device including a pair of transistors having a common channel region, and method of making the same
US5751012A (en) * 1995-06-07 1998-05-12 Micron Technology, Inc. Polysilicon pillar diode for use in a non-volatile memory cell
US5753947A (en) * 1995-01-20 1998-05-19 Micron Technology, Inc. Very high-density DRAM cell structure and method for fabricating it
US5789277A (en) * 1996-07-22 1998-08-04 Micron Technology, Inc. Method of making chalogenide memory device
US5812441A (en) * 1996-10-21 1998-09-22 Micron Technology, Inc. MOS diode for use in a non-volatile memory cell
US5814527A (en) * 1996-07-22 1998-09-29 Micron Technology, Inc. Method of making small pores defined by a disposable internal spacer for use in chalcogenide memories
US5831276A (en) * 1995-06-07 1998-11-03 Micron Technology, Inc. Three-dimensional container diode for use with multi-state material in a non-volatile memory cell
US5837564A (en) * 1995-11-01 1998-11-17 Micron Technology, Inc. Method for optimal crystallization to obtain high electrical performance from chalcogenides
US5841150A (en) * 1995-06-07 1998-11-24 Micron Technology, Inc. Stack/trench diode for use with a muti-state material in a non-volatile memory cell
US5869843A (en) * 1995-06-07 1999-02-09 Micron Technology, Inc. Memory array having a multi-state element and method for forming such array or cells thereof
US5879955A (en) * 1995-06-07 1999-03-09 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US5920788A (en) * 1995-06-07 1999-07-06 Micron Technology, Inc. Chalcogenide memory cell with a plurality of chalcogenide electrodes
US5952671A (en) * 1997-05-09 1999-09-14 Micron Technology, Inc. Small electrode for a chalcogenide switching device and method for fabricating same
US5970336A (en) * 1996-08-22 1999-10-19 Micron Technology, Inc. Method of making memory cell incorporating a chalcogenide element
US5985698A (en) * 1996-07-22 1999-11-16 Micron Technology, Inc. Fabrication of three dimensional container diode for use with multi-state material in a non-volatile memory cell
US5998267A (en) * 1998-09-18 1999-12-07 National Semiconductor Corporation Process to manufacture high density ULSI ROM array
US6015977A (en) * 1997-01-28 2000-01-18 Micron Technology, Inc. Integrated circuit memory cell having a small active area and method of forming same
USRE36518E (en) * 1992-06-23 2000-01-18 Micron Technology, Inc. Method for making electrical contact with an active area through sub-micron contact openings and a semiconductor device
US6025220A (en) * 1996-06-18 2000-02-15 Micron Technology, Inc. Method of forming a polysilicon diode and devices incorporating such diode
US6031287A (en) * 1997-06-18 2000-02-29 Micron Technology, Inc. Contact structure and memory element incorporating the same
US6087689A (en) * 1997-06-16 2000-07-11 Micron Technology, Inc. Memory cell having a reduced active area and a memory array incorporating the same
US6117720A (en) * 1995-06-07 2000-09-12 Micron Technology, Inc. Method of making an integrated circuit electrode having a reduced contact area
US6337266B1 (en) 1996-07-22 2002-01-08 Micron Technology, Inc. Small electrode for chalcogenide memories
US6440837B1 (en) 2000-07-14 2002-08-27 Micron Technology, Inc. Method of forming a contact structure in a semiconductor device
US6563156B2 (en) 2001-03-15 2003-05-13 Micron Technology, Inc. Memory elements and methods for making same
US6670713B2 (en) 1996-02-23 2003-12-30 Micron Technology, Inc. Method for forming conductors in semiconductor devices
US20080012057A1 (en) * 2000-02-17 2008-01-17 Kabushiki Kaisha Toshiba Semiconductor Device Using Fuse/Anti-Fuse System and Method of Manufacturing the Same
USRE40790E1 (en) * 1992-06-23 2009-06-23 Micron Technology, Inc. Method for making electrical contact with an active area through sub-micron contact openings and a semiconductor device
US20110156267A1 (en) * 2009-12-29 2011-06-30 Bin-Hong Cheng Semiconductor Process, Semiconductor Element and Package Having Semiconductor Element
US20150179796A1 (en) * 2013-12-19 2015-06-25 Taiwan Semiconductor Manufacturing Co., Ltd. Germanium Profile for Channel Strain
US9589840B2 (en) 2013-05-09 2017-03-07 Advanced Semiconductor Engineering, Inc. Semiconductor package and manufacturing method thereof

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3230945A1 (en) * 1982-08-20 1984-02-23 Telefunken electronic GmbH, 7100 Heilbronn METHOD FOR PRODUCING A FIELD EFFECT TRANSISTOR
USRE33261E (en) * 1984-07-03 1990-07-10 Texas Instruments, Incorporated Trench capacitor for high density dynamic RAM
US5208657A (en) * 1984-08-31 1993-05-04 Texas Instruments Incorporated DRAM Cell with trench capacitor and vertical channel in substrate
US4824793A (en) * 1984-09-27 1989-04-25 Texas Instruments Incorporated Method of making DRAM cell with trench capacitor
US5102817A (en) * 1985-03-21 1992-04-07 Texas Instruments Incorporated Vertical DRAM cell and method
US5164917A (en) * 1985-06-26 1992-11-17 Texas Instruments Incorporated Vertical one-transistor DRAM with enhanced capacitance and process for fabricating
US4829017A (en) * 1986-09-25 1989-05-09 Texas Instruments Incorporated Method for lubricating a high capacity dram cell
US4830978A (en) * 1987-03-16 1989-05-16 Texas Instruments Incorporated Dram cell and method
US5109259A (en) * 1987-09-22 1992-04-28 Texas Instruments Incorporated Multiple DRAM cells in a trench
US5225363A (en) * 1988-06-28 1993-07-06 Texas Instruments Incorporated Trench capacitor DRAM cell and method of manufacture
US5105245A (en) * 1988-06-28 1992-04-14 Texas Instruments Incorporated Trench capacitor DRAM cell with diffused bit lines adjacent to a trench

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4003036A (en) * 1975-10-23 1977-01-11 American Micro-Systems, Inc. Single IGFET memory cell with buried storage element
US4065783A (en) * 1976-10-18 1977-12-27 Paul Hsiung Ouyang Self-aligned double implanted short channel V-groove MOS device
US4084175A (en) * 1976-09-30 1978-04-11 Research Corporation Double implanted planar mos device with v-groove and process of manufacture thereof
US4109270A (en) * 1976-05-04 1978-08-22 Siemens Aktiengesellschaft Semiconductor store
US4116720A (en) * 1977-12-27 1978-09-26 Burroughs Corporation Method of making a V-MOS field effect transistor for a dynamic memory cell having improved capacitance

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL7101110A (en) * 1970-02-02 1971-08-04
JPS4814638B1 (en) * 1970-04-03 1973-05-09

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4003036A (en) * 1975-10-23 1977-01-11 American Micro-Systems, Inc. Single IGFET memory cell with buried storage element
US4109270A (en) * 1976-05-04 1978-08-22 Siemens Aktiengesellschaft Semiconductor store
US4084175A (en) * 1976-09-30 1978-04-11 Research Corporation Double implanted planar mos device with v-groove and process of manufacture thereof
US4065783A (en) * 1976-10-18 1977-12-27 Paul Hsiung Ouyang Self-aligned double implanted short channel V-groove MOS device
US4116720A (en) * 1977-12-27 1978-09-26 Burroughs Corporation Method of making a V-MOS field effect transistor for a dynamic memory cell having improved capacitance

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Altman, L., "Advances in Designs and New Processes Yield Surprising Performance," Electronics, Apr. 1, 1976, pp. 73-81. *

Cited By (110)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4250519A (en) * 1978-08-31 1981-02-10 Fujitsu Limited Semiconductor devices having VMOS transistors and VMOS dynamic memory cells
US4408384A (en) * 1979-05-02 1983-10-11 U.S. Philips Corporation Method of manufacturing an insulated-gate field-effect transistor
US4268537A (en) * 1979-12-03 1981-05-19 Rca Corporation Method for manufacturing a self-aligned contact in a grooved semiconductor surface
US4326332A (en) * 1980-07-28 1982-04-27 International Business Machines Corp. Method of making a high density V-MOS memory array
US4403394A (en) * 1980-12-17 1983-09-13 International Business Machines Corporation Formation of bit lines for ram device
US4407058A (en) * 1981-05-22 1983-10-04 International Business Machines Corporation Method of making dense vertical FET's
US5135879A (en) * 1985-03-26 1992-08-04 Texas Instruments Incorporated Method of fabricating a high density EPROM cell on a trench wall
US4794091A (en) * 1985-07-25 1988-12-27 American Telephone And Telegraph Company, At&T Bell Laboratories Method of making high-performance dram arrays including trench capacitors
US4987090A (en) * 1987-07-02 1991-01-22 Integrated Device Technology, Inc. Static ram cell with trench pull-down transistors and buried-layer ground plate
US4997783A (en) * 1987-07-02 1991-03-05 Integrated Device Technology, Inc. Static ram cell with trench pull-down transistors and buried-layer ground plate
US4876215A (en) * 1987-07-02 1989-10-24 Integrated Device Technology, Inc. Method of making a static ram cell with trench pull-down transistors and buried-layer ground plate
USRE40790E1 (en) * 1992-06-23 2009-06-23 Micron Technology, Inc. Method for making electrical contact with an active area through sub-micron contact openings and a semiconductor device
USRE36518E (en) * 1992-06-23 2000-01-18 Micron Technology, Inc. Method for making electrical contact with an active area through sub-micron contact openings and a semiconductor device
US5508545A (en) * 1992-11-13 1996-04-16 Nippon Steel Corporation Semiconductor device including a pair of transistors having a common channel region, and method of making the same
US5753947A (en) * 1995-01-20 1998-05-19 Micron Technology, Inc. Very high-density DRAM cell structure and method for fabricating it
US6096596A (en) * 1995-01-20 2000-08-01 Micron Technology Inc. Very high-density DRAM cell structure and method for fabricating it
US5869843A (en) * 1995-06-07 1999-02-09 Micron Technology, Inc. Memory array having a multi-state element and method for forming such array or cells thereof
US6002140A (en) * 1995-06-07 1999-12-14 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US20040161895A1 (en) * 1995-06-07 2004-08-19 Fernando Gonzalez Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US5841150A (en) * 1995-06-07 1998-11-24 Micron Technology, Inc. Stack/trench diode for use with a muti-state material in a non-volatile memory cell
US7271440B2 (en) 1995-06-07 2007-09-18 Micron Technology, Inc. Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US5879955A (en) * 1995-06-07 1999-03-09 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US5920788A (en) * 1995-06-07 1999-07-06 Micron Technology, Inc. Chalcogenide memory cell with a plurality of chalcogenide electrodes
US8017453B2 (en) 1995-06-07 2011-09-13 Round Rock Research, Llc Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US6534780B1 (en) 1995-06-07 2003-03-18 Micron Technology, Inc. Array of ultra-small pores for memory cells
US20020179896A1 (en) * 1995-06-07 2002-12-05 Harshfield Steven T. Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US20050029587A1 (en) * 1995-06-07 2005-02-10 Harshfield Steven T. Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US6831330B2 (en) 1995-06-07 2004-12-14 Micron Technology, Inc. Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US20100184258A1 (en) * 1995-06-07 2010-07-22 Round Rock Research Llc Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US5831276A (en) * 1995-06-07 1998-11-03 Micron Technology, Inc. Three-dimensional container diode for use with multi-state material in a non-volatile memory cell
US6429449B1 (en) 1995-06-07 2002-08-06 Micron Technology, Inc. Three-dimensional container diode for use with multi-state material in a non-volatile memory cell
US6797978B2 (en) 1995-06-07 2004-09-28 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US6420725B1 (en) 1995-06-07 2002-07-16 Micron Technology, Inc. Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US6391688B1 (en) 1995-06-07 2002-05-21 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US6077729A (en) * 1995-06-07 2000-06-20 Micron Technology, Inc. Memory array having a multi-state element and method for forming such array or cellis thereof
US7687796B2 (en) 1995-06-07 2010-03-30 Micron Technology, Inc. Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US6653195B1 (en) 1995-06-07 2003-11-25 Micron Technology, Inc. Fabrication of three dimensional container diode for use with multi-state material in a non-volatile memory cell
US6104038A (en) * 1995-06-07 2000-08-15 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US20010055874A1 (en) * 1995-06-07 2001-12-27 Fernando Gonzalez Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US5751012A (en) * 1995-06-07 1998-05-12 Micron Technology, Inc. Polysilicon pillar diode for use in a non-volatile memory cell
US6117720A (en) * 1995-06-07 2000-09-12 Micron Technology, Inc. Method of making an integrated circuit electrode having a reduced contact area
US6118135A (en) * 1995-06-07 2000-09-12 Micron Technology, Inc. Three-dimensional container diode for use with multi-state material in a non-volatile memory cell
US6916710B2 (en) 1995-06-07 2005-07-12 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US5837564A (en) * 1995-11-01 1998-11-17 Micron Technology, Inc. Method for optimal crystallization to obtain high electrical performance from chalcogenides
US6700211B2 (en) 1996-02-23 2004-03-02 Micron Technology, Inc. Method for forming conductors in semiconductor devices
US6670713B2 (en) 1996-02-23 2003-12-30 Micron Technology, Inc. Method for forming conductors in semiconductor devices
US6392913B1 (en) 1996-06-18 2002-05-21 Micron Technology, Inc. Method of forming a polysilicon diode and devices incorporating such diode
US6229157B1 (en) 1996-06-18 2001-05-08 Micron Technology, Inc. Method of forming a polysilicon diode and devices incorporating such diode
US6025220A (en) * 1996-06-18 2000-02-15 Micron Technology, Inc. Method of forming a polysilicon diode and devices incorporating such diode
US5985698A (en) * 1996-07-22 1999-11-16 Micron Technology, Inc. Fabrication of three dimensional container diode for use with multi-state material in a non-volatile memory cell
US6492656B2 (en) 1996-07-22 2002-12-10 Micron Technology, Inc Reduced mask chalcogenide memory
US6337266B1 (en) 1996-07-22 2002-01-08 Micron Technology, Inc. Small electrode for chalcogenide memories
US6316784B1 (en) 1996-07-22 2001-11-13 Micron Technology, Inc. Method of making chalcogenide memory device
US7687881B2 (en) 1996-07-22 2010-03-30 Micron Technology, Inc. Small electrode for phase change memories
US20050042862A1 (en) * 1996-07-22 2005-02-24 Zahorik Russell C. Small electrode for chalcogenide memories
US20100151665A1 (en) * 1996-07-22 2010-06-17 Micron Technology, Inc Small electrode for phase change memories
US7273809B2 (en) 1996-07-22 2007-09-25 Micron Technology, Inc. Method of fabricating a conductive path in a semiconductor device
US7838416B2 (en) 1996-07-22 2010-11-23 Round Rock Research, Llc Method of fabricating phase change memory cell
US6111264A (en) * 1996-07-22 2000-08-29 Micron Technology, Inc. Small pores defined by a disposable internal spacer for use in chalcogenide memories
US6531391B2 (en) 1996-07-22 2003-03-11 Micron Technology, Inc. Method of fabricating a conductive path in a semiconductor device
US20110042640A1 (en) * 1996-07-22 2011-02-24 Round Rock Research, Llc Method of fabricating phase change memory cell
US5814527A (en) * 1996-07-22 1998-09-29 Micron Technology, Inc. Method of making small pores defined by a disposable internal spacer for use in chalcogenide memories
US8264061B2 (en) 1996-07-22 2012-09-11 Round Rock Research, Llc Phase change memory cell and devices containing same
US6797612B2 (en) 1996-07-22 2004-09-28 Micron Technology, Inc. Method of fabricating a small electrode for chalcogenide memory cells
US6635951B1 (en) 1996-07-22 2003-10-21 Micron Technology, Inc. Small electrode for chalcogenide memories
US5789277A (en) * 1996-07-22 1998-08-04 Micron Technology, Inc. Method of making chalogenide memory device
US7494922B2 (en) 1996-07-22 2009-02-24 Micron Technology, Inc. Small electrode for phase change memories
US20080048171A1 (en) * 1996-07-22 2008-02-28 Micron Technology, Inc. Small electrode for phase change memories
US5998244A (en) * 1996-08-22 1999-12-07 Micron Technology, Inc. Memory cell incorporating a chalcogenide element and method of making same
US6153890A (en) * 1996-08-22 2000-11-28 Micron Technology, Inc. Memory cell incorporating a chalcogenide element
US5970336A (en) * 1996-08-22 1999-10-19 Micron Technology, Inc. Method of making memory cell incorporating a chalcogenide element
US5812441A (en) * 1996-10-21 1998-09-22 Micron Technology, Inc. MOS diode for use in a non-volatile memory cell
US5978258A (en) * 1996-10-21 1999-11-02 Micron Technology, Inc. MOS diode for use in a non-volatile memory cell background
US6114713A (en) * 1997-01-28 2000-09-05 Zahorik; Russell C. Integrated circuit memory cell having a small active area and method of forming same
US6534368B2 (en) 1997-01-28 2003-03-18 Micron Technology, Inc. Integrated circuit memory cell having a small active area and method of forming same
US6287919B1 (en) 1997-01-28 2001-09-11 Micron Technology, Inc. Integrated circuit memory cell having a small active area and method of forming same
US6015977A (en) * 1997-01-28 2000-01-18 Micron Technology, Inc. Integrated circuit memory cell having a small active area and method of forming same
US7453082B2 (en) 1997-05-09 2008-11-18 Micron Technology, Inc. Small electrode for a chalcogenide switching device and method for fabricating same
US20010002046A1 (en) * 1997-05-09 2001-05-31 Reinberg Alan R. Small electrode for a chalcogenide switching device and method for fabricating same
US6777705B2 (en) 1997-05-09 2004-08-17 Micron Technology, Inc. X-point memory cell
US5952671A (en) * 1997-05-09 1999-09-14 Micron Technology, Inc. Small electrode for a chalcogenide switching device and method for fabricating same
US6189582B1 (en) 1997-05-09 2001-02-20 Micron Technology, Inc. Small electrode for a chalcogenide switching device and method for fabricating same
US20080055973A1 (en) * 1997-05-09 2008-03-06 Micron Technology Inc. Small Electrode for a Chacogenide Switching Device and Method for Fabricating Same
US20060261380A1 (en) * 1997-05-09 2006-11-23 Reinberg Alan R Small electrode for a chalcogenide switching device and method for fabricating same
US6225142B1 (en) 1997-06-16 2001-05-01 Micron Technology, Inc. Memory cell having a reduced active area and a memory array incorporating the same
US6087689A (en) * 1997-06-16 2000-07-11 Micron Technology, Inc. Memory cell having a reduced active area and a memory array incorporating the same
US6252244B1 (en) 1997-06-16 2001-06-26 Micron Technology, Inc. Memory cell having a reduced active area and a memory array incorporating the same
US6031287A (en) * 1997-06-18 2000-02-29 Micron Technology, Inc. Contact structure and memory element incorporating the same
US5998267A (en) * 1998-09-18 1999-12-07 National Semiconductor Corporation Process to manufacture high density ULSI ROM array
US20080012057A1 (en) * 2000-02-17 2008-01-17 Kabushiki Kaisha Toshiba Semiconductor Device Using Fuse/Anti-Fuse System and Method of Manufacturing the Same
US7615813B2 (en) * 2000-02-17 2009-11-10 Kabushiki Kaisha Toshiba Semiconductor device using fuse/anti-fuse system
USRE40842E1 (en) * 2000-07-14 2009-07-14 Micron Technology, Inc. Memory elements and methods for making same
US8362625B2 (en) 2000-07-14 2013-01-29 Round Rock Research, Llc Contact structure in a memory device
US7504730B2 (en) 2000-07-14 2009-03-17 Micron Technology, Inc. Memory elements
US20080017953A9 (en) * 2000-07-14 2008-01-24 Harshfield Steven T Memory elements and methods for making same
US6440837B1 (en) 2000-07-14 2002-08-27 Micron Technology, Inc. Method of forming a contact structure in a semiconductor device
US20090152737A1 (en) * 2000-07-14 2009-06-18 Micron Technology, Inc. Memory devices having contact features
US8786101B2 (en) 2000-07-14 2014-07-22 Round Rock Research, Llc Contact structure in a memory device
US6607974B2 (en) 2000-07-14 2003-08-19 Micron Technology, Inc. Method of forming a contact structure in a semiconductor device
US8076783B2 (en) 2000-07-14 2011-12-13 Round Rock Research, Llc Memory devices having contact features
US20040124503A1 (en) * 2000-07-14 2004-07-01 Harshfield Steven T. Memory elements and methods for making same
US6563156B2 (en) 2001-03-15 2003-05-13 Micron Technology, Inc. Memory elements and methods for making same
US8368227B2 (en) * 2009-12-29 2013-02-05 Advanced Semiconductor Engineering, Inc. Semiconductor element and package having semiconductor element
US20110156267A1 (en) * 2009-12-29 2011-06-30 Bin-Hong Cheng Semiconductor Process, Semiconductor Element and Package Having Semiconductor Element
US9589840B2 (en) 2013-05-09 2017-03-07 Advanced Semiconductor Engineering, Inc. Semiconductor package and manufacturing method thereof
US10056325B2 (en) 2013-05-09 2018-08-21 Advanced Semiconductor Engineering, Inc. Semiconductor package having a trench penetrating a main body
US20150179796A1 (en) * 2013-12-19 2015-06-25 Taiwan Semiconductor Manufacturing Co., Ltd. Germanium Profile for Channel Strain
US9691898B2 (en) * 2013-12-19 2017-06-27 Taiwan Semiconductor Manufacturing Co., Ltd. Germanium profile for channel strain
US10861971B2 (en) 2013-12-19 2020-12-08 Taiwan Semiconductor Manufacturing Co., Ltd. Doping profile for strained source/drain region
US11749752B2 (en) 2013-12-19 2023-09-05 Taiwan Semiconductor Manufacturing Company, Ltd. Doping profile for strained source/drain region

Also Published As

Publication number Publication date
JPS5445578A (en) 1979-04-10
GB2002958B (en) 1982-03-31
DE2737073A1 (en) 1979-03-01
FR2400771A1 (en) 1979-03-16
FR2400771B1 (en) 1983-07-18
DE2737073B2 (en) 1981-02-05
GB2002958A (en) 1979-02-28
DE2737073C3 (en) 1981-09-17

Similar Documents

Publication Publication Date Title
US4194283A (en) Process for the production of a single transistor memory cell
US4763177A (en) Read only memory with improved channel length isolation and method of forming
US4979004A (en) Floating gate memory cell and device
US6600194B2 (en) Field-effect semiconductor devices
US5053839A (en) Floating gate memory cell and device
US3961355A (en) Semiconductor device having electrically insulating barriers for surface leakage sensitive devices and method of forming
KR970054231A (en) Nonvolatile Memory Cells and Manufacturing Method Thereof
JP2000252468A (en) Mos gate device with buried gate and manufacture thereof
US4734887A (en) Erasable programmable read only memory (EPROM) device and a process to fabricate thereof
KR100423765B1 (en) Integrated circuit comprising vertical transistors, and a method for the production thereof
US4766089A (en) Method of manufacturing a charge-coupled device
KR930007194B1 (en) Semiconductor device and its manufacturing method
JPH0217675A (en) Semiconductor device
US5691937A (en) Structure of split gate transistor for use in a non-volatile semiconductor memory and method of manufacturing such a split gate transistor
US4921815A (en) Method of producing a semiconductor memory device having trench capacitors
US4455742A (en) Method of making self-aligned memory MNOS-transistor
US4626880A (en) Vertical MOS-FET devices having a planar multicell structure
US4735918A (en) Vertical channel field effect transistor
JPH07321332A (en) Mis type semiconductor device and its manufacturing method
JPH08162547A (en) Semiconductor memory
US4677451A (en) Vertical channel field effect transistor
US6773983B2 (en) Memory cell arrangement and method for its fabrication
US6541827B1 (en) Semiconductor device having a patterned insulated gate
KR100466688B1 (en) Soi dram without floating body effect
JPH07109877B2 (en) Semiconductor memory device and manufacturing method thereof