[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

US3675208A - Editing system for video display terminal - Google Patents

Editing system for video display terminal Download PDF

Info

Publication number
US3675208A
US3675208A US41474A US3675208DA US3675208A US 3675208 A US3675208 A US 3675208A US 41474 A US41474 A US 41474A US 3675208D A US3675208D A US 3675208DA US 3675208 A US3675208 A US 3675208A
Authority
US
United States
Prior art keywords
line
cursor
memory
data
character
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US41474A
Inventor
Irving Gary Bard
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Delta Data Systems Corp
Original Assignee
Delta Data Systems Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Delta Data Systems Corp filed Critical Delta Data Systems Corp
Application granted granted Critical
Publication of US3675208A publication Critical patent/US3675208A/en
Assigned to PHILADELPHIA NATIONAL BANK, THE reassignment PHILADELPHIA NATIONAL BANK, THE SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DELTA DATA SYSTEMS CORPORATION
Assigned to DELTA DATA SYSTEMS CORPORATION, A CORP. OF PA. reassignment DELTA DATA SYSTEMS CORPORATION, A CORP. OF PA. RELEASED BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: FIRST PENNSYLVANIA BANK N.A.
Assigned to DELTA DATA SYSTEMS CORPORATION, TREVOSE, PA., A PA. CORP. reassignment DELTA DATA SYSTEMS CORPORATION, TREVOSE, PA., A PA. CORP. RELEASED BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: PHILADELPHIA NATIONAL BANK, THE
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F40/00Handling natural language data
    • G06F40/10Text processing
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/08Cursor circuits
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/22Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of characters or indicia using display control signals derived from coded signals representing the characters or indicia, e.g. with a character-code memory
    • G09G5/222Control of the character-code memory

Definitions

  • the editing system in- ITED ST PATENTS cludes a miiroprlogri m fufnction generaqr bwhlfih cnablss the executiono a uran 0 st: s m an e
  • a 'T TORNEYS EDITING SYSTEM FOR VIDEO DISPLAY TERMINAL This invention relates generally to video display terminals and more particularly to a video display terminal including an editing system.
  • the video display terminal has rapidly become a very important peripheral item for central processing units.
  • the video display terminal enables the visual display of data which will be entered into a computer memory or transmitted to a remote terminal prior to the entering or transmittal thereof. This means that verification of the data that is to be inserted into the computer or transmitted is visually available to the operator of the video display terminal.
  • the video display terminal enables the rapid visual inspection of data received from a central processing unit.
  • formats may be provided on the face of the video display terminal which enable the rapid entering of data into a data processing system without the necessity of identifying the nature of the information. It has been found, however, that video display terminals presently available do not have adequate editing capability of the data that is presently displayed on the screen of the video display terminal. That is, if a substantial portion of a page of data has been entered onto the screen of a video display terminal and it is desired to edit the information thereon, it is necessary for the operator to enter each character over the characters presently in the display until the entire display is correct.
  • Another object of the invention is to provide a new and improved video display terminal which enables immediate access to the refresh memory for the video display terminal for editing the contents thereof.
  • Another object of the invention is to provide a new and improved video display terminal which enables a single instruction to modify a plurality of character locations on the video display terminal.
  • Yet another object of the invention is to provide a new and improved editing system for a video display terminal which utilizes microprogramming.
  • Yet another object of the invention is to provide a new and improved video display terminal which utilizes the time between succeeding ones of the horizontal scan lines of the cathode ray tube to carry out the editing instructions.
  • a video display terminal having input means for receiving data and instructions and a cathode ray tube for displaying data inserted in the terminal by the input means by providing an alpha-numeric representation of the data on a scan raster which is comprised of a plurality of parallel scan lines, and an editing means.
  • the editing means is responsive to the input means and is initiated at the end of the scan line to immediately enter the data and carry out the instructions.
  • the editing means is operable only during the time between the succeeding scan lines on the cathode ray tube.
  • FIG. I is a perspective view of a video display terminal embodying the invention.
  • FIG. 2 is a schematic block diagram of a video display terminal system
  • FIG. 3 is a schematic block diagram of the editing control for the video display terminal
  • FIG. 4 is a schematic block diagram showing the intercon nection between the instruction register and the edit decoder
  • FIG. 5 is a schematic block diagram of the sequencer and the cycle limit detector
  • FIG. 6 is a diagrammatic representation of the signals generated by the sequence clock and the substate clock generator
  • FIG. 7 is a schematic block diagram of the microprogram function generator
  • FIG. 8 is a schematic block diagram showing the interconnection between the cursor position counter and the temporary storage register for the cursor position
  • FIG. 9 is a schematic block diagram of the cursor line counter and temporary storage register therefor.
  • FIG. I0 is a schematic block diagram of the connections to and from the ID register and the T register.
  • FIG. I a video display terminal embodying the invention is shown generally at 20 in FIG. I.
  • the video display terminal includes a standard typewriter keyboard 22 for entering data on a cathode ray tube display screen 24. Also included as part of the keyboard 22 are a plurality of instruction buttons or keys 26 which are utilized to edit the information on the screen 24 as well as provide instructions for the transfer of the data to and from the video display tenninal.
  • a cursor 28 is provided on the video display terminal to indicate the position that a character entered will be provided within the field of data illustrated on the screen.
  • the cursor 28 is, of course, movable by a plurality of the instruction keys 26 that are provided on the keyboard so that the position at which data is entered can be controlled.
  • FIG. 2 wherein a schematic block diagram of the video display terminal system is shown. It can be seen that the keyboard 22 is connected via lines 30 to the circuitry of the video display terminal. Lines 30 are directly connected to the input-output means 34 which receives the instructions and the entered characters from the keyboard 22. A party line Input-Output (I/O) Bus is also connected to the input-output means 34 for connection to external devices.
  • the input-output means 30 is connected via input and output lines 36 and 38 to the edit control 40. Edit control 40 is connected via input and output lines 42 and 44, respectively, to a refresh memory 46.
  • the refresh memory 46 is connected to a character generator 48 which acts to read out the contents of a read only memory 50.
  • the character generator is connected to the read only memory by input and output lines 52 and S4, respectively.
  • a master timing generator 56 is provided for providing via lines 58, 60 and 62, timing signals for the control of the flow of data throughout the system.
  • the output of the character generator 48 is connected via line 64 to the cathode ray tube display 24 which displays in alpha-numeric form the characters provided to the refresh memory via the input-output device 34.
  • the overall operation of the video display terminal is as follows:
  • Data and instructions are provided via keyboard 22 to the input-output means 34.
  • the input-output device provides both the data and the instructions to the edit control 40 via lines 36.
  • the edit control provides access via lines 42 to the refresh memory 46 for the insertion of data in the form of character codes to the refresh memory.
  • the refresh memory is a high speed random access storage unit which is preferably of the magnetic core type.
  • the refresh memory preferably has a capacity to store 1,024 eight bit words. Six of the eight bits of each word are utilized for the code representative of the character which is to be displayed on the cathode ray tube 24. The other two bits of the word are preferably used for the purpose of storing format information and blink information as well as any information which may be necessary for the use of a color terminal.
  • the edit control 40 operates on the refresh memory to perform all of the entering operations of characters into the storage as well as to manipulate the data in the refresh memory in accordance with instructions which are provided by the keyboard 22.
  • the refresh memory 46 also acts via the character generator 48 to address various ones of the areas of storage in the read only memory 50.
  • the read only memory is a permanent storage device which includes a plurality of permanently stored character patterns.
  • the read only memory is programmed to store a pattern of l '"s and "s which represent the shape of each of the standard 64 characters which can be displayed on the screen.
  • Each character pattern is preferably made up of seven rows of five bits each.
  • the memory is, thus, broken up into 64 times seven words of five bits each.
  • the coded characters in the refresh memory 46 are provided in such a code that the code itself acts to address the character patterns associated therewith for generation via the character generator 48 to the display 24.
  • the character generator provides from the read only memory 50, the character patterns to the display 24 on a time division basis. That is, the cathode ray tube display utilizes a scan raster which is comprised of a plurality of horizontal lines across the screen. Each line is caused by the electron beam of the cathode ray tube being moved across the screen. Characters are generated on the screen by blanking and unblanking the cathode ray tube beam as it moves laterally across the screen. The beam moves across the screen from left to right and top to bottom until the bottom line has been completed and then returns to the top of the screen to start another complete scan.
  • the beam moves across the screen (262 56) times to create the conventional TV raster scan. Successive sweeps skip every other line creating two fields of scan of 262 rt which are equally spaced up and down die screen.
  • This method of sweeping is known as the interlaced raster scan.
  • the information on each field is refreshed identically so that, in effect, only 262 A of the lines on the screen are used rather than 525.
  • the refresh rate for providing the character patterns to the screen assures a flicker-free display.
  • the approximate time for a beam to sweep from one side of the screen to the other to form a horizontal line is 52 microseconds.
  • the cathode ray tube display 24 utilizes standard synchronization signals for the operation of the scan raster.
  • the synchronization signal is mixed with additional data from the character generator 48 to provide the video signal on the display 24.
  • the edit control 40 is utilized to enter data from the keyboard to the refresh memory 46 and also to reorganize the information in the refresh memory in accordance with the instructions provided to the edit control.
  • the video display terminal is adapted to have a caPacity of 960 characters which are grouped into 24 lines of forty characters each. That is, each horizontal line of characters can display forty characters on the display 24 and 24 lines of characters may be displayed simultaneously.
  • Each line of characters is comprised of seven horizontal scan raster lines. That is, since each character pattern is comprised of a matrix of five by seven blanked and unblanked spots, each horizontal scan raster line includes five points of the character matrix. For example, the first line of a scan raster of a character line includes the upper line of blanked and unblanked portions of the character patterns of each of the characters that appear on the line. Similarly, the second, third, fourth, fifth, sixth, and seventh would, respectively, include the second, third, fourth, fifth, sixth and seventh line of the character pattern for each of the characters on the line.
  • the character generator 48 provides the blanking and unblanking signals which are utilized on the cathode ray tube beam for providing the character display.
  • the refresh memory 46 provides the address within the read only memory in combination with the timing signal on line 58 in order to provide the necessary portions of the character matrices as the character pattern is composed onto line 64 and provided to the display 24.
  • the key associated with the character is pressed.
  • the input data is provided to the input-output means 34 which is then provided via the edit control into the refresh memory 46.
  • the code representative of the character is, thus, stored at the position in the refresh memory corresponding to the position on the display 24 at which the cursor 28 is located.
  • the character pattern is addressed by the refresh memory and the character generator 48 and read from the read only memory 50 to provide on line 64, the new character pattern each time the scan raster line passes through the character position.
  • the edit control 40 automatically increments the control for the cursor 28 so that it is moved to the next position to the right on the character display so that the next character inserted by keyboard 22 is automatically displayed to the right of the previous character inserted.
  • the edit control system is schematically illustrated in FIG. 3.
  • the edit control includes an instruction register 70, timing and control unit 72, a decoder 74, a sequencer 76, a microprogram function generator 78, a cursor X counter and a cursor Y counter 82, a temporary cursor X store register 84 and a temporary cursor Y store register 86, a comparator 88, a T register 90, a limit detector 92, an ID register 94 and mixers 96 and 98.
  • the instruction register 70 is connected to decoder 74 via lines 100.
  • the instruction register 70 also receives signals via lines 102 from the timing and control unit 72.
  • the timing and control receives signals from the master timing unit via line 60 and provides the control signals for enabling the operation of the edit control during the period between the horizontal lines of the display 24.
  • the decoder 74 also receives signals via lines 104 from the timing and control unit 72.
  • the decoder 74 decodes the instruction and character code to provide an output signal on one of output lines 106.
  • the signal on one of lines 106 provides the microprogram function generator 78 with the necessary signal to initiate the instruction from the instruction register 70.
  • the decoder 74 is connected via line 108 to sequencer 76.
  • Sequencer 76 is also connected via input and output lines 110 and H2, respectively, to the timing and control unit 72.
  • the sequencer 76 basically provides a sequence of signals which effectively divide the period between horizontal scan lines into sub-intervals or sequence states for carrying out predetermined ones of said microprogram functions which comprise an instruction from the decoder 74.
  • the sequence states are provided on sequentially energized ones of lines 114 which are connected from the sequencer to the microprogram function generator 78.
  • the microprogram function generator includes a plurality of output lines which are respectively labeled in accordance with their function.
  • CTRL stands for control and the line associated therewith is connected to the mixer 96 to enable the control of the flow of data to the memory" which refers to the refresh memory.
  • the R/W" legend indicates the signal on the line associated therewith effectuates a read or write control function to the refresh memory.
  • the cycle initiate” legend indicates that the signal provided on the line associated therewith to the refresh memory starts the memory cycle.
  • the lines connected to the cursor Y counter 82 and having the legends up, down" and “reset associated therewith are, respectively, decrement, increment and reset lines of the cursor Y counter.
  • the microprogram function generator also includes an output line 116 which is connected to the temporary cursor X store and the temporary cursor Y store and acts to transfer the contents of these stores to the cursor X counter and cursor Y counter, respectively, when a signal is provided on line II6.
  • a line I18 connected from the microprogram function generator 78 to the T register 90 causes the transfer of data into the T register 90.
  • Additional output lines are also provided from the microprogram function generator to the various components throughout the system which are seen in greater detail hereinafter with respect to the more detailed drawings of the connections between various ones of the components of the system.
  • the cursor X counter is connected to the temporary cursor X store 84 via input and output lines 120 and I22.
  • the cursor Y counter is connected to the temporary cursor Y store 86 via lines I24 and I26.
  • Lines I20 and I24 which are the output lines from the cursor X counter and the cursor Y counter, respectively, are also connected to the mixer 98 and, as indicated by the legend Edit Mem. Add. thereon act to access the address in the refresh memory at which the contents are altered.
  • Output lines I24 from cursor Y counter 82 are also connected to the comparator 88.
  • the temporary cursor Y store register 86 is also connected to comparator 88 via output lines I28.
  • the T register 90 includes input lines I30 from ID register 94 and lines 132 from the refresh memory.
  • the output lines I34 of the T register 90 are connected to the mixer 96 which is the input means for and provides the information to the refresh memory and to the input of the ID register 94.
  • the ID register includes, in addition to the input lines from the T register 90, input lines 36 from the input-output means 34, line I36 which is provided by the microprogram function generator 78 which, when energized, acts to transfer the data on lines 36 into the ID register 94 and line 138 which is also connected to the microprogram function generator and which provides a signal thereon when the contents of the T register 90 are sent to the ID register.
  • the legendsinput ID"and T ID" represent, respectively, a transfer of data from the input source to the ID register and from the T register to the ID register. Legends are provided similar to these throughout the drawings and indicate a flow of data from one register to the other when a signal is provided on that line to the register.
  • the limit detector 92 includes input lines I40 and I42 which are connected, respectively, to the cursor X counter and cursor Y counter 80 and 82, respectively.
  • the limit detector 92 includes means for comparing the counts in the counters 80 and 82 with predetermined limits which are determined by the number of characters which can be stored on a line and the number of lines of characters which can be provided on the display.
  • the limit detector 92 is provided with output lines I44 which are utilized to provide to the timing and control units 72 signals thereon indicative of whether the cursor X counter or the cursor Y counter have a count therein indicative of either the last character position on a line or the last line in the character display.
  • the limit detector 92 also provides signals on the output lines 144 to the timing and control 72 which are indicative of other limits such as the temporary cursory store having the same count thereon as that in the cursor Y counter 82.
  • the mixers 96 and 98 act to provide the buffer storage necessary for insertion of characters into the refresh memory.
  • mixer 96 is connected via output line 148 to the refresh memory and mixer 98 is connected via output line I50 to the refresh memory.
  • the mixer 96 receives the contents of the T register from lines I34 when the microprogram function generator provides a signal on line I18 which transfers the contents of the T register to the refresh memory.
  • the mixer 96 also receives input signals on lines I52 from the ID register 94.
  • the input lines 36 to the instruction register 70 are comprised of control lines and eight data lines.
  • the control lines are actuated not only when an instruction is given to the video display terminal, but also when data signals are provided, the control lines have an in struction thereon indicative of the fact that a character is to be entered.
  • the decoder 74 receives the signals from lines and converts the same into a I out of N code by providing a signal on one of the edit lines edit I through edit N.
  • Connected to the lines I06 which include the editing signals is an OR gate which is responsive to all of the edit lines so that if a signal is provided on any of the edit lines, the OR gate is enabled and provides a signal to flip-flop 162.
  • the OR gate 160 is connected to the set input of flip-flop 162 via line 164.
  • any edit appearing above line I64 any editing signal provides a setting signal for the flop-flop I62.
  • the flipflop 162 includes the notation "D adjacent the input line I64.
  • the legend D in each of the flip-flops shown throughout the circuitry indicates the set input.
  • the legend CI(" indicates that a line connected thereto acts to provide a triggering function for the flip-flop each time a signal is provided on the line.
  • Line I66 is connected to the clock or trigger input CK of flip-flop I62 to effectively cause a change of state in the flipflop in accordance with the signal provided on line I64. That is, as soon as an instruction is received via lines 36 to the instruction register 70, the decoder 74 provides a continuous signal on one of the lines I06 from the decoder. As long as one of the lines I06 remains high, OR gate 160 remains enabled thereby causing a positive signal to be provided to the set input of the flip-flop I62.
  • the flip-flop 162 is not set, however, until such time as the leading edge of a pulse on line I66 triggers the flip-flop I62 to change its state. Thus, if the signal on line I64 is high, it causes the flip-flop to change in state to a 1. If the flip-flop is already in the l state, the flip-flop remains unchanged on the next triggering input signal on line I66.
  • the signals on line I66 are provided by the synchronizing clock in the timing and control unit 72 which is responsive to the pulses at the end of each horizontal scan raster line in the video display.
  • the flipflop I62 also includes an input line which is connected to the reset input thereof and causes the flip-flop to be changed to the 0 state when a flip-flop is provided thereon.
  • the sequencer 76 is comprised of a shift register having eight flip-flop stages which are labeled, respectively, S0 through S7.
  • Each of the flipflops S0 through S7 includes a set input (D) and a clock input (CK Stages S4 and S5 of the shift register are indicated in phantom since both stages are similar and are connected in tandem between S3 and S6 in sequence.
  • the output lines of each of the shift register stages S0 through 87 are connected to one of the output lines 114 which are connected to the microprogram function generator.
  • the output line of each of the shift registers is connected to the set input of the next succeeding stage of the shift register.
  • shift register stage S is connected to the set input of flip-flop S1.
  • the output of flip-flop S1 is connected to the set input of S2 via an OR gate 172.
  • the output of shift register S2 is connected to the set input of shift register stage S3 and so on through 86 which is connected to the set input of shift register S7 via AND gate 174.
  • Stages S3 through S6 are connected together as is stage S2 to S3.
  • the output line of flip-flop S0 is also connected to a first input of OR gate 176.
  • the output of OR gate 176 is connected to line 170 which is connected to the reset input of flip-flop 162 in FIG. 4.
  • the signal on output line 170 indicates that a sequence has been started in the shift register which forms the sequencer 76.
  • the output line of flip-flop S0 is also connected via line 178 to the set input line of flip-flop 180.
  • the flip-flop 180 also includes a reset input line 182 which is connected to the output of an OR gate 184.
  • OR gate 184 includes a plurality of inputs from the output of a plurality of AND gates 186.
  • Each of the AND gates 186 is connected at one of its input lines to one of the edit 1 through edit N lines.
  • the top AND gate 186 in FIG. 5 includes a line which is connected to edit 1, the next AND gate 186 includes an input line from edit 2 and so on through the lowermost AND gate 186 which includes an input from the edit N line.
  • Each of the instructions has limits incorporated therein which end the sequencing function of the shift register 76 to initiate various ones of the microprograms. That is, each of the main instructions normally utilizes a plurality of complete cycles of the sequence shift register 76. However, when a predetermined condition has been reached, the limits are detected and provide signals to AND gates 186 to indicate that a particular editing instruction has been substantially completed. Thus, a high signal will be provided on each of the lines to the AND gates 186 associated with the particular instruction. The line associated with the legend state" indicates the portion of the sequence in which these limits are detected. That is, each of the microprogram functions are carried out in predetermined portions of a cycle.
  • the line of lines 114 connected to the output of flip-flop S2 is connected to the topmost AND gate 186 in FIG. 5.
  • the OR gate 184 receives an enabling signal which causes the output line to reset the recycle flip-flop 180.
  • a high signal is provided on output line 188 which is labeled the recycle signal.
  • the signal on output line 190 is made high thereby indicating that there should not be a recycle as evidenced by the legend recycle" having a bar, or the logical not sign, over the top thereof.
  • the OR gate 172 also includes an input from the output of AND gate 192.
  • the AND gate 192 includes a first input from line 188 of flipflop 180 and a second input line 166 which receives the signal from the synchronizing clock which provides the signal at the end of each of the horizontal scan lines on the cathode ray tube display.
  • Line 188 is also connected to the second input of OR gate 176 and prevents the sequence flip-flop 162 (FIG. 4) from being set again during an instruction edit.
  • the output line 190 of flip-flop 180 which is labeled recycle is connected to the second input of AND gate 174 which is connected between stages S6 and S7 of the shift register 76 of the sequencer. To each of the clock inputs of the flip-flop stages S0 and S7 of the shift register 76 is connected input line 192.
  • Line 192 receives the signals from the output of the sequence clock which is provided in the timing and control unit 72.
  • the sequencing clock line 192 is also connected to a substate clock generator 194 which provides, on the output of lines 196 and 198, signals CKA and CKB, respectively. These output signals are illustrated in FIG. 6. [t can be seen that the sequence clock signal is a square wave pulse. in response to the sequence clock signal, the substate clock generator generates clock signals CKA and CKB which act effectively to divide the sequence state into two substates and B, respectively.
  • the sequence clock enables the set state of flip-flop 162 in FIG. 4 to cause a l to be shifted through the stages S0 through 87 of the shift register 76. That is, when the flip-flop 162 is set, a 1 signal is provided on line 168 to the set input of shift register stage S0.
  • the first clock pulse from the sequence clock on line 192 causes the shift register stage S0 to be changed to the 1 state in accordance with the l signal provided on line 168.
  • the output line thereof goes high thereby causing the OR gate 176 to be enabled and causing line 170 to reset the flip-flop 162.
  • the output line of the flip-flop 162 goes low thereby causing the input line 168 to flip-flop stage S0 to go low. Accordingly, on the next clock pulse, flip-flop S0 is switched to the 0 state but because the output line of S0 had been high on the same clock pulse, flip-flop S1 is changed from the D to the 1 state. On the next clock pulse, the 1 in flip-flop S1 is shifted to the flip-flop S2 via OR age 172. Upon the next succeeding clock pulses, the l is shifted from the stages S2 through S6. If AND gate 174 is enabled by a high signal on line 190, the next pulse causes the l to be shifted into S7. Otherwise, the l is lost. It should be noted that after the I has been shifted out, a 0 has been placed in each of the flip-flop stages due to the fact that the passed stages are in the 0 state.
  • the flip-flop 180 was not reset by the occurrence of a condition during one of the states S1 through S6. If the flip-flop 180 is not reset prior to the shifting of the l into flip-flop S6, the l is lost dur ing the next sequence clock pulse because of the fact that the AND gate 174 cannot be enabled since the recycle input line 190 is at a low potential and the AND gate 174 is not enabled by the setting of flip-flop 7. The l is thus shifted out of the shift register 76.
  • the editing system is then inactive until the next synchronizing clock pulse is provided at the end of the next horizontal scan raster line.
  • the synchronizing clock signal is provided on line 166 to AND gate 192 which thereby causes gate 192 to be enabled since the recycle line 188 is high.
  • a l is then inserted in flip-flop S2 upon the next sequence clock pulse.
  • the 1 is then shifted from shift register stage S2 through S6 with the flip-flop 180 remaining in the set state unless a limit has been reached indicating that there should not be a recycle.
  • the flip-flop 180 is reset thereby causing gate 174 to be enabled with the flip-flop S6 is set. This causes the 1 to be shifted from the flip-flop S6 to flip-flop S7 which causes the output line of the flip-flop S7 to initiate the termination of an instruction.
  • the microprogram function generator is shown schematically in FIG. 7.
  • the microprogram function generator basically comprises a plurality of gates 200, each of which is logically connected to produce an output signal when a specific microfunction is to be carried out.
  • Each of the gates 200 includes a plurality of AND gates 202, the output of which are each connected to the input of an OR gate 204.
  • the AND gate 202 would not have a condition input.
  • the condition input'to the AND gates 202 is not necessary.
  • each instruction that uses this microfunction 1 has an AND gate 202 provided in gate 200 therefor.
  • the state and substate lines connected to the inputs of AND gates 202 are connected to the outputs of the sequence shift registers 76 in accordance with the state and substate of the sequence at which the microfunction should be carried out.
  • the microfunction l is to be carried out during the time that the flip-flop S1 is in the 1 state, and during substate A thereof, the state line to AND gate 202 is connected to the output of flipflop 81, the substate line is connected to the CKA line and the edit line is connected to the edit 1 line of lines 106.
  • the AND gate 202 causes the microfunction 1 output line to be high.
  • the AND gates 202 are provided for each of the conditions that require a specific microfunction to be carried out.
  • An OR gate is provided at the output of the AND gates so that any one of these conditions satisfies the requisite for carrying out the function.
  • AND gates 202 are provided in accordance with the number of conditions which require the execution of the microfunction.
  • the cursor X counter 80 includes a first input line ([NCX) from the microprogram function generator which increments the counter and thereby effectively changes the position of the cursor by moving it to the right.
  • the line 212 (DECX) from the microprogram function generator enables the cursor X counter to be decremented which effectively means that the position of the cursor is moved to the left on the display.
  • Line 214 (RESET) from the microprogram function generator 78 enables a signal thereon to reset the counter which effectively puts the cursor at the start of the line.
  • Line 216 (TC C) is connected to the preset input of cursor X counter 80 and effectively causes the contents of the temporary cursor storage register 84 to be placed into the cursor X counter 80.
  • Line 218 (C TC) from the microfunction generator to the temporary cursor X store 84 effectively causes the transfer of the contents of the cursor X counter to the temporary cursor X store.
  • Each of the stages of the cursor X counter 80 and the temporary cursor X storage register 84 are connected to each other via lines 120 and 122 so that the contents in either of the registers can be preset in the other register.
  • Lines 140 which extend to the limit detector 92 are connected to the output lines 120 of the cursor X counter. 80.
  • the limit detector 92 includes coincidence gates for each of the limits that it is to detect. For example, to determine the end of a line, the gating is so connected to lines 140 that only the code representative of the last character in a line can enable the gate 220 provided in the limit detector which indicates the end of a line. For example, if 40 characters can be stored on a line, the coded representation of the number 40 is detected (where the positions are numbered one through 40) by the AND gate 220 which provides an enabling signal on the output line 144 to indicate that the cursor is at the end of a line as indicated by the contents of the cursor counter.
  • the connection between the cursor Y counter and the temporary cursor Y storage 86 is illustrated in FIG. 9.
  • the input lines to the cursor Y counter 82 include line 222 (INCY) from the microprogram function generator which enables an incrementing by one of the cursor Y counter each time a pulse is received on line 222. This effectively causes the position of the cursor to be moved down on the display.
  • line 224 from the microprogram function generator enables a signal thereon to decrement the Y counter which effectively causes the cursor to be moved upwardly on the display.
  • a signal on input line 226 (RESET) to the cursor Y counter causes the counter to be reset which effectively causes the cursor to be moved to the top line.
  • Counter 82 also includes an input line 228 which is connected to the output of OR GATE 230.
  • the OR gate 230 has two inputs, one of which is connected to line 116 from the microprogram function generator which enables the contents of the temporary cursor Y store 86 to be preset into the cursor Y counter 82.
  • the second input line 232 to the OR gate 230 is connected to the microprogram function generator 78 to enable the transfer of the code for the last line of characters to be inserted into the cursor Y counter 82.
  • Each of the output lines of the stages of the cursor Y counter 82 are connected via lines 124 to the input of the stages of the temporary cursor Y store 86.
  • the output lines of the temporary cursor Y store are connected via lines 126 to a plurality of AND gates 234.
  • Connected to the input of each of the stages of the cursor Y counter 82 are OR gates 236.
  • Each of the OR gates 236 has one input connected to the output of AND gate 234 from the stage associated therewith of the temporary cursor Y store 86.
  • Output line 238 (TC C) from the microfunction genera tor is utilized to enable the contents of the temporary cursor Y store 86 to be preset in the cursor Y counter 82.
  • Line 238 is connected to the second input of each of the AND gates 234.
  • each time line 238 is enabled by the microprogram function generator 78, AND gates 234 are enabled in ac' cordance with the contents of the temporary cursor Y store to preset the cursor Y counter 82.
  • each of the OR gates 236 is connected to the output of a plurality of AND gates 240.
  • the AND gates 240 are connected to positive voltage and ground in accordance with the code for the last line of the display. That is, since the display has a capacity of 24 lines, the binary code for 24 is connected via AND gates 240 to OR gates 236 so that a pulse on line 232 causes the cursor Y counter to be preset to the count for the last line thereby setting the cursor into the last line on the display.
  • each of the counters and 82 and the storage registers 84 and 86 preferably include six stages. The remaining stages are, of course, connected in the same manner as are the three stages shown in FIGS 8 and 9.
  • the output lines 124 of the cursor Y counter 82 are connected via lines 142 to the limit detector 92 which includes gating 242 which is adapted to be enabled if the counter has a count equal to the number of the last line of the display.
  • the limit detector 92 which includes gating 242 which is adapted to be enabled if the counter has a count equal to the number of the last line of the display.
  • Lines 142 are also connected to a comparator 244 which is provided in the limit detector. Also connected to the comparator 244 via lines 144 are the output lines 126 of the temporary cursor Y store 86. When the code on lines 144 is similar to the code on lines 142, the comparator 244 indicates that this condition is so by providing an enabling signal on one of lines 146 to indicate that the contents of the temporary cursor Y storage is equal to the contents of the cursor Y counter.
  • Both the 1D register 94 and the T register preferably comprise eight flip-flop stages for storage of the coded word.
  • the inputs to each of the stages are, respectively, entitled data 1 input data n input.
  • the T register 90 has each of its inputs labeled "data 1 input” through data n input.”
  • the input labeled "CK" in both the ID and T registers indicates that it enables the stages of the register to be changed in accordance with the input provided to the set input of each of the flip-flops.
  • a plurality of the OR gates 250 are provided. Each of the OR gates is connected to one of the inputs of the 1D register. Each of the OR gates 250 is connected to the outputs of AND gates 252. One of each group of three AND gates is connected to the output of one stage of the T register 90. One of the AND gates of each of the groups of three AND gates is connected to one of the input lines 36 of the data input and the third one of each of the group of three AND gates is connected to one of the output lines from the refresh memory.
  • the input lines from the output of the T register 90 are, respectively, labeled Tl Tn, the input data lines are labeled 1N1 lNn, and the refresh memory lines are labeled RM] RMn, respectively.
  • Each of the AND gates 252 is a two input AND gate.
  • Line 138 (T- ID) is connected to the other input of the AND gates which are connected to the output of the T register.
  • Line 138 is connected to the microprogram function generator and enables the transfer of the contents of the T register to the ID register.
  • Line 136 (INPUT DATA ID) from the microfunction generator is connected to each of the AND gates which are connected to the lines 36.
  • Line I36 enables the microprogram function generator to transfer the input data to the ID register 94.
  • Line 254 (RM ID) is connected to the other input of each of the AND gates which are connected to the output of the refresh memory.
  • Line 254 is also connected to the microprogram function generator and enables the microprogram function generator to transfer the contents of the addressed location of the refresh memory to the ID register.
  • OR gate 256 is also provided, the inputs of which are connected to lines 136, I38 and 254.
  • the output of OR gate 256 is connected to the trigger input (CK) of the ID register so that a pulse on either of lines 136, 138 or 254 enables ID register 94 to store the inputs provided on the data 1 through data n input line.
  • the output lines of each of the stages of ID register 94 are, respectively, labeled IDI through lDn. Each of these lines are connected to one input of one of a plurality of AND gates 258.
  • the output lines from each of the stages of the T register 90 are, respectively, labeled TI through Tn. Each of these output lines are connected to one of a plurality of AND gates 260.
  • a plurality of OR gates 262 are provided, each of which is connected to the output of one AND gate from the group 258 and one AND gate from group 260 which is associated with one stage of each of the registers.
  • the AND gates 258 and 260 which are associated with the first stage of the ID register and the T register are connected to a first one of the OR gates 262 and so on through to the AND gate 258 which is associated with the in stage 94 and AND gate 260 which is as sociated with the n stage of T register 90 which are connected to the nth OR gate 262.
  • the output of the OR gates 262 are connected to the first through nth bits of the input register in the refresh memory.
  • the contents of the input register of the refresh memory are then stored at the location specified in the cursor X and cursor Y counters 80 and 82.
  • the ID register contents are transferred to the refresh memory when a pulse is provided on line 264 (ID RM) which is connected to the other input of each of the AND gates 258.
  • Line 264 is connected to the output of the microprogram function generator 78 and acts to transfer the contents of the ID register to the refresh memory when an enabling signal is provided thereon.
  • line 266 (T RM) is connected to each of the second inputs of the AND gates 260 and is also connected to the microprogram function generator which provides an enabling signal to transfer the contents of the T register to the refresh memory.
  • each of the data I through data n inputs of the T register 90 Connected to each of the data I through data n inputs of the T register 90 are a plurality of OR gates 268.
  • One OR gate is provided for each of the inputs to the T register.
  • Each OR gate is connected to the outputs of a plurality of AND gates 270.
  • One input of one of the AND gates of each of the pairs of AND gates 270 is connected to one of the output lines of the ID register 94.
  • One input of the other of the pairs of AND gates is connected to the output lines of the refresh memory.
  • Line 272 (ID T) which is connected from the microprogram function generator is connected to each of the AND gates associated with the output line from the ID register 94.
  • a signal on line 272 enables the transfer of the contents of the ID register to the T register.
  • Line 274 (RM T) is connected to each of the AND gates which are connected to the outputs of the refresh memory. Line 274 is also connected from the microprogram function generator and an enabling signal thereon causes the transfer of the refresh memory location at the address of the cursor to be transferred to the T register 90. Lines 272 and 274 are connected to the inputs of an OR gate 276, the output of which is connected to the trigger input of the T register 90. Thus, when an enabling signal is provided on either line 272 or 274, the T register is triggered to be set to the input provided on the output lines of the OR gates 268.
  • microprogram function generator causes various rnicrofunctions to carry out a complete instruction.
  • the following is a microfunction table broken down into the areas of control, namely, the memory control, the cursor control and miscellaneous control with an abbreviation of the function to the right thereof:
  • the display prior to Clear Line instruction has the characters A,” B, "C” and D” in the first line and "E,” F, G, “H” in the second line, I,” J,” l,” L” in the third line and M, "N,” “O,” P in the fourth line.
  • the character “T” represents the end of message character and the line underneath the character F" in the second line, second character position (2-2) represents the position of the cursor.
  • the cursor is in the position on the screen at which the character F" is located.
  • the Clear Line instruction is carried out by the following microfunctions during the sequence states associated therewith:
  • OR gate I60 is enabled by the high signal on one of the lines 106 thereby causing flip-flop 162 to be set as soon as the next horizontal line of the scan raster of video display 22 is ended.
  • sequence shift register 76 of the next sequence clock pulse a l is placed in stage S0 of the shift register.
  • one of the gates 200 in FIG. 7 of the microprograrn function generator is enabled as a result of the high signal on the output line of flip-flop S0, the reception of the clock pulse CKA and the signal on the edit line I06 corresponding to the Clear Line instruction which causes the execution of the microfunction C TC.
  • this microfunction causes the position of the cursor which is recorded in the cursor X and cursor Y counters to be recorded in the temporary cursor X store and Y store 84 and 86, respectively.
  • the I in stage S0 is shifted to flip-flop stage 81.
  • the recycle flip-flop 180 is set thereby causing the signal on the recycle line 188 to go high.
  • the l is then shifted during the next three clock pulses from shift register stage 81 to S4.
  • the T register is set to a code representative of a blank (BLANK T).
  • one of the gates 186 (FIG. 5) which is connected to the output of the gate 220 (FIG.
  • the limit detector 92 is enabled if the code for the last line position or the end of the line is detected. That is, in the preferred embodi' ment of the system, 40 characters are provided on a line. Accordingly, since the characters are numbered 0 to 39, if the code 39 is provided to gate 220, then a limit signal would be provided to one of the gates 186, which is also responsive to the fourth stage of the shift register 76, and the edit line corresponding to the Clear Line instruction which would enable the gate I86. However, if the limit is not reached, in other words, in this example, if the cursor X counter is not at 4, the gate 186 associated with this microfunction is not enabled and the recycle flip-flop is not reset.
  • line 188 of the flip-flop I80 remains at a high voltage level.
  • the Write" instruction is emitted by the microprogram function generator 78 and causes the blank to be written into the location in the refresh memory 22. Accordingly, the screen goes blank at the position 2-2 at which the character F was originally shown.
  • the sixth clock pulse causes the l to be shifted from S5 to S6, the function INCX is carried out which causes the cursor X counter 80 to be incremented and thus moves the cursor to the position 2-3.
  • the seventh clock pulse does not cause the l in flip-flop stage S6 to be shifted into flip-flop 87 because of the fact that AND gate 174 cannot be enabled due to the recycle line 190 remaining low in potential.
  • the l is then shifted out of the sequence register 76 and the edit control remains inoperative until the end of the next horizontal scan raster line.
  • the synchronizing clock pulse is again provided on lines I66 to flip-flops I62 and AND gate I92. (FIGS. 4 and 5)
  • the trigger input to flip-flop 162 does not change the state of flip-flop 162 because the line 170 to the reset remains high thereby inhibiting the flip-flop from being switched to the set state as long as the recycle line 188 to OR gate 176 remains high.
  • the synchronizing clock pulse to line 166 to the AND gate 192 causes the flip-flop S2 of the shift register 76 to be set upon the next sequence clock pulse. This effectively puts a 1 in shift register stage S2.
  • the sequence states S and S1 are eliminated from the next cycle of the sequence since the l is already in state S2 where it is shifted from S2 through S6.
  • the microfucntions which were executed during the first sequence of the sequencer shift register 76 is thus repeated with the exception of the microfunctions which are initiated during the sequences of S0 and SI.
  • a blank code is again set into the T register 90 (BLANK T).
  • the limit AND gates 186 are enabled to test whether the cursor X counter has the end of line code therein as determined by the gate 220 of the limit detector 92. Since the X counter 80 was set to 3 during the previous sequence, the test for a 4 in the cursor X counter 80 fails. Accordingly, flip-flop I80 remains in the set state causing the recycle line I88 to remain high.
  • the code for a blank space in the T register is transferred to the input means for the refresh memory.
  • the Rite instruction is provided by the microprogram function generator to cause the blank space to be written into the portion of the refresh memory which formerly stored the character code for the letter "C.”
  • the screen is blank where the G formerly was displayed.
  • the cursor X counter 80 is again incremented by the microprogram function generator 78 causing the cursor X counter to be incremented to the number 4.
  • the cursor Y counter remains at 2.
  • the first two sequences of the sequence shift register 76 cause first the F to be blank and then the G to be blank. It should also be noted that since the recycle line 190 remains low, the next clock pulse causes the l in the shift register stage S6 to be shifted out thereby ending the operation of the edit control until the end of the next horizontal scan raster line.
  • the synchronizing clock I66 again causes gate 192 to be enabled which in turn causes the shift register stage S2 to be set to the I state.
  • the H in line 2 of the display is set to blank.
  • the test for the 4 in the cursor X counter causes the enablement of one of the gates 186 which causes the flip-flop 180 to be reset and thereby cause the output line 190 to go high thereby causing AND gate 174 to be enabled.
  • the next sequence clock causes the I to be shifted into flipflop stage S7.
  • the cursor X counter and cursor Y counter are preset to the count presently in the temporary cursor X store and Y store 84 and 86, respectively. Also, a signal is provided from the microprogram function generator to the instruction register 70 which is reset thereby ending the editing signal from the decoder 74 on one of the lines 106.
  • SI SET Recycle flip-flop I is RECYCLE set making output line I88 high.
  • the contents of the T register are then transferred to the input of the refresh memory.
  • the contents of the input to memory are placed in the position set into the position addressed by the cursor and cursor Y counters.
  • the cursor X counter is incremented.
  • the cursor X counter recycles after the last character position on a line. That is, if position 4 is the highest position that the cursor X counter counts to, it recycles to l and causes a carry to be put into the cursor Y counter which automatically increments the cursor Y counter. Thus, after the position 1-4 has been placed in the cursor counters, an incrementing of the cursor X counter causes the count in the cursor counters to be 2-] and so on until the count reaches 4-4 at which time the recycle flip-flop I80 is reset to cause the end of the cycle.
  • the Clear Message instruction clears the screen from the cursor position to the end of message symbol.
  • Chart II which is provided hereinbelow illustrates the display prior to instruction and the display after the Clear Message instruction has been executed.
  • the Clear Message instruction is carried out in exactly the same sequence as the Clear Line instruction with the exception that in the state and substate 84B, the test in the Clear Message is made to determine whether the end of message character is located at the position in the refresh memory at which the cursor counter is presently addressing. As soon as the end of message character t is reached, the recycle flip-flop is reset thereby preventing further recycling and termination of the Clear Message instruction.
  • the "Insert Character” instruction causes a blank space to be inserted at the position of the cursor with each of the characters from the cursor to the right of the line moved one position to the right.
  • This instruction is best understood in connection with Chart III hereinbelow which shows the display prior to the Insert Character instruction and the display after the Insert Character instniction has been executed.
  • a memory cycle is started whereby the address of the refresh memory designated by the count in the cursor X and cursor Y counter is accessed.
  • the contents of the addressed portion of the refresh memory are transferred to the T register.
  • the cursor X counter is checked to determine whether the cursor is at the end of the line.
  • the contents of the ID register is provided to the input of the refresh memory.
  • the blank code which has just been transferred from the ID register is written into the location of the refresh memory at which the cursor X and Y counters are positioned.
  • the cursor X counter is in' cremented.
  • the contents of the T register are preset into the ID register.
  • the cursor address 22 is stored in the temporary cursor store.
  • the ID register is set to the blank code and the recycle flip-flop set.
  • the character F at the position 2-2 in the refresh memory is then transferred to the T register.
  • a test is made to determine whether the end of line code is in the cursor X counter. Since it is not, the recycle flip-flop remains set.
  • the contents of the ID register which is the code for a blank is then sent to the memory position 2-2 causing a blank to appear where the F formerly appeared.
  • the cursor X counter is then incremented causing the cursor address to be 2-3.
  • the F in the T register is then transferred to the ID register.
  • the operations taking place during states S0 and S1 are eliminated due to the fact that the l is placed directly into flip-flop S2. Accordingly, the contents of the refresh memory at cursor address 2-3 are read into the T register. Thus, a code for the character G is set in the T register. A test is then made to determine whether a 4 is in the cursor X counter. Since it is not, the recycle flip-flop remains set. The code for the character F in the ID register is then transferred to the refresh memory to the position specified in the cursor X counter, namely, position 2-3. The cursor X counter is then incremented so that the cursor address is 2-4. The code for the character 6 in the T register is then transferred to the ID register.
  • the state S2 is initiated first so that the microfunctions appearing during states S0 and S] are again eliminated.
  • the contents of the refresh memory at address 24, namely, the code for the character H, are read into the T register.
  • a test is then made to determine whether the 4 appears in the cursor X counter. Since it does, the recycle flipflop is reset.
  • the character code for the letter G in the ID register is then transferred to the refresh memory to position 2-4.
  • the cursor X counter is then incremented causing the address threin to go to 3-1.
  • the character code for the letter H in the T register is then transferred to the ID register. (Since this is the last recycle, the H is lost since the H is not transferred to the refresh memory.)
  • Delete Line instruction The second edit which forms the second portion of the is performed in two parts. Delete Line instruction is similar to the Clear Line instruction except that during state S0, instead of presetting the tempora- CHART IV l5 ry cursor storage to the count presently in the cursor X and cursor Y counters, the cursor X counter is reset.
  • DELETE LINE INSTRUCTION cursor counter is set to 4-1 and the 2-2 which is stored in the temporary cursor storage register is placed in the cursor X and cursor Y counter during state S7 of the last sequence of the in- A B C D A BC D A BC I) su'uction F; L
  • the Enter Instruction causes a new character to be placed M N O p A B at the location of the cursor.
  • the depression of the character key also causes the "Enter instruction to be placed in the instruction register 1 70 which causes the following sequence of microfunctions in stored tn the temporary th U cursor storage register, 6 con SI RCX
  • the cursor X counter is SEQUENCE reset to l MICRO- DESCRIPTION S2 INCY
  • the cursor address in the STATE FUNCTION cursor Y counter is moved so down one line.
  • the results of an Insert Line instruction are shown in Chart VII.
  • the insert line instruction also requires two edit tion Executed During the first edit sequences, each of the lines from the cursor line down are copied in the line below. It should be noted that the bottom line is lost.
  • the first sequence of operations is, therefore, as follows:
  • the edit control includes a plurality of temporary storage registers to enable the data in the refresh memory to be moved around in order to accomplish instructions which are otherwise impossible on existing video display terminals without requiring extensive erasing of the character display and consequent reinsertion of the necessary data.
  • the execution of the instructions is substantially immediate and is carried out during the retrace time between each of the horizontal scan lines of the video scan raster.
  • a refresh memory responsive to said input means, and a cathode ray tube, controlled by the contents of said refresh memory, tube for displaying data in accordance with the data and the position of said data in said refresh memory inserted in said refresh memory by said input means by providing an alpha-numeric representation of said data in a scan raster comprised of a plurality of parallel scan lines, editing means, said editing means being responsive to said input means and controlling the data and location of the data in said refresh memory and being initiated at the end of each of said scan lines to immediately enter said data into said memory and carry out said instructions for changing the location of data in said memory, said editing means being operable only during the time between the successive scan lines on said cathode ray tube.
  • intervals are defined by a sequencing means having a plurality of output lines which are sequentially energized during sequential portions of said interval between said scan raster lines.
  • said sequencing means comprises a shift register and said output lines comprise the output lines of the stages of said shift register.
  • An edit control for a video display terminal having a memory which stores the character codes for each character displayed and a character display which is controlled by said memory to display in alpha-numeric form the characters stored in said memory in accordance with the location of said character codes in said memory
  • said edit control including address means comprising a counter for access to said memory, the count of said counter controlling the location in said memory to which and from which a character code may be transferred, temporary storage means connected to said address means for storing the address in said address means at the start of an editing operation, temporary character code storage means, and means for initiating the transfer of data between said temporary character code storage means and said memory, said means for initiating transfer of data controlling the count of said counter so that the characters in said display may be entered, removed, or moved in accordance with the entering, removing, or moving of said character codes in said memory.
  • said sequencing means comprises a shift register, said shift register having an output line for each stage thereof, said output lines enabling said means for initiating transfer of data.
  • An edit control responsive to instructions for manipulating the contents of the display of a video display terminal having a memory which stores the character codes for each character display position and a character display which is controlled by said memory, and address means for accessing said memory
  • said edit control further including means for generating a plurality of sequence states responsive to instructions received by said edit control, and means responsive to a first portion of said sequence states to execute at least one microinstruction, to a second portion of said sequence states to execute at least one microinstruction, and to a third portion of said sequence states to execute at least one microinstruction, said means for generating a plurality of sequence states generating said first and second portion of said sequence states upon receipt by said edit control of an instruction, test means responsive to the address means and said memory to detect a predetermined condition to enable the generation of said third portion of said sequence states otherwise said testing means enables the regeneration of said second portion of said sequence states until said predetermined condition is detected, and transfer means, said microinstructions controlling said address means and said transfer means for entering, removing and moving character

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Health & Medical Sciences (AREA)
  • Artificial Intelligence (AREA)
  • Audiology, Speech & Language Pathology (AREA)
  • Computational Linguistics (AREA)
  • General Health & Medical Sciences (AREA)
  • General Engineering & Computer Science (AREA)
  • Controls And Circuits For Display Device (AREA)

Abstract

A video display terminal is disclosed having an editing system for controlling the entry of characters on the video display as well as the editing or manipulation of the data provided on the display. The editing system is operable between succeeding scan lines of the video display raster. The editing system includes a microprogram function generator which enables the execution of a plurality of steps in an edit by the mere insertion of a single instruction into the video display terminal.

Description

United States Patent Bard July 4, 1972 54] EDITING SYSTEM FOR VIDEO 3,396,377 8/1968 Slrout ..340 |72.5 DISPLAY TERMINAL 3,389,404 6/1968 Koster ....340/|72.5 3,466,645 9/1969 Granberg el al. ..340/l72.5 1 Imam" Bard, phlladelphla, 3,603,966 9/1971 Gregg at al. .,340/l72.5 [73] Assignee; Delta Data Symms Corporation, 3,191,169 6/1965 Shulman et a1. ..343/5 wells Heights, Pa. I Primary Examiner-Paul 1. Hanan 1 Flledl 1970 Assistant Examiner-Mark Edward Nushaum [21] APPLNO': .474 AttorneyCaesar,Rivise,Bernstein&C0hen [57] ABSTRACT l i211 iific l 2ff:: 0 6 f ;7l4 g g fgggg a m 51 55133223;mim ifl [58] Field of Search 7340/1725 324'] well as the editing or manipulation of [he data provided an the [56] Rderemes Cited display. The editing systsm is operable bclws'sn succeeding scan lines of the video display raster. The editing system in- ITED ST PATENTS cludes a miiroprlogri m fufnction generaqr bwhlfih cnablss the executiono a uran 0 st: s m an e |t t c mere inser- 3,SS5,520 1/1971 Helbig et a1 ..340/|72.5 {ion f single E /1 vid di i {firming}, 3,501,746 3/1970 Vosbury ..340/172.5 3,364,473 1/1968 Reitz et a1 ..340/172.5 13 Claims, 10 Drawing Figures 1 6 I02 60 INSTRUCTION S TIMING A CURSOR LIM/Ts REGISTER CTRL 46 DEcoDE/i' 5E0 UENCER MIXER 04734 70 mm 5 L96 SEQUENCE STATES H4 i C TR- READ/WRITE ran/7km. 75 MCRO FROG mw STARTMEMORICYHE FUNCTION CYCLE .HV/T/ATE e/FROM m 5 ENE RA To tan MEM- 400 [50 1 2:2
//3 I QQZ M/xEti 9gEM ADD L z Z i; T A 4-0.419151044 l f, a q i m REGISTER B o? i a 3 m 9 ,1 0 8 cuRsoR CURSOR YT B0 L X Y 82 Y COMPARE CTR CTR Z 1,, L 1 142 7 2 nu/T [22 Mo 7 as 'rEcT 2e J TEMP TEMP I YT /44 92 cuRsoq CURSOR 4/28 m urmm 4 86 ac, ,-pu-r \l /3S \7 -ILREGISTE:? I52 PATENTEDJUL 4 m2 3,875 208 sum 1 or 1 36 CONTROL DATA INSTRUCTION REGISTER mo DECODE'R 74 I ED/T/ P /06 ED/TZ N /60 /62 /68 ANYED/T D START SEQUENCE F/F SYNCRONIZING CLOCK K R /70 SEQUENCE 5T4 R TED INVENTOQ IRVING GAR Y BARD ZMM,M (BMW 9604111 A TORNE Y5 MASTER TIM/N6 (HARAC TE? 50/ T GEAIERAToR CONTROL REFRESH m/Pu-r PARTY LINE KEYBOABD FIG. 2 INVENTOR [RV/N6 GARY BARD BY 0am film.
' 9 Cohm ATTOE/ E Y5 C EJII mfi LJL E $5 PATENTEDJIJL 4 m2 SHEET 6 0F 7 J NNS 0mm Om m N9 H ATTORNEYS P'A TE'N'T'EDJUL 41912 3.675.208
SHEET 5 BF 7 STATE SUBSTATE EN FIG. 7 (ON ITION STATE SUB-STATE EDIT I STATE sue ST'ATE I EDIT I couor TION l ZOO STATE L J UB STATE I ZOO EDIT make CONDITION J FUNCTION 2 STATE IIZI'III: SUBSTATE 200 I-- MICRO EDIT CONDITION I l FUNCTION 3 mcx (ms/1r) CURSOR XCTR l l PRE 551- 05:: x (Le-Fr) I40 ZZLO c Tc TEMP. cuRsoR I g x STOR E 5M0 cry/v5 2/5 /46 INVENTOR [RV/N6 GARY BARD Y ZGI/OA/L,M,
A 'T TORNEYS EDITING SYSTEM FOR VIDEO DISPLAY TERMINAL This invention relates generally to video display terminals and more particularly to a video display terminal including an editing system.
The video display terminal has rapidly become a very important peripheral item for central processing units. The video display terminal enables the visual display of data which will be entered into a computer memory or transmitted to a remote terminal prior to the entering or transmittal thereof. This means that verification of the data that is to be inserted into the computer or transmitted is visually available to the operator of the video display terminal.
Moreover, the video display terminal enables the rapid visual inspection of data received from a central processing unit. In addition, with various improvements that have been provided in video display terminals, formats may be provided on the face of the video display terminal which enable the rapid entering of data into a data processing system without the necessity of identifying the nature of the information. It has been found, however, that video display terminals presently available do not have adequate editing capability of the data that is presently displayed on the screen of the video display terminal. That is, if a substantial portion of a page of data has been entered onto the screen of a video display terminal and it is desired to edit the information thereon, it is necessary for the operator to enter each character over the characters presently in the display until the entire display is correct.
In some cases, this is not only time consuming, but it is also impossible to insert a character or delete a character without requiring a complete destruction of the message. For example, if it is assumed that ten lines of data appear on the video display terminal and it is found that a complete line has been omitted between the third and fourth lines on the video display terminal, it would be necessary to completely delete all of the characters on the fourth through tenth lines of the video display terminal. Thus, not only is it necessary to enter the line which should be inserted, but the fourth through tenth line must be re-entered below the inserted line.
Re-entering is not only frustrating for the operator, but it is also time consuming. Similarly, there are cases where it is necessary to insert a character on a line and in order to do so, it is necessary to delete each of the characters on the line starting at the position at which the character is desired and the succeeding characters on the line. Then, not only is the character entered, but all of the characters that have been deleted, re-entered in their proper position.
It is therefore an object of this invention to overcome the aforementioned disadvantages.
Another object of the invention is to provide a new and improved video display terminal which enables immediate access to the refresh memory for the video display terminal for editing the contents thereof.
Another object of the invention is to provide a new and improved video display terminal which enables a single instruction to modify a plurality of character locations on the video display terminal.
Yet another object of the invention is to provide a new and improved editing system for a video display terminal which utilizes microprogramming.
Yet another object of the invention is to provide a new and improved video display terminal which utilizes the time between succeeding ones of the horizontal scan lines of the cathode ray tube to carry out the editing instructions.
These and other objects of the invention are achieved by providing in a video display terminal having input means for receiving data and instructions and a cathode ray tube for displaying data inserted in the terminal by the input means by providing an alpha-numeric representation of the data on a scan raster which is comprised of a plurality of parallel scan lines, and an editing means. The editing means is responsive to the input means and is initiated at the end of the scan line to immediately enter the data and carry out the instructions. The editing means is operable only during the time between the succeeding scan lines on the cathode ray tube.
Other objects and many of the attendant advantages of this invention will be readily appreciated as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings wherein:
FIG. I is a perspective view of a video display terminal embodying the invention;
FIG. 2 is a schematic block diagram of a video display terminal system;
FIG. 3 is a schematic block diagram of the editing control for the video display terminal;
FIG. 4 is a schematic block diagram showing the intercon nection between the instruction register and the edit decoder;
FIG. 5 is a schematic block diagram of the sequencer and the cycle limit detector;
FIG. 6 is a diagrammatic representation of the signals generated by the sequence clock and the substate clock generator;
FIG. 7 is a schematic block diagram of the microprogram function generator;
FIG. 8 is a schematic block diagram showing the interconnection between the cursor position counter and the temporary storage register for the cursor position;
FIG. 9 is a schematic block diagram of the cursor line counter and temporary storage register therefor; and
FIG. I0 is a schematic block diagram of the connections to and from the ID register and the T register.
Referring now in greater detail to the various figures of the drawing wherein similar references numerals refer to similar parts, a video display terminal embodying the invention is shown generally at 20 in FIG. I.
The video display terminal includes a standard typewriter keyboard 22 for entering data on a cathode ray tube display screen 24. Also included as part of the keyboard 22 are a plurality of instruction buttons or keys 26 which are utilized to edit the information on the screen 24 as well as provide instructions for the transfer of the data to and from the video display tenninal. A cursor 28 is provided on the video display terminal to indicate the position that a character entered will be provided within the field of data illustrated on the screen. The cursor 28 is, of course, movable by a plurality of the instruction keys 26 that are provided on the keyboard so that the position at which data is entered can be controlled.
Referring now to FIG. 2 wherein a schematic block diagram of the video display terminal system is shown. It can be seen that the keyboard 22 is connected via lines 30 to the circuitry of the video display terminal. Lines 30 are directly connected to the input-output means 34 which receives the instructions and the entered characters from the keyboard 22. A party line Input-Output (I/O) Bus is also connected to the input-output means 34 for connection to external devices. The input-output means 30 is connected via input and output lines 36 and 38 to the edit control 40. Edit control 40 is connected via input and output lines 42 and 44, respectively, to a refresh memory 46.
The refresh memory 46 is connected to a character generator 48 which acts to read out the contents of a read only memory 50. The character generator is connected to the read only memory by input and output lines 52 and S4, respectively. A master timing generator 56 is provided for providing via lines 58, 60 and 62, timing signals for the control of the flow of data throughout the system.
The output of the character generator 48 is connected via line 64 to the cathode ray tube display 24 which displays in alpha-numeric form the characters provided to the refresh memory via the input-output device 34.
The overall operation of the video display terminal is as follows:
Data and instructions are provided via keyboard 22 to the input-output means 34. The input-output device provides both the data and the instructions to the edit control 40 via lines 36. The edit control provides access via lines 42 to the refresh memory 46 for the insertion of data in the form of character codes to the refresh memory.
The refresh memory is a high speed random access storage unit which is preferably of the magnetic core type. The refresh memory preferably has a capacity to store 1,024 eight bit words. Six of the eight bits of each word are utilized for the code representative of the character which is to be displayed on the cathode ray tube 24. The other two bits of the word are preferably used for the purpose of storing format information and blink information as well as any information which may be necessary for the use of a color terminal.
The edit control 40, thus, operates on the refresh memory to perform all of the entering operations of characters into the storage as well as to manipulate the data in the refresh memory in accordance with instructions which are provided by the keyboard 22. The refresh memory 46 also acts via the character generator 48 to address various ones of the areas of storage in the read only memory 50.
The read only memory is a permanent storage device which includes a plurality of permanently stored character patterns. The read only memory is programmed to store a pattern of l '"s and "s which represent the shape of each of the standard 64 characters which can be displayed on the screen. Each character pattern is preferably made up of seven rows of five bits each. The memory is, thus, broken up into 64 times seven words of five bits each. The coded characters in the refresh memory 46 are provided in such a code that the code itself acts to address the character patterns associated therewith for generation via the character generator 48 to the display 24.
In the preferred embodiment of the invention, the character generator provides from the read only memory 50, the character patterns to the display 24 on a time division basis. That is, the cathode ray tube display utilizes a scan raster which is comprised of a plurality of horizontal lines across the screen. Each line is caused by the electron beam of the cathode ray tube being moved across the screen. Characters are generated on the screen by blanking and unblanking the cathode ray tube beam as it moves laterally across the screen. The beam moves across the screen from left to right and top to bottom until the bottom line has been completed and then returns to the top of the screen to start another complete scan.
In the preferred embodiment of this invention, the beam moves across the screen (262 56) times to create the conventional TV raster scan. Successive sweeps skip every other line creating two fields of scan of 262 rt which are equally spaced up and down die screen. This method of sweeping is known as the interlaced raster scan. In the display of this invention, the information on each field is refreshed identically so that, in effect, only 262 A of the lines on the screen are used rather than 525. However, because each field is repeated 60 times per second, the refresh rate for providing the character patterns to the screen assures a flicker-free display. The approximate time for a beam to sweep from one side of the screen to the other to form a horizontal line is 52 microseconds. The time taken between the righthand side of the beam to return to the lefthand side of the screen takes approximately 12 microseconds. The cathode ray tube display 24 utilizes standard synchronization signals for the operation of the scan raster. The synchronization signal is mixed with additional data from the character generator 48 to provide the video signal on the display 24.
During the i2 microseconds between each of the lines which are provided on the display, the edit control 40 is utilized to enter data from the keyboard to the refresh memory 46 and also to reorganize the information in the refresh memory in accordance with the instructions provided to the edit control.
The video display terminal is adapted to have a caPacity of 960 characters which are grouped into 24 lines of forty characters each. That is, each horizontal line of characters can display forty characters on the display 24 and 24 lines of characters may be displayed simultaneously.
Each line of characters is comprised of seven horizontal scan raster lines. That is, since each character pattern is comprised of a matrix of five by seven blanked and unblanked spots, each horizontal scan raster line includes five points of the character matrix. For example, the first line of a scan raster of a character line includes the upper line of blanked and unblanked portions of the character patterns of each of the characters that appear on the line. Similarly, the second, third, fourth, fifth, sixth, and seventh would, respectively, include the second, third, fourth, fifth, sixth and seventh line of the character pattern for each of the characters on the line. By a time division basis, the character generator 48 provides the blanking and unblanking signals which are utilized on the cathode ray tube beam for providing the character display. The refresh memory 46 provides the address within the read only memory in combination with the timing signal on line 58 in order to provide the necessary portions of the character matrices as the character pattern is composed onto line 64 and provided to the display 24.
Thus, to insert a character from keyboard 22 to the position in the display 24 indicated by the cursor 28, the key associated with the character is pressed. The input data is provided to the input-output means 34 which is then provided via the edit control into the refresh memory 46. The code representative of the character is, thus, stored at the position in the refresh memory corresponding to the position on the display 24 at which the cursor 28 is located. Thus, as soon as the raster of the cathode ray tube in display 24 reaches the position at which the new character has been entered, the character pattern is addressed by the refresh memory and the character generator 48 and read from the read only memory 50 to provide on line 64, the new character pattern each time the scan raster line passes through the character position.
The edit control 40 automatically increments the control for the cursor 28 so that it is moved to the next position to the right on the character display so that the next character inserted by keyboard 22 is automatically displayed to the right of the previous character inserted.
The edit control system is schematically illustrated in FIG. 3. As best seen in FIG. 3, the edit control includes an instruction register 70, timing and control unit 72, a decoder 74, a sequencer 76, a microprogram function generator 78, a cursor X counter and a cursor Y counter 82, a temporary cursor X store register 84 and a temporary cursor Y store register 86, a comparator 88, a T register 90, a limit detector 92, an ID register 94 and mixers 96 and 98.
The instruction register 70 is connected to decoder 74 via lines 100. The instruction register 70 also receives signals via lines 102 from the timing and control unit 72. The timing and control receives signals from the master timing unit via line 60 and provides the control signals for enabling the operation of the edit control during the period between the horizontal lines of the display 24.
The decoder 74 also receives signals via lines 104 from the timing and control unit 72. The decoder 74 decodes the instruction and character code to provide an output signal on one of output lines 106. The signal on one of lines 106 provides the microprogram function generator 78 with the necessary signal to initiate the instruction from the instruction register 70.
The decoder 74 is connected via line 108 to sequencer 76. Sequencer 76 is also connected via input and output lines 110 and H2, respectively, to the timing and control unit 72. The sequencer 76 basically provides a sequence of signals which effectively divide the period between horizontal scan lines into sub-intervals or sequence states for carrying out predetermined ones of said microprogram functions which comprise an instruction from the decoder 74.
The sequence states are provided on sequentially energized ones of lines 114 which are connected from the sequencer to the microprogram function generator 78. The microprogram function generator includes a plurality of output lines which are respectively labeled in accordance with their function. For example, the legend CTRL stands for control and the line associated therewith is connected to the mixer 96 to enable the control of the flow of data to the memory" which refers to the refresh memory. The R/W" legend indicates the signal on the line associated therewith effectuates a read or write control function to the refresh memory. The cycle initiate" legend indicates that the signal provided on the line associated therewith to the refresh memory starts the memory cycle.
Similarly, the output lines from the microprogram function generator labeled 'left," right and "reset" which are connected to the cursor X counter effectively indicate that the counter is decremented, incremented and reset, respectively, by the signals on the associated lines therewith.
The lines connected to the cursor Y counter 82 and having the legends up, down" and "reset associated therewith are, respectively, decrement, increment and reset lines of the cursor Y counter. The microprogram function generator also includes an output line 116 which is connected to the temporary cursor X store and the temporary cursor Y store and acts to transfer the contents of these stores to the cursor X counter and cursor Y counter, respectively, when a signal is provided on line II6.
Similarly, a line I18 connected from the microprogram function generator 78 to the T register 90 causes the transfer of data into the T register 90. Additional output lines are also provided from the microprogram function generator to the various components throughout the system which are seen in greater detail hereinafter with respect to the more detailed drawings of the connections between various ones of the components of the system.
The cursor X counter is connected to the temporary cursor X store 84 via input and output lines 120 and I22. Similarly, the cursor Y counter is connected to the temporary cursor Y store 86 via lines I24 and I26. Lines I20 and I24 which are the output lines from the cursor X counter and the cursor Y counter, respectively, are also connected to the mixer 98 and, as indicated by the legend Edit Mem. Add. thereon act to access the address in the refresh memory at which the contents are altered.
Output lines I24 from cursor Y counter 82 are also connected to the comparator 88. The temporary cursor Y store register 86 is also connected to comparator 88 via output lines I28.
The T register 90 includes input lines I30 from ID register 94 and lines 132 from the refresh memory. The output lines I34 of the T register 90 are connected to the mixer 96 which is the input means for and provides the information to the refresh memory and to the input of the ID register 94.
The ID register includes, in addition to the input lines from the T register 90, input lines 36 from the input-output means 34, line I36 which is provided by the microprogram function generator 78 which, when energized, acts to transfer the data on lines 36 into the ID register 94 and line 138 which is also connected to the microprogram function generator and which provides a signal thereon when the contents of the T register 90 are sent to the ID register. It should be noted that the legendsinput ID"and T ID" represent, respectively,a transfer of data from the input source to the ID register and from the T register to the ID register. Legends are provided similar to these throughout the drawings and indicate a flow of data from one register to the other when a signal is provided on that line to the register.
The limit detector 92 includes input lines I40 and I42 which are connected, respectively, to the cursor X counter and cursor Y counter 80 and 82, respectively. The limit detector 92 includes means for comparing the counts in the counters 80 and 82 with predetermined limits which are determined by the number of characters which can be stored on a line and the number of lines of characters which can be provided on the display. Thus, the limit detector 92 is provided with output lines I44 which are utilized to provide to the timing and control units 72 signals thereon indicative of whether the cursor X counter or the cursor Y counter have a count therein indicative of either the last character position on a line or the last line in the character display. The limit detector 92 also provides signals on the output lines 144 to the timing and control 72 which are indicative of other limits such as the temporary cursory store having the same count thereon as that in the cursor Y counter 82.
The mixers 96 and 98 act to provide the buffer storage necessary for insertion of characters into the refresh memory. Thus, mixer 96 is connected via output line 148 to the refresh memory and mixer 98 is connected via output line I50 to the refresh memory. As set forth above, the mixer 96 receives the contents of the T register from lines I34 when the microprogram function generator provides a signal on line I18 which transfers the contents of the T register to the refresh memory. The mixer 96 also receives input signals on lines I52 from the ID register 94.
Referring to FIG. 4, it can be seen that the input lines 36 to the instruction register 70 are comprised of control lines and eight data lines. The control lines are actuated not only when an instruction is given to the video display terminal, but also when data signals are provided, the control lines have an in struction thereon indicative of the fact that a character is to be entered.
The decoder 74 receives the signals from lines and converts the same into a I out of N code by providing a signal on one of the edit lines edit I through edit N. Connected to the lines I06 which include the editing signals is an OR gate which is responsive to all of the edit lines so that if a signal is provided on any of the edit lines, the OR gate is enabled and provides a signal to flip-flop 162.
The OR gate 160 is connected to the set input of flip-flop 162 via line 164. Thus, as indicated by the legend any edit appearing above line I64, any editing signal provides a setting signal for the flop-flop I62. It should be noted that the flipflop 162 includes the notation "D adjacent the input line I64. The legend D in each of the flip-flops shown throughout the circuitry indicates the set input. The legend CI(" indicates that a line connected thereto acts to provide a triggering function for the flip-flop each time a signal is provided on the line.
Line I66 is connected to the clock or trigger input CK of flip-flop I62 to effectively cause a change of state in the flipflop in accordance with the signal provided on line I64. That is, as soon as an instruction is received via lines 36 to the instruction register 70, the decoder 74 provides a continuous signal on one of the lines I06 from the decoder. As long as one of the lines I06 remains high, OR gate 160 remains enabled thereby causing a positive signal to be provided to the set input of the flip-flop I62.
The flip-flop 162 is not set, however, until such time as the leading edge of a pulse on line I66 triggers the flip-flop I62 to change its state. Thus, if the signal on line I64 is high, it causes the flip-flop to change in state to a 1. If the flip-flop is already in the l state, the flip-flop remains unchanged on the next triggering input signal on line I66. The signals on line I66 are provided by the synchronizing clock in the timing and control unit 72 which is responsive to the pulses at the end of each horizontal scan raster line in the video display.
As soon as flip-flop 162 is set, output line I68 thereof goes high thereby enabling the sequencer 76 to be started. The flipflop I62 also includes an input line which is connected to the reset input thereof and causes the flip-flop to be changed to the 0 state when a flip-flop is provided thereon.
Referring now to FIG. 5, it can be seen that the sequencer 76 is comprised of a shift register having eight flip-flop stages which are labeled, respectively, S0 through S7. Each of the flipflops S0 through S7 includes a set input (D) and a clock input (CK Stages S4 and S5 of the shift register are indicated in phantom since both stages are similar and are connected in tandem between S3 and S6 in sequence. The output lines of each of the shift register stages S0 through 87 are connected to one of the output lines 114 which are connected to the microprogram function generator.
The output line of each of the shift registers is connected to the set input of the next succeeding stage of the shift register.
That is, the output of shift register stage S is connected to the set input of flip-flop S1. The output of flip-flop S1 is connected to the set input of S2 via an OR gate 172. The output of shift register S2 is connected to the set input of shift register stage S3 and so on through 86 which is connected to the set input of shift register S7 via AND gate 174. Stages S3 through S6 are connected together as is stage S2 to S3.
The output line of flip-flop S0 is also connected to a first input of OR gate 176. The output of OR gate 176 is connected to line 170 which is connected to the reset input of flip-flop 162 in FIG. 4. The signal on output line 170 indicates that a sequence has been started in the shift register which forms the sequencer 76. The output line of flip-flop S0 is also connected via line 178 to the set input line of flip-flop 180. The flip-flop 180 also includes a reset input line 182 which is connected to the output of an OR gate 184. OR gate 184 includes a plurality of inputs from the output of a plurality of AND gates 186. Each of the AND gates 186 is connected at one of its input lines to one of the edit 1 through edit N lines. Thus, the top AND gate 186 in FIG. 5 includes a line which is connected to edit 1, the next AND gate 186 includes an input line from edit 2 and so on through the lowermost AND gate 186 which includes an input from the edit N line.
Each of the instructions has limits incorporated therein which end the sequencing function of the shift register 76 to initiate various ones of the microprograms. That is, each of the main instructions normally utilizes a plurality of complete cycles of the sequence shift register 76. However, when a predetermined condition has been reached, the limits are detected and provide signals to AND gates 186 to indicate that a particular editing instruction has been substantially completed. Thus, a high signal will be provided on each of the lines to the AND gates 186 associated with the particular instruction. The line associated with the legend state" indicates the portion of the sequence in which these limits are detected. That is, each of the microprogram functions are carried out in predetermined portions of a cycle.
Thus, if a test is made of the status of the circuitry to determine the end of the instruction associated with the edit 1 signal during the S2 state of the sequencing cycle, the line of lines 114 connected to the output of flip-flop S2 is connected to the topmost AND gate 186 in FIG. 5.
Thus, if any of the AND gates 186 is enabled by a high signal on each of its input lines, the OR gate 184 receives an enabling signal which causes the output line to reset the recycle flip-flop 180. When the flip-flop 180 is in the set state, a high signal is provided on output line 188 which is labeled the recycle signal. When the flip-flop 180 is reset, the signal on output line 190 is made high thereby indicating that there should not be a recycle as evidenced by the legend recycle" having a bar, or the logical not sign, over the top thereof.
The OR gate 172 also includes an input from the output of AND gate 192. The AND gate 192 includes a first input from line 188 of flipflop 180 and a second input line 166 which receives the signal from the synchronizing clock which provides the signal at the end of each of the horizontal scan lines on the cathode ray tube display. Line 188 is also connected to the second input of OR gate 176 and prevents the sequence flip-flop 162 (FIG. 4) from being set again during an instruction edit.
The output line 190 of flip-flop 180 which is labeled recycle is connected to the second input of AND gate 174 which is connected between stages S6 and S7 of the shift register 76 of the sequencer. To each of the clock inputs of the flip-flop stages S0 and S7 of the shift register 76 is connected input line 192.
Line 192 receives the signals from the output of the sequence clock which is provided in the timing and control unit 72. The sequencing clock line 192 is also connected to a substate clock generator 194 which provides, on the output of lines 196 and 198, signals CKA and CKB, respectively. These output signals are illustrated in FIG. 6. [t can be seen that the sequence clock signal is a square wave pulse. in response to the sequence clock signal, the substate clock generator generates clock signals CKA and CKB which act effectively to divide the sequence state into two substates and B, respectively.
The sequence clock enables the set state of flip-flop 162 in FIG. 4 to cause a l to be shifted through the stages S0 through 87 of the shift register 76. That is, when the flip-flop 162 is set, a 1 signal is provided on line 168 to the set input of shift register stage S0. The first clock pulse from the sequence clock on line 192 causes the shift register stage S0 to be changed to the 1 state in accordance with the l signal provided on line 168. As soon as the shift register stage S0 becomes a l, the output line thereof goes high thereby causing the OR gate 176 to be enabled and causing line 170 to reset the flip-flop 162. Thus, the output line of the flip-flop 162 goes low thereby causing the input line 168 to flip-flop stage S0 to go low. Accordingly, on the next clock pulse, flip-flop S0 is switched to the 0 state but because the output line of S0 had been high on the same clock pulse, flip-flop S1 is changed from the D to the 1 state. On the next clock pulse, the 1 in flip-flop S1 is shifted to the flip-flop S2 via OR age 172. Upon the next succeeding clock pulses, the l is shifted from the stages S2 through S6. If AND gate 174 is enabled by a high signal on line 190, the next pulse causes the l to be shifted into S7. Otherwise, the l is lost. It should be noted that after the I has been shifted out, a 0 has been placed in each of the flip-flop stages due to the fact that the passed stages are in the 0 state.
As soon as the flip-flop S0 was changed in state to the 0 state, the output line thereof caused the flip-flop to be set to cause a high signal on output line 188 which indicated that a recycle of the shift register should take place unless during the shifting of the 1 through to shift register stage S6, the flipflop 180 was not reset by the occurrence of a condition during one of the states S1 through S6. If the flip-flop 180 is not reset prior to the shifting of the l into flip-flop S6, the l is lost dur ing the next sequence clock pulse because of the fact that the AND gate 174 cannot be enabled since the recycle input line 190 is at a low potential and the AND gate 174 is not enabled by the setting of flip-flop 7. The l is thus shifted out of the shift register 76. The editing system is then inactive until the next synchronizing clock pulse is provided at the end of the next horizontal scan raster line. As soon as the next horizontal scan raster line is completed, the synchronizing clock signal is provided on line 166 to AND gate 192 which thereby causes gate 192 to be enabled since the recycle line 188 is high. A l is then inserted in flip-flop S2 upon the next sequence clock pulse. The 1 is then shifted from shift register stage S2 through S6 with the flip-flop 180 remaining in the set state unless a limit has been reached indicating that there should not be a recycle. When the limit has been reached during states S2 through S6, the flip-flop 180 is reset thereby causing gate 174 to be enabled with the flip-flop S6 is set. This causes the 1 to be shifted from the flip-flop S6 to flip-flop S7 which causes the output line of the flip-flop S7 to initiate the termination of an instruction.
The microprogram function generator is shown schematically in FIG. 7. The microprogram function generator basically comprises a plurality of gates 200, each of which is logically connected to produce an output signal when a specific microfunction is to be carried out. Each of the gates 200 includes a plurality of AND gates 202, the output of which are each connected to the input of an OR gate 204.
Where no predetermined condition is required for a microfunction to be carried out, the AND gate 202 would not have a condition input. For example, if microfunction 1 enables the setting of the temporary cursor storage registers 84 and 86 to the present contents of the counters 80 and 82, the condition input'to the AND gates 202 is not necessary. Accordingly, each instruction that uses this microfunction 1 has an AND gate 202 provided in gate 200 therefor. In addition, the state and substate lines connected to the inputs of AND gates 202 are connected to the outputs of the sequence shift registers 76 in accordance with the state and substate of the sequence at which the microfunction should be carried out. Accordingly, if in the instruction associated with edit 1, the microfunction l is to be carried out during the time that the flip-flop S1 is in the 1 state, and during substate A thereof, the state line to AND gate 202 is connected to the output of flipflop 81, the substate line is connected to the CKA line and the edit line is connected to the edit 1 line of lines 106. Thus, if each of the lines is high, the AND gate 202 causes the microfunction 1 output line to be high. Thus, it can be seen that the AND gates 202 are provided for each of the conditions that require a specific microfunction to be carried out. An OR gate is provided at the output of the AND gates so that any one of these conditions satisfies the requisite for carrying out the function. Similarly, in each of the other gates 200 for the other microfunctions that are to be carried out, AND gates 202 are provided in accordance with the number of conditions which require the execution of the microfunction.
In FIG. 8, the connection between the cursor X counter and the temporary cursor store is shown. The cursor X counter 80 includes a first input line ([NCX) from the microprogram function generator which increments the counter and thereby effectively changes the position of the cursor by moving it to the right. similarly, the line 212 (DECX) from the microprogram function generator enables the cursor X counter to be decremented which effectively means that the position of the cursor is moved to the left on the display. Line 214 (RESET) from the microprogram function generator 78 enables a signal thereon to reset the counter which effectively puts the cursor at the start of the line.
Line 216 (TC C) is connected to the preset input of cursor X counter 80 and effectively causes the contents of the temporary cursor storage register 84 to be placed into the cursor X counter 80. Line 218 (C TC) from the microfunction generator to the temporary cursor X store 84 effectively causes the transfer of the contents of the cursor X counter to the temporary cursor X store.
Each of the stages of the cursor X counter 80 and the temporary cursor X storage register 84 are connected to each other via lines 120 and 122 so that the contents in either of the registers can be preset in the other register.
Lines 140 which extend to the limit detector 92 are connected to the output lines 120 of the cursor X counter. 80. The limit detector 92 includes coincidence gates for each of the limits that it is to detect. For example, to determine the end of a line, the gating is so connected to lines 140 that only the code representative of the last character in a line can enable the gate 220 provided in the limit detector which indicates the end of a line. For example, if 40 characters can be stored on a line, the coded representation of the number 40 is detected (where the positions are numbered one through 40) by the AND gate 220 which provides an enabling signal on the output line 144 to indicate that the cursor is at the end of a line as indicated by the contents of the cursor counter.
The connection between the cursor Y counter and the temporary cursor Y storage 86 is illustrated in FIG. 9. The input lines to the cursor Y counter 82 include line 222 (INCY) from the microprogram function generator which enables an incrementing by one of the cursor Y counter each time a pulse is received on line 222. This effectively causes the position of the cursor to be moved down on the display.
Similarly, line 224 (DECY) from the microprogram function generator enables a signal thereon to decrement the Y counter which effectively causes the cursor to be moved upwardly on the display. A signal on input line 226 (RESET) to the cursor Y counter causes the counter to be reset which effectively causes the cursor to be moved to the top line.
Counter 82 also includes an input line 228 which is connected to the output of OR GATE 230. The OR gate 230 has two inputs, one of which is connected to line 116 from the microprogram function generator which enables the contents of the temporary cursor Y store 86 to be preset into the cursor Y counter 82. The second input line 232 to the OR gate 230 is connected to the microprogram function generator 78 to enable the transfer of the code for the last line of characters to be inserted into the cursor Y counter 82.
Each of the output lines of the stages of the cursor Y counter 82 are connected via lines 124 to the input of the stages of the temporary cursor Y store 86. The output lines of the temporary cursor Y store are connected via lines 126 to a plurality of AND gates 234. Connected to the input of each of the stages of the cursor Y counter 82 are OR gates 236. Each of the OR gates 236 has one input connected to the output of AND gate 234 from the stage associated therewith of the temporary cursor Y store 86.
Output line 238 (TC C) from the microfunction genera tor is utilized to enable the contents of the temporary cursor Y store 86 to be preset in the cursor Y counter 82. Line 238 is connected to the second input of each of the AND gates 234. Thus, each time line 238 is enabled by the microprogram function generator 78, AND gates 234 are enabled in ac' cordance with the contents of the temporary cursor Y store to preset the cursor Y counter 82.
The second input line of each of the OR gates 236 is connected to the output of a plurality of AND gates 240. The AND gates 240 are connected to positive voltage and ground in accordance with the code for the last line of the display. That is, since the display has a capacity of 24 lines, the binary code for 24 is connected via AND gates 240 to OR gates 236 so that a pulse on line 232 causes the cursor Y counter to be preset to the count for the last line thereby setting the cursor into the last line on the display.
It should be understood that although only the gates and inputs for three stages of the cursor X and Y counters are shown herein for purposes of clarity, each of the counters and 82 and the storage registers 84 and 86 preferably include six stages. The remaining stages are, of course, connected in the same manner as are the three stages shown in FIGS 8 and 9.
The output lines 124 of the cursor Y counter 82 are connected via lines 142 to the limit detector 92 which includes gating 242 which is adapted to be enabled if the counter has a count equal to the number of the last line of the display. Thus, in the preferred embodiment, when the code on lines 142 is equal to the decimal number twenty-four, an output signal is provided on one of the lines 146 indicative of the fact that the last line is in the cursor Y counter.
Lines 142 are also connected to a comparator 244 which is provided in the limit detector. Also connected to the comparator 244 via lines 144 are the output lines 126 of the temporary cursor Y store 86. When the code on lines 144 is similar to the code on lines 142, the comparator 244 indicates that this condition is so by providing an enabling signal on one of lines 146 to indicate that the contents of the temporary cursor Y storage is equal to the contents of the cursor Y counter.
The transfer of data into and out of the T register and the 1D register is shown schematically in FIG. 10. Both the 1D register 94 and the T register preferably comprise eight flip-flop stages for storage of the coded word. The inputs to each of the stages are, respectively, entitled data 1 input data n input. Similarly, the T register 90 has each of its inputs labeled "data 1 input" through data n input." The input labeled "CK" in both the ID and T registers indicates that it enables the stages of the register to be changed in accordance with the input provided to the set input of each of the flip-flops.
A plurality of the OR gates 250, one for each of the data inputs to 1D register 94, are provided. Each of the OR gates is connected to one of the inputs of the 1D register. Each of the OR gates 250 is connected to the outputs of AND gates 252. One of each group of three AND gates is connected to the output of one stage of the T register 90. One of the AND gates of each of the groups of three AND gates is connected to one of the input lines 36 of the data input and the third one of each of the group of three AND gates is connected to one of the output lines from the refresh memory.
The input lines from the output of the T register 90 are, respectively, labeled Tl Tn, the input data lines are labeled 1N1 lNn, and the refresh memory lines are labeled RM] RMn, respectively.
Each of the AND gates 252 is a two input AND gate. Line 138 (T- ID) is connected to the other input of the AND gates which are connected to the output of the T register. Line 138 is connected to the microprogram function generator and enables the transfer of the contents of the T register to the ID register. Line 136 (INPUT DATA ID) from the microfunction generator is connected to each of the AND gates which are connected to the lines 36. Line I36 enables the microprogram function generator to transfer the input data to the ID register 94.
Line 254 (RM ID) is connected to the other input of each of the AND gates which are connected to the output of the refresh memory. Line 254 is also connected to the microprogram function generator and enables the microprogram function generator to transfer the contents of the addressed location of the refresh memory to the ID register.
An OR gate 256 is also provided, the inputs of which are connected to lines 136, I38 and 254. The output of OR gate 256 is connected to the trigger input (CK) of the ID register so that a pulse on either of lines 136, 138 or 254 enables ID register 94 to store the inputs provided on the data 1 through data n input line.
The output lines of each of the stages of ID register 94 are, respectively, labeled IDI through lDn. Each of these lines are connected to one input of one of a plurality of AND gates 258. The output lines from each of the stages of the T register 90 are, respectively, labeled TI through Tn. Each of these output lines are connected to one of a plurality of AND gates 260. A plurality of OR gates 262 are provided, each of which is connected to the output of one AND gate from the group 258 and one AND gate from group 260 which is associated with one stage of each of the registers. That is, the AND gates 258 and 260 which are associated with the first stage of the ID register and the T register are connected to a first one of the OR gates 262 and so on through to the AND gate 258 which is associated with the in stage 94 and AND gate 260 which is as sociated with the n stage of T register 90 which are connected to the nth OR gate 262.
The output of the OR gates 262 are connected to the first through nth bits of the input register in the refresh memory. The contents of the input register of the refresh memory are then stored at the location specified in the cursor X and cursor Y counters 80 and 82. The ID register contents are transferred to the refresh memory when a pulse is provided on line 264 (ID RM) which is connected to the other input of each of the AND gates 258. Line 264 is connected to the output of the microprogram function generator 78 and acts to transfer the contents of the ID register to the refresh memory when an enabling signal is provided thereon. Similarly, line 266 (T RM) is connected to each of the second inputs of the AND gates 260 and is also connected to the microprogram function generator which provides an enabling signal to transfer the contents of the T register to the refresh memory.
Connected to each of the data I through data n inputs of the T register 90 are a plurality of OR gates 268. One OR gate is provided for each of the inputs to the T register. Each OR gate is connected to the outputs of a plurality of AND gates 270. One input of one of the AND gates of each of the pairs of AND gates 270 is connected to one of the output lines of the ID register 94. One input of the other of the pairs of AND gates is connected to the output lines of the refresh memory. Line 272 (ID T) which is connected from the microprogram function generator is connected to each of the AND gates associated with the output line from the ID register 94. A signal on line 272 enables the transfer of the contents of the ID register to the T register. Line 274 (RM T) is connected to each of the AND gates which are connected to the outputs of the refresh memory. Line 274 is also connected from the microprogram function generator and an enabling signal thereon causes the transfer of the refresh memory location at the address of the cursor to be transferred to the T register 90. Lines 272 and 274 are connected to the inputs of an OR gate 276, the output of which is connected to the trigger input of the T register 90. Thus, when an enabling signal is provided on either line 272 or 274, the T register is triggered to be set to the input provided on the output lines of the OR gates 268.
As seen hereinabove, the combination of the editing instruction provided by the instruction register to the decoder and in turn to the microprogram function generator and the sequence states provided by the sequencer 76 to micropro' gram function generator cause various rnicrofunctions to carry out a complete instruction. The following is a microfunction table broken down into the areas of control, namely, the memory control, the cursor control and miscellaneous control with an abbreviation of the function to the right thereof:
MICROFUNCTION TABLE MEMORY CONTROL ABBREVIATIONS Start memory cycle CYIN Select either a read READ or WRITE cycle or a write cycle Transfer data in memory RM-'T to the T register Transfer data in memory RM lD to ID register Preset the memory input to the lD RM contents of the ID register Preset the memory input to the T-'RM contents of the T register CURSOR CONTROL Reset cursor X counter RCX (start of line) Reset cursor Y counter RCY (top line) Preset cursor Y counter PCY (bottom line) Increment cursor X counter INCX (move to right) Decrement cursor X counter DECX (move to left) Increment cursor Y counter INCY (move cursor down) Decrement cursor Y counter DECY (move cursor up) Preset the cursor X counter TC- C and cursor Y counter with the contents of the temporary cursor X store and Y store registers, respectively Preset the temporary cursor X C-TC storage register and the Y storage register to the preset count in the cursor counter and cursor Y counter MISCELLANEOUS CONTROL Transfer the contents of the T T- lD register to the ID register Transfer the contents of the ID -T ID register to the T register Insert code for blank space BLANK- T in T register Insert code for blank space BLANK-1D in ID register Reset instruction register in- END EDIT cluding stage associated with the instruction Each of the instructions which can be initiated by pressing one of the keys on keyboard 22 is comprised of a plurality of the above rnicrofunctions and each of these rnicrofunctions are carried out in the intervals between horizontal scan lines on the cathode ray tube display 24.
In addition to the keys for moving the cursor location on the screen and the keys for the transfer of data, the following instruction keys are included on the keyboard with the function thereof listed on the right:
INSTRUCTION TABLE KEY FUNCTION Clears the entire line from the cursor to the end of the line on the cathode ray tube screen.
Clears the screen from the cursor position to an end of message symbol l Clears the screen completely and causes the cursor to be put in the top lefthand position of the screen (home position).
Places a blank at the cursor position on the screen and moves all of the characters from the cursor position to the end of the line to the right by one position.
Deletes the character at the cursor position and causes each of the characters to the right of the deleted character to the end of the line to be moved one position to the left.
Moves all of the lines from the cursor line down one line from the cursor. The cursor line is left blank.
Deletes the line in which the cursor is located and moves all of the lines below the cursor up one line.
Places a new character at the location of the cursor (this instruction is carried out each time a new character is pressed on the keyboard 21).
Clear Line Clear Message Clear Page Insert Character Delete Character Insert Line Delete Line Enter Each of the above instructions is carried out by a plurality of the hereinabove specified microfunctions. In order to examine the operation of the edit control during the aforementioned instruction, it will be assumed that the display 24 has a capacity of only four lines of four characters. Thus, the fourth character in each line would be the last character in the line and the fourth line would be the last line on the display. In the examples hereinafter described, the positions will be denoted by the coordinates of the position on the screen. For example, the character in the first or top line and at the first or leftmost position on the line will be designated as being in position I 1. Similarly, if a character position for the location of the third line, second character position is denoted, the designation would be 3-2.
In Chart l hereinbelow, the Clear Line" instruction is shown prior to execution and after execution.
It can be seen that the display prior to Clear Line instruction has the characters A," B, "C" and D" in the first line and "E," F, G, "H" in the second line, I," J," l," L" in the third line and M, "N," "O," P in the fourth line. The character "T" represents the end of message character and the line underneath the character F" in the second line, second character position (2-2) represents the position of the cursor. Thus, the cursor is in the position on the screen at which the character F" is located.
The Clear Line instruction is carried out by the following microfunctions during the sequence states associated therewith:
SEOU ENCE STATE MICROFUNCTION S0 C-TC SI SET RECYCLE 54B BLANK-T TEST (Does C 4) S5 TRM 55B WRITE S6 INCX IfC 4, proceed to S7, otherwise recycle S7 TC+C END EDIT The sequence of the microfunctions above is best un derstood by referring to FIG. 3 wherein it can be seen that the instruction register 70 receives the Clear Line instruction when the Clear Line instruction key is pressed on the keyboard 22. This causes the decoder 74 to provide a positive signal on the edit line 106 which corresponds to the Clear Line instruction. The line 106 which corresponds to the Clear Line instruction stays high until such time as the Clear Line instruction has been completely executed and the instruction register reset.
Referring now to FIG. 4, it can be seen that OR gate I60 is enabled by the high signal on one of the lines 106 thereby causing flip-flop 162 to be set as soon as the next horizontal line of the scan raster of video display 22 is ended. Upon the reception by the sequence shift register 76 of the next sequence clock pulse a l is placed in stage S0 of the shift register. During the time that flip-flop S0 is set, one of the gates 200 in FIG. 7 of the microprograrn function generator is enabled as a result of the high signal on the output line of flip-flop S0, the reception of the clock pulse CKA and the signal on the edit line I06 corresponding to the Clear Line instruction which causes the execution of the microfunction C TC.
As set forth above, this microfunction causes the position of the cursor which is recorded in the cursor X and cursor Y counters to be recorded in the temporary cursor X store and Y store 84 and 86, respectively. Upon the next sequence clock pulse, the I in stage S0 is shifted to flip-flop stage 81.
As the 1" is shifted out of shift register stage St), the recycle flip-flop 180 is set thereby causing the signal on the recycle line 188 to go high. The l is then shifted during the next three clock pulses from shift register stage 81 to S4. During the period that the 1 is in shift register stages S2 and S3, no further rnicrofunctions take place. During the period that the l is in shift register stage S4 and during the high portion of the clock pulse CKB, the T register is set to a code representative of a blank (BLANK T). Also during the time that a l is in shift register stage S4, one of the gates 186 (FIG. 5) which is connected to the output of the gate 220 (FIG. 8) of the limit detector 92 is enabled if the code for the last line position or the end of the line is detected. That is, in the preferred embodi' ment of the system, 40 characters are provided on a line. Accordingly, since the characters are numbered 0 to 39, if the code 39 is provided to gate 220, then a limit signal would be provided to one of the gates 186, which is also responsive to the fourth stage of the shift register 76, and the edit line corresponding to the Clear Line instruction which would enable the gate I86. However, if the limit is not reached, in other words, in this example, if the cursor X counter is not at 4, the gate 186 associated with this microfunction is not enabled and the recycle flip-flop is not reset.
Accordingly, line 188 of the flip-flop I80 remains at a high voltage level. when the l in shift register stage S4 is shifted to stage S5, the microfunction T RM is carried out which effectively puts a blank code in the input register to the refresh memory.
When the clock pulse B goes high during the period that the I is in the flip-flop stage $5, the Write" instruction is emitted by the microprogram function generator 78 and causes the blank to be written into the location in the refresh memory 22. Accordingly, the screen goes blank at the position 2-2 at which the character F was originally shown. When the sixth clock pulse causes the l to be shifted from S5 to S6, the function INCX is carried out which causes the cursor X counter 80 to be incremented and thus moves the cursor to the position 2-3. The seventh clock pulse does not cause the l in flip-flop stage S6 to be shifted into flip-flop 87 because of the fact that AND gate 174 cannot be enabled due to the recycle line 190 remaining low in potential. The l is then shifted out of the sequence register 76 and the edit control remains inoperative until the end of the next horizontal scan raster line.
At the end of the next horizontal scan raster line, the synchronizing clock pulse is again provided on lines I66 to flip-flops I62 and AND gate I92. (FIGS. 4 and 5) The trigger input to flip-flop 162 does not change the state of flip-flop 162 because the line 170 to the reset remains high thereby inhibiting the flip-flop from being switched to the set state as long as the recycle line 188 to OR gate 176 remains high.
However, the synchronizing clock pulse to line 166 to the AND gate 192 causes the flip-flop S2 of the shift register 76 to be set upon the next sequence clock pulse. This effectively puts a 1 in shift register stage S2. Thus, the sequence states S and S1 are eliminated from the next cycle of the sequence since the l is already in state S2 where it is shifted from S2 through S6. The microfucntions which were executed during the first sequence of the sequencer shift register 76 is thus repeated with the exception of the microfunctions which are initiated during the sequences of S0 and SI. Thus, when the l is shifted into the flip-flop stage S4, a blank code is again set into the T register 90 (BLANK T). Also, during the sequence S4, the limit AND gates 186 are enabled to test whether the cursor X counter has the end of line code therein as determined by the gate 220 of the limit detector 92. Since the X counter 80 was set to 3 during the previous sequence, the test for a 4 in the cursor X counter 80 fails. Accordingly, flip-flop I80 remains in the set state causing the recycle line I88 to remain high.
During the sequence state S5, the code for a blank space in the T register is transferred to the input means for the refresh memory. During the substate B of the S5 state of the sequencer, the Rite instruction is provided by the microprogram function generator to cause the blank space to be written into the portion of the refresh memory which formerly stored the character code for the letter "C." Thus, the screen is blank where the G formerly was displayed.
During the sequence state S6, the cursor X counter 80 is again incremented by the microprogram function generator 78 causing the cursor X counter to be incremented to the number 4. The cursor Y counter remains at 2.
Thus, it can be seen that the first two sequences of the sequence shift register 76 cause first the F to be blank and then the G to be blank. It should also be noted that since the recycle line 190 remains low, the next clock pulse causes the l in the shift register stage S6 to be shifted out thereby ending the operation of the edit control until the end of the next horizontal scan raster line.
As soon as the next horizontal scan raster line is completed, the synchronizing clock I66 again causes gate 192 to be enabled which in turn causes the shift register stage S2 to be set to the I state. Thus, in the next sequence states S2 through S6, the H in line 2 of the display is set to blank. However, during state S4B, the test for the 4 in the cursor X counter, causes the enablement of one of the gates 186 which causes the flip-flop 180 to be reset and thereby cause the output line 190 to go high thereby causing AND gate 174 to be enabled. Thus, after the 1 is in flip-flop state S6, the next sequence clock causes the I to be shifted into flipflop stage S7. During sequence state S7, the cursor X counter and cursor Y counter are preset to the count presently in the temporary cursor X store and Y store 84 and 86, respectively. Also, a signal is provided from the microprogram function generator to the instruction register 70 which is reset thereby ending the editing signal from the decoder 74 on one of the lines 106.
It should be noted that since in the preferred embodiment of this invention, the characters that are displayed on each line of the display is 40, the recycle sequences would have continued until a 39 had been placed in the cursor X counter 80. Even though the character positions 4 through 39 were blank, the editing instruction continues to the end of the line. This entire operation is completed during the retrace times between each of the horizontal lines on the video scan raster. It can, therefore, be seen that the entire instruction is executed in less time than is required to complete one video scan raster.
When the "Clear Page instruction is provided by pressing the Clear Page instruction key in the keyboard 22, the entire screen is made blank. The following is a schematic description of the operation of the editing control during the sequences S0 through S7. Where a sequence has been left out, it will be assumed that no editing microfunctions have taken place during the sequence state:
SEQUENCE MICRO- DESCRIPTION STATE FUNCTION S0 RCX, RCY Resets the cursor X and Y counters to [-1. SI SET Recycle flip-flop I is RECYCLE set making output line I88 high.
The code for a blank space is placed in T register as in "Clear Line" instruction.
A test to see ifCX equals "4" and CY equals "4. (The end ofline and last line counts and therefore the last position on the screen.)
The contents of the T register are then transferred to the input of the refresh memory.
The contents of the input to memory are placed in the position set into the position addressed by the cursor and cursor Y counters. The cursor X counter is incremented.
TEST
SSB WRITE S6 INCX END EDIT It can be seen from the above sequence that during the first sequence of the shift register 76, the cursor X and Y counters are set to the position ll. During state SI, the flip-flop is set to cause output line I88 to go high. During state S48, the character code for a blank is put in the T register and the test is made to determine whether the counters 80 and 82 have the end of line and last line codes therein. If they do not, the sequence will be recycled starting with a I placed in sequence state 82 and thus only the states S48 through S6 will be repeated. If, however, the recycle is initiated by reason of a 4 being in each of the cursor X and cursor Y counters, then a recycling will not take place and rather state S7 is enabled which causes the end of the edit.
It should be noted that the cursor X counter recycles after the last character position on a line. That is, if position 4 is the highest position that the cursor X counter counts to, it recycles to l and causes a carry to be put into the cursor Y counter which automatically increments the cursor Y counter. Thus, after the position 1-4 has been placed in the cursor counters, an incrementing of the cursor X counter causes the count in the cursor counters to be 2-] and so on until the count reaches 4-4 at which time the recycle flip-flop I80 is reset to cause the end of the cycle.
It can, therefore, be seen that in each of the sequences of the Clear Page instruction, one of the character spaces is blanked in the order of left to right and then down through the next line. At the end of the edit instruction, the cursor counter is reset to cause the cursor to be put in the home position in the upper left hand corner of the screen.
The Clear Message instruction clears the screen from the cursor position to the end of message symbol. Chart II which is provided hereinbelow illustrates the display prior to instruction and the display after the Clear Message instruction has been executed.
CHART II CLEAR MESSAGE INSTRUCTION A B C D A B C D E F G H E Display Prior to Display After Instruction Instruction Executed The Clear Message instruction is carried out in exactly the same sequence as the Clear Line instruction with the exception that in the state and substate 84B, the test in the Clear Message is made to determine whether the end of message character is located at the position in the refresh memory at which the cursor counter is presently addressing. As soon as the end of message character t is reached, the recycle flip-flop is reset thereby preventing further recycling and termination of the Clear Message instruction.
The "Insert Character" instruction causes a blank space to be inserted at the position of the cursor with each of the characters from the cursor to the right of the line moved one position to the right. This instruction is best understood in connection with Chart III hereinbelow which shows the display prior to the Insert Character instruction and the display after the Insert Character instniction has been executed.
CHART III INSERT CHARACTER INSTRUCTION A B C D A B C D I] l L I] l L Display Prior to Display After Instruction Instruction Executed It should be noted that the H which is originally at the end of the line is lost due to the fact that there are no more character positions remaining after the fourth position on the second line. In the preferred embodiment where the display includes 40 character positions, the character H is located to the right of the G as illustrated after the instruction is executed.
The sequence of operations in the Insert Character instrucset.
A memory cycle is started whereby the address of the refresh memory designated by the count in the cursor X and cursor Y counter is accessed.
The contents of the addressed portion of the refresh memory are transferred to the T register.
The cursor X counter is checked to determine whether the cursor is at the end of the line.
The contents of the ID register is provided to the input of the refresh memory. The blank code which has just been transferred from the ID register is written into the location of the refresh memory at which the cursor X and Y counters are positioned.
The cursor X counter is in' cremented.
The contents of the T register are preset into the ID register.
RECYCLE 83 READ TEST S5 ID RM S58 WRITE 86A INCX 86B T-'ID If during the test, it is determined that the .cursor X counter indicates the end of the line, proceed to S7, otherwise recycle S7 TC-C The contents of the temporary cursor X and Y store are preset into the cursor X and cursor Y counters,
In order to carry out the Insert Character instruction on the display shown in Chart III prior to the Insert Character instruction, the following events occur: During the first sequence, the cursor address 22 is stored in the temporary cursor store. The ID register is set to the blank code and the recycle flip-flop set. The character F at the position 2-2 in the refresh memory is then transferred to the T register. A test is made to determine whether the end of line code is in the cursor X counter. Since it is not, the recycle flip-flop remains set. The contents of the ID register which is the code for a blank is then sent to the memory position 2-2 causing a blank to appear where the F formerly appeared. The cursor X counter is then incremented causing the cursor address to be 2-3. The F in the T register is then transferred to the ID register.
During the second sequence, the operations taking place during states S0 and S1 are eliminated due to the fact that the l is placed directly into flip-flop S2. Accordingly, the contents of the refresh memory at cursor address 2-3 are read into the T register. Thus, a code for the character G is set in the T register. A test is then made to determine whether a 4 is in the cursor X counter. Since it is not, the recycle flip-flop remains set. The code for the character F in the ID register is then transferred to the refresh memory to the position specified in the cursor X counter, namely, position 2-3. The cursor X counter is then incremented so that the cursor address is 2-4. The code for the character 6 in the T register is then transferred to the ID register. During the third sequence, again, as in all recycles, the state S2 is initiated first so that the microfunctions appearing during states S0 and S] are again eliminated. The contents of the refresh memory at address 24, namely, the code for the character H, are read into the T register. A test is then made to determine whether the 4 appears in the cursor X counter. Since it does, the recycle flipflop is reset. The character code for the letter G in the ID register is then transferred to the refresh memory to position 2-4. The cursor X counter is then incremented causing the address threin to go to 3-1. The character code for the letter H in the T register is then transferred to the ID register. (Since this is the last recycle, the H is lost since the H is not transferred to the refresh memory.)
Since the recycle flip-flop has been reset, the microfunctions of state S7 of the sequence are caused to be executed recycle S7 END The first edit which com- EDIT I prises the "Delete Linc instruction is then termihated by resetting the thereby causing the original cursor address which has been PPP PQ p r of the stored in the temporary cursor store to be preset into the curzffi f fi g sor X and cursor Y counters. Also the instruction register is by setting adifferent porreset thereby ending the edit instruction. tiori of the instruction The Delete Line" instruction causes the line in which the cursor is located to be completely deleted and each of the lines of characters therebelow are moved up one line.
As seen in chart IV hereinbelow, the Delete Line instruction The second edit which forms the second portion of the is performed in two parts. Delete Line instruction is similar to the Clear Line instruction except that during state S0, instead of presetting the tempora- CHART IV l5 ry cursor storage to the count presently in the cursor X and cursor Y counters, the cursor X counter is reset. Thus, the
DELETE LINE INSTRUCTION cursor counter is set to 4-1 and the 2-2 which is stored in the temporary cursor storage register is placed in the cursor X and cursor Y counter during state S7 of the last sequence of the in- A B C D A BC D A BC I) su'uction F; L The Enter Instruction causes a new character to be placed M N O p A B at the location of the cursor.
Display Prior Display After First Display After to Instruction Part of Instruction Instruction CHART V Executed ENTER lNSTRUCTlON ABCD ABCD As seen in Chart IV, the first part of the instruction causes E F G H E R G H the deletion of the second line of the display and each of the P P Succeeding E are copied PP P shquld be Display Prior tolnstruction Display After Letter "R that the top line has been copied into the fourth line of the disis Entered play after the first part of the editing instruction. Thus, the
second part of the instruction is a Clear Line instruction which i from the cursor and Proceeds to Thus, as seen in Chart V, with the display as shown prior to Posmon instruction and the letter R key on the keyboard 22 depressed,
The fi f oflflsll'llctlons first ohhe the letter R is placed in the position of the cursor with the Delete mstrucuo as fonows: previous character located thereat erased. It should also be 40 noted that the cursor is moved to the next position. g g DESCRIPTION As soon as a character key is depressed on the character g FUNCTION keyboard, the code for the character is placed directly into the ID register 94. The depression of the character key also causes the "Enter instruction to be placed in the instruction register 1 70 which causes the following sequence of microfunctions in stored tn the temporary th U cursor storage register, 6 con SI RCX The cursor X counter is SEQUENCE reset to l MICRO- DESCRIPTION S2 INCY The cursor address in the STATE FUNCTION cursor Y counter is moved so down one line.
S38 READ The memory cycle is $4 lD-T The "R.' in the ID initiated to access the r g ster i sent o the T contents of the refresh memory register. at the position specified in R RM The R in the T register the cursor X and cursor Y 5 isftlylen sefnt t: the input counter. o e re res memory.
84A DECY Cursor 1 counter is decre- 85B WRITE F f "R" is hell merited to move the cursor x 'e tro ly g ftg p ggg up one line. 0
s45 RM-T The contents of the refresh 2:312:2 X memory position that was accessed is fed to the T INCX it fiqgypzm gregister.
S5 T-RM The character code in the fgaz gg lr P agf fai' f fs g g son TEST The testis unconditional memory thereby causing the recycle 55B WRITE The character code at the m zffm'g t r. is read into the refresh the from m n 9 memory specified by the curas: S6 m S7 op sor X and cursor Y counter.
56A TEST The test is made for the S7 END afg'f f'fg 'zgwas 3:211: 1? 2 5: [t can therefore be seen that the entering of data is similar to Y counters. the operation of a typewriter with the cursor moved to the 565 INCX 9 tumor is "W next position so that the next character key depressed causes If cursor mum" the character to be written at the position of the cursor.
equals 4' pmceed ChTlI FJpsults of a Delete Character instruction are shown in to S7. otherwise CHART VI A B C D A B C D I H L iii L Display Prior to Display After Instruction Instruction Executed The sequence of operations for the delete character instruction is as follows:
SEQUENCE STATE MICROFUNCTION S C-eCT S2 INCX S38 READ 54A DECX S48 RM-T TEST (for C =4) SSA BLANK-T only ifC 4 S5 T'RM SSB WRITE 86A INCX Il'C 4, proceed to S7, otherwise recycle S7 TC-C END EDIT In the Delete Character instruction, the character at the cursor is removed and the next character placed in its position during the first sequence. In the next sequences, the remaining characters are moved one position to the left. In the last sequence, the last character in the line is moved to the next to last position and the last position is filled with a blank space.
The results of an Insert Line instruction are shown in Chart VII. The insert line instruction also requires two edit tion Executed During the first edit sequences, each of the lines from the cursor line down are copied in the line below. It should be noted that the bottom line is lost. The first sequence of operations is, therefore, as follows:
SEQUENCE STATE MICROFUNCTION SI RCX,SET CY T04 S2 DECY 53B READ 84A INCY SSE DECY only if C 4 WRITE 86A INCX (inhibit a carry to CY) 863 TEST (for TCY CY) If TCY CY, proceed to S7, otherwise recycle S7 END EDIT I As soon as edit 1 of the Insert Line instruction is completed, a Clear Line instruction is initiated. Since the cursor is at 2-] prior to the Clear Line instruction, the second line is cleared with the cursor remaining at position 2-l.
It can therefore be seen that a new and improved edit control for a video display terminal has been provided. The edit control includes a plurality of temporary storage registers to enable the data in the refresh memory to be moved around in order to accomplish instructions which are otherwise impossible on existing video display terminals without requiring extensive erasing of the character display and consequent reinsertion of the necessary data.
It can also be seen that the execution of the instructions is substantially immediate and is carried out during the retrace time between each of the horizontal scan lines of the video scan raster.
It should be understood that the instructions which have been described above are exemplary only and that the edit control enables various other instructions with only a single depression of a key on the keyboard being required to execute these instructions.
Without further elaboration, the foregoing will so fully illustrate my invention that others may, by applying current or future knowledge, readily adapt the same for use under various conditions of service.
What is claimed as the invention is:
I. In a video display terminal having input means for receiving data and instructions, a refresh memory responsive to said input means, and a cathode ray tube, controlled by the contents of said refresh memory, tube for displaying data in accordance with the data and the position of said data in said refresh memory inserted in said refresh memory by said input means by providing an alpha-numeric representation of said data in a scan raster comprised of a plurality of parallel scan lines, editing means, said editing means being responsive to said input means and controlling the data and location of the data in said refresh memory and being initiated at the end of each of said scan lines to immediately enter said data into said memory and carry out said instructions for changing the location of data in said memory, said editing means being operable only during the time between the successive scan lines on said cathode ray tube.
2. The video display terminal of claim 1 wherein the periods between scan lines are divided into a plurality of intervals.
3. The invention of claim 2 wherein said intervals are defined by a sequencing means having a plurality of output lines which are sequentially energized during sequential portions of said interval between said scan raster lines.
4. The invention of claim 3 wherein a plurality of said periods between scan lines are required, said sequencing means being operated for one cycle during each of said periods.
5. The invention of claim 3 wherein said sequencing means comprises a shift register and said output lines comprise the output lines of the stages of said shift register.
6. The invention of claim 5 wherein means are provided for inserting an enabling bit into the first stage of said shift register only during a first cycle, and means for inserting an enabling bit into an intermediate stage of said shift register in subsequent cycles.
7. The invention of claim 6 wherein said enabling bit is shifted from the stage in which it is inserted to the next to last stage of the shift register in all cycles but the last wherein said enabling bit is also shifted into the last stage of said shift register.
8. An edit control for a video display terminal having a memory which stores the character codes for each character displayed and a character display which is controlled by said memory to display in alpha-numeric form the characters stored in said memory in accordance with the location of said character codes in said memory, said edit control including address means comprising a counter for access to said memory, the count of said counter controlling the location in said memory to which and from which a character code may be transferred, temporary storage means connected to said address means for storing the address in said address means at the start of an editing operation, temporary character code storage means, and means for initiating the transfer of data between said temporary character code storage means and said memory, said means for initiating transfer of data controlling the count of said counter so that the characters in said display may be entered, removed, or moved in accordance with the entering, removing, or moving of said character codes in said memory.
9. The edit control of claim 8 and further including a sequence means, said sequence means being connected to said means for initiating transfer of data so that a plurality of said data transfers may be sequentially initiated.
10. The edit control of claim 9 and further including an instruction register for storing an instruction until it has been executed by said edit control, said means for initiating transfer of data also being responsive to said instruction to provide a predetermined set of transfers in accordance with the instruction in said instruction register.
ii, The edit control of claim 8 wherein said sequencing means comprises a shift register, said shift register having an output line for each stage thereof, said output lines enabling said means for initiating transfer of data.
12. The edit control of claim It wherein said means for initiating transfer of data is responsive to said instruction and said plurality of output lines to provide sequences of data transfers in accordance with the signals provided on said output lines.
13. An edit control responsive to instructions for manipulating the contents of the display of a video display terminal having a memory which stores the character codes for each character display position and a character display which is controlled by said memory, and address means for accessing said memory, said edit control further including means for generating a plurality of sequence states responsive to instructions received by said edit control, and means responsive to a first portion of said sequence states to execute at least one microinstruction, to a second portion of said sequence states to execute at least one microinstruction, and to a third portion of said sequence states to execute at least one microinstruction, said means for generating a plurality of sequence states generating said first and second portion of said sequence states upon receipt by said edit control of an instruction, test means responsive to the address means and said memory to detect a predetermined condition to enable the generation of said third portion of said sequence states otherwise said testing means enables the regeneration of said second portion of said sequence states until said predetermined condition is detected, and transfer means, said microinstructions controlling said address means and said transfer means for entering, removing and moving character codes in said memory.

Claims (13)

1. In a video display terminal having input means for receiving data and instructions, a refresh memory responsive to said input means, and a cathode ray tube, controlled by the contents of said refresh memory, tube for displaying data in accordance with the data and the position of said data in said refresh memory inserted in said refresh memory by said input means by providing an alpha-numeric representation of said data in a scan raster comprised of a plurality of parallel scan lines, editing means, said editing means being responsive to said input means and controlling the data and location of the data in said refresh memory and being initiated at the end of each of said scan lines to immediately enter said data into said memory and carry out said instructions for changing the location of data in said memory, said editing means being operable only during the time between the successive scan lines on said cathode ray tube.
2. The video display terminal of claim 1 wherein the periods between scan lines are divided into a plurality of intervals.
3. The invention of claim 2 wherein said intervals are defined by a sequencing means having a plurality of output lines which are sequentially energized during sequential portions of said interval between said scan raster lines.
4. The invention of claim 3 wherein a plurality of said periods between scan lines are required, said sequencing means being operated for one cycle during each of said periods.
5. The invention of claim 3 wherein said sequencing means comprises a shift register and said output lines comprise the output lines of the stages of said shift register.
6. The invention of claim 5 wherein means are provided for inserting an enabling bit into the first stage of said shift register only during a first cycle, and means for inserting an enabling bit into an intermediate stage of said shift register in subsequent cycles.
7. The invention of claim 6 wherein said enabling bit is shifted from the stage in which it is inserted to the next to last stage of the shift register in all cycles but the last wherein said enabling bit is also shifted into the last stage of said shift register.
8. An edit control for a video display terminal having a memory which stores the character codes for each character displayed and a character display which is controlled by said memory to display in alpha-numeric form the characters stored in said memory in accordance with the location of said character codes in said memory, said edit control including address means comprising a counter for access to said memory, the count of said counter controlling the location in said memory to which and from which a character code may be transferred, temporary storage means connected to said address means for storing the address in said address means at the start of an editing operation, temporary character code storage means, and means for initiating the transfer of data between said temporary character code storage means and said memory, said means for initiating transfer of data controlling the count of said counter so that the characters in said display may be entered, removed, or moved in accordance with the entering, removing, or moving of said character codes in said memory.
9. The edit control of claim 8 and further including a sequence means, said sequence means being connected to said means for initiating transfer of data so that a plurality of said data transfers may be sequentially initiated.
10. The edit control of claim 9 and further including an instruction register for storing an instruction until it has been executed by said edit control, said means for initiating transfer of data also being responsive to said instruction to provide a predetermined set of transfers in accordance with the instruction in said instruction register.
11. The edit control of claim 8 wherein said sequencing means comprises a shift register, said shift register having an output line for each stage thereof, said output lines enabling said means for initiating transfer of data.
12. The edit control of claim 11 wherein said means for initiating transfer of data is responsive to said instruction and said plurality of output lines to provide sequences of data transfers in accordance with the signals provided on said output lines.
13. An edit control responsive to instructions for manipulating the contents of the display of a video display terminal having a memory which stores the character codes for each character display position and a character display which is controlled by said memory, and address means for accessing said memory, said edit control further including means for generating a plurality of sequence states responsive to instructions received by said edit control, and means responsive to a first portion of said sequence states to execute at least one microinstruction, to a second portion of said sequence states to execute at least one microinstruction, and to a third portion of said sequence states to execute at least one microinstruction, said means for generating a plurality of sequence states generating said first and second portion of said sequence states upon receipt by said edit control of an instruction, test means responsive to the address means and said memory to detect a predetermined condition to enable the generation of said third portion of said sequence states otherwise said testing means enables the regeneration of said second portion of said sequence states until said predetermined condition is detected, and transfer means, said microinstructions controlling said address means and said transfer means for entering, removing and moving character codes in said memory.
US41474A 1970-05-28 1970-05-28 Editing system for video display terminal Expired - Lifetime US3675208A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US4147470A 1970-05-28 1970-05-28

Publications (1)

Publication Number Publication Date
US3675208A true US3675208A (en) 1972-07-04

Family

ID=21916707

Family Applications (1)

Application Number Title Priority Date Filing Date
US41474A Expired - Lifetime US3675208A (en) 1970-05-28 1970-05-28 Editing system for video display terminal

Country Status (1)

Country Link
US (1) US3675208A (en)

Cited By (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3778775A (en) * 1971-05-10 1973-12-11 Computek Inc Microprogrammed terminal
US3818475A (en) * 1971-09-09 1974-06-18 Elliott Bros Digitally operating graphic display system
US3903510A (en) * 1973-11-09 1975-09-02 Teletype Corp Scrolling circuit for a visual display apparatus
US3939458A (en) * 1973-01-10 1976-02-17 Siemens Aktiengesellschaft Method for the tabulator-like illustration of symbols
US4054948A (en) * 1975-10-14 1977-10-18 Realty & Industrial Corporation Proportional spacing and electronic typographic apparatus
US4143360A (en) * 1976-08-27 1979-03-06 The Magnavox Company Method and apparatus for controlling a display terminal
US4193112A (en) * 1976-01-22 1980-03-11 Racal-Milgo, Inc. Microcomputer data display communication system with a hardwire editing processor
US4205389A (en) * 1976-09-24 1980-05-27 General Electric Company Apparatus for generating a raster image from line segments
US4212077A (en) * 1976-09-22 1980-07-08 Ing. C. Olivetti & C., S.P.A. Text processing system for displaying and editing a line of text
US4240075A (en) * 1979-06-08 1980-12-16 International Business Machines Corporation Text processing and display system with means for rearranging the spatial format of a selectable section of displayed data
US4348738A (en) * 1977-08-01 1982-09-07 R & I Patent Corporation Electronic typographical display device with justification feature
US4402058A (en) * 1980-11-20 1983-08-30 International Business Machines Corporation Keyboard mismatch correction
US4404554A (en) * 1980-10-06 1983-09-13 Standard Microsystems Corp. Video address generator and timer for creating a flexible CRT display
US4414645A (en) * 1979-04-30 1983-11-08 Honeywell Information Systems Inc. Hardware-firmware CRT display link system
US4433330A (en) * 1980-04-10 1984-02-21 Siemens Aktiengesellschaft Apparatus for displaying characters on a picture screen of a display unit
US4445194A (en) * 1980-11-20 1984-04-24 International Business Machines Corporation Multidirectional cursor motion
US4495490A (en) * 1981-05-29 1985-01-22 Ibm Corporation Word processor and display
US4607340A (en) * 1983-11-25 1986-08-19 Seiko Instruments & Electronics Ltd. Line smoothing circuit for graphic display units
US4675844A (en) * 1981-09-10 1987-06-23 Sharp Kabushiki Kaisha Ruled line data memory system in a word processing apparatus
US4760552A (en) * 1981-03-19 1988-07-26 Sharp Kabushiki Kaisha Ruled line development system in a word processing apparatus
US4809166A (en) * 1986-08-27 1989-02-28 Advanced Micro Devices, Inc. Data assembly apparatus and method
US5125671A (en) * 1982-12-22 1992-06-30 Ricoh Co., Ltd. T.V. game system having reduced memory needs
US5243331A (en) * 1991-01-18 1993-09-07 Automated Market Systems, L.P. Keypad for computer system
US5628025A (en) * 1989-10-13 1997-05-06 Texas Instruments Incorporated Timing and control circuit and method for a synchronous vector processor

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3191169A (en) * 1960-11-29 1965-06-22 Shulman Symbol presentation means for radar displays
US3364473A (en) * 1964-10-05 1968-01-16 Bunker Ramo Data display system
US3389404A (en) * 1964-03-02 1968-06-18 Bunker Ramo Control/display apparatus
US3396377A (en) * 1964-06-29 1968-08-06 Gen Electric Display data processor
US3466645A (en) * 1965-03-01 1969-09-09 Sperry Rand Corp Digital data crt display system
US3501746A (en) * 1965-10-27 1970-03-17 Sanders Associates Inc Editing display system
US3555520A (en) * 1969-04-30 1971-01-12 Rca Corp Multiple channel display system
US3603966A (en) * 1969-02-14 1971-09-07 Bunker Ramo Data display system

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3191169A (en) * 1960-11-29 1965-06-22 Shulman Symbol presentation means for radar displays
US3389404A (en) * 1964-03-02 1968-06-18 Bunker Ramo Control/display apparatus
US3396377A (en) * 1964-06-29 1968-08-06 Gen Electric Display data processor
US3364473A (en) * 1964-10-05 1968-01-16 Bunker Ramo Data display system
US3466645A (en) * 1965-03-01 1969-09-09 Sperry Rand Corp Digital data crt display system
US3501746A (en) * 1965-10-27 1970-03-17 Sanders Associates Inc Editing display system
US3603966A (en) * 1969-02-14 1971-09-07 Bunker Ramo Data display system
US3555520A (en) * 1969-04-30 1971-01-12 Rca Corp Multiple channel display system

Cited By (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3778775A (en) * 1971-05-10 1973-12-11 Computek Inc Microprogrammed terminal
US3818475A (en) * 1971-09-09 1974-06-18 Elliott Bros Digitally operating graphic display system
US3939458A (en) * 1973-01-10 1976-02-17 Siemens Aktiengesellschaft Method for the tabulator-like illustration of symbols
US3903510A (en) * 1973-11-09 1975-09-02 Teletype Corp Scrolling circuit for a visual display apparatus
US4054948A (en) * 1975-10-14 1977-10-18 Realty & Industrial Corporation Proportional spacing and electronic typographic apparatus
US4193112A (en) * 1976-01-22 1980-03-11 Racal-Milgo, Inc. Microcomputer data display communication system with a hardwire editing processor
US4143360A (en) * 1976-08-27 1979-03-06 The Magnavox Company Method and apparatus for controlling a display terminal
US4212077A (en) * 1976-09-22 1980-07-08 Ing. C. Olivetti & C., S.P.A. Text processing system for displaying and editing a line of text
US4205389A (en) * 1976-09-24 1980-05-27 General Electric Company Apparatus for generating a raster image from line segments
US4348738A (en) * 1977-08-01 1982-09-07 R & I Patent Corporation Electronic typographical display device with justification feature
US4414645A (en) * 1979-04-30 1983-11-08 Honeywell Information Systems Inc. Hardware-firmware CRT display link system
US4240075A (en) * 1979-06-08 1980-12-16 International Business Machines Corporation Text processing and display system with means for rearranging the spatial format of a selectable section of displayed data
US4433330A (en) * 1980-04-10 1984-02-21 Siemens Aktiengesellschaft Apparatus for displaying characters on a picture screen of a display unit
US4404554A (en) * 1980-10-06 1983-09-13 Standard Microsystems Corp. Video address generator and timer for creating a flexible CRT display
US4445194A (en) * 1980-11-20 1984-04-24 International Business Machines Corporation Multidirectional cursor motion
US4402058A (en) * 1980-11-20 1983-08-30 International Business Machines Corporation Keyboard mismatch correction
US4760552A (en) * 1981-03-19 1988-07-26 Sharp Kabushiki Kaisha Ruled line development system in a word processing apparatus
US4495490A (en) * 1981-05-29 1985-01-22 Ibm Corporation Word processor and display
US4675844A (en) * 1981-09-10 1987-06-23 Sharp Kabushiki Kaisha Ruled line data memory system in a word processing apparatus
US5308086A (en) * 1982-12-22 1994-05-03 Ricoh Co., Ltd. Video game external memory arrangement with reduced memory requirements
US5560614A (en) * 1982-12-22 1996-10-01 Ricoh Co., Ltd. Video game system having reduced memory needs for a raster scanned display
US5125671A (en) * 1982-12-22 1992-06-30 Ricoh Co., Ltd. T.V. game system having reduced memory needs
US4607340A (en) * 1983-11-25 1986-08-19 Seiko Instruments & Electronics Ltd. Line smoothing circuit for graphic display units
US4809166A (en) * 1986-08-27 1989-02-28 Advanced Micro Devices, Inc. Data assembly apparatus and method
US5628025A (en) * 1989-10-13 1997-05-06 Texas Instruments Incorporated Timing and control circuit and method for a synchronous vector processor
US5765010A (en) * 1989-10-13 1998-06-09 Texas Instruments Incorporated Timing and control circuit and method for a synchronous vector processor
US5243331A (en) * 1991-01-18 1993-09-07 Automated Market Systems, L.P. Keypad for computer system

Similar Documents

Publication Publication Date Title
US3675208A (en) Editing system for video display terminal
US4200913A (en) Operator controlled programmable keyboard apparatus
EP0004554B1 (en) Scanned screen layouts in display system
US3648245A (en) Time-shared apparatus for operating plural display media, and display methods including paging, displaying special forms and displaying information in tabulated form
US4191956A (en) Device for the display of data on a display apparatus
US4429306A (en) Addressing system for a multiple language character generator
EP0346437B1 (en) Apparatus for generating a cursor pattern on a display
US4129858A (en) Partitioned display control system
GB1517751A (en) Microcomputer terminal system
GB1150853A (en) Pattern Generator
US3836902A (en) Graphic display having recirculating video memory
US3688275A (en) Full word wrap-around in editing/correcting display apparatus
US3706075A (en) Apparatus for editing and correcting displayed text
US4190831A (en) Light pen detection system for CRT image display
US3686631A (en) Compressed coding of digitized quantities
US3662346A (en) Information output system
US3955189A (en) Data display terminal having data storage and transfer apparatus employing matrix notation addressing
US3540012A (en) Crt display editing circuit
US4011556A (en) Graphic display device
US3789367A (en) Memory access device
GB1069375A (en) Calculator apparatus for distinguishing meaningful digits
US3375356A (en) Calculator decimal point alignment apparatus
US3428793A (en) Calculating apparatus with display means
US3528068A (en) Device for converting binary coded digital information to symbol form for video display
JPS6249630B2 (en)

Legal Events

Date Code Title Description
AS Assignment

Owner name: PHILADELPHIA NATIONAL BANK.THE, THE PHILADELPHIA N

Free format text: SECURITY INTEREST;ASSIGNOR:DELTA DATA SYSTEMS CORPORATION;REEL/FRAME:003853/0434

Effective date: 19810514

AS Assignment

Owner name: DELTA DATA SYSTEMS CORPORATION, 2595 METROPOLITAN

Free format text: RELEASED BY SECURED PARTY;ASSIGNOR:FIRST PENNSYLVANIA BANK N.A.;REEL/FRAME:003853/0497

Effective date: 19810514

STCF Information on status: patent grant

Free format text: PATENTED FILE - (OLD CASE ADDED FOR FILE TRACKING PURPOSES)

AS Assignment

Owner name: DELTA DATA SYSTEMS CORPORATION, TREVOSE, PA., A PA

Free format text: RELEASED BY SECURED PARTY;ASSIGNOR:PHILADELPHIA NATIONAL BANK, THE;REEL/FRAME:004152/0845