US20170213885A1 - Semiconductor structure and fabricating method thereof - Google Patents
Semiconductor structure and fabricating method thereof Download PDFInfo
- Publication number
- US20170213885A1 US20170213885A1 US15/003,765 US201615003765A US2017213885A1 US 20170213885 A1 US20170213885 A1 US 20170213885A1 US 201615003765 A US201615003765 A US 201615003765A US 2017213885 A1 US2017213885 A1 US 2017213885A1
- Authority
- US
- United States
- Prior art keywords
- blind hole
- trench
- insulator
- depth
- conductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 51
- 238000000034 method Methods 0.000 title claims description 31
- 239000004020 conductor Substances 0.000 claims abstract description 101
- 239000012212 insulator Substances 0.000 claims abstract description 82
- 239000003990 capacitor Substances 0.000 claims abstract description 63
- 239000000758 substrate Substances 0.000 claims abstract description 28
- 238000004519 manufacturing process Methods 0.000 claims abstract description 11
- 229910052751 metal Inorganic materials 0.000 claims description 15
- 239000002184 metal Substances 0.000 claims description 15
- 238000001312 dry etching Methods 0.000 claims description 6
- 238000005553 drilling Methods 0.000 claims description 3
- 238000001039 wet etching Methods 0.000 claims description 3
- 239000000463 material Substances 0.000 description 5
- 238000001020 plasma etching Methods 0.000 description 4
- 238000000231 atomic layer deposition Methods 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 229920002120 photoresistant polymer Polymers 0.000 description 3
- 238000005240 physical vapour deposition Methods 0.000 description 3
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- 230000009286 beneficial effect Effects 0.000 description 2
- 238000000708 deep reactive-ion etching Methods 0.000 description 2
- 238000009434 installation Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 229910003811 SiGeC Inorganic materials 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 238000001811 cryogenic deep reactive-ion etching Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 229910003465 moissanite Inorganic materials 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000001737 promoting effect Effects 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/60—Electrodes
- H01L28/82—Electrodes with an enlarged surface, e.g. formed by texturisation
- H01L28/90—Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
- H01L28/91—Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/642—Capacitive arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/3065—Plasma etching; Reactive-ion etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66083—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices
- H01L29/66181—Conductor-insulator-semiconductor capacitors, e.g. trench capacitors
Definitions
- the present invention relates to a semiconductor structure and a fabricating method thereof. More particularly, the present invention relates to a semiconductor structure having connected capacitors embedded in substrate and a fabricating method thereof.
- DECAPs decoupling capacitors
- CMOS complementary metal-oxide-semiconductor
- the power supplies providing high voltages are usually need the decoupling capacitors with high capacitance to reduce noises.
- decoupling capacitors with high capacitance usually require a large amount of installation space which makes it difficult to find space in small-size semiconductor devices to provide enough decoupling capacitors for each power supply. Accordingly, a semiconductor structure including an improved capacitor structure with high capacitance at small size and a fabricating method of the semiconductor structure are required.
- the invention provides a semiconductor structure.
- the semiconductor structure includes a substrate and a capacitor structure.
- the substrate has a first blind hole and a trench.
- the first blind hole communicates with the trench.
- the first blind hole has a first depth, and the trench has a second depth smaller than the first depth.
- the capacitor structure includes a first inner conductor, a first inner insulator, and an outer conductor.
- the first inner conductor is in the first blind hole.
- the first inner insulator surrounds the first inner conductor.
- the outer conductor has a first portion surrounding the first inner insulator and an extending portion extending from the first portion. The first portion is in the first blind hole, and the extending portion is in the trench.
- the first inner conductor is separated from the outer conductor by the first inner insulator.
- an area of the extending portion is smaller than a total area of the first portion, the first inner insulator and the first inner conductor in plan view.
- a thickness of the extending portion is smaller than a total thickness of the first portion, the first inner insulator and the first inner conductor.
- the semiconductor structure further includes a second blind hole, a second portion of the outer conductor, a second inner insulator, and a second inner conductor.
- the second blind hole communicates with the trench in the substrate.
- the second portion of the outer conductor is in the second blind hole.
- the second inner insulator embeds in the second portion of the outer conductor.
- the second inner conductor embeds in the second inner insulator.
- the semiconductor structure further includes a first metal layer in contact with the outer conductor, and a second metal layer in contact with the first inner conductor and the second inner conductor.
- the semiconductor structure further includes an outer insulator between the substrate and the outer conductor.
- the outer insulator has a thickness smaller than the second depth of the trench.
- a combined thickness of the outer insulator and the extending portion is equal to the second depth of the trench.
- a thickness of the extending portion is equal to the second depth of the trench.
- a thickness of the extending portion is different from a thickness of the first portion.
- the capacitor structure is coplanar with the substrate.
- the invention provides a method of fabricating a semiconductor structure, and the method includes following steps.
- a first blind hole and a trench is formed in a substrate.
- the first blind hole communicates with the trench.
- the first blind hole has a first depth and the trench has a second depth smaller than the first depth.
- An outer conductor which has a first portion in the first blind hole and an extending portion in the trench is formed.
- a first inner insulator is formed over the first portion.
- a first inner conductor is formed over the first inner insulator and separated from the first portion by the first inner insulator.
- the method further includes the following steps.
- a second blind hole communicating with the trench is formed in the substrate.
- a second portion of the outer conductor is formed in the second blind hole.
- a second inner insulator is formed over the second portion.
- a second inner conductor is formed over the second inner insulator and separated from the second portion by the second inner insulator.
- the second blind hole has a third depth larger than the second depth of the trench.
- the first depth of the first blind hole is different from the third depth of the second blind hole.
- the method further includes forming an outer insulator in the first blind hole and the trench, before forming the outer conductor.
- a thickness of the outer insulator is smaller than the second depth of the trench.
- the outer conductor fills the trench.
- the method further includes forming a first metal layer in contact with the outer conductor and a second metal layer in contact with the first inner conductor and the second inner conductor.
- the first blind hole and the trench are formed by laser drilling, dry etching, or wet etching.
- FIG. 1 is a flow chart of a method of fabricating a semiconductor structure, in accordance with one embodiment.
- FIGS. 2A, 3A, 4A, 5A and 6A are plan views of a semiconductor structure at various stages of fabrication, in accordance with one embodiment.
- FIGS. 2B, 3B, 4B, 5B and 6B are cross-sectional views of FIGS. 2A, 3A, 4A, 5A and 6A along the line AA′, respectively.
- FIG. 7 is a cross-sectional view of a semiconductor structure at a stage of fabrication, in accordance with one embodiment.
- FIG. 8 is a plan view of a semiconductor structure at a stage of fabrication, in accordance with one embodiment.
- first, second, third etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.
- the instant disclosure provides a semiconductor structure including an innovative capacitor structure with high capacitance and a fabricating method of the semiconductor structure.
- the capacitance of the capacitor structure can be easily adjusted for satisfying all types of power supplies at small size.
- the fabricating method has advantages such as simple process and low process cost.
- FIG. 1 is a flow chart of a method of fabricating a semiconductor structure, in accordance with one embodiment.
- FIGS. 2A, 3A, 4A, 5A and 6A are plan views of a semiconductor structure at various stages of fabrication.
- FIGS. 2B, 3B, 4B, 5B and 6B are cross-sectional views of FIGS. 2A, 3A, 4A, 5A and 6A along the line AA′, respectively.
- the flow chart 100 of FIG. 1 begins with operation 110 .
- a first blind hole 222 , a second blind hole 224 , and a trench 226 are formed in a substrate 210 . Both the first blind hole 222 and the second blind hole 224 communicate with the trench 226 . Therefore, the first blind hole 222 communicates with the second blind hole 224 by the trench 226 . Further, the first blind hole 222 , the second blind hole 224 , and the trench 226 constitute a recess 220 . Specifically, the recess 220 is dumbbell-shaped in plan view as shown in FIG. 2A .
- the first blind hole 222 has a first depth d 1
- the trench 226 has a second depth d 2
- the second blind hole 224 has a third depth d 3 .
- the second depth d 2 of the trench 226 is smaller than the first depth d 1 of the first blind hole 222 and smaller than the third depth d 3 of the second blind hole 224 as well.
- the recess 220 is formed by laser drilling, dry etching, or wet etching.
- the substrate 210 may be etched by dry etching such as reactive ion etching (RIE) to form the recess 220 .
- RIE reactive ion etching
- the RIE includes but not limited to cryogenic deep reactive ion etching (DRIE) or Bosch deep reactive ion etching.
- the recess 220 is formed by a dry etching process.
- a photoresist (PR) layer (not shown) is formed over the substrate 210 , which has a first opening, a second opening and a third opening. The second opening is smaller than both first opening and third opening.
- the substrate 210 is etched through the first opening to form the first blind hole 222 , through the second opening to form the trench 226 , and through the third opening to form the second blind hole 224 . Because of RIE lag, the second depth d 2 of the trench 226 is smaller than both the first depth d 1 of the first blind hole 222 and the third depth d 3 of the second blind hole 224 as shown in FIG. 2B .
- the depths of blind hole and the trench can be controlled by adjusting size of openings in the photoresist layer. Therefore, in one embodiment, the first depth d 1 of the first blind hole 222 is different from the third depth d 3 of the second blind hole 224 .
- the substrate 210 is die or silicon wafer, which may includes active components, such as N-channel field effect transistors (NFETs), P-channel field effect transistors (PFETs), metal-oxide-semiconductor field effect transistors (MOSFETs), complementary metal-oxide-semiconductor transistors (CMOSs), high voltage transistors, and/or high frequency transistors, and/or passive components such as resistors and/or inductors, and/or combinations thereof.
- the silicon wafer includes a material of Si, SiGe, SiGeC or SiC, a layered semiconductor such as Si/SiGe or a silicon-on-insulator (SOI).
- an outer insulator 230 is formed in the first blind hole 222 , the second blind hole 224 , and the trench 226 .
- the outer insulator 230 is formed by chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD) or plasma-enhanced chemical vapor deposition (PECVD) and is made of silicon nitride or silicon dioxide.
- the operation 120 is omitted.
- the outer insulator 230 has a thickness t 1 smaller than the second depth d 2 of the trench 226 .
- the trench 226 is not filled with the outer insulator 230 . Therefore, the remaining part of the trench 226 is capable of being filled in other materials, after forming the outer insulator 230 in the trench 226 .
- an outer conductor 240 is formed over the outer insulator 230 .
- the outer conductor 240 has a first portion 242 in the first blind hole 222 , a second portion 244 in the second blind hole 224 , and an extending portion 246 in the trench 226 .
- the extending portion 246 extends from the first portion 242 to the second portion 244 .
- the outer insulator 230 and the extending portion 246 fill the trench 226 . That is, a combined thickness of the outer insulator 230 and the extending portion 246 is equal to the second depth d 2 of the trench 226 .
- the combined thickness is equal to sum of the thickness t 1 of the outer insulator 230 and a thickness t 2 of the extending portion 246 .
- the outer insulator 230 is omitted. Therefore, the trench 226 is filled with the extending portion 246 only. In other words, a thickness of the extending portion 246 is equal to the depth of the trench 226 .
- the outer conductor 240 is formed by CVD, ALD, PVD or PECVD and is made of any suitable conductive material such as tungsten, aluminum, copper, polysilicon or alloy.
- a thickness t 2 of extending portion 246 may be different with a thickness t 3 of the first portion 242 .
- first blind hole 222 is not filled with the first portion 242 of the outer conductor 240 and the second blind hole 224 is not filled with the second portion 244 of the outer conductor 240 as well. Therefore, the remaining parts of the first blind hole 222 and the second blind hole 224 are capable of being filled in other materials.
- a first inner insulator 252 is formed over the first portion 242 and a second inner insulator 254 is formed over the second portion 244 .
- the forming methods and materials of the first inner insulator 252 and the second inner insulator 254 can refer to the embodiment of forming the outer insulator 230 .
- a first inner conductor 262 is formed over the first inner insulator 252 and a second inner conductor 264 is formed over the second inner insulator 254 to form a semiconductor structure 200 .
- the outer insulator 230 , the outer conductor 240 , the first inner insulator 252 , the second inner insulator 254 , the first inner conductor 262 and the second inner conductor 264 form a capacitor structure 270 .
- the capacitor structure 270 is coplanar with the substrate 210 as shown in FIG. 6B .
- the forming methods and materials of the first inner conductor 262 and the second inner conductor 264 can refer to the embodiment of forming the outer conductor 240 .
- the outer insulator 230 is between the substrate 210 and the outer conductor 240 .
- the first inner conductor 262 is in the first blind hole 222 .
- the first inner insulator 252 conformally surrounds the first inner conductor 262 .
- the first portion 242 of the outer conductor 240 conformally surrounds the first inner insulator 252 .
- the first inner conductor 262 is separated from the outer conductor 240 by the first inner insulator 252 .
- the second inner conductor 264 is in the second blind hole 224 .
- the second inner insulator 254 conformally surrounds the second inner conductor 264 .
- the second portion 244 of the outer conductor 240 conformally surrounds the second inner insulator 254 .
- the second inner conductor 264 is separated from the outer conductor 240 by the second inner insulator 254 .
- first inner insulator 252 embeds in the first portion 242 of the outer conductor 240 and the first inner conductor 262 embeds in the first inner insulator 252 .
- the second inner insulator 254 embeds in the second portion 244 of the outer conductor 240 and the second inner conductor 264 embeds in the second inner insulator 254 .
- an area of the extending portion 246 is smaller than a total area of the first portion 242 , the first inner insulator 252 and the first inner conductor 262 in plan view.
- a thickness t 2 of the extending portion 246 is smaller than a total thickness t 4 of the first portion 242 , the first inner insulator 252 and the first inner conductor 262 .
- first portion 242 , the first inner insulator 252 and the first inner conductor 262 form a first capacitor 272
- the second portion 244 , the second inner insulator 254 and the second inner conductor 264 form a second capacitor 274
- the first capacitor 272 is electrically connected to the second capacitor 274 by the extending portion 246 of the outer conductor 240 to form connected capacitors in the substrate 210 .
- first capacitor 272 and the second capacitor 274 are trench-type capacitors, both occupy smaller space than planar-type capacitor. It is beneficial for reducing the size of semiconductor devices. Moreover, because, firstly, the first capacitor 272 and the second capacitor 274 can be easily connected by the extending portion 246 without additional connecting line and, secondly, the forming process of the extending portion 246 is integrated into the forming process of the first capacitor 272 and the second capacitor 274 , the fabricating method of instant disclosure can simplify the necessary steps of forming connection between the first capacitor 272 and the second capacitor 274 . Therefore, the fabricating method has advantages such as simple process and low process cost.
- the extending portion 246 is embedded in the substrate 210 , so such structural design is beneficial for reducing the size of semiconductor devices.
- the capacitance of the capacitor structure 270 is higher than single first capacitor 272 or second capacitor 274 . Therefore, the capacitor structure 270 with higher capacitance can be used for promoting the performance of high-voltage power supply and has more extensive application.
- FIG. 7 is a cross-sectional view of a semiconductor structure 300 at a stage of fabrication, in accordance with one embodiment.
- a dielectric layer 310 with openings is formed on the substrate 210 and the capacitor structure 270 .
- the openings are subsequently filled with a first metal layer 320 and a second metal layer 330 to form the semiconductor structure 300 .
- the semiconductor structure 300 further includes the dielectric layer 310 covering the substrate 210 and the capacitor structure 270 , the first metal layer 320 in contact with the outer conductor 240 , and the second metal layer 330 in contact with both the first inner conductor 262 and the second inner conductor 264 . Because the second metal layer 330 has continuity such that the first inner conductor 262 is electrically connected to the second inner conductor 264 .
- the capacitor structure 270 can be connected with other components such as power supplies through the first metal layer 320 and the second metal layer 330 .
- FIG. 8 is a plan view of a semiconductor structure at a stage of fabrication, in accordance with one embodiment.
- a capacitor structure 470 is embedded in a substrate 410 to form a semiconductor structure 400 .
- the capacitor structure 470 includes an outer insulator 430 , an outer conductor 440 , inner insulators 451 , 453 , 455 and 457 , and inner conductors 461 , 463 , 465 , and 467 .
- the outer conductor 440 has a first portion 441 , a second portion 443 , a third portion 445 , a fourth portion 447 and extending portions 442 , 444 , 446 and 448 .
- the first portion 441 surrounds the inner insulator 451 , and the inner insulator 451 surrounds the inner conductor 461 and separates the inner conductor 461 from the first portion 441 to form a first capacitor 471 .
- a second capacitor 473 , a third capacitor 475 and a fourth capacitor 477 have the same structure as the first capacitor 471 so we don't give unnecessary details here. It is worth noting that the first capacitor 471 is connected with the second capacitor 473 by the extending portion 442 and connected with the fourth capacitor 477 by the extending portion 448 . That means one capacitor can connect with two capacitors. It can be easily deduced that one capacitor is capable of connecting with more than two capacitors to increase capacitance.
- the capacitor structure can have high enough capacitance to reduce the power supply noises, reduce voltage fluctuations and maintain power and signal integrity and thus promote the performance of semiconductor devices.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Plasma & Fusion (AREA)
- Ceramic Engineering (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
- Field of Invention
- The present invention relates to a semiconductor structure and a fabricating method thereof. More particularly, the present invention relates to a semiconductor structure having connected capacitors embedded in substrate and a fabricating method thereof.
- Description of Related Art
- The semiconductor integrated circuit (IC) industry has experienced rapid growth. During the growth, size or geometry of the semiconductor devices has greatly decreased. Moreover, in order to promote the performance of semiconductor devices, the placement of decoupling capacitors (DECAPs) is a common approach to reduce the power supply noises and voltage fluctuations and maintain power and signal integrity. Generally, the decoupling capacitor is used in many integrated circuits such as CMOS.
- However, because the voltages provided by different power supplies vary within wide limits, it is difficult to implement sufficient decoupling capacitors for all types of power supplies. Specifically, the power supplies providing high voltages are usually need the decoupling capacitors with high capacitance to reduce noises. Generally, decoupling capacitors with high capacitance usually require a large amount of installation space which makes it difficult to find space in small-size semiconductor devices to provide enough decoupling capacitors for each power supply. Accordingly, a semiconductor structure including an improved capacitor structure with high capacitance at small size and a fabricating method of the semiconductor structure are required.
- The invention provides a semiconductor structure. The semiconductor structure includes a substrate and a capacitor structure. The substrate has a first blind hole and a trench. The first blind hole communicates with the trench. The first blind hole has a first depth, and the trench has a second depth smaller than the first depth. The capacitor structure includes a first inner conductor, a first inner insulator, and an outer conductor. The first inner conductor is in the first blind hole. The first inner insulator surrounds the first inner conductor. The outer conductor has a first portion surrounding the first inner insulator and an extending portion extending from the first portion. The first portion is in the first blind hole, and the extending portion is in the trench. The first inner conductor is separated from the outer conductor by the first inner insulator.
- In one embodiment, an area of the extending portion is smaller than a total area of the first portion, the first inner insulator and the first inner conductor in plan view.
- In one embodiment, a thickness of the extending portion is smaller than a total thickness of the first portion, the first inner insulator and the first inner conductor.
- In one embodiment, the semiconductor structure further includes a second blind hole, a second portion of the outer conductor, a second inner insulator, and a second inner conductor. The second blind hole communicates with the trench in the substrate. The second portion of the outer conductor is in the second blind hole. The second inner insulator embeds in the second portion of the outer conductor. The second inner conductor embeds in the second inner insulator.
- In one embodiment, the semiconductor structure further includes a first metal layer in contact with the outer conductor, and a second metal layer in contact with the first inner conductor and the second inner conductor.
- In one embodiment, the semiconductor structure further includes an outer insulator between the substrate and the outer conductor.
- In one embodiment, the outer insulator has a thickness smaller than the second depth of the trench.
- In one embodiment, a combined thickness of the outer insulator and the extending portion is equal to the second depth of the trench.
- In one embodiment, a thickness of the extending portion is equal to the second depth of the trench.
- In one embodiment, a thickness of the extending portion is different from a thickness of the first portion.
- In one embodiment, the capacitor structure is coplanar with the substrate.
- The invention provides a method of fabricating a semiconductor structure, and the method includes following steps. A first blind hole and a trench is formed in a substrate. The first blind hole communicates with the trench. The first blind hole has a first depth and the trench has a second depth smaller than the first depth. An outer conductor which has a first portion in the first blind hole and an extending portion in the trench is formed. A first inner insulator is formed over the first portion. A first inner conductor is formed over the first inner insulator and separated from the first portion by the first inner insulator.
- In one embodiment, the method further includes the following steps. A second blind hole communicating with the trench is formed in the substrate. A second portion of the outer conductor is formed in the second blind hole. A second inner insulator is formed over the second portion. A second inner conductor is formed over the second inner insulator and separated from the second portion by the second inner insulator.
- In one embodiment, the second blind hole has a third depth larger than the second depth of the trench.
- In one embodiment, the first depth of the first blind hole is different from the third depth of the second blind hole.
- In one embodiment, the method further includes forming an outer insulator in the first blind hole and the trench, before forming the outer conductor.
- In one embodiment, a thickness of the outer insulator is smaller than the second depth of the trench.
- In one embodiment, the outer conductor fills the trench.
- In one embodiment, the method further includes forming a first metal layer in contact with the outer conductor and a second metal layer in contact with the first inner conductor and the second inner conductor.
- In one embodiment, the first blind hole and the trench are formed by laser drilling, dry etching, or wet etching.
- It is to be understood that both the foregoing general description and the following detailed description are by examples, and are intended to provide further explanation of the invention as claimed.
- The invention can be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
-
FIG. 1 is a flow chart of a method of fabricating a semiconductor structure, in accordance with one embodiment. -
FIGS. 2A, 3A, 4A, 5A and 6A are plan views of a semiconductor structure at various stages of fabrication, in accordance with one embodiment. -
FIGS. 2B, 3B, 4B, 5B and 6B are cross-sectional views ofFIGS. 2A, 3A, 4A, 5A and 6A along the line AA′, respectively. -
FIG. 7 is a cross-sectional view of a semiconductor structure at a stage of fabrication, in accordance with one embodiment. -
FIG. 8 is a plan view of a semiconductor structure at a stage of fabrication, in accordance with one embodiment. - Reference will now be made in detail to the present embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
- The following embodiments are disclosed with accompanying diagrams for detailed description. For illustration clarity, many details of practice are explained in the following descriptions. However, it should be understood that these details of practice do not intend to limit the present invention. That is, these details of practice are not necessary in parts of embodiments of the present invention. Furthermore, for simplifying the drawings, some of the conventional structures and elements are shown with schematic illustrations.
- It will be understood that when an element is referred to as being “on” another element, it can be directly on the other element or intervening elements may be present therebetween. Furthermore, relative terms, such as “lower” or “bottom” and “upper” or “top”, may be used herein to describe one element's relationship to another element as illustrated in the Figures. It will be understood that relative terms are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
- It will be understood that, although the terms first, second, third etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.
- As aforementioned problems, it is difficult to implement sufficient decoupling capacitors for all types of power supplies. Further, decoupling capacitors with high capacitance usually require a large amount of installation space in semiconductor devices. Accordingly, the instant disclosure provides a semiconductor structure including an innovative capacitor structure with high capacitance and a fabricating method of the semiconductor structure. The capacitance of the capacitor structure can be easily adjusted for satisfying all types of power supplies at small size. The fabricating method has advantages such as simple process and low process cost.
-
FIG. 1 is a flow chart of a method of fabricating a semiconductor structure, in accordance with one embodiment.FIGS. 2A, 3A, 4A, 5A and 6A are plan views of a semiconductor structure at various stages of fabrication.FIGS. 2B, 3B, 4B, 5B and 6B are cross-sectional views ofFIGS. 2A, 3A, 4A, 5A and 6A along the line AA′, respectively. - The
flow chart 100 ofFIG. 1 begins withoperation 110. Please referring toFIGS. 2A and 2B , a firstblind hole 222, a secondblind hole 224, and atrench 226 are formed in asubstrate 210. Both the firstblind hole 222 and the secondblind hole 224 communicate with thetrench 226. Therefore, the firstblind hole 222 communicates with the secondblind hole 224 by thetrench 226. Further, the firstblind hole 222, the secondblind hole 224, and thetrench 226 constitute arecess 220. Specifically, therecess 220 is dumbbell-shaped in plan view as shown inFIG. 2A . - As shown in
FIG. 2B , the firstblind hole 222 has a first depth d1, thetrench 226 has a second depth d2, and the secondblind hole 224 has a third depth d3. The second depth d2 of thetrench 226 is smaller than the first depth d1 of the firstblind hole 222 and smaller than the third depth d3 of the secondblind hole 224 as well. - In one embodiment, the
recess 220 is formed by laser drilling, dry etching, or wet etching. For example, thesubstrate 210 may be etched by dry etching such as reactive ion etching (RIE) to form therecess 220. The RIE includes but not limited to cryogenic deep reactive ion etching (DRIE) or Bosch deep reactive ion etching. In one embodiment, therecess 220 is formed by a dry etching process. At first, a photoresist (PR) layer (not shown) is formed over thesubstrate 210, which has a first opening, a second opening and a third opening. The second opening is smaller than both first opening and third opening. Subsequently, thesubstrate 210 is etched through the first opening to form the firstblind hole 222, through the second opening to form thetrench 226, and through the third opening to form the secondblind hole 224. Because of RIE lag, the second depth d2 of thetrench 226 is smaller than both the first depth d1 of the firstblind hole 222 and the third depth d3 of the secondblind hole 224 as shown inFIG. 2B . - According to the dry etching process described above, the depths of blind hole and the trench can be controlled by adjusting size of openings in the photoresist layer. Therefore, in one embodiment, the first depth d1 of the first
blind hole 222 is different from the third depth d3 of the secondblind hole 224. - In one embodiment, the
substrate 210 is die or silicon wafer, which may includes active components, such as N-channel field effect transistors (NFETs), P-channel field effect transistors (PFETs), metal-oxide-semiconductor field effect transistors (MOSFETs), complementary metal-oxide-semiconductor transistors (CMOSs), high voltage transistors, and/or high frequency transistors, and/or passive components such as resistors and/or inductors, and/or combinations thereof. The silicon wafer includes a material of Si, SiGe, SiGeC or SiC, a layered semiconductor such as Si/SiGe or a silicon-on-insulator (SOI). - Continuing to
operation 120 and referring toFIGS. 3A and 3B , anouter insulator 230 is formed in the firstblind hole 222, the secondblind hole 224, and thetrench 226. In one embodiment, theouter insulator 230 is formed by chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD) or plasma-enhanced chemical vapor deposition (PECVD) and is made of silicon nitride or silicon dioxide. In one embodiment, theoperation 120 is omitted. - It is worth noting that the
outer insulator 230 has a thickness t1 smaller than the second depth d2 of thetrench 226. In other words, thetrench 226 is not filled with theouter insulator 230. Therefore, the remaining part of thetrench 226 is capable of being filled in other materials, after forming theouter insulator 230 in thetrench 226. - Continuing to
operation 130 and referring toFIGS. 4A and 4B , anouter conductor 240 is formed over theouter insulator 230. Theouter conductor 240 has afirst portion 242 in the firstblind hole 222, asecond portion 244 in the secondblind hole 224, and an extendingportion 246 in thetrench 226. The extendingportion 246 extends from thefirst portion 242 to thesecond portion 244. Further, theouter insulator 230 and the extendingportion 246 fill thetrench 226. That is, a combined thickness of theouter insulator 230 and the extendingportion 246 is equal to the second depth d2 of thetrench 226. The combined thickness is equal to sum of the thickness t1 of theouter insulator 230 and a thickness t2 of the extendingportion 246. However, in an alternative embodiment, theouter insulator 230 is omitted. Therefore, thetrench 226 is filled with the extendingportion 246 only. In other words, a thickness of the extendingportion 246 is equal to the depth of thetrench 226. - In one embodiment, the
outer conductor 240 is formed by CVD, ALD, PVD or PECVD and is made of any suitable conductive material such as tungsten, aluminum, copper, polysilicon or alloy. By the above forming methods, a thickness t2 of extendingportion 246 may be different with a thickness t3 of thefirst portion 242. - Further, the first
blind hole 222 is not filled with thefirst portion 242 of theouter conductor 240 and the secondblind hole 224 is not filled with thesecond portion 244 of theouter conductor 240 as well. Therefore, the remaining parts of the firstblind hole 222 and the secondblind hole 224 are capable of being filled in other materials. - Continuing to
operation 140 and referring toFIGS. 5A and 5B , a firstinner insulator 252 is formed over thefirst portion 242 and a secondinner insulator 254 is formed over thesecond portion 244. The forming methods and materials of the firstinner insulator 252 and the secondinner insulator 254 can refer to the embodiment of forming theouter insulator 230. - Continuing to
operation 150 and referring toFIGS. 6A and 6B , a firstinner conductor 262 is formed over the firstinner insulator 252 and a secondinner conductor 264 is formed over the secondinner insulator 254 to form asemiconductor structure 200. Theouter insulator 230, theouter conductor 240, the firstinner insulator 252, the secondinner insulator 254, the firstinner conductor 262 and the secondinner conductor 264 form acapacitor structure 270. In one embodiment, thecapacitor structure 270 is coplanar with thesubstrate 210 as shown inFIG. 6B . The forming methods and materials of the firstinner conductor 262 and the secondinner conductor 264 can refer to the embodiment of forming theouter conductor 240. - In detail, the
outer insulator 230 is between thesubstrate 210 and theouter conductor 240. The firstinner conductor 262 is in the firstblind hole 222. The firstinner insulator 252 conformally surrounds the firstinner conductor 262. Thefirst portion 242 of theouter conductor 240 conformally surrounds the firstinner insulator 252. The firstinner conductor 262 is separated from theouter conductor 240 by the firstinner insulator 252. Further, the secondinner conductor 264 is in the secondblind hole 224. The secondinner insulator 254 conformally surrounds the secondinner conductor 264. Thesecond portion 244 of theouter conductor 240 conformally surrounds the secondinner insulator 254. The secondinner conductor 264 is separated from theouter conductor 240 by the secondinner insulator 254. - In other words, the first
inner insulator 252 embeds in thefirst portion 242 of theouter conductor 240 and the firstinner conductor 262 embeds in the firstinner insulator 252. The secondinner insulator 254 embeds in thesecond portion 244 of theouter conductor 240 and the secondinner conductor 264 embeds in the secondinner insulator 254. - Further, as shown in
FIG. 6A , an area of the extendingportion 246 is smaller than a total area of thefirst portion 242, the firstinner insulator 252 and the firstinner conductor 262 in plan view. As shown inFIG. 6B , a thickness t2 of the extendingportion 246 is smaller than a total thickness t4 of thefirst portion 242, the firstinner insulator 252 and the firstinner conductor 262. - It is worth noting that the
first portion 242, the firstinner insulator 252 and the firstinner conductor 262 form afirst capacitor 272, and thesecond portion 244, the secondinner insulator 254 and the secondinner conductor 264 form a second capacitor 274. Thefirst capacitor 272 is electrically connected to the second capacitor 274 by the extendingportion 246 of theouter conductor 240 to form connected capacitors in thesubstrate 210. - Because the
first capacitor 272 and the second capacitor 274 are trench-type capacitors, both occupy smaller space than planar-type capacitor. It is beneficial for reducing the size of semiconductor devices. Moreover, because, firstly, thefirst capacitor 272 and the second capacitor 274 can be easily connected by the extendingportion 246 without additional connecting line and, secondly, the forming process of the extendingportion 246 is integrated into the forming process of thefirst capacitor 272 and the second capacitor 274, the fabricating method of instant disclosure can simplify the necessary steps of forming connection between thefirst capacitor 272 and the second capacitor 274. Therefore, the fabricating method has advantages such as simple process and low process cost. - Further, the extending
portion 246 is embedded in thesubstrate 210, so such structural design is beneficial for reducing the size of semiconductor devices. By connecting thefirst capacitor 272 and the second capacitor 274, the capacitance of thecapacitor structure 270 is higher than singlefirst capacitor 272 or second capacitor 274. Therefore, thecapacitor structure 270 with higher capacitance can be used for promoting the performance of high-voltage power supply and has more extensive application. -
FIG. 7 is a cross-sectional view of asemiconductor structure 300 at a stage of fabrication, in accordance with one embodiment. Adielectric layer 310 with openings is formed on thesubstrate 210 and thecapacitor structure 270. The openings are subsequently filled with afirst metal layer 320 and asecond metal layer 330 to form thesemiconductor structure 300. Compared to thesemiconductor structure 200 shown inFIG. 6B , thesemiconductor structure 300 further includes thedielectric layer 310 covering thesubstrate 210 and thecapacitor structure 270, thefirst metal layer 320 in contact with theouter conductor 240, and thesecond metal layer 330 in contact with both the firstinner conductor 262 and the secondinner conductor 264. Because thesecond metal layer 330 has continuity such that the firstinner conductor 262 is electrically connected to the secondinner conductor 264. Thecapacitor structure 270 can be connected with other components such as power supplies through thefirst metal layer 320 and thesecond metal layer 330. -
FIG. 8 is a plan view of a semiconductor structure at a stage of fabrication, in accordance with one embodiment. Acapacitor structure 470 is embedded in asubstrate 410 to form asemiconductor structure 400. Thecapacitor structure 470 includes anouter insulator 430, anouter conductor 440,inner insulators inner conductors outer conductor 440 has afirst portion 441, asecond portion 443, athird portion 445, afourth portion 447 and extendingportions first portion 441 surrounds theinner insulator 451, and theinner insulator 451 surrounds theinner conductor 461 and separates theinner conductor 461 from thefirst portion 441 to form afirst capacitor 471. Asecond capacitor 473, athird capacitor 475 and afourth capacitor 477 have the same structure as thefirst capacitor 471 so we don't give unnecessary details here. It is worth noting that thefirst capacitor 471 is connected with thesecond capacitor 473 by the extendingportion 442 and connected with thefourth capacitor 477 by the extendingportion 448. That means one capacitor can connect with two capacitors. It can be easily deduced that one capacitor is capable of connecting with more than two capacitors to increase capacitance. Therefore, by adjusting the amount of capacitors in the capacitor structure, we can easily adjust the capacitance for satisfying all types of power supplies. Moreover, by connecting sufficient amount of capacitors by extending portions, the capacitor structure can have high enough capacitance to reduce the power supply noises, reduce voltage fluctuations and maintain power and signal integrity and thus promote the performance of semiconductor devices. - Although the present invention has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein.
- It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims.
Claims (20)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/003,765 US20170213885A1 (en) | 2016-01-21 | 2016-01-21 | Semiconductor structure and fabricating method thereof |
CN201610181934.9A CN106992167A (en) | 2016-01-21 | 2016-03-28 | Semiconductor structure and preparation method thereof |
TW105109701A TWI689042B (en) | 2016-01-21 | 2016-03-28 | Semiconductor structure and fabricating method thereof |
US16/183,463 US10741636B2 (en) | 2016-01-21 | 2018-11-07 | Methods of fabricating a decoupling capacitor in a semiconductor structure |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/003,765 US20170213885A1 (en) | 2016-01-21 | 2016-01-21 | Semiconductor structure and fabricating method thereof |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/183,463 Division US10741636B2 (en) | 2016-01-21 | 2018-11-07 | Methods of fabricating a decoupling capacitor in a semiconductor structure |
Publications (1)
Publication Number | Publication Date |
---|---|
US20170213885A1 true US20170213885A1 (en) | 2017-07-27 |
Family
ID=59360629
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/003,765 Abandoned US20170213885A1 (en) | 2016-01-21 | 2016-01-21 | Semiconductor structure and fabricating method thereof |
US16/183,463 Active US10741636B2 (en) | 2016-01-21 | 2018-11-07 | Methods of fabricating a decoupling capacitor in a semiconductor structure |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/183,463 Active US10741636B2 (en) | 2016-01-21 | 2018-11-07 | Methods of fabricating a decoupling capacitor in a semiconductor structure |
Country Status (3)
Country | Link |
---|---|
US (2) | US20170213885A1 (en) |
CN (1) | CN106992167A (en) |
TW (1) | TWI689042B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10470294B2 (en) * | 2017-05-01 | 2019-11-05 | Octavo Systems Llc | Reduction of passive components in system-in-package devices |
US11171126B2 (en) | 2015-09-04 | 2021-11-09 | Octavo Systems Llc | Configurable substrate and systems |
Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5256588A (en) * | 1992-03-23 | 1993-10-26 | Motorola, Inc. | Method for forming a transistor and a capacitor for use in a vertically stacked dynamic random access memory cell |
US5394000A (en) * | 1992-07-30 | 1995-02-28 | Northern Telecom Limited | Trench capacitor structure |
US5429978A (en) * | 1994-06-22 | 1995-07-04 | Industrial Technology Research Institute | Method of forming a high density self-aligned stack in trench |
US5595926A (en) * | 1994-06-29 | 1997-01-21 | Industrial Technology Research Institute | Method for fabricating a DRAM trench capacitor with recessed pillar |
US20030057558A1 (en) * | 2001-09-12 | 2003-03-27 | Kabushiki Kaisha Toshiba | Semiconductor device and method of fabricating the same |
US20060267139A1 (en) * | 2005-05-31 | 2006-11-30 | Infineon Technologies Ag | Method of manufacturing a semiconductor device |
US20060273395A1 (en) * | 2005-02-14 | 2006-12-07 | Kazuaki Tanaka | Semiconductor device comprising an integrated circuit |
US20070001532A1 (en) * | 2005-06-30 | 2007-01-04 | Delta Electronics, Inc. | Brushless DC motor and magnetic compensation method thereof |
US20070015327A1 (en) * | 2005-07-12 | 2007-01-18 | Yi-Nan Su | Method of fabricating a trench capacitor dram device |
US20090032856A1 (en) * | 2007-07-30 | 2009-02-05 | Nanya Technology Corporation | Memory device and manufacturing method thereof |
US20090134491A1 (en) * | 2007-11-26 | 2009-05-28 | Todd Jackson Plum | Semiconductor Constructions, Methods of Forming Capacitors, And Methods of Forming DRAM Arrays |
US20110027962A1 (en) * | 2009-07-29 | 2011-02-03 | International Business Machines Corporation | Trench decoupling capacitor formed by rie lag of through silicon via (tsv) etch |
US20140015919A1 (en) * | 2011-10-21 | 2014-01-16 | Navteq B.V. | Reimaging Based on Depthmap Information |
US20140159197A1 (en) * | 2012-12-11 | 2014-06-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Self-aligned deep trench capacitor, and method for making the same |
US20160020267A1 (en) * | 2012-11-26 | 2016-01-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Low impedance high density deep trench capacitor |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6828240B2 (en) * | 2002-08-02 | 2004-12-07 | Advanced Micro Devices, Inc. | Method of manufacturing multi-level contacts by sizing of contact sizes in integrated circuits |
CN100435272C (en) * | 2005-07-01 | 2008-11-19 | 北京大学 | Method for protecting etched structure in induction coupling plasma etching |
US20090096001A1 (en) * | 2007-10-15 | 2009-04-16 | Qimonda Ag | Integrated Circuit and Method of Manufacturing the Same |
US8294240B2 (en) | 2009-06-08 | 2012-10-23 | Qualcomm Incorporated | Through silicon via with embedded decoupling capacitor |
US8525296B1 (en) | 2012-06-26 | 2013-09-03 | United Microelectronics Corp. | Capacitor structure and method of forming the same |
KR102114340B1 (en) * | 2013-07-25 | 2020-05-22 | 삼성전자주식회사 | Integrated circuit device having through-silicon via structure and decoupling capacitor and method of manufacturing the same |
-
2016
- 2016-01-21 US US15/003,765 patent/US20170213885A1/en not_active Abandoned
- 2016-03-28 TW TW105109701A patent/TWI689042B/en active
- 2016-03-28 CN CN201610181934.9A patent/CN106992167A/en active Pending
-
2018
- 2018-11-07 US US16/183,463 patent/US10741636B2/en active Active
Patent Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5256588A (en) * | 1992-03-23 | 1993-10-26 | Motorola, Inc. | Method for forming a transistor and a capacitor for use in a vertically stacked dynamic random access memory cell |
US5394000A (en) * | 1992-07-30 | 1995-02-28 | Northern Telecom Limited | Trench capacitor structure |
US5429978A (en) * | 1994-06-22 | 1995-07-04 | Industrial Technology Research Institute | Method of forming a high density self-aligned stack in trench |
US5595926A (en) * | 1994-06-29 | 1997-01-21 | Industrial Technology Research Institute | Method for fabricating a DRAM trench capacitor with recessed pillar |
US20030057558A1 (en) * | 2001-09-12 | 2003-03-27 | Kabushiki Kaisha Toshiba | Semiconductor device and method of fabricating the same |
US20060273395A1 (en) * | 2005-02-14 | 2006-12-07 | Kazuaki Tanaka | Semiconductor device comprising an integrated circuit |
US20060267139A1 (en) * | 2005-05-31 | 2006-11-30 | Infineon Technologies Ag | Method of manufacturing a semiconductor device |
US20070001532A1 (en) * | 2005-06-30 | 2007-01-04 | Delta Electronics, Inc. | Brushless DC motor and magnetic compensation method thereof |
US20070015327A1 (en) * | 2005-07-12 | 2007-01-18 | Yi-Nan Su | Method of fabricating a trench capacitor dram device |
US20090032856A1 (en) * | 2007-07-30 | 2009-02-05 | Nanya Technology Corporation | Memory device and manufacturing method thereof |
US20090134491A1 (en) * | 2007-11-26 | 2009-05-28 | Todd Jackson Plum | Semiconductor Constructions, Methods of Forming Capacitors, And Methods of Forming DRAM Arrays |
US20110027962A1 (en) * | 2009-07-29 | 2011-02-03 | International Business Machines Corporation | Trench decoupling capacitor formed by rie lag of through silicon via (tsv) etch |
US20140015919A1 (en) * | 2011-10-21 | 2014-01-16 | Navteq B.V. | Reimaging Based on Depthmap Information |
US20160020267A1 (en) * | 2012-11-26 | 2016-01-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Low impedance high density deep trench capacitor |
US20140159197A1 (en) * | 2012-12-11 | 2014-06-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Self-aligned deep trench capacitor, and method for making the same |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11171126B2 (en) | 2015-09-04 | 2021-11-09 | Octavo Systems Llc | Configurable substrate and systems |
US10470294B2 (en) * | 2017-05-01 | 2019-11-05 | Octavo Systems Llc | Reduction of passive components in system-in-package devices |
Also Published As
Publication number | Publication date |
---|---|
CN106992167A (en) | 2017-07-28 |
US10741636B2 (en) | 2020-08-11 |
TWI689042B (en) | 2020-03-21 |
US20190074351A1 (en) | 2019-03-07 |
TW201727824A (en) | 2017-08-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10950689B2 (en) | Semiconductor device with a through-substrate via hole having therein a capacitor and a through-substrate via conductor | |
EP2814053B1 (en) | High frequency semiconductor device and fabrication method for same | |
CN108777257B (en) | Backside source-drain contact for integrated circuit transistor device and method of making same | |
US9018078B2 (en) | Method of making a 3D integrated circuit | |
US8598714B2 (en) | Semiconductor device comprising through hole vias having a stress relaxation mechanism | |
US6355950B1 (en) | Substrate interconnect for power distribution on integrated circuits | |
US20190148486A1 (en) | Device isolator with reduced parasitic capacitance | |
KR20110044850A (en) | Through wafer vias and methods of making them | |
US8907410B2 (en) | TSV structure with a built-in U-shaped FET transistor for improved characterization | |
US8907382B2 (en) | Semiconductor device and fabrication method thereof | |
JP2006310726A (en) | Semiconductor device and manufacturing method thereof | |
KR20140096669A (en) | Semiconductor device and method of fabricating the same | |
US20180366540A1 (en) | Semiconductor devices comprising vias and capacitors | |
US10741636B2 (en) | Methods of fabricating a decoupling capacitor in a semiconductor structure | |
US10056369B1 (en) | Semiconductor device including buried capacitive structures and a method of forming the same | |
US10083880B2 (en) | Hybrid ETSOI structure to minimize noise coupling from TSV | |
JP2011204792A (en) | Capacitor, integrated device, high frequency switching device, and electronic apparatus | |
CN107369649B (en) | Semiconductor device and manufacturing method thereof | |
US20120049260A1 (en) | Method for forming capacitor and semiconductor device using the same | |
US20180240794A1 (en) | Semiconductor device and manufacturing method thereof | |
US20070080427A1 (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INOTERA MEMORIES, INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WU, TIEH-CHIANG;REEL/FRAME:037555/0221 Effective date: 20160118 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SUPPLEMENT NO. 3 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:041675/0105 Effective date: 20170124 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INOTERA MEMORIES, INC.;REEL/FRAME:041820/0815 Effective date: 20170222 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050695/0825 Effective date: 20190731 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |