US20160093605A1 - Semiconductor device - Google Patents
Semiconductor device Download PDFInfo
- Publication number
- US20160093605A1 US20160093605A1 US14/637,283 US201514637283A US2016093605A1 US 20160093605 A1 US20160093605 A1 US 20160093605A1 US 201514637283 A US201514637283 A US 201514637283A US 2016093605 A1 US2016093605 A1 US 2016093605A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor region
- semiconductor
- diode
- conductivity type
- opening
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 405
- 239000002019 doping agent Substances 0.000 claims abstract description 82
- 229910052785 arsenic Inorganic materials 0.000 claims description 16
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 claims description 16
- 238000000034 method Methods 0.000 claims description 10
- 239000000758 substrate Substances 0.000 claims description 7
- 229910052787 antimony Inorganic materials 0.000 claims description 3
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 claims description 3
- 239000004020 conductor Substances 0.000 claims 2
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 claims 1
- 230000015556 catabolic process Effects 0.000 description 30
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 26
- 229910052796 boron Inorganic materials 0.000 description 26
- 230000001052 transient effect Effects 0.000 description 12
- 230000003071 parasitic effect Effects 0.000 description 7
- 238000010586 diagram Methods 0.000 description 4
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 3
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 230000008859 change Effects 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- 229910052698 phosphorus Inorganic materials 0.000 description 3
- 239000011574 phosphorus Substances 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 239000013078 crystal Substances 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 238000000926 separation method Methods 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
- H10D89/601—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs
- H10D89/611—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using diodes as protective elements
-
- H01L27/0255—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
-
- H01L29/0688—
-
- H01L29/167—
-
- H01L29/36—
-
- H01L29/66106—
-
- H01L29/66136—
-
- H01L29/861—
-
- H01L29/866—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/60—Impurity distributions or concentrations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/201—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits
- H10D84/204—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits of combinations of diodes or capacitors or resistors
- H10D84/221—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits of combinations of diodes or capacitors or resistors of only diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/85—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
- H10D62/8503—Nitride Group III-V materials, e.g. AlN or GaN
Definitions
- Embodiments described herein relate generally to a semiconductor device.
- a PN diode is used as an element configuring an ESD protection circuit in a semiconductor device which includes the ESD protection circuit.
- breakdown of the PN diode is used as a method of ESD protection in some cases.
- the PN diode which configures the ESD protection circuit is generally element-separated in the semiconductor device, i.e., it is isolated from the device it is protecting.
- As a method of element-separating the PN diode in the semiconductor device there is a method of element-separating the PN diode using a dopant diffused layer.
- a dopant diffused layer to form the dopant diffused layer, an extended time period of heat treatment must be performed. Therefore, the dopant is thermally diffused in the semiconductor layer, such that a distribution of a dopant concentration in a PN junction becomes moderate in some cases.
- FIG. 1A is a schematic view which illustrates a main part of a semiconductor device according to an embodiment taken along line IA-IA of FIG. 1B .
- FIG. 1B is a schematic cross-sectional view which illustrates the main part of the semiconductor device according to the embodiment taken along line IB-IB of FIG. 1A .
- FIG. 2 is an equivalent circuit diagram of a circuit incorporated in the semiconductor device according to the embodiment.
- FIG. 3 is a block diagram which illustrates an example of a use of the semiconductor device according to the embodiment.
- FIG. 4A is a graph which illustrates a change in an dopant concentration in the vicinity of a PN junction when an dopant concentration profile on a P-side of a zener diode D 3 of the semiconductor device according to the embodiment is changed
- FIG. 4B is a graph which illustrates a current-voltage curve of a zener diode breakdown when the dopant concentration profile on the P side of the zener diode D 3 of the semiconductor device according to the embodiment is changed.
- FIG. 5 is a graph which illustrates a dopant concentration in the vicinity of the PN junction when an inclination of the dopant concentration profile on the P-side of the zener diode D 3 of the semiconductor device according to the embodiment is changed.
- FIG. 8A is a graph which illustrates a current-voltage curve when a parasitic NPN transistor present in the semiconductor device operates or does not operate
- FIG. 8B is a schematic cross-sectional view which describes an example of a factor for which the parasitic NPN transistor present in the semiconductor device operates.
- FIG. 9A is a schematic plan view which illustrates a PN diode D 2 and the zener diode D 3 of the semiconductor device according to the embodiment, and is a view which illustrates a section taken along line IXA-IXA of FIG. 9B .
- FIG. 9B is a schematic cross-sectional view which illustrates the PN diode D 2 and the zener diode D 3 of the semiconductor device according to the embodiment, and is a view which illustrates a section taken along line IXB-IXB of FIG. 9A .
- FIG. 9C is a graph which illustrates a current-voltage curve of the PN diode D 2 and the zener diode D 3 of the semiconductor device according to the embodiment.
- Exemplary embodiments provide a semiconductor device which enables ESD protection by lowering a breakdown voltage.
- a semiconductor device in general, includes a first semiconductor region of a first conductivity type, a second semiconductor region of a second conductivity type that is provided on the first semiconductor region, a third semiconductor region of a second conductivity type that is provided between the first semiconductor region and the second semiconductor region, and in which a bottom thereof is in contact with the first semiconductor region, a portion of a top on a side opposite to the bottom is in contact with the second semiconductor region, and a dopant concentration thereof is higher than an dopant concentration of the second semiconductor region.
- the device further includes a fourth semiconductor region of a first conductivity type that is selectively provided on a surface of the second semiconductor region on a side opposite to the first semiconductor region, and includes a portion of the second semiconductor region interposed between the third semiconductor region and the fourth semiconductor region, an insulating layer that is provided on the second semiconductor region and the fourth semiconductor region and having a first opening that exposes a portion of a top surface of the fourth semiconductor region, wherein a ratio of an area of the portion to an area of the top surface is from 10% to 90%, and a wiring layer that is provided on the insulating layer and connected to the fourth semiconductor region via the first opening.
- a fourth semiconductor region of a first conductivity type that is selectively provided on a surface of the second semiconductor region on a side opposite to the first semiconductor region, and includes a portion of the second semiconductor region interposed between the third semiconductor region and the fourth semiconductor region, an insulating layer that is provided on the second semiconductor region and the fourth semiconductor region and having a first opening that exposes a portion of a top surface of the
- FIG. 1A is a schematic view which illustrates a main part of a semiconductor device according to an embodiment taken along line IA-IA of FIG. 1B .
- FIG. 1B is a schematic cross-sectional view which illustrates the main part of the semiconductor device according to the embodiment, and is a view which illustrates a section taken along line IB-IB of FIG. 1A .
- a plurality of ESD protection diodes (hereinafter, for example, PN diodes D 1 , D 2 , and a zener diode D 3 , all shown in FIG. 1B ) are provided.
- a circuit is provided in the semiconductor device 1 by combining the PN diode D 1 in parallel with the series connection of diode D 2 , and the zener diode D 3 .
- the semiconductor device 1 includes a first semiconductor region (hereinafter, for example, a semiconductor region 20 ), a second semiconductor region (hereinafter, for example, a semiconductor region 30 ), a third semiconductor region (hereinafter, for example, a semiconductor region 33 ), a fourth semiconductor region (hereinafter, for example, a semiconductor region 32 ), a fifth semiconductor region (hereinafter, for example, a semiconductor region 35 ), a sixth semiconductor region (hereinafter, for example, a semiconductor region 34 ), a seventh semiconductor region (hereinafter, for example, a semiconductor region 36 ), an eighth semiconductor region (hereinafter, for example, a semiconductor region 37 ), a wiring layer 10 , an insulating layer 70 , and a protection film 71 .
- a semiconductor region 20 includes a first semiconductor region (hereinafter, for example, a semiconductor region 20 ), a second semiconductor region (hereinafter, for example, a semiconductor region 30 ), a third semiconductor region (hereinafter, for example, a semiconductor region 33
- the semiconductor region 20 is a semiconductor substrate of the semiconductor device 1 .
- a conductivity type of the semiconductor region 20 is an N ++ -type.
- the semiconductor region 20 contains arsenic (As) or antimony (Sb) as dopants thereof. Furthermore, the semiconductor region 20 may be doped with phosphorus (p).
- the semiconductor region 30 is provided on the semiconductor region 20 .
- a conductivity type of the semiconductor region 30 is a P ⁇ -type.
- the semiconductor region 30 is in contact with the semiconductor region 20 .
- the semiconductor region 30 is, for example, an epitaxially grown layer formed on the semiconductor region 20 .
- the semiconductor region 33 is selectively provided between the semiconductor region 20 and the semiconductor region 30 , such that to either side thereof, semiconductor regions 20 and 30 may be in contact with one another.
- a bottom 33 b of the semiconductor region 33 is in contact with the semiconductor region 20
- a portion of a top 33 u of a side opposite to the bottom 33 b is in contact with the semiconductor region 30 .
- a conductivity type of the semiconductor region 33 is a P + -type.
- the semiconductor region 33 is in contact with the semiconductor region 20 and the semiconductor region 30 .
- a dopant concentration of the semiconductor region 33 is higher than a dopant concentration of the semiconductor region 30 .
- the zener diode D 3 is configured of the semiconductor region 33 and the semiconductor region 20 .
- the semiconductor region 32 is selectively provided on a surface of the semiconductor region 30 on the side thereof opposite to the interface region of semiconductor region 30 and semiconductor region 20 .
- a conductivity type of the semiconductor region 32 is an N + -type.
- a portion of the semiconductor region 30 extending over the upper surface 33 u of the semiconductor region 33 extends between the semiconductor region 32 and the semiconductor region 33 .
- the semiconductor region 32 is in contact with the semiconductor region 30 .
- the PN diode D 2 is configured of the semiconductor region 32 and the semiconductor region 30 .
- the semiconductor region 35 is selectively provided between the semiconductor region 20 and the semiconductor region 30 .
- a bottom 35 b of the semiconductor region 35 is in contact with the semiconductor region 20
- a portion of a top 35 u of the semiconductor region 35 on a side opposite to the bottom 35 b thereof is in contact with the semiconductor region 30 .
- a conductivity type of the semiconductor region 35 is an N + -type.
- the semiconductor region 35 is selectively provided between the semiconductor region 20 and the semiconductor region 30 where the semiconductor region 33 is not provided, and is spaced therefrom by an interface region between the semiconductor region 20 and the semiconductor region 30 .
- the semiconductor region 35 is in contact with the semiconductor region 20 and the semiconductor region 30 .
- the dopant concentration of the semiconductor region 35 is lower than the dopant concentration of the semiconductor region 20 .
- the PN diode D 1 is configured with the semiconductor region 35 and the semiconductor region 30 .
- the semiconductor region 34 is selectively provided on a surface of the semiconductor region 30 on a side thereof opposite to the side of the semiconductor region 30 in contact with semiconductor region 20 between semiconductor regions 33 , 35 .
- the conductivity type of the semiconductor region 34 is a P + -type.
- the semiconductor region 34 is selectively provided on the surface of the semiconductor region 30 at a location thereof where the semiconductor region 32 is not provided. A portion of the semiconductor region 30 on the semiconductor region 35 extends between the semiconductor region 34 and the semiconductor region 35 .
- the semiconductor region 36 is provided on the semiconductor region 33 .
- the semiconductor region 36 is in contact with the semiconductor region 30 located on the semiconductor region 33 .
- the semiconductor region 36 surrounds the portion of the semiconductor region 30 located on the semiconductor region 33 ( FIG. 1A ).
- the conductivity type of the semiconductor region 36 is a P + -type.
- the semiconductor region 36 is connected to, and contacts, the semiconductor region 33 .
- the semiconductor region 36 forms or creates an element separation region in which the PN diode D 2 and the zener diode D 3 are separated from the semiconductor region 30 .
- the semiconductor region 37 is provided on the semiconductor region 35 .
- the semiconductor region 37 is in contact with the semiconductor region 30 on the semiconductor region 35 .
- the semiconductor region 37 surrounds the portion of the semiconductor region 30 located on the semiconductor region 35 ( FIG. 1A ).
- the conductivity type of the semiconductor region 37 is an N + -type.
- the semiconductor region 37 is connected to the semiconductor region 35 .
- the semiconductor region 37 forms or creates an element separation region in which the PN diode D 1 is separated from the semiconductor region 30 .
- the semiconductor 33 , the semiconductor region 32 , the semiconductor region 35 , the semiconductor region 34 , the semiconductor region 36 , and the semiconductor region 37 are dopant diffusion regions which are formed by an injection of dopant elements into the semiconductor region 20 or the semiconductor region 30 and a heating.
- the insulating layer 70 is provided on each of the semiconductor region 30 , the semiconductor region 32 , the semiconductor region 34 , the semiconductor region 36 , and the semiconductor region 37 .
- a first opening (hereinafter, for example, an opening 70 h 1 ) extends through insulating layer to expose a portion the top surface 32 u of the semiconductor region 32 and a second opening (hereinafter, for example, an opening 70 h 2 ) extends through insulating layer 70 to expose a portion of a top surface 34 u of the semiconductor region 34 , are provided in the insulating layer 70 .
- a wiring layer 10 is provided on the insulating layer 70 and extends inwardly of openings 70 h 1 and 70 h 2 .
- the wiring layer 10 is connected to the semiconductor region 32 via the opening 70 h 1 .
- the wiring layer 10 is connected to the semiconductor region 34 via the opening 70 h 2 .
- the wiring layer 10 is in ohmic contact with the semiconductor region 32 and the semiconductor region 34 .
- the protection film 71 is provided on each of the insulating layer 70 and the wiring layer 10 .
- a main component of each semiconductor region is, for example, silicon (Si).
- the main component of each semiconductor region may be a silicon carbide (SiC), a nitride gallium (GaN).
- an N-type (first conductivity type) dopant concentration is lowered in an order of N ++ -type to N + -type.
- a P-type (second conductivity type) dopant concentration is lowered in an order of p + -type to p-type.
- N-type dopant element for example, arsenic (As), antimony (Sb), phosphorus (p), or the like is applied.
- P-type dopant element for example, boron (B) or the like is applied.
- a material of the wiring layer 10 is a metal which includes at least one of the group of aluminum (Al), titanium (Ti), nickel (Ni), tungsten (W), gold (Au), and the like.
- a material of the insulating layer 70 includes, for example, a silicon oxide, a silicon nitride, and the like.
- FIG. 2 is an equivalent circuit diagram illustrating a circuit incorporated in the semiconductor device according to the embodiment.
- a crowbar circuit is configured as an example.
- a set of diodes including, for example, a series connection of the PN diode D 2 and the zener diode D 3 are connected in parallel with the PN diode D 1 .
- a potential of the semiconductor region 20 is set to be a ground potential.
- the PN diode D 2 when a negative transient voltage is applied to the wiring layer 10 , the PN diode D 2 is biased in a forward direction, the zener diode D 3 is biased in a reverse direction, and the PN diode D 1 is biased in the reverse direction, respectively.
- the breakdown voltage of the zener diode D 3 may be arbitrarily set. Accordingly, the breakdown voltage of the zener diode D 3 is set to be lower than the breakdown voltage of the PN diode D 1 , whereby a current does not flow in the reverse direction in the PN diode D 1 , but flows in the reverse direction in the zener diode D 3 . Accordingly, a transient current (surge current) flows (arrow A) from the semiconductor region 20 to the wiring layer 10 through the zener diode D 3 and the PN diode D 2 .
- surge current flows (arrow A) from the semiconductor region 20 to the wiring layer 10 through the zener diode D 3 and the PN diode D 2 .
- the PN diode D 2 when a positive transient voltage is applied to the wiring layer 10 , the PN diode D 2 is biased in the reverse direction, the zener diode D 3 is biased in the forward direction, and the PN diode D 1 is biased in the forward direction, respectively.
- a forward direction voltage of the PN diode D 1 is set to be lower than a breakdown voltage of the PN diode D 2 , a transient current flows (arrow B) from the wiring layer 10 to the semiconductor region 20 through the PN diode D 1 .
- FIG. 3 is a block diagram which illustrates an example of a use of the semiconductor device according to the embodiment.
- the semiconductor device 1 is incorporated in, for example, an electronic product 500 .
- the electronic product 500 includes a protection circuit 501 in addition to an ESD protection diode (semiconductor device 1 ).
- the protection circuit 501 is connected to a contactor 503 .
- the semiconductor device 1 is provided between the protection circuit 501 and the contactor 503 .
- An electronic circuit 502 in the electronic product 500 is protected from an external transient current by the semiconductor device 1 and the protection circuit 501 .
- the contactor 503 is, for example, an electronic part attached to the electronic product 500 .
- a transient current I flows into the electronic product 500 from the contact 503 .
- the transient current I be preferentially absorbed by the semiconductor device 1 rather than the protection circuit 501 . Accordingly, it is difficult for the transient current I to flow in the protection circuit 501 provided in a rear of the semiconductor device 1 , thereby preventing the protection circuit 501 from being damaged.
- a dynamic resistance (Rdyn) of the semiconductor device 1 when the transient current I flows into the semiconductor device 1 , be low.
- the dynamic resistance of the semiconductor device 1 when the dynamic resistance of the semiconductor device 1 is high, the transient current I is not absorbed in the semiconductor device 1 , and the transient current I flows in the protection circuit 501 , whereby the protection circuit 501 itself may be damaged.
- the snap back phenomenon refers to a phenomenon in which a current rise generally occurs in response to a voltage rise in a current-voltage curve, but when a voltage is increased to exceed a certain voltage, a current is increased despite a lowering of the voltage.
- the snap-back phenomenon is caused, whereby low resistance of the dynamic resistance is realized.
- FIG. 4A is a graph which illustrates a change in an dopant concentration in the vicinity of a PN junction when an dopant concentration profile on a P-side of the zener diode D 3 of the semiconductor device according to the embodiment is changed
- FIG. 4B is a graph which illustrates a current-voltage curve of a zener diode breakdown when the dopant concentration profile on the P side of the zener diode D 3 of the semiconductor device according to the embodiment is changed.
- a horizontal axis of FIG. 4A indicates a depth ( ⁇ m) of the semiconductor region 20 at which the dopant concentration is present, and a vertical axis indicates a dopant concentration (atoms/cm 3 ).
- dopant concentration profiles of arsenic (As), and boron (B) are illustrated.
- a dopant concentration at a point at which a dopant concentration profile of arsenic (As) intersects with a dopant concentration profile of boron (B) is defined as “intersection concentration”.
- boron (B) three examples in which the intersection concentration is changed are exemplified.
- the X-axis location (depth of intersection) between curve B- 2 of an dopant concentration profile of boron (B) and a curve As of the dopant concentration profile of arsenic (As) is set as the reference depth (0.0 ⁇ m)
- the location on the X axis (relative depth of intersection) of the intersection between a curve B- 1 of an dopant concentration profile of boron (B) and the curve As of an dopant concentration profile of arsenic (As) deviates by ⁇ 0.2 ⁇ m from the reference location (As concentration of about 1 ⁇ 10 19 atoms/cm 2 ).
- the x axis location (relative depth of intersection) of an intersection between a curve B- 3 of a dopant concentration profile of boron (B) and the curve As of a dopant concentration profile of arsenic (As) in the X-axis deviates by +1.0 ⁇ m from the reference location (B concentration of about 1 ⁇ 10 15 atoms/cm 2 ).
- B concentration of about 1 ⁇ 10 15 atoms/cm 2
- an absolute value of a breakdown voltage (VBR) when the dopant concentration profile of boron (B) is that depicted in curve B- 3 is about 9.1 V (current 1 mA)
- an absolute value of a breakdown voltage (VBR) when the dopant concentration profile of boron (B) is the curve B- 1 is about 7.2 V (current 1 mA). That is, it is known that the absolute value of a breakdown voltage (VBR) decreases as the intersection concentration increases. As an example of the factor, it is considered that extension of a depletion layer in the vicinity of the PN junction when a reverse bias is applied is suppressed as the intersection concentration increases.
- a dopant concentration of the semiconductor region 20 or a dopant concentration of the semiconductor region 33 in a junction in which the semiconductor region 20 and the semiconductor region 33 are joined is 1 ⁇ 10 17 (atoms/cm 3 ) or more, it is known that an absolute value of a voltage VBR is about 7.2 to 7.6 V (at a current of 1 mA).
- FIG. 4B without changing the dopant concentration profile of arsenic (As), a current-voltage curve of a zener diode breakdown when the dopant concentration profile of boron (B) is changed is illustrated.
- the leakage current of the zener diode D 3 is a current flowing before a breakdown of the zener diode D 3 when applying a reverse bias to the zener diode D 3 .
- the intercept between the curve B- 3 of the dopant concentration profile of boron (B) and the curve As of the dopant concentration profile of arsenic (As) is shifted on the x-axis by +1.0 ⁇ m is about 9.4 ⁇ 10 ⁇ 11 (A) (at a voltage of 3.3 V).
- FIG. 5 is a graph which illustrates a dopant concentration in the vicinity of the PN junction when the slope of the dopant concentration profile on the P side of the zener diode D 3 of the semiconductor device according to the embodiment is changed.
- a horizontal axis of FIG. 5 is a distance ( ⁇ m), and a vertical axis is a dopant concentration (atoms/cm 3 ).
- an intersection concentration between each curve B- 1 ′, B- 2 ′, and B- 3 ′ of the dopant concentration profile of boron (B) and the curve As of the dopant concentration profile of arsenic (As) corresponds to approximately 5 ⁇ 10 18 (atoms/cm3).
- the slopes of the curves of the dopant concentration profile become steeper in an order of the curve B- 1 ′, the curve B- 2 ′, and the curve B- 3 ′.
- the breakdown voltage VBR tends to be lower as the slope of the curve representing the dopant concentration versus depth profile becomes steeper.
- an absolute value of the breakdown voltage (VBR) when the dopant concentration versus depth profile of boron (B) is represented by curve B- 1 ′ is about 7.7 V (current 1 mA)
- an absolute value of the breakdown voltage VBR when the dopant concentration versus depth profile of boron (B) is represented by curve B- 2 ′ is about 7.6 V (current 1 mA)
- an absolute value of the breakdown voltage (VBR) when the of boron (B) is represented by curve B- 3 ′ is about 5.3 V (current 1 mA). It is believed that this is because the extension of the depletion layer in the vicinity of the PN junction when a reverse bias is applied is further suppressed as the dopant concentration profile of boron (B) becomes steeper.
- the leakage current of the zener diode D 3 is relatively decreased compared to when the intersection concentration of boron and arsenic is changed.
- the current value is about 4.5 ⁇ 10 ⁇ 10 (A) (at a voltage of 3.3 V) when the dopant concentration profile of boron (B) is the curve B- 3 ′
- a current value is about 4.6 ⁇ 10 ⁇ 10 (A) (at a voltage of 3.3 V) when the dopant concentration profile of boron (B) is the curve B- 2 ′
- a current value is about 3.6 ⁇ 10 ⁇ 10 (A) (at a voltage of 3.3 V) when the dopant concentration profile of boron (B) is the curve B- 1 ′
- FIG. 6A depicts the dopant concentration profile in a depth direction of a semiconductor device according to a reference example, and illustrates a dopant concentration taken along line X-Y of FIG. 6B .
- FIG. 6B is a schematic cross-sectional view which illustrates the semiconductor device according to the reference example.
- the dopant concentration profile is measured by, for example, SIMS.
- a conductivity type of each semiconductor region is reversed to a conductivity type of the semiconductor device 1 . That is, an N-type semiconductor region of the semiconductor device 1 becomes a P-type semiconductor region in the semiconductor device 100 , and a P-type semiconductor region of the semiconductor device 1 becomes an N-type semiconductor region in the semiconductor device 100 .
- a P ++ -type semiconductor region 200 is used as a semiconductor substrate.
- An N ⁇ -type semiconductor region 300 is formed on the semiconductor region 200 by the epitaxial growth.
- An N + -type semiconductor region 330 is provided between the semiconductor region 200 and the semiconductor region 300 .
- the semiconductor region 200 contains boron (B), and the semiconductor region 300 contains phosphorus (p).
- a diffusion coefficient of boron (B) in a silicon crystal is higher than a diffusion coefficient of arsenic (As) in the silicon crystal. Accordingly, boron (B) diffuses from the semiconductor region 200 into the semiconductor region 300 during the process of manufacturing the semiconductor device 100 . As a result, in the semiconductor device 100 , there is a possibility that the dopant concentration profile of boron (B) in the zener diode D 3 becomes moderated, and leakage current of the zener diode D 3 cannot be sufficiently suppressed.
- FIG. 7A illustrates the dopant concentration profile in the depth direction of the semiconductor device according to the embodiment, and is a graph which illustrates the dopant concentration taken along line X-Y of FIG. 7B .
- FIG. 7B is a schematic cross-sectional view which illustrates the semiconductor device according to the embodiment.
- the dopant concentration profile is measured by, for example, the SIMS.
- an N ++ -type semiconductor region 20 is used as a semiconductor substrate in the semiconductor device 1 according to the embodiment.
- the semiconductor region 20 contains arsenic (As) as the n type dopant.
- arsenic (As) is unlikely to be diffused from the semiconductor region 20 to the semiconductor region 30 , and the dopant concentration profile of boron (B) in the zener diode D 3 becomes steeper than in the semiconductor device 100 . Accordingly, it is possible to reduce a breakdown voltage and to suppress the leakage current of the zener diode D 3 in the semiconductor device 1 , compared to the leakage current in the semiconductor device 100
- a parasitic NPN transistor present in the semiconductor device 1 operates and a carrier in the semiconductor device 1 is increased, thereby further reducing the clamping voltage.
- FIG. 8A is a graph which illustrates a current-voltage curve when a parasitic NPN transistor present in the semiconductor device operates or does not operate
- FIG. 8B is a schematic cross-sectional view which describes an example of a factor for which the parasitic NPN transistor present in the semiconductor device operates.
- the current-voltage curve illustrated in FIG. 8A is a current-voltage curve of the PN diode D 2 and the zener diode D 3 which are connected in series.
- the horizontal axis of FIG. 8A is a reverse bias voltage.
- a current-voltage curve of the semiconductor device 100 according to the reference example is illustrated in FIG. 8A as curve S.B.
- an NPN transistor is configured to have not only the PN diode D 2 and the zener diode D 3 , but also the N + -type semiconductor region 32 (emitter)/the P ⁇ -type semiconductor region 30 , and the P + -type semiconductor region 33 (base)/the N ++ -type semiconductor region 20 (collector).
- the parasitic NPN transistor is not embedded in the semiconductor device 100 according to the reference example. Accordingly, a snap-back of the NPN transistor does not occur, but a breakdown voltage (curve VBR) of the semiconductor device 100 becomes higher than a breakdown voltage of the semiconductor device 1 .
- FIG. 9A is a schematic plan view which illustrates the PN diode D 2 and the zener diode D 3 of the semiconductor device according to the embodiment, and is a view which illustrates a section taken along line IXA-IXA of FIG. 9B .
- FIG. 9B is a schematic cross-sectional view which illustrates the PN diode D 2 and the zener diode D 3 of the semiconductor device according to the embodiment, and is a view which illustrates a section taken along line IXB-IXB of FIG. 9A .
- FIG. 9C is a graph which illustrates a current-voltage curve of the PN diode D 2 and the zener diode D 3 of the semiconductor device according to the embodiment.
- the current-voltage curve illustrated in FIG. 9C is a current-voltage curve of the PN diode D 2 and the zener diode D 3 connected in series.
- a horizontal axis of FIG. 9C indicates a voltage on a reverse bias side.
- FIG. 9C illustrates a change in snap-back when a ratio of an opening area Sp to an area Sa of the top surface 34 u of the semiconductor region 32 is changed.
- the electrons injected in the P ⁇ -type semiconductor region 30 and the P + -type semiconductor region 33 from the N + -type semiconductor region 32 are insufficient, a base current in the P ⁇ -type semiconductor region 30 and the P + -type semiconductor region 33 is unlikely to increase. That is, the NPN transistor is unlikely to be turned on.
- breakdown current becomes a base current to cause a snap-back after a breakdown of the zener diode D 3 .
- the clamping voltage is determined by a sole breakdown voltage of the zener diode D 3 , and the clamping voltage is not lowered in some cases.
- snap-back occurs by using the parasitic NPN transistor of the semiconductor device 1 to lower a breakdown voltage of the zener diode D 3 and to suppress a leakage current of the zener diode D 3 . Accordingly, it is possible to reduce a clamping voltage of a protection circuit connected to the semiconductor device 1 , thereby reliably ensuring ESD protection.
- “on” in an expression that “a portion A is provided on a portion B” is used to mean a case where the portion A does not come into contact with the portion B and the portion A is provided above the portion B in addition to a case where the portion A comes into contact with the portion B and the portion A is provided on the portion B.
- “the portion A is provided on the portion B” may be applied to a case where the portion A and the portion Bare reversed and the portion A is positioned below the portion B, or a case where the portion A and the portion B are horizontally provided in the same line with each other. This is because the structure of the semiconductor device is not changed between before and after the rotation even if the semiconductor device according to the embodiment is rotated.
- the embodiments are described with reference to the specific examples. However, the embodiments are not limited to the specific examples. That is, one in which those skilled in the art apply appropriate design changes to those specific examples is included in the range of the embodiments as long as it includes the characteristics of the embodiments.
- Each element included in the specific examples and, a disposition, a material, a condition, a shape, a size thereof, and the like are not limited to those which are illustrated above and can be appropriately changed.
- each of the elements included in each embodiment can be combined as long as it is technically possible and the combination is included in the range of the embodiments as long as each of the elements includes the characteristics of the embodiments.
- those skilled in the art can derive various modified examples and corrected examples, and the modified examples and the corrected examples are understood to be also included in the range of the embodiments.
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
- Physics & Mathematics (AREA)
- Geometry (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
Abstract
Description
- This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2014-196403, filed Sep. 26, 2014, the entire contents of which are incorporated herein by reference.
- Embodiments described herein relate generally to a semiconductor device.
- In general, a PN diode is used as an element configuring an ESD protection circuit in a semiconductor device which includes the ESD protection circuit. In addition, breakdown of the PN diode is used as a method of ESD protection in some cases.
- Here, the PN diode which configures the ESD protection circuit is generally element-separated in the semiconductor device, i.e., it is isolated from the device it is protecting. As a method of element-separating the PN diode in the semiconductor device, there is a method of element-separating the PN diode using a dopant diffused layer. However, to form the dopant diffused layer, an extended time period of heat treatment must be performed. Therefore, the dopant is thermally diffused in the semiconductor layer, such that a distribution of a dopant concentration in a PN junction becomes moderate in some cases.
- When the distribution of the dopant concentration in the PN junction becomes moderate, a breakdown voltage of the PN diode is unlikely to be lowered. Therefore, a clamp voltage of a protection circuit provided downstream of the ESD protection circuit is unlikely to be lowered.
-
FIG. 1A is a schematic view which illustrates a main part of a semiconductor device according to an embodiment taken along line IA-IA ofFIG. 1B .FIG. 1B is a schematic cross-sectional view which illustrates the main part of the semiconductor device according to the embodiment taken along line IB-IB ofFIG. 1A . -
FIG. 2 is an equivalent circuit diagram of a circuit incorporated in the semiconductor device according to the embodiment. -
FIG. 3 is a block diagram which illustrates an example of a use of the semiconductor device according to the embodiment. -
FIG. 4A is a graph which illustrates a change in an dopant concentration in the vicinity of a PN junction when an dopant concentration profile on a P-side of a zener diode D3 of the semiconductor device according to the embodiment is changed, andFIG. 4B is a graph which illustrates a current-voltage curve of a zener diode breakdown when the dopant concentration profile on the P side of the zener diode D3 of the semiconductor device according to the embodiment is changed. -
FIG. 5 is a graph which illustrates a dopant concentration in the vicinity of the PN junction when an inclination of the dopant concentration profile on the P-side of the zener diode D3 of the semiconductor device according to the embodiment is changed. -
FIG. 6A is a dopant concentration profile in a depth direction of a semiconductor device according to a reference example, and is a graph which illustrates a dopant concentration taken along line X-Y ofFIG. 6B .FIG. 6B is a schematic cross-sectional view which illustrates the semiconductor device according to the reference example. -
FIG. 7A is a dopant concentration profile in the depth direction of the semiconductor device according to the embodiment, and is a graph which illustrates a dopant concentration taken along line X-Y ofFIG. 7B .FIG. 7B is a schematic cross-sectional view which illustrates the semiconductor device according to the embodiment. -
FIG. 8A is a graph which illustrates a current-voltage curve when a parasitic NPN transistor present in the semiconductor device operates or does not operate, andFIG. 8B is a schematic cross-sectional view which describes an example of a factor for which the parasitic NPN transistor present in the semiconductor device operates. -
FIG. 9A is a schematic plan view which illustrates a PN diode D2 and the zener diode D3 of the semiconductor device according to the embodiment, and is a view which illustrates a section taken along line IXA-IXA ofFIG. 9B .FIG. 9B is a schematic cross-sectional view which illustrates the PN diode D2 and the zener diode D3 of the semiconductor device according to the embodiment, and is a view which illustrates a section taken along line IXB-IXB ofFIG. 9A .FIG. 9C is a graph which illustrates a current-voltage curve of the PN diode D2 and the zener diode D3 of the semiconductor device according to the embodiment. - Exemplary embodiments provide a semiconductor device which enables ESD protection by lowering a breakdown voltage.
- In general, according to one embodiment, a semiconductor device includes a first semiconductor region of a first conductivity type, a second semiconductor region of a second conductivity type that is provided on the first semiconductor region, a third semiconductor region of a second conductivity type that is provided between the first semiconductor region and the second semiconductor region, and in which a bottom thereof is in contact with the first semiconductor region, a portion of a top on a side opposite to the bottom is in contact with the second semiconductor region, and a dopant concentration thereof is higher than an dopant concentration of the second semiconductor region. The device further includes a fourth semiconductor region of a first conductivity type that is selectively provided on a surface of the second semiconductor region on a side opposite to the first semiconductor region, and includes a portion of the second semiconductor region interposed between the third semiconductor region and the fourth semiconductor region, an insulating layer that is provided on the second semiconductor region and the fourth semiconductor region and having a first opening that exposes a portion of a top surface of the fourth semiconductor region, wherein a ratio of an area of the portion to an area of the top surface is from 10% to 90%, and a wiring layer that is provided on the insulating layer and connected to the fourth semiconductor region via the first opening.
- Hereinafter, each embodiment will be described with reference to the drawings. In addition, in the following description, the same reference numerals are applied to the same members, and a description of members which are described once will be appropriately omitted.
-
FIG. 1A is a schematic view which illustrates a main part of a semiconductor device according to an embodiment taken along line IA-IA ofFIG. 1B .FIG. 1B is a schematic cross-sectional view which illustrates the main part of the semiconductor device according to the embodiment, and is a view which illustrates a section taken along line IB-IB ofFIG. 1A . - In a
semiconductor device 1 according to the embodiment, a plurality of ESD protection diodes (hereinafter, for example, PN diodes D1, D2, and a zener diode D3, all shown inFIG. 1B ) are provided. A circuit is provided in thesemiconductor device 1 by combining the PN diode D1 in parallel with the series connection of diode D2, and the zener diode D3. - The
semiconductor device 1 includes a first semiconductor region (hereinafter, for example, a semiconductor region 20), a second semiconductor region (hereinafter, for example, a semiconductor region 30), a third semiconductor region (hereinafter, for example, a semiconductor region 33), a fourth semiconductor region (hereinafter, for example, a semiconductor region 32), a fifth semiconductor region (hereinafter, for example, a semiconductor region 35), a sixth semiconductor region (hereinafter, for example, a semiconductor region 34), a seventh semiconductor region (hereinafter, for example, a semiconductor region 36), an eighth semiconductor region (hereinafter, for example, a semiconductor region 37), awiring layer 10, aninsulating layer 70, and aprotection film 71. - The
semiconductor region 20 is a semiconductor substrate of thesemiconductor device 1. A conductivity type of thesemiconductor region 20 is an N++-type. Thesemiconductor region 20 contains arsenic (As) or antimony (Sb) as dopants thereof. Furthermore, thesemiconductor region 20 may be doped with phosphorus (p). - The
semiconductor region 30 is provided on thesemiconductor region 20. A conductivity type of thesemiconductor region 30 is a P−-type. Thesemiconductor region 30 is in contact with thesemiconductor region 20. Thesemiconductor region 30 is, for example, an epitaxially grown layer formed on thesemiconductor region 20. - The
semiconductor region 33 is selectively provided between thesemiconductor region 20 and thesemiconductor region 30, such that to either side thereof,semiconductor regions semiconductor region 33 is in contact with thesemiconductor region 20, and a portion of a top 33 u of a side opposite to the bottom 33 b is in contact with thesemiconductor region 30. A conductivity type of thesemiconductor region 33 is a P+-type. Thesemiconductor region 33 is in contact with thesemiconductor region 20 and thesemiconductor region 30. A dopant concentration of thesemiconductor region 33 is higher than a dopant concentration of thesemiconductor region 30. The zener diode D3 is configured of thesemiconductor region 33 and thesemiconductor region 20. - The
semiconductor region 32 is selectively provided on a surface of thesemiconductor region 30 on the side thereof opposite to the interface region ofsemiconductor region 30 andsemiconductor region 20. A conductivity type of thesemiconductor region 32 is an N+-type. A portion of thesemiconductor region 30 extending over theupper surface 33 u of thesemiconductor region 33 extends between thesemiconductor region 32 and thesemiconductor region 33. Thesemiconductor region 32 is in contact with thesemiconductor region 30. The PN diode D2 is configured of thesemiconductor region 32 and thesemiconductor region 30. - The
semiconductor region 35 is selectively provided between thesemiconductor region 20 and thesemiconductor region 30. For example, a bottom 35 b of thesemiconductor region 35 is in contact with thesemiconductor region 20, and a portion of a top 35 u of thesemiconductor region 35 on a side opposite to the bottom 35 b thereof is in contact with thesemiconductor region 30. A conductivity type of thesemiconductor region 35 is an N+-type. Thesemiconductor region 35 is selectively provided between thesemiconductor region 20 and thesemiconductor region 30 where thesemiconductor region 33 is not provided, and is spaced therefrom by an interface region between thesemiconductor region 20 and thesemiconductor region 30. Thesemiconductor region 35 is in contact with thesemiconductor region 20 and thesemiconductor region 30. The dopant concentration of thesemiconductor region 35 is lower than the dopant concentration of thesemiconductor region 20. The PN diode D1 is configured with thesemiconductor region 35 and thesemiconductor region 30. - The
semiconductor region 34 is selectively provided on a surface of thesemiconductor region 30 on a side thereof opposite to the side of thesemiconductor region 30 in contact withsemiconductor region 20 betweensemiconductor regions semiconductor region 34 is a P+-type. Thesemiconductor region 34 is selectively provided on the surface of thesemiconductor region 30 at a location thereof where thesemiconductor region 32 is not provided. A portion of thesemiconductor region 30 on thesemiconductor region 35 extends between thesemiconductor region 34 and thesemiconductor region 35. - The
semiconductor region 36 is provided on thesemiconductor region 33. Thesemiconductor region 36 is in contact with thesemiconductor region 30 located on thesemiconductor region 33. Thesemiconductor region 36 surrounds the portion of thesemiconductor region 30 located on the semiconductor region 33 (FIG. 1A ). The conductivity type of thesemiconductor region 36 is a P+-type. Thesemiconductor region 36 is connected to, and contacts, thesemiconductor region 33. Thesemiconductor region 36 forms or creates an element separation region in which the PN diode D2 and the zener diode D3 are separated from thesemiconductor region 30. - The
semiconductor region 37 is provided on thesemiconductor region 35. Thesemiconductor region 37 is in contact with thesemiconductor region 30 on thesemiconductor region 35. Thesemiconductor region 37 surrounds the portion of thesemiconductor region 30 located on the semiconductor region 35 (FIG. 1A ). The conductivity type of thesemiconductor region 37 is an N+-type. Thesemiconductor region 37 is connected to thesemiconductor region 35. Thesemiconductor region 37 forms or creates an element separation region in which the PN diode D1 is separated from thesemiconductor region 30. - The
semiconductor 33, thesemiconductor region 32, thesemiconductor region 35, thesemiconductor region 34, thesemiconductor region 36, and thesemiconductor region 37 are dopant diffusion regions which are formed by an injection of dopant elements into thesemiconductor region 20 or thesemiconductor region 30 and a heating. - The insulating
layer 70 is provided on each of thesemiconductor region 30, thesemiconductor region 32, thesemiconductor region 34, thesemiconductor region 36, and thesemiconductor region 37. A first opening (hereinafter, for example, an opening 70 h 1) extends through insulating layer to expose a portion thetop surface 32 u of thesemiconductor region 32 and a second opening (hereinafter, for example, an opening 70 h 2) extends through insulatinglayer 70 to expose a portion of atop surface 34 u of thesemiconductor region 34, are provided in the insulatinglayer 70. - A
wiring layer 10 is provided on the insulatinglayer 70 and extends inwardly of openings 70h 1 and 70h 2. Thewiring layer 10 is connected to thesemiconductor region 32 via the opening 70h 1. In addition, thewiring layer 10 is connected to thesemiconductor region 34 via the opening 70h 2. - The
wiring layer 10 is in ohmic contact with thesemiconductor region 32 and thesemiconductor region 34. Theprotection film 71 is provided on each of the insulatinglayer 70 and thewiring layer 10. - A main component of each semiconductor region is, for example, silicon (Si). In addition, the main component of each semiconductor region may be a silicon carbide (SiC), a nitride gallium (GaN). Moreover, in the embodiment, unless otherwise noted, an N-type (first conductivity type) dopant concentration is lowered in an order of N++-type to N+-type. In addition, in the embodiment a P-type (second conductivity type) dopant concentration is lowered in an order of p+-type to p-type.
- As an N-type dopant element, for example, arsenic (As), antimony (Sb), phosphorus (p), or the like is applied. As a P-type dopant element, for example, boron (B) or the like is applied.
- A material of the
wiring layer 10 is a metal which includes at least one of the group of aluminum (Al), titanium (Ti), nickel (Ni), tungsten (W), gold (Au), and the like. In addition, a material of the insulatinglayer 70 includes, for example, a silicon oxide, a silicon nitride, and the like. -
FIG. 2 is an equivalent circuit diagram illustrating a circuit incorporated in the semiconductor device according to the embodiment. - In the
semiconductor device 1, a crowbar circuit is configured as an example. For example, a set of diodes including, for example, a series connection of the PN diode D2 and the zener diode D3 are connected in parallel with the PN diode D1. A potential of thesemiconductor region 20 is set to be a ground potential. - For example, when a negative transient voltage is applied to the
wiring layer 10, the PN diode D2 is biased in a forward direction, the zener diode D3 is biased in a reverse direction, and the PN diode D1 is biased in the reverse direction, respectively. - The breakdown voltage of the zener diode D3 may be arbitrarily set. Accordingly, the breakdown voltage of the zener diode D3 is set to be lower than the breakdown voltage of the PN diode D1, whereby a current does not flow in the reverse direction in the PN diode D1, but flows in the reverse direction in the zener diode D3. Accordingly, a transient current (surge current) flows (arrow A) from the
semiconductor region 20 to thewiring layer 10 through the zener diode D3 and the PN diode D2. - On the other hand, when a positive transient voltage is applied to the
wiring layer 10, the PN diode D2 is biased in the reverse direction, the zener diode D3 is biased in the forward direction, and the PN diode D1 is biased in the forward direction, respectively. When a forward direction voltage of the PN diode D1 is set to be lower than a breakdown voltage of the PN diode D2, a transient current flows (arrow B) from thewiring layer 10 to thesemiconductor region 20 through the PN diode D1. -
FIG. 3 is a block diagram which illustrates an example of a use of the semiconductor device according to the embodiment. - The
semiconductor device 1 is incorporated in, for example, anelectronic product 500. Theelectronic product 500 includes aprotection circuit 501 in addition to an ESD protection diode (semiconductor device 1). Theprotection circuit 501 is connected to acontactor 503. Thesemiconductor device 1 is provided between theprotection circuit 501 and thecontactor 503. Anelectronic circuit 502 in theelectronic product 500 is protected from an external transient current by thesemiconductor device 1 and theprotection circuit 501. Thecontactor 503 is, for example, an electronic part attached to theelectronic product 500. - For example, it is assumed that a transient current I flows into the
electronic product 500 from thecontact 503. In this case, it is desirable that the transient current I be preferentially absorbed by thesemiconductor device 1 rather than theprotection circuit 501. Accordingly, it is difficult for the transient current I to flow in theprotection circuit 501 provided in a rear of thesemiconductor device 1, thereby preventing theprotection circuit 501 from being damaged. - In order that the transient current I is preferentially absorbed in the
semiconductor device 1, it is desirable that a dynamic resistance (Rdyn) of thesemiconductor device 1, when the transient current I flows into thesemiconductor device 1, be low. For example, when the dynamic resistance of thesemiconductor device 1 is high, the transient current I is not absorbed in thesemiconductor device 1, and the transient current I flows in theprotection circuit 501, whereby theprotection circuit 501 itself may be damaged. - Furthermore, in order to lower a voltage applied to the
protection circuit 501 to electrically protect theprotection circuit 501, it is desirable to lower an absolute value of a breakdown voltage VBR of the zener diode D3. Accordingly, the voltage (clamp voltage) applied to theprotection circuit 501 becomes lower. - However, when the absolute value of the breakdown voltage VBR of the zener diode D3 is lowered, it is necessary to sufficiently suppress leakage current which occurs when reverse bias is applied to the zener diode D3. Accordingly, a snap-back phenomenon within the
semiconductor device 1 is caused. Here, the snap back phenomenon refers to a phenomenon in which a current rise generally occurs in response to a voltage rise in a current-voltage curve, but when a voltage is increased to exceed a certain voltage, a current is increased despite a lowering of the voltage. In thesemiconductor device 1, the snap-back phenomenon is caused, whereby low resistance of the dynamic resistance is realized. -
FIG. 4A is a graph which illustrates a change in an dopant concentration in the vicinity of a PN junction when an dopant concentration profile on a P-side of the zener diode D3 of the semiconductor device according to the embodiment is changed, andFIG. 4B is a graph which illustrates a current-voltage curve of a zener diode breakdown when the dopant concentration profile on the P side of the zener diode D3 of the semiconductor device according to the embodiment is changed. - A horizontal axis of
FIG. 4A indicates a depth (μm) of thesemiconductor region 20 at which the dopant concentration is present, and a vertical axis indicates a dopant concentration (atoms/cm3). InFIG. 4A , dopant concentration profiles of arsenic (As), and boron (B) are illustrated. Moreover, in the embodiment, a dopant concentration at a point at which a dopant concentration profile of arsenic (As) intersects with a dopant concentration profile of boron (B) is defined as “intersection concentration”. With regard to boron (B), three examples in which the intersection concentration is changed are exemplified. - Here, when the X-axis location (depth of intersection) between curve B-2 of an dopant concentration profile of boron (B) and a curve As of the dopant concentration profile of arsenic (As) is set as the reference depth (0.0 μm), the location on the X axis (relative depth of intersection) of the intersection between a curve B-1 of an dopant concentration profile of boron (B) and the curve As of an dopant concentration profile of arsenic (As) deviates by −0.2 μm from the reference location (As concentration of about 1×1019 atoms/cm2). In addition, the x axis location (relative depth of intersection) of an intersection between a curve B-3 of a dopant concentration profile of boron (B) and the curve As of a dopant concentration profile of arsenic (As) in the X-axis deviates by +1.0 μm from the reference location (B concentration of about 1×1015 atoms/cm2). These deviation values are shown in parentheses after the reference line configuration for each B concentration is depicted. In addition, as these deviation values are shifted to a negative side, it means that the intersection concentration increases.
- Here, an absolute value of a breakdown voltage (VBR) when the dopant concentration profile of boron (B) is that depicted in curve B-3 is about 9.1 V (current 1 mA), and an absolute value of a breakdown voltage (VBR) when the dopant concentration profile of boron (B) is the curve B-1 is about 7.2 V (current 1 mA). That is, it is known that the absolute value of a breakdown voltage (VBR) decreases as the intersection concentration increases. As an example of the factor, it is considered that extension of a depletion layer in the vicinity of the PN junction when a reverse bias is applied is suppressed as the intersection concentration increases.
- Specifically, when a dopant concentration of the
semiconductor region 20 or a dopant concentration of thesemiconductor region 33 in a junction in which thesemiconductor region 20 and thesemiconductor region 33 are joined is 1×1017 (atoms/cm3) or more, it is known that an absolute value of a voltage VBR is about 7.2 to 7.6 V (at a current of 1 mA). - Moreover, in
FIG. 4B , without changing the dopant concentration profile of arsenic (As), a current-voltage curve of a zener diode breakdown when the dopant concentration profile of boron (B) is changed is illustrated. Here, the smaller the number in parentheses, the higher the intersection concentration. - From the result, it is known that as the intersection concentration increases, the leakage current of the zener diode D3 becomes larger. It is considered that this is because a width of forbidden band becomes narrower as the intersection concentration increases. The leakage current of the zener diode D3 is a current flowing before a breakdown of the zener diode D3 when applying a reverse bias to the zener diode D3.
- For example, the intercept between the curve B-3 of the dopant concentration profile of boron (B) and the curve As of the dopant concentration profile of arsenic (As) is shifted on the x-axis by +1.0 μm is about 9.4×10−11 (A) (at a voltage of 3.3 V).
- In contrast, an intersection between the curve B-1 of the dopant concentration profile of boron (B) and the curve As of the dopant concentration profile of arsenic (As) is positioned on the X-axis, a current value when a deviation from the reference is −0.2 μm is approximately 9×10−10 (A) (at a voltage of 3.3 V), and the current value is increased.
-
FIG. 5 is a graph which illustrates a dopant concentration in the vicinity of the PN junction when the slope of the dopant concentration profile on the P side of the zener diode D3 of the semiconductor device according to the embodiment is changed. - A horizontal axis of
FIG. 5 is a distance (μm), and a vertical axis is a dopant concentration (atoms/cm3). - In
FIG. 5 , an intersection concentration between each curve B-1′, B-2′, and B-3′ of the dopant concentration profile of boron (B) and the curve As of the dopant concentration profile of arsenic (As) corresponds to approximately 5×1018 (atoms/cm3). However, the slopes of the curves of the dopant concentration profile become steeper in an order of the curve B-1′, the curve B-2′, and the curve B-3′. - Here, the breakdown voltage VBR tends to be lower as the slope of the curve representing the dopant concentration versus depth profile becomes steeper. For example, an absolute value of the breakdown voltage (VBR) when the dopant concentration versus depth profile of boron (B) is represented by curve B-1′ is about 7.7 V (current 1 mA), an absolute value of the breakdown voltage VBR when the dopant concentration versus depth profile of boron (B) is represented by curve B-2′ is about 7.6 V (current 1 mA), and an absolute value of the breakdown voltage (VBR) when the of boron (B) is represented by curve B-3′ is about 5.3 V (current 1 mA). It is believed that this is because the extension of the depletion layer in the vicinity of the PN junction when a reverse bias is applied is further suppressed as the dopant concentration profile of boron (B) becomes steeper.
- Furthermore, it is known that the leakage current of the zener diode D3 is relatively decreased compared to when the intersection concentration of boron and arsenic is changed. For example, the current value is about 4.5×10−10 (A) (at a voltage of 3.3 V) when the dopant concentration profile of boron (B) is the curve B-3′, a current value is about 4.6×10−10 (A) (at a voltage of 3.3 V) when the dopant concentration profile of boron (B) is the curve B-2′, and a current value is about 3.6×10−10 (A) (at a voltage of 3.3 V) when the dopant concentration profile of boron (B) is the curve B-1′
-
FIG. 6A depicts the dopant concentration profile in a depth direction of a semiconductor device according to a reference example, and illustrates a dopant concentration taken along line X-Y ofFIG. 6B .FIG. 6B is a schematic cross-sectional view which illustrates the semiconductor device according to the reference example. The dopant concentration profile is measured by, for example, SIMS. - In a
semiconductor device 100 according to the reference example, a conductivity type of each semiconductor region is reversed to a conductivity type of thesemiconductor device 1. That is, an N-type semiconductor region of thesemiconductor device 1 becomes a P-type semiconductor region in thesemiconductor device 100, and a P-type semiconductor region of thesemiconductor device 1 becomes an N-type semiconductor region in thesemiconductor device 100. - In the
semiconductor device 100, a P++-type semiconductor region 200 is used as a semiconductor substrate. An N−-type semiconductor region 300 is formed on thesemiconductor region 200 by the epitaxial growth. An N+-type semiconductor region 330 is provided between thesemiconductor region 200 and thesemiconductor region 300. Thesemiconductor region 200 contains boron (B), and thesemiconductor region 300 contains phosphorus (p). - Here, a diffusion coefficient of boron (B) in a silicon crystal is higher than a diffusion coefficient of arsenic (As) in the silicon crystal. Accordingly, boron (B) diffuses from the
semiconductor region 200 into thesemiconductor region 300 during the process of manufacturing thesemiconductor device 100. As a result, in thesemiconductor device 100, there is a possibility that the dopant concentration profile of boron (B) in the zener diode D3 becomes moderated, and leakage current of the zener diode D3 cannot be sufficiently suppressed. -
FIG. 7A illustrates the dopant concentration profile in the depth direction of the semiconductor device according to the embodiment, and is a graph which illustrates the dopant concentration taken along line X-Y ofFIG. 7B .FIG. 7B is a schematic cross-sectional view which illustrates the semiconductor device according to the embodiment. The dopant concentration profile is measured by, for example, the SIMS. - In contrast to the
reference semiconductor device 100, an N++-type semiconductor region 20 is used as a semiconductor substrate in thesemiconductor device 1 according to the embodiment. Thesemiconductor region 20 contains arsenic (As) as the n type dopant. - Accordingly, during a process of manufacturing the
semiconductor device 1, arsenic (As) is unlikely to be diffused from thesemiconductor region 20 to thesemiconductor region 30, and the dopant concentration profile of boron (B) in the zener diode D3 becomes steeper than in thesemiconductor device 100. Accordingly, it is possible to reduce a breakdown voltage and to suppress the leakage current of the zener diode D3 in thesemiconductor device 1, compared to the leakage current in thesemiconductor device 100 - Furthermore, in the
semiconductor device 1 according to the embodiment, a parasitic NPN transistor present in thesemiconductor device 1 operates and a carrier in thesemiconductor device 1 is increased, thereby further reducing the clamping voltage. -
FIG. 8A is a graph which illustrates a current-voltage curve when a parasitic NPN transistor present in the semiconductor device operates or does not operate, andFIG. 8B is a schematic cross-sectional view which describes an example of a factor for which the parasitic NPN transistor present in the semiconductor device operates. - Here, the current-voltage curve illustrated in
FIG. 8A is a current-voltage curve of the PN diode D2 and the zener diode D3 which are connected in series. The horizontal axis ofFIG. 8A is a reverse bias voltage. Moreover, in addition to thesemiconductor device 1, a current-voltage curve of thesemiconductor device 100 according to the reference example is illustrated inFIG. 8A as curve S.B. - In the
semiconductor device 1, an NPN transistor is configured to have not only the PN diode D2 and the zener diode D3, but also the N+-type semiconductor region 32 (emitter)/the P−-type semiconductor region 30, and the P+-type semiconductor region 33 (base)/the N++-type semiconductor region 20 (collector). - When a voltage is applied between the N+-
type semiconductor region 32, and the P−-type semiconductor region 30 and the P+-type semiconductor region 33, whereby an electron (e) is injected in the P−-type semiconductor region 30 and the P+-type semiconductor region 33 from the N+-type semiconductor region 32, a base current flows to turn on the NPN transistor before a breakdown of the zener diode D3 in some cases. That is, in thesemiconductor device 1, as illustrated inFIG. 8A , when a voltage (VR) is increased, a snap-back in which the voltage (VR) is first lowered and a current is increased occurs before the breakdown of the zener diode D3. As a result, a substantial breakdown voltage is lowered in thesemiconductor device 1. - In contrast, the parasitic NPN transistor is not embedded in the
semiconductor device 100 according to the reference example. Accordingly, a snap-back of the NPN transistor does not occur, but a breakdown voltage (curve VBR) of thesemiconductor device 100 becomes higher than a breakdown voltage of thesemiconductor device 1. -
FIG. 9A is a schematic plan view which illustrates the PN diode D2 and the zener diode D3 of the semiconductor device according to the embodiment, and is a view which illustrates a section taken along line IXA-IXA ofFIG. 9B .FIG. 9B is a schematic cross-sectional view which illustrates the PN diode D2 and the zener diode D3 of the semiconductor device according to the embodiment, and is a view which illustrates a section taken along line IXB-IXB ofFIG. 9A .FIG. 9C is a graph which illustrates a current-voltage curve of the PN diode D2 and the zener diode D3 of the semiconductor device according to the embodiment. - The current-voltage curve illustrated in
FIG. 9C is a current-voltage curve of the PN diode D2 and the zener diode D3 connected in series. A horizontal axis ofFIG. 9C indicates a voltage on a reverse bias side.FIG. 9C illustrates a change in snap-back when a ratio of an opening area Sp to an area Sa of thetop surface 34 u of thesemiconductor region 32 is changed. - As illustrated in
FIG. 9C , as the opening area Sp of the opening through the insulatinglayer 70 through which thewiring layer 10 extends into contact with thesemiconductor region 32 becomes smaller in comparison with the area of thetop surface 32 u of thesemiconductor region 32, snap-back is more likely to occur. Accordingly, when an area of thetop surface 32 u of thesemiconductor region 32 is Sa, and an area of a portion of thetop surface 32 u opened by the opening 70 h 1 (FIG. 1B ) is Sp, a ratio of Sp to Sa is adjusted to a range from 10% to 90%. - When the ratio of Sp to Sa is less than 10%, an opening of the N+-
type semiconductor region 32 becomes too small, and the contact resistance between the N+-type semiconductor region 32 and thewiring layer 10 is unacceptably increased. - In addition, when the ratio of Sp to Sa is larger than 90%, a voltage drop is unlikely to occur between the
wiring layer 10 side and the p−-type semiconductor region 30 side in the N+-type semiconductor region 32. That is, a potential gradient (electric field) hardly occurs in the N+-type semiconductor region 32. - Accordingly, the electrons injected in the P−-
type semiconductor region 30 and the P+-type semiconductor region 33 from the N+-type semiconductor region 32 are insufficient, a base current in the P−-type semiconductor region 30 and the P+-type semiconductor region 33 is unlikely to increase. That is, the NPN transistor is unlikely to be turned on. - In this case, breakdown current becomes a base current to cause a snap-back after a breakdown of the zener diode D3. However, in this case, the clamping voltage is determined by a sole breakdown voltage of the zener diode D3, and the clamping voltage is not lowered in some cases.
- As described above, in the embodiment, snap-back occurs by using the parasitic NPN transistor of the
semiconductor device 1 to lower a breakdown voltage of the zener diode D3 and to suppress a leakage current of the zener diode D3. Accordingly, it is possible to reduce a clamping voltage of a protection circuit connected to thesemiconductor device 1, thereby reliably ensuring ESD protection. - In the embodiment described above, “on” in an expression that “a portion A is provided on a portion B” is used to mean a case where the portion A does not come into contact with the portion B and the portion A is provided above the portion B in addition to a case where the portion A comes into contact with the portion B and the portion A is provided on the portion B. Furthermore, “the portion A is provided on the portion B” may be applied to a case where the portion A and the portion Bare reversed and the portion A is positioned below the portion B, or a case where the portion A and the portion B are horizontally provided in the same line with each other. This is because the structure of the semiconductor device is not changed between before and after the rotation even if the semiconductor device according to the embodiment is rotated.
- Hitherto, the embodiments are described with reference to the specific examples. However, the embodiments are not limited to the specific examples. That is, one in which those skilled in the art apply appropriate design changes to those specific examples is included in the range of the embodiments as long as it includes the characteristics of the embodiments. Each element included in the specific examples and, a disposition, a material, a condition, a shape, a size thereof, and the like are not limited to those which are illustrated above and can be appropriately changed.
- Furthermore, each of the elements included in each embodiment can be combined as long as it is technically possible and the combination is included in the range of the embodiments as long as each of the elements includes the characteristics of the embodiments. In addition, in a category of the spirit of the embodiments, those skilled in the art can derive various modified examples and corrected examples, and the modified examples and the corrected examples are understood to be also included in the range of the embodiments.
- While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2014196403A JP6266485B2 (en) | 2014-09-26 | 2014-09-26 | Semiconductor device |
JP2014-196403 | 2014-09-26 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20160093605A1 true US20160093605A1 (en) | 2016-03-31 |
US9711499B2 US9711499B2 (en) | 2017-07-18 |
Family
ID=55585297
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/637,283 Active 2035-05-06 US9711499B2 (en) | 2014-09-26 | 2015-03-03 | Semiconductor device |
Country Status (3)
Country | Link |
---|---|
US (1) | US9711499B2 (en) |
JP (1) | JP6266485B2 (en) |
TW (1) | TW201613063A (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160013354A1 (en) * | 2009-04-09 | 2016-01-14 | Infineon Technologies Ag | Integrated circuit including esd device |
US10032762B1 (en) * | 2017-03-23 | 2018-07-24 | Kabushiki Kaisha Toshiba | Semiconductor device |
CN109599439A (en) * | 2017-12-28 | 2019-04-09 | 新唐科技股份有限公司 | Transverse diffusion metal oxide semiconductor field effect transistor |
CN112271177A (en) * | 2020-08-14 | 2021-01-26 | 晶焱科技股份有限公司 | Vertical electrostatic discharge protection device |
US20210098449A1 (en) * | 2019-09-30 | 2021-04-01 | Rohm Co., Ltd. | Diode chip |
US11515301B2 (en) * | 2018-03-21 | 2022-11-29 | Stmicroelectronics (Tours) Sas | ESD protection circuit |
US11594530B2 (en) | 2020-03-17 | 2023-02-28 | Kabushiki Kaisha Toshiba | Semiconductor device |
US12236863B2 (en) | 2021-01-26 | 2025-02-25 | OLEDWorks LLC | OLED display with protection circuit |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP6532848B2 (en) * | 2016-09-15 | 2019-06-19 | 株式会社東芝 | Semiconductor device |
JP6923303B2 (en) * | 2016-10-20 | 2021-08-18 | ローム株式会社 | Diode element |
JP2018073850A (en) * | 2016-10-24 | 2018-05-10 | 新日本無線株式会社 | Semiconductor device manufacturing method |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7579632B2 (en) * | 2007-09-21 | 2009-08-25 | Semiconductor Components Industries, L.L.C. | Multi-channel ESD device and method therefor |
US7888232B2 (en) * | 2007-05-24 | 2011-02-15 | Infineon Technologies Ag | Method for producing a protective structure |
US8338854B2 (en) * | 2009-03-31 | 2012-12-25 | Alpha And Omega Semiconductor Incorporated | TVS with low capacitance and forward voltage drop with depleted SCR as steering diode |
US8431958B2 (en) * | 2006-11-16 | 2013-04-30 | Alpha And Omega Semiconductor Ltd | Optimized configurations to integrate steering diodes in low capacitance transient voltage suppressor (TVS) |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH08148574A (en) * | 1994-11-17 | 1996-06-07 | Sanyo Electric Co Ltd | Semiconductor integrated circuit device and its designing method |
JP2008182121A (en) * | 2007-01-25 | 2008-08-07 | Sanyo Electric Co Ltd | Semiconductor device and manufacturing method thereof |
JP5253742B2 (en) * | 2007-02-20 | 2013-07-31 | 新日本無線株式会社 | ESD protection device for vertical PNP bipolar transistor |
US7576370B2 (en) * | 2007-04-20 | 2009-08-18 | California Micro Devices | Low operating voltage electro-static discharge device and method |
JP2008305852A (en) | 2007-06-05 | 2008-12-18 | Toshiba Corp | Semiconductor device |
JP5162186B2 (en) | 2007-08-27 | 2013-03-13 | トヨタ自動車株式会社 | Manufacturing method of semiconductor device |
JP2012004350A (en) * | 2010-06-17 | 2012-01-05 | On Semiconductor Trading Ltd | Semiconductor device and method of manufacturing the same |
JP2012146717A (en) | 2011-01-07 | 2012-08-02 | Toshiba Corp | Esd protection circuit |
JP2012174740A (en) * | 2011-02-17 | 2012-09-10 | Sharp Corp | Esd protection circuit of semiconductor integrated circuit and esd protection element thereof |
JP2012182381A (en) | 2011-03-02 | 2012-09-20 | Panasonic Corp | Semiconductor device |
JP2014067986A (en) | 2012-09-10 | 2014-04-17 | Toshiba Corp | Semiconductor device |
US9019667B2 (en) * | 2012-11-08 | 2015-04-28 | Freescale Semiconductor Inc. | Protection device and related fabrication methods |
-
2014
- 2014-09-26 JP JP2014196403A patent/JP6266485B2/en active Active
-
2015
- 2015-03-03 US US14/637,283 patent/US9711499B2/en active Active
- 2015-03-05 TW TW104107094A patent/TW201613063A/en unknown
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8431958B2 (en) * | 2006-11-16 | 2013-04-30 | Alpha And Omega Semiconductor Ltd | Optimized configurations to integrate steering diodes in low capacitance transient voltage suppressor (TVS) |
US7888232B2 (en) * | 2007-05-24 | 2011-02-15 | Infineon Technologies Ag | Method for producing a protective structure |
US7579632B2 (en) * | 2007-09-21 | 2009-08-25 | Semiconductor Components Industries, L.L.C. | Multi-channel ESD device and method therefor |
US8338854B2 (en) * | 2009-03-31 | 2012-12-25 | Alpha And Omega Semiconductor Incorporated | TVS with low capacitance and forward voltage drop with depleted SCR as steering diode |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160013354A1 (en) * | 2009-04-09 | 2016-01-14 | Infineon Technologies Ag | Integrated circuit including esd device |
US10431708B2 (en) * | 2009-04-09 | 2019-10-01 | Infineon Technologies Ag | Integrated circuit including ESD device and radiation emitting device |
US10032762B1 (en) * | 2017-03-23 | 2018-07-24 | Kabushiki Kaisha Toshiba | Semiconductor device |
CN109599439A (en) * | 2017-12-28 | 2019-04-09 | 新唐科技股份有限公司 | Transverse diffusion metal oxide semiconductor field effect transistor |
US11515301B2 (en) * | 2018-03-21 | 2022-11-29 | Stmicroelectronics (Tours) Sas | ESD protection circuit |
US20210098449A1 (en) * | 2019-09-30 | 2021-04-01 | Rohm Co., Ltd. | Diode chip |
US12113064B2 (en) * | 2019-09-30 | 2024-10-08 | Rohm Co., Ltd. | Diode chip |
US11594530B2 (en) | 2020-03-17 | 2023-02-28 | Kabushiki Kaisha Toshiba | Semiconductor device |
CN112271177A (en) * | 2020-08-14 | 2021-01-26 | 晶焱科技股份有限公司 | Vertical electrostatic discharge protection device |
US20220052035A1 (en) * | 2020-08-14 | 2022-02-17 | Amazing Microelectronic Corp. | Vertical electrostatic discharge protection device |
US12236863B2 (en) | 2021-01-26 | 2025-02-25 | OLEDWorks LLC | OLED display with protection circuit |
Also Published As
Publication number | Publication date |
---|---|
JP6266485B2 (en) | 2018-01-24 |
TW201613063A (en) | 2016-04-01 |
JP2016072259A (en) | 2016-05-09 |
US9711499B2 (en) | 2017-07-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9711499B2 (en) | Semiconductor device | |
US9978740B2 (en) | Uni-directional transient voltage suppressor (TVS) | |
JP6356689B2 (en) | Schottky diode and manufacturing method thereof | |
CN1307723C (en) | Low-voltage punch-through bi-directional transient-voltage suppression devices and methods of making same | |
CN101315952B (en) | Schottky diode and method therefor | |
US8866151B2 (en) | Semiconductor device | |
US8368167B1 (en) | Schottky diode with extended forward current capability | |
TW201351665A (en) | Xiaoji diode with opposite polarity Xiaoji diode field protection ring | |
US20150287840A1 (en) | Semiconductor device | |
EP1905089A1 (en) | Semiconductor device and a method for production thereof | |
US10396072B2 (en) | Semiconductor device | |
US8933513B2 (en) | Semiconductor device | |
KR20130093090A (en) | Conductivity modulation in a silicon carbide bipolar junction transistor | |
CN101276845A (en) | Semiconductor device | |
TWI844711B (en) | Schottky barrier diode | |
CN111863972B (en) | Stacked high cut-off III-V semiconductor power diode | |
KR20200027902A (en) | Structure and method for sic based protection device | |
CN211182203U (en) | switching device | |
US20210118870A1 (en) | Lateral surge protection devices | |
US11594530B2 (en) | Semiconductor device | |
US12205942B2 (en) | Conductivity reducing features in an integrated circuit | |
US9048278B2 (en) | Semiconductor device | |
TWI854281B (en) | A device for electrostatic discharge protection | |
JP2009141071A (en) | Semiconductor element for electrostatic protection | |
US20160093604A1 (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SAI, HIDEAKI;REEL/FRAME:035638/0162 Effective date: 20150414 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |