US20150311075A1 - Method for Integrated Circuit Patterning - Google Patents
Method for Integrated Circuit Patterning Download PDFInfo
- Publication number
- US20150311075A1 US20150311075A1 US14/262,484 US201414262484A US2015311075A1 US 20150311075 A1 US20150311075 A1 US 20150311075A1 US 201414262484 A US201414262484 A US 201414262484A US 2015311075 A1 US2015311075 A1 US 2015311075A1
- Authority
- US
- United States
- Prior art keywords
- layer
- resist
- forming
- substrate
- hard mask
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 114
- 238000000059 patterning Methods 0.000 title claims abstract description 24
- 239000000463 material Substances 0.000 claims abstract description 71
- 239000000758 substrate Substances 0.000 claims abstract description 51
- 238000005530 etching Methods 0.000 claims abstract description 38
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims description 16
- 230000005855 radiation Effects 0.000 claims description 15
- 229910052751 metal Inorganic materials 0.000 claims description 13
- 239000002184 metal Substances 0.000 claims description 13
- 229920002120 photoresistant polymer Polymers 0.000 claims description 13
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 12
- 229910052710 silicon Inorganic materials 0.000 claims description 12
- 239000010703 silicon Substances 0.000 claims description 12
- 238000000576 coating method Methods 0.000 claims description 11
- 229910052757 nitrogen Inorganic materials 0.000 claims description 8
- 238000000231 atomic layer deposition Methods 0.000 claims description 6
- 238000000151 deposition Methods 0.000 claims description 6
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 5
- 239000011248 coating agent Substances 0.000 claims description 3
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims description 2
- HMDDXIMCDZRSNE-UHFFFAOYSA-N [C].[Si] Chemical compound [C].[Si] HMDDXIMCDZRSNE-UHFFFAOYSA-N 0.000 claims description 2
- 230000008021 deposition Effects 0.000 claims description 2
- 238000005137 deposition process Methods 0.000 claims description 2
- 238000010884 ion-beam technique Methods 0.000 claims description 2
- 239000010410 layer Substances 0.000 description 179
- 238000001459 lithography Methods 0.000 description 15
- 239000004065 semiconductor Substances 0.000 description 14
- 238000005229 chemical vapour deposition Methods 0.000 description 7
- 239000007789 gas Substances 0.000 description 7
- 229920000642 polymer Polymers 0.000 description 7
- 239000002253 acid Substances 0.000 description 6
- 230000008901 benefit Effects 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 5
- 210000002381 plasma Anatomy 0.000 description 5
- 239000000126 substance Substances 0.000 description 5
- 239000006117 anti-reflective coating Substances 0.000 description 4
- 239000004020 conductor Substances 0.000 description 4
- 238000005240 physical vapour deposition Methods 0.000 description 4
- 239000002356 single layer Substances 0.000 description 4
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 description 4
- 238000001039 wet etching Methods 0.000 description 4
- MUBZPKHOEPUJKR-UHFFFAOYSA-N Oxalic acid Chemical compound OC(=O)C(O)=O MUBZPKHOEPUJKR-UHFFFAOYSA-N 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 3
- 238000013461 design Methods 0.000 description 3
- 239000003989 dielectric material Substances 0.000 description 3
- 238000005498 polishing Methods 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 238000012546 transfer Methods 0.000 description 3
- JOLQKTGDSGKSKJ-UHFFFAOYSA-N 1-ethoxypropan-2-ol Chemical compound CCOCC(C)O JOLQKTGDSGKSKJ-UHFFFAOYSA-N 0.000 description 2
- HEDRZPFGACZZDS-UHFFFAOYSA-N Chloroform Chemical compound ClC(Cl)Cl HEDRZPFGACZZDS-UHFFFAOYSA-N 0.000 description 2
- PZPGRFITIJYNEJ-UHFFFAOYSA-N disilane Chemical compound [SiH3][SiH3] PZPGRFITIJYNEJ-UHFFFAOYSA-N 0.000 description 2
- 238000010894 electron beam technology Methods 0.000 description 2
- 238000003384 imaging method Methods 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 230000000873 masking effect Effects 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 238000006552 photochemical reaction Methods 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- LLHKCFNBLRBOGN-UHFFFAOYSA-N propylene glycol methyl ether acetate Chemical compound COCC(C)OC(C)=O LLHKCFNBLRBOGN-UHFFFAOYSA-N 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- VZGDMQKNWNREIO-UHFFFAOYSA-N tetrachloromethane Chemical compound ClC(Cl)(Cl)Cl VZGDMQKNWNREIO-UHFFFAOYSA-N 0.000 description 2
- LXEXBJXDGVGRAR-UHFFFAOYSA-N trichloro(trichlorosilyl)silane Chemical compound Cl[Si](Cl)(Cl)[Si](Cl)(Cl)Cl LXEXBJXDGVGRAR-UHFFFAOYSA-N 0.000 description 2
- YOIZTLBZAMFVPK-UHFFFAOYSA-N 2-(3-ethoxy-4-hydroxyphenyl)-2-hydroxyacetic acid Chemical compound CCOC1=CC(C(O)C(O)=O)=CC=C1O YOIZTLBZAMFVPK-UHFFFAOYSA-N 0.000 description 1
- ZCYVEMRRCGMTRW-UHFFFAOYSA-N 7553-56-2 Chemical compound [I] ZCYVEMRRCGMTRW-UHFFFAOYSA-N 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910015844 BCl3 Inorganic materials 0.000 description 1
- WKBOTKDWSSQWDR-UHFFFAOYSA-N Bromine atom Chemical compound [Br] WKBOTKDWSSQWDR-UHFFFAOYSA-N 0.000 description 1
- KZBUYRJDOAKODT-UHFFFAOYSA-N Chlorine Chemical compound ClCl KZBUYRJDOAKODT-UHFFFAOYSA-N 0.000 description 1
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 1
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 1
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 1
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 1
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 1
- 229910007245 Si2Cl6 Inorganic materials 0.000 description 1
- 229910007264 Si2H6 Inorganic materials 0.000 description 1
- 229910003818 SiH2Cl2 Inorganic materials 0.000 description 1
- OBNDGIHQAIXEAO-UHFFFAOYSA-N [O].[Si] Chemical compound [O].[Si] OBNDGIHQAIXEAO-UHFFFAOYSA-N 0.000 description 1
- 239000008186 active pharmaceutical agent Substances 0.000 description 1
- 239000012670 alkaline solution Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- GDTBXPJZTBHREO-UHFFFAOYSA-N bromine Substances BrBr GDTBXPJZTBHREO-UHFFFAOYSA-N 0.000 description 1
- 229910052794 bromium Inorganic materials 0.000 description 1
- 239000000460 chlorine Substances 0.000 description 1
- 229910052801 chlorine Inorganic materials 0.000 description 1
- 229910052804 chromium Inorganic materials 0.000 description 1
- 239000011651 chromium Substances 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- MROCJMGDEKINLD-UHFFFAOYSA-N dichlorosilane Chemical compound Cl[SiH2]Cl MROCJMGDEKINLD-UHFFFAOYSA-N 0.000 description 1
- RWRIWBAIICGTTQ-UHFFFAOYSA-N difluoromethane Chemical compound FCF RWRIWBAIICGTTQ-UHFFFAOYSA-N 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- PSYUBHDPOIZRST-UHFFFAOYSA-N ethyl pyruvate Chemical compound CCOC(=O)C(O)=C PSYUBHDPOIZRST-UHFFFAOYSA-N 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- 239000005350 fused silica glass Substances 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- VKYKSIONXSXAKP-UHFFFAOYSA-N hexamethylenetetramine Chemical compound C1N(C2)CN3CN1CN2C3 VKYKSIONXSXAKP-UHFFFAOYSA-N 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 229910052740 iodine Inorganic materials 0.000 description 1
- 239000011630 iodine Substances 0.000 description 1
- 125000005641 methacryl group Chemical group 0.000 description 1
- VYIRVGYSUZPNLF-UHFFFAOYSA-N n-(tert-butylamino)silyl-2-methylpropan-2-amine Chemical compound CC(C)(C)N[SiH2]NC(C)(C)C VYIRVGYSUZPNLF-UHFFFAOYSA-N 0.000 description 1
- QJGQUHMNIGDVPM-UHFFFAOYSA-N nitrogen group Chemical group [N] QJGQUHMNIGDVPM-UHFFFAOYSA-N 0.000 description 1
- 239000003960 organic solvent Substances 0.000 description 1
- 125000005375 organosiloxane group Chemical group 0.000 description 1
- 235000006408 oxalic acid Nutrition 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 230000010363 phase shift Effects 0.000 description 1
- 238000006116 polymerization reaction Methods 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 239000000243 solution Substances 0.000 description 1
- 239000011877 solvent mixture Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- SFZCNBIFKDRMGX-UHFFFAOYSA-N sulfur hexafluoride Chemical compound FS(F)(F)(F)(F)F SFZCNBIFKDRMGX-UHFFFAOYSA-N 0.000 description 1
- TXEYQDLBPFQVAA-UHFFFAOYSA-N tetrafluoromethane Chemical compound FC(F)(F)F TXEYQDLBPFQVAA-UHFFFAOYSA-N 0.000 description 1
- FAQYAMRNWDIXMY-UHFFFAOYSA-N trichloroborane Chemical compound ClB(Cl)Cl FAQYAMRNWDIXMY-UHFFFAOYSA-N 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02282—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process liquid deposition, e.g. spin-coating, sol-gel techniques, spray coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3083—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/3086—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0272—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers for lift-off processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0332—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their composition, e.g. multilayer masks, materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0337—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3081—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their composition, e.g. multilayer masks, materials
Definitions
- lithography is a technique frequently used in IC manufacturing for transferring IC designs to a semiconductor substrate.
- a typical lithography process includes coating a resist (or photo resist) over the substrate, exposing the resist to a radiation such as extreme ultraviolet (EUV) ray, and developing and partially stripping the resist to leave a patterned resist over the substrate.
- the patterned resist is used for subsequent etching processes in forming ICs.
- Advancement in lithography is generally desirable to meet the demand of the continued semiconductor miniaturization.
- FIGS. 1A and 1B illustrate different approaches in lithography patterning.
- FIG. 2 is a flow chart of a method of forming a target pattern or device on a substrate for implementing one or more embodiments of the present disclosure.
- FIGS. 3A-3F are cross sectional views of forming a target pattern according to the method of FIG. 2 , in accordance with an embodiment.
- FIGS. 4A and 4B are cross sectional views of forming a target pattern according to the method of FIG. 2 , in accordance with an embodiment.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- the present disclosure is generally related to forming a pattern or device for an integrated circuit (IC) using a lithography process, and more particularly, to patterning a photoresist (resist) layer over a substrate wherein the resist layer includes a layer of resist scum.
- FIGS. 1A and 1B illustrate some typical photolithography processes.
- FIG. 1A illustrates a single layer lithography patterning process where a resist layer 122 A is formed over a hard mask layer 116 A and is patterned with an IC design layout.
- the resist layer 122 A can be a positive resist or a negative resist.
- a positive resist is normally insoluble in a resist developer, but is made soluble by exposure to a radiation.
- a negative resist has the opposite behavior.
- the resist layer 122 A is a positive resist.
- a typical patterning process includes coating the resist layer 122 A over the hard mask layer 116 A, soft baking the resist layer 122 A, and exposing the resist layer 122 A to a radiation using a mask.
- the process further includes post-exposure baking, developing, and hard baking thereby removing exposed portions of the resist layer 122 A and leaving unexposed portions thereof on the hard mask layer 116 A as a pattern.
- An etching process is subsequently followed, which etches the hard mask layer 116 using the patterned resist layer 122 A as an etch mask thereby transferring the pattern to the hard mask layer 116 A. Further steps are performed to transfer the pattern to a substrate (not shown) over which the hard mask layer 116 A is formed.
- issues may arise with the single layer lithography patterning process discussed above.
- One issue is that, due to undesirable aspect ratio of the resist patterns thus formed, the resist patterns are susceptible to collapsing. This can be explained as follows.
- the resist layer 122 A is typically consumed faster than the hard mask layer 116 A when etching the hard mask layer 116 A, a thick layer of the resist is generally coated.
- the width of some resist patterns become smaller and smaller, resulting in skinny and tall resist patterns, which may easily collapse during subsequent processing, such as cleaning.
- the resist layer 122 A may not adhere to the hard mask layer 116 A very well, which further contributes to the collapsing of the resist patterns.
- FIG. 1B illustrates a tri-layer lithography patterning process where a tri-layer stack 117 is formed over a hard mask layer 116 B.
- the tri-layer stack 117 includes a bottom material layer 118 , a middle material layer 119 , and a resist layer 122 B.
- the resist layer 122 B is primarily used for imaging and not masking, wherein the pattern from the resist layer 122 B is transferred to the layers 119 and 118 which act as an etch mask for subsequently etching the hard mask layer 116 B.
- the resist layer 122 B may be made thinner than the resist layer 122 A of the FIG. 1A to avoid the aforementioned aspect ratio problem.
- the tri-layer stack 117 generally costs more than the single layer resist 122 A.
- the present disclosure provides various embodiments of a method of lithography patterning which is more cost effective than the tri-layer lithography of FIG. 1B while preventing the patterned resist layer from collapsing. This is very desirable for advanced process nodes, such as 45 nanometer (nm), 28 nm, or smaller, where resist patterns have become narrower due to smaller feature sizes to be realized.
- FIG. 2 a flow chart of a method 200 for forming a target pattern or device according to various aspects of the present disclosure is illustrated. Additional operations can be provided before, during, and after the method 200 , and some operations described can be replaced, eliminated, or moved around for additional embodiments of the method.
- the method 200 is an example, and is not intended to limit the present disclosure beyond what is explicitly recited in the claims. The method 200 will be further described below in conjunction with FIGS. 3A-3F and FIGS. 4A-4B .
- the method 200 receives a substrate 102 at operation 202 .
- the substrate 102 includes one or more layers of material or composition.
- the substrate 102 is a semiconductor substrate (e.g., wafer).
- the substrate 102 includes silicon in a crystalline structure.
- the substrate 102 includes other elementary semiconductors such as germanium, or a compound semiconductor such as silicon carbide, gallium arsenide, indium arsenide, and indium phosphide.
- the substrate 102 may include a silicon on insulator (SOI) substrate, be strained/stressed for performance enhancement, include epitaxial regions, include isolation regions, include doped regions, include one or more semiconductor devices or portions thereof, include conductive and/or non-conductive layers, and/or include other suitable features and layers.
- the substrate 102 includes a hard mask layer 116 for patterning one or more layers 110 thereunder.
- the hard mask layer 116 includes nitrogen (N).
- the hard mask layer 116 uses titanium nitride (TiN), silicon nitride (SiN), silicon oxynitride (SiON), silicon carbon nitride (SiCN), or a combination thereof.
- the hard mask layer 116 may be formed by a variety of processes.
- the hard mask layer 116 may be formed by chemical vapor deposition (CVD), low pressure chemical vapor deposition (LPCVD), plasma enhanced chemical vapor deposition (PECVD), physical vapor deposition (PVD), atomic layer deposition (ALD), or other suitable deposition method.
- the hard mask layer 116 includes SiN formed by chemical vapor deposition (CVD).
- the hard mask layer 116 may be formed by CVD using chemicals including Hexachlorodisilane (HCD or Si 2 Cl 6 ), Dichlorosilane (DCS or SiH 2 Cl 2 ), Bis(TertiaryButylAmino)Silane (BTBAS or C 8 H 22 N 2 Si) and Disilane (DS or Si 2 H 6 ).
- HCD Hexachlorodisilane
- DCS Dichlorosilane
- BBAS Bis(TertiaryButylAmino)Silane
- DS Disilane
- the hard mask layer 116 is formed and treated with a nitrogen-containing gas or chemical such that at least a top portion of the hard mask layer 116 contains nitrogen.
- the layer(s) 110 may include a dielectric layer, an inter-layer dielectric (ILD) layer such as an extreme low-k dielectric (ELK) layer, and/or an anti-reflective coating layer such as a nitrogen-free anti-reflective coating (NFARC) layer.
- ILD inter-layer dielectric
- ELK extreme low-k dielectric
- NFARC nitrogen-free anti-reflective coating
- the method 200 proceeds to operation 204 by forming a resist layer 122 over the substrate 102 .
- a resist layer 122 formed over the substrate 102 , more particularly, over the hard mask layer 116 .
- an anti-reflective coating layer is formed between the hard mask layer 116 and the resist layer 122 .
- the anti-reflective coating layer can be a polymeric material or a material selected from the group consisting of silicon oxide, silicon oxygen carbide, and plasma enhanced chemical vapor deposited silicon oxide.
- the resist layer 122 may be a positive resist or a negative resist.
- a positive resist is normally insoluble in a resist developer, but is made soluble by exposure to a radiation, such as a deep ultraviolet (DUV) ray, an extreme ultraviolet (EUV) ray, an electron beam (e-beam), or other suitable radiation.
- a radiation such as a deep ultraviolet (DUV) ray, an extreme ultraviolet (EUV) ray, an electron beam (e-beam), or other suitable radiation.
- One exemplary positive resist material is chemically amplified resist (CAR) that contains backbone polymer protected by acid labile groups (ALGs).
- ALGs acid labile groups
- PAGs photo-acid generators
- a negative resist has the opposite behavior—normally soluble in a resist developer, but is made insoluble by exposure to a radiation, such as a DUV ray, an EUV ray, an e-beam, or other suitable radiation.
- One exemplary negative resist is a polymer which forms intra-molecular and/or intermolecular cross links when irradiated, such as a polymerization of Ethyl( ⁇ -hydroxy)acrylate (EHMA) and methacryl acid (MAA).
- EHMA Ethyl( ⁇ -hydroxy)acrylate
- MAA methacryl acid
- the resist layer 122 is formed by a resist coating process followed by a soft baking process. Also shown in FIG. 3B , a layer 120 of resist scum is formed in a first portion of the resist layer 122 that is between a second portion 121 of the resist layer 122 and the hard mask layer 116 .
- the layer 120 of resist scum (referred to as the resist scum 120 hereafter) may be formed by a variety of processes. For example, nitrogen from the hard mask layer 116 or another layer underneath the resist layer 122 may arise during and/or after the resist coating process. The nitrogen reacts with the resist layer 122 to form amine (NH x ) resist scum 120 .
- the resist scum 120 may comprise a polymer including the NH x .
- the resist scum 120 has a substantially uniform thickness, e.g., about 9 nanometer, over the hard mask layer 116 .
- the resist scum 120 no longer possesses the same characteristics as the resist 121 .
- photochemical reaction will occur in the resist 121 , but not in the resist scum 120 , and the solubility of the resist scum 120 is largely unaffected by photo-acid generation activity in the resist 121 .
- the method 200 proceeds to operation 206 by patterning the resist layer 122 , for example, with a mask (or a photo-mask or a reticle).
- the resist layer 122 is patterned to include trenches 140 A and 140 B.
- patterning the resist 121 includes exposing the resist 121 to a radiation, post-exposure baking, developing the resist 121 in a resist developer, and hard baking.
- the radiation may be a DUV ray, an extreme ultraviolet (EUV) ray, an electron beam (e-beam), an x-ray, an ion beam, or other suitable radiation.
- the mask used to pattern the resist 121 can be of different types, such as a transmissive mask or a reflective mask, and can be formed in various technologies, such as binary mask or phase shift mask (PSM).
- a binary mask includes a transparent substrate (e.g., fused quartz), and an opaque material (e.g., chromium) coated in the opaque regions of the mask.
- a PSM includes various features configured to have proper phase difference to enhance the resolution and imaging quality.
- the resist 121 is patterned using a maskless lithography technique, such as e-beam direct write (EBDW).
- EBDW e-beam direct write
- the resist 121 is a positive resist and the exposure causes photochemical reaction to occur within the positive resist 121 such that exposed portion of the positive resist 121 becomes soluble in a resist developer, such as tetramethylammonium hydroxide (TMAH).
- TMAH tetramethylammonium hydroxide
- the resist scum 120 remains insoluble in the resist developer.
- the resist scum 120 substantially remains over the hard mask layer 116 and provides a floor for the trenches 140 A and 140 B.
- a plurality of resist patterns 121 A, 121 B, and 121 C are thereby formed and provide sidewalls for the trenches 140 A and 140 B.
- the resist 121 is a negative resist and the above patterning process is similarly applied except that unexposed portion of the negative resist 121 is removed by the patterning process.
- the resist scum 120 remains substantially changed by the patterning process and provides a floor for the trenches 140 A and 140 B.
- One benefit of the present disclosure can be explained by comparing the resist patterns 121 A-C shown in FIG. 3C with those in FIGS. 1A and 1B . Due to the presence of the resist scum 120 , the resist patterns 121 A-C do not suffer as much adhesion problem as those in FIGS. 1A and 1B .
- the resist patterns 121 A-C stand over a layer (the resist scum 120 ) that contains similar material to the resist patterns, while the resist patterns 122 A ( FIG. 1A) and 122B ( FIG. 1B ) stand over a layer that contains very different material from the resist patterns. Therefore, the resist patterns 121 A-C are less susceptible to pattern collapsing. In addition, as will be discussed below, the resist 121 can be made thinner than the resist 122 A ( FIG. 1A ) because the resist 121 primarily serves as a patterning layer, not as an etch mask.
- the method 200 proceeds to operation 208 by forming a material layer 124 in the trenches 140 A and 140 B, wherein the material layer 124 has a higher etch resistance (a lower etch rate) than the resist 121 .
- the material layer 124 contains silicon or a metal.
- the material layer 124 may be a mixture including organosiloxane resin (from about 1% to about 40% by volume), oxalic acid (less than 0.2% by volume), water (less than 6% by volume), propylene glycol monoethyl ether (PGEE) (from about 45% to 90% by volume), and propylene glycol monomethyl ether acetate (PGMEA) (from about 5% to 15% by volume).
- the material layer 124 is formed by a spin-on coating process, as shown in FIG. 3D . Due to the spin-on coating process, a substantially thicker portion of the material layer 124 is formed in the trenches 140 A and 140 B than on a top surface of the resist patterns 121 A-C.
- the material layer 124 can be formed by other coating processes.
- the material layer 124 is formed by a process that includes a deposition process followed by an etch-back process, as shown in FIGS. 4A and 4B .
- FIG. 4A shows that the material layer 124 is deposited in the trenches and over the resist patterns 121 A-C.
- the material layer 124 may contain oxide or a metal and is deposited using an atomic layer deposition (ALD), a chemical vapor deposition (CVD), a physical vapor deposition (PVD), or other suitable deposition method.
- ALD atomic layer deposition
- CVD chemical vapor deposition
- PVD physical vapor deposition
- FIG. 4B shows that the material layer 124 is partially removed to expose the top surface of the resist patterns 121 A-C. In an embodiment, this is done by an etch-back process which may use a wet etching, a dry (plasma) etching, and/or other etching methods. In another embodiment, this is done by a chemical mechanical polishing (CMP) process.
- CMP chemical mechanical polishing
- the method 200 proceeds to operation 210 to apply an etching process to the material layer 124 and the resist layer 122 to expose the hard mask layer 116 .
- the material layer 124 contains silicon or a metal, it possesses a higher etch resistance (i.e., lower etch rate) than that of the resist 121 and the resist scum 120 , both of which are primarily polymeric.
- the etching process may include a dry (plasma) etching, a wet etching, and/or other etching methods.
- a dry etching process may implement an oxygen-containing gas, a fluorine-containing gas (e.g., CF 4 , SF 6 , CH 2 F 2 , CHF 3 , and/or C 2 F 6 ), a chlorine-containing gas (e.g., Cl 2 , CHCl 3 , CCl 4 , and/or BCl 3 ), a bromine-containing gas (e.g., HBr and/or CHBR 3 ), an iodine-containing gas, other suitable gases and/or plasmas, and/or combinations thereof.
- a wet etching process may use a photoresist stripper, an aqueous alkaline solution, an amine-solvent mixture, or an organic solvent.
- the etching process is an anisotropic etching.
- the etching process removes the resist patterns 121 A-C ( FIG. 3D or FIG. 4B ) and a portion of the resist scum 120 that is underneath the resist patterns 121 A-C thereby resulting in one or more patterns over the hard mask layer 116 ( FIG. 3E ).
- the pattern includes a portion of the material layer 124 over a remaining portion of the resist scum 120 , as shown in FIG. 3E .
- the method 200 proceeds to operation 212 to transfer the pattern from the material layer 124 and the resist scum 120 to the substrate 102 , more particularly, to the hard mask layer 116 .
- this is accomplished by etching the hard mask layer 116 with the patterned layers 124 / 120 as an etch mask.
- the etching process may include a dry (plasma) etching, a wet etching, and/or other etching methods.
- the patterned layers 124 / 120 are subsequently removed, resulting in a pattern in the hard mask layer 116 , as shown in FIG. 3F .
- One benefit of the present disclosure can be made by comparing the etch mask 124 / 120 of FIG.
- the etching process can be made highly selective to the hard mask layer 116 .
- various parameters of the etching process can be tuned (such as etchants used, etching temperature, etching solution concentration, etching pressure, source power, radio frequency (RF) bias voltage, RF bias power, etchant flow rate, and other suitable parameters) to etch the hard mask layer 116 much faster than the material layer 124 .
- RF radio frequency
- pattern line end to line end distance often a critical dimension of an IC, does not enlarge during the etching process.
- the etch mask 122 A and 122 B are photoresist and are etched away when the hard mask layer 116 A and 116 B are respectively etched, resulting in undesirably enlarged line end to line end distance. Therefore, compared with the lithography processes of FIG. 1 A and FIG. 1B , the present disclosure provides better performance in pattern transfer.
- a target pattern is to be formed as metal lines in a multilayer interconnection structure.
- the metal lines may be formed in an inter-layer dielectric (ILD) layer of the substrate 102 .
- the operation 214 forms a plurality of trenches in the ILD layer using the patterned mask layer 116 ; fills the trenches with a conductive material, such as a metal; and polishes the conductive material using a process such as chemical mechanical polishing to expose the patterned ILD layer, thereby forming the metal lines in the ILD layer.
- the operation 214 forms fin field effect transistor (FinFET) structures on a semiconductor substrate using the patterned mask layer 116 .
- the operation 214 forms a plurality of trenches in the semiconductor substrate 102 .
- Shallow trench isolation (STI) features are further formed in the trenches by a procedure that includes deposition to fill the trenches with a dielectric material and polishing (such as CMP) to remove excessive dielectric material and to planarize the top surface of the semiconductor substrate. Thereafter, a selective etch process is applied to the dielectric material to recess the STI features, thereby forming fin-like active regions.
- STI shallow trench isolation
- the operation 214 forms contacts on a semiconductor substrate 102 using the patterned hard mask layer 116 and the contacts provide interconnection to one or more of the interconnect layers of a multilayer interconnect.
- the operation 214 forms a plurality of trenches in an ILD layer of the semiconductor substrate 102 and fills the trenches with a conductive material to form vias.
- the conductive material may include tungsten or other suitable conductive element.
- the contacts provide electrical connection to source/drain regions and/or gate structures in the semiconductor substrate.
- resist patterns formed with some embodiments of the present disclosure have better adhesion to the layer thereunder.
- the resist patterns are less susceptible to resist pattern collapsing issues.
- the present disclosure uses a silicon or metal containing material layer, not the resist layer, as an etch mask for etching a hard mask layer underneath the resist layer. Therefore, the resist layer generally can be made thinner than that used in traditional photolithography processes, resulting in more desirable aspect ratio in the resist patterns. This further strengthens the resist patterns against resist pattern collapsing issue.
- the etching process can be tuned to remove the hard mask layer while preserving the silicon or metal containing material layer, resulting in better critical dimension in the patterns thus transferred.
- an embodiment of the present disclosure uses two layers (a resist layer and a silicon or metal containing material layer) for lithography, which is more cost-effective than the traditional tri-layer lithography.
- lithography uses two layers (a resist layer and a silicon or metal containing material layer) for lithography, which is more cost-effective than the traditional tri-layer lithography.
- the present disclosure is directed to a method of patterning a substrate.
- the method includes forming a resist layer over the substrate, wherein a layer of resist scum forms in between a first portion of the resist layer and the substrate.
- the method further includes patterning the resist layer to form a plurality of trenches in the first portion, wherein the layer of resist scum provides a floor for the plurality of trenches.
- the method further includes forming a first material layer in the plurality of trenches, wherein the first material layer has a higher etch resistance than the resist layer and the layer of resist scum.
- the method further includes etching the first material layer, the resist layer, and the layer of resist scum, thereby forming a patterned first material layer over a patterned layer of resist scum over the substrate.
- the present disclosure is directed to a method of forming a pattern for an integrated circuit.
- the method includes providing a substrate over which a hard mask layer is formed, the hard mask layer containing nitrogen (N).
- the method further includes forming a resist layer over the hard mask layer, wherein a layer of resist scum forms in a first portion of the resist layer that is between a second portion of the resist layer and the hard mask layer.
- the method further includes exposing the resist layer to a radiation for patterning, and developing the resist layer in a developer to form trenches in the second portion, wherein the layer of resist scum remains substantially insoluble in the developer.
- the method further includes filling a first material in the trenches, wherein the first material has a higher etch resistance than the resist layer, and etching the first material, the resist layer, and the layer of resist scum to expose the hard mask layer thereby forming a first pattern with a portion of the first material over a portion of the layer of resist scum over the hard mask layer.
- the present disclosure is directed to a method of forming a pattern for an integrated circuit. The method includes forming a resist layer over a substrate, wherein a layer of substantially uniform resist scum is formed in a first portion of the resist layer adjacent to the substrate.
- the method further includes forming trenches in a second portion of the resist layer that is over the first portion, wherein the first portion provides a floor for the trenches.
- the method further includes forming a material layer in the trenches, wherein the material layer has a higher etch resistance in an etching process than that of the resist layer.
- the method further includes applying the etching process to the resist and material layers to expose the substrate, resulting in a patterned material layer over a portion of the resist layer over the substrate.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Drying Of Semiconductors (AREA)
- Photosensitive Polymer And Photoresist Processing (AREA)
Abstract
Description
- The semiconductor integrated circuit (IC) industry has experienced exponential growth. Technological advances in IC materials and design have produced generations of ICs where each generation has smaller and more complex circuits than the previous generation. In the course of IC evolution, functional density (i.e., the number of interconnected devices per chip area) has generally increased while geometry size (i.e., the smallest component (or line) that can be created using a fabrication process) has decreased. This scaling down process generally provides benefits by increasing production efficiency and lowering associated costs. Such scaling down has also increased the complexity of processing and manufacturing ICs and, for these advances to be realized, similar developments in IC processing and manufacturing are needed.
- For example, lithography is a technique frequently used in IC manufacturing for transferring IC designs to a semiconductor substrate. A typical lithography process includes coating a resist (or photo resist) over the substrate, exposing the resist to a radiation such as extreme ultraviolet (EUV) ray, and developing and partially stripping the resist to leave a patterned resist over the substrate. The patterned resist is used for subsequent etching processes in forming ICs. Advancement in lithography is generally desirable to meet the demand of the continued semiconductor miniaturization.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIGS. 1A and 1B illustrate different approaches in lithography patterning. -
FIG. 2 is a flow chart of a method of forming a target pattern or device on a substrate for implementing one or more embodiments of the present disclosure. -
FIGS. 3A-3F are cross sectional views of forming a target pattern according to the method ofFIG. 2 , in accordance with an embodiment. -
FIGS. 4A and 4B are cross sectional views of forming a target pattern according to the method ofFIG. 2 , in accordance with an embodiment. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- The present disclosure is generally related to forming a pattern or device for an integrated circuit (IC) using a lithography process, and more particularly, to patterning a photoresist (resist) layer over a substrate wherein the resist layer includes a layer of resist scum.
-
FIGS. 1A and 1B illustrate some typical photolithography processes.FIG. 1A illustrates a single layer lithography patterning process where aresist layer 122A is formed over ahard mask layer 116A and is patterned with an IC design layout. Theresist layer 122A can be a positive resist or a negative resist. A positive resist is normally insoluble in a resist developer, but is made soluble by exposure to a radiation. A negative resist has the opposite behavior. For the sake of example, theresist layer 122A is a positive resist. A typical patterning process includes coating theresist layer 122A over thehard mask layer 116A, soft baking theresist layer 122A, and exposing theresist layer 122A to a radiation using a mask. The process further includes post-exposure baking, developing, and hard baking thereby removing exposed portions of theresist layer 122A and leaving unexposed portions thereof on thehard mask layer 116A as a pattern. An etching process is subsequently followed, which etches thehard mask layer 116 using the patternedresist layer 122A as an etch mask thereby transferring the pattern to thehard mask layer 116A. Further steps are performed to transfer the pattern to a substrate (not shown) over which thehard mask layer 116A is formed. In some instances, issues may arise with the single layer lithography patterning process discussed above. One issue is that, due to undesirable aspect ratio of the resist patterns thus formed, the resist patterns are susceptible to collapsing. This can be explained as follows. On the one hand, since theresist layer 122A is typically consumed faster than thehard mask layer 116A when etching thehard mask layer 116A, a thick layer of the resist is generally coated. On the other hand, as semiconductor feature sizes continue to shrink, the width of some resist patterns become smaller and smaller, resulting in skinny and tall resist patterns, which may easily collapse during subsequent processing, such as cleaning. Another issue is that theresist layer 122A may not adhere to thehard mask layer 116A very well, which further contributes to the collapsing of the resist patterns. -
FIG. 1B illustrates a tri-layer lithography patterning process where a tri-layerstack 117 is formed over ahard mask layer 116B. The tri-layerstack 117 includes abottom material layer 118, amiddle material layer 119, and aresist layer 122B. In this process, theresist layer 122B is primarily used for imaging and not masking, wherein the pattern from theresist layer 122B is transferred to thelayers hard mask layer 116B. As a result, theresist layer 122B may be made thinner than theresist layer 122A of theFIG. 1A to avoid the aforementioned aspect ratio problem. However, there remains the adhesion issue between theresist layer 122B and themiddle material layer 119 and the resist pattern collapsing issue is not completely prevented. In addition, the tri-layerstack 117 generally costs more than the single layer resist 122A. - The present disclosure provides various embodiments of a method of lithography patterning which is more cost effective than the tri-layer lithography of
FIG. 1B while preventing the patterned resist layer from collapsing. This is very desirable for advanced process nodes, such as 45 nanometer (nm), 28 nm, or smaller, where resist patterns have become narrower due to smaller feature sizes to be realized. - Referring now to
FIG. 2 , a flow chart of amethod 200 for forming a target pattern or device according to various aspects of the present disclosure is illustrated. Additional operations can be provided before, during, and after themethod 200, and some operations described can be replaced, eliminated, or moved around for additional embodiments of the method. Themethod 200 is an example, and is not intended to limit the present disclosure beyond what is explicitly recited in the claims. Themethod 200 will be further described below in conjunction withFIGS. 3A-3F andFIGS. 4A-4B . - The method 200 (
FIG. 2 ) receives asubstrate 102 atoperation 202. Referring toFIG. 3A , thesubstrate 102 includes one or more layers of material or composition. In an embodiment, thesubstrate 102 is a semiconductor substrate (e.g., wafer). In an embodiment, thesubstrate 102 includes silicon in a crystalline structure. In alternative embodiments, thesubstrate 102 includes other elementary semiconductors such as germanium, or a compound semiconductor such as silicon carbide, gallium arsenide, indium arsenide, and indium phosphide. Thesubstrate 102 may include a silicon on insulator (SOI) substrate, be strained/stressed for performance enhancement, include epitaxial regions, include isolation regions, include doped regions, include one or more semiconductor devices or portions thereof, include conductive and/or non-conductive layers, and/or include other suitable features and layers. In the present embodiment as shown inFIG. 3A , thesubstrate 102 includes ahard mask layer 116 for patterning one ormore layers 110 thereunder. In an embodiment, thehard mask layer 116 includes nitrogen (N). In an embodiment, thehard mask layer 116 uses titanium nitride (TiN), silicon nitride (SiN), silicon oxynitride (SiON), silicon carbon nitride (SiCN), or a combination thereof. Thehard mask layer 116 may be formed by a variety of processes. For example, thehard mask layer 116 may be formed by chemical vapor deposition (CVD), low pressure chemical vapor deposition (LPCVD), plasma enhanced chemical vapor deposition (PECVD), physical vapor deposition (PVD), atomic layer deposition (ALD), or other suitable deposition method. In an embodiment, thehard mask layer 116 includes SiN formed by chemical vapor deposition (CVD). For example, thehard mask layer 116 may be formed by CVD using chemicals including Hexachlorodisilane (HCD or Si2Cl6), Dichlorosilane (DCS or SiH2Cl2), Bis(TertiaryButylAmino)Silane (BTBAS or C8H22N2Si) and Disilane (DS or Si2H6). In an embodiment, thehard mask layer 116 is formed and treated with a nitrogen-containing gas or chemical such that at least a top portion of thehard mask layer 116 contains nitrogen. In some embodiments, although not shown, the layer(s) 110 may include a dielectric layer, an inter-layer dielectric (ILD) layer such as an extreme low-k dielectric (ELK) layer, and/or an anti-reflective coating layer such as a nitrogen-free anti-reflective coating (NFARC) layer. - The method 200 (
FIG. 2 ) proceeds tooperation 204 by forming a resistlayer 122 over thesubstrate 102. Referring toFIG. 3B , shown therein is the resistlayer 122 formed over thesubstrate 102, more particularly, over thehard mask layer 116. In an embodiment, an anti-reflective coating layer is formed between thehard mask layer 116 and the resistlayer 122. For example, the anti-reflective coating layer can be a polymeric material or a material selected from the group consisting of silicon oxide, silicon oxygen carbide, and plasma enhanced chemical vapor deposited silicon oxide. The resistlayer 122 may be a positive resist or a negative resist. A positive resist is normally insoluble in a resist developer, but is made soluble by exposure to a radiation, such as a deep ultraviolet (DUV) ray, an extreme ultraviolet (EUV) ray, an electron beam (e-beam), or other suitable radiation. One exemplary positive resist material is chemically amplified resist (CAR) that contains backbone polymer protected by acid labile groups (ALGs). CAR further contains photo-acid generators (PAGs) which, upon radiation, produce an acid. The acid can catalyze the cleaving of the ALGs from the backbone polymer. When the ALGs leave the backbone polymer, the branch unit of the polymer will be changed to carboxylic group that increases the polymer's solubility to a positive tone developer; thus, allowing the irradiated area of the resist to be removed by a developer, while the non-irradiated area remains insoluble and becomes a masking element for subsequent processes. A negative resist has the opposite behavior—normally soluble in a resist developer, but is made insoluble by exposure to a radiation, such as a DUV ray, an EUV ray, an e-beam, or other suitable radiation. One exemplary negative resist is a polymer which forms intra-molecular and/or intermolecular cross links when irradiated, such as a polymerization of Ethyl(α-hydroxy)acrylate (EHMA) and methacryl acid (MAA). - In an embodiment, the resist
layer 122 is formed by a resist coating process followed by a soft baking process. Also shown inFIG. 3B , alayer 120 of resist scum is formed in a first portion of the resistlayer 122 that is between asecond portion 121 of the resistlayer 122 and thehard mask layer 116. Thelayer 120 of resist scum (referred to as the resistscum 120 hereafter) may be formed by a variety of processes. For example, nitrogen from thehard mask layer 116 or another layer underneath the resistlayer 122 may arise during and/or after the resist coating process. The nitrogen reacts with the resistlayer 122 to form amine (NHx) resistscum 120. The resistscum 120 may comprise a polymer including the NHx. In an embodiment, the resistscum 120 has a substantially uniform thickness, e.g., about 9 nanometer, over thehard mask layer 116. The resistscum 120 no longer possesses the same characteristics as the resist 121. For example, when the resistlayer 122 is irradiated, photochemical reaction will occur in the resist 121, but not in the resistscum 120, and the solubility of the resistscum 120 is largely unaffected by photo-acid generation activity in the resist 121. - The method 200 (
FIG. 2 ) proceeds tooperation 206 by patterning the resistlayer 122, for example, with a mask (or a photo-mask or a reticle). Referring toFIG. 3C , the resistlayer 122, more particularly the resist 121, is patterned to includetrenches scum 120 remains insoluble in the resist developer. When the exposed portion of the positive resist 121 is stripped to form thetrenches scum 120 substantially remains over thehard mask layer 116 and provides a floor for thetrenches patterns trenches scum 120 remains substantially changed by the patterning process and provides a floor for thetrenches patterns 121A-C shown inFIG. 3C with those inFIGS. 1A and 1B . Due to the presence of the resistscum 120, the resistpatterns 121A-C do not suffer as much adhesion problem as those inFIGS. 1A and 1B . One reason is that the resistpatterns 121A-C stand over a layer (the resist scum 120) that contains similar material to the resist patterns, while the resistpatterns 122A (FIG. 1A) and 122B (FIG. 1B ) stand over a layer that contains very different material from the resist patterns. Therefore, the resistpatterns 121A-C are less susceptible to pattern collapsing. In addition, as will be discussed below, the resist 121 can be made thinner than the resist 122A (FIG. 1A ) because the resist 121 primarily serves as a patterning layer, not as an etch mask. - The method 200 (
FIG. 2 ) proceeds tooperation 208 by forming amaterial layer 124 in thetrenches material layer 124 has a higher etch resistance (a lower etch rate) than the resist 121. In an embodiment, thematerial layer 124 contains silicon or a metal. For example, thematerial layer 124 may be a mixture including organosiloxane resin (from about 1% to about 40% by volume), oxalic acid (less than 0.2% by volume), water (less than 6% by volume), propylene glycol monoethyl ether (PGEE) (from about 45% to 90% by volume), and propylene glycol monomethyl ether acetate (PGMEA) (from about 5% to 15% by volume). In an embodiment, thematerial layer 124 is formed by a spin-on coating process, as shown inFIG. 3D . Due to the spin-on coating process, a substantially thicker portion of thematerial layer 124 is formed in thetrenches patterns 121A-C. Thematerial layer 124 can be formed by other coating processes. In another embodiment, thematerial layer 124 is formed by a process that includes a deposition process followed by an etch-back process, as shown inFIGS. 4A and 4B .FIG. 4A shows that thematerial layer 124 is deposited in the trenches and over the resistpatterns 121A-C. Thematerial layer 124 may contain oxide or a metal and is deposited using an atomic layer deposition (ALD), a chemical vapor deposition (CVD), a physical vapor deposition (PVD), or other suitable deposition method.FIG. 4B shows that thematerial layer 124 is partially removed to expose the top surface of the resistpatterns 121A-C. In an embodiment, this is done by an etch-back process which may use a wet etching, a dry (plasma) etching, and/or other etching methods. In another embodiment, this is done by a chemical mechanical polishing (CMP) process. - The method 200 (
FIG. 2 ) proceeds tooperation 210 to apply an etching process to thematerial layer 124 and the resistlayer 122 to expose thehard mask layer 116, Because thematerial layer 124 contains silicon or a metal, it possesses a higher etch resistance (i.e., lower etch rate) than that of the resist 121 and the resistscum 120, both of which are primarily polymeric. The etching process may include a dry (plasma) etching, a wet etching, and/or other etching methods. For example, a dry etching process may implement an oxygen-containing gas, a fluorine-containing gas (e.g., CF4, SF6, CH2F2, CHF3, and/or C2F6), a chlorine-containing gas (e.g., Cl2, CHCl3, CCl4, and/or BCl3), a bromine-containing gas (e.g., HBr and/or CHBR3), an iodine-containing gas, other suitable gases and/or plasmas, and/or combinations thereof. For example, a wet etching process may use a photoresist stripper, an aqueous alkaline solution, an amine-solvent mixture, or an organic solvent. In an embodiment, the etching process is an anisotropic etching. The etching process removes the resistpatterns 121A-C (FIG. 3D orFIG. 4B ) and a portion of the resistscum 120 that is underneath the resistpatterns 121A-C thereby resulting in one or more patterns over the hard mask layer 116 (FIG. 3E ). The pattern includes a portion of thematerial layer 124 over a remaining portion of the resistscum 120, as shown inFIG. 3E . - The method 200 (
FIG. 2 ) proceeds tooperation 212 to transfer the pattern from thematerial layer 124 and the resistscum 120 to thesubstrate 102, more particularly, to thehard mask layer 116. In an embodiment, this is accomplished by etching thehard mask layer 116 with thepatterned layers 124/120 as an etch mask. The etching process may include a dry (plasma) etching, a wet etching, and/or other etching methods. Thepatterned layers 124/120 are subsequently removed, resulting in a pattern in thehard mask layer 116, as shown inFIG. 3F . One benefit of the present disclosure can be made by comparing theetch mask 124/120 ofFIG. 3E with theetch mask 122A (FIG. 1A ) and theetch mask 122B (FIG. 1B ). Because thematerial layer 124 contains silicon or a metal, the etching process can be made highly selective to thehard mask layer 116. For example, various parameters of the etching process can be tuned (such as etchants used, etching temperature, etching solution concentration, etching pressure, source power, radio frequency (RF) bias voltage, RF bias power, etchant flow rate, and other suitable parameters) to etch thehard mask layer 116 much faster than thematerial layer 124. As a result, the desired pattern dimensions are well preserved during the etching process. For example, pattern line end to line end distance, often a critical dimension of an IC, does not enlarge during the etching process. In contrast, theetch mask hard mask layer FIG. 1B , the present disclosure provides better performance in pattern transfer. - The method 200 (
FIG. 2 ) proceeds tooperation 214 to form a final pattern or device with the patternedhard mask layer 116. In an embodiment, a target pattern is to be formed as metal lines in a multilayer interconnection structure. For example, the metal lines may be formed in an inter-layer dielectric (ILD) layer of thesubstrate 102. In such a case, theoperation 214 forms a plurality of trenches in the ILD layer using the patternedmask layer 116; fills the trenches with a conductive material, such as a metal; and polishes the conductive material using a process such as chemical mechanical polishing to expose the patterned ILD layer, thereby forming the metal lines in the ILD layer. - In another embodiment, the
operation 214 forms fin field effect transistor (FinFET) structures on a semiconductor substrate using the patternedmask layer 116. In this embodiment, theoperation 214 forms a plurality of trenches in thesemiconductor substrate 102. Shallow trench isolation (STI) features are further formed in the trenches by a procedure that includes deposition to fill the trenches with a dielectric material and polishing (such as CMP) to remove excessive dielectric material and to planarize the top surface of the semiconductor substrate. Thereafter, a selective etch process is applied to the dielectric material to recess the STI features, thereby forming fin-like active regions. - In another embodiment, the
operation 214 forms contacts on asemiconductor substrate 102 using the patternedhard mask layer 116 and the contacts provide interconnection to one or more of the interconnect layers of a multilayer interconnect. In this embodiment, theoperation 214 forms a plurality of trenches in an ILD layer of thesemiconductor substrate 102 and fills the trenches with a conductive material to form vias. The conductive material may include tungsten or other suitable conductive element. In an embodiment, the contacts provide electrical connection to source/drain regions and/or gate structures in the semiconductor substrate. - The present disclosure provides many benefits. For example, resist patterns formed with some embodiments of the present disclosure have better adhesion to the layer thereunder. As such, the resist patterns are less susceptible to resist pattern collapsing issues. For example, the present disclosure uses a silicon or metal containing material layer, not the resist layer, as an etch mask for etching a hard mask layer underneath the resist layer. Therefore, the resist layer generally can be made thinner than that used in traditional photolithography processes, resulting in more desirable aspect ratio in the resist patterns. This further strengthens the resist patterns against resist pattern collapsing issue. In addition, the etching process can be tuned to remove the hard mask layer while preserving the silicon or metal containing material layer, resulting in better critical dimension in the patterns thus transferred. For example, an embodiment of the present disclosure uses two layers (a resist layer and a silicon or metal containing material layer) for lithography, which is more cost-effective than the traditional tri-layer lithography. Those of ordinary skill in the art should appreciate that some embodiments of the present disclosure may be implemented with single layer, bi-layer, or tri-layer lithography. In fact, the specific embodiments discussed so far are only examples and do not limit the inventive scope of the present disclosure beyond what is explicitly recited in the claims.
- In one exemplary aspect, the present disclosure is directed to a method of patterning a substrate. The method includes forming a resist layer over the substrate, wherein a layer of resist scum forms in between a first portion of the resist layer and the substrate. The method further includes patterning the resist layer to form a plurality of trenches in the first portion, wherein the layer of resist scum provides a floor for the plurality of trenches. The method further includes forming a first material layer in the plurality of trenches, wherein the first material layer has a higher etch resistance than the resist layer and the layer of resist scum. The method further includes etching the first material layer, the resist layer, and the layer of resist scum, thereby forming a patterned first material layer over a patterned layer of resist scum over the substrate.
- In another exemplary aspect, the present disclosure is directed to a method of forming a pattern for an integrated circuit. The method includes providing a substrate over which a hard mask layer is formed, the hard mask layer containing nitrogen (N). The method further includes forming a resist layer over the hard mask layer, wherein a layer of resist scum forms in a first portion of the resist layer that is between a second portion of the resist layer and the hard mask layer. The method further includes exposing the resist layer to a radiation for patterning, and developing the resist layer in a developer to form trenches in the second portion, wherein the layer of resist scum remains substantially insoluble in the developer. The method further includes filling a first material in the trenches, wherein the first material has a higher etch resistance than the resist layer, and etching the first material, the resist layer, and the layer of resist scum to expose the hard mask layer thereby forming a first pattern with a portion of the first material over a portion of the layer of resist scum over the hard mask layer. In yet another exemplary aspect, the present disclosure is directed to a method of forming a pattern for an integrated circuit. The method includes forming a resist layer over a substrate, wherein a layer of substantially uniform resist scum is formed in a first portion of the resist layer adjacent to the substrate. The method further includes forming trenches in a second portion of the resist layer that is over the first portion, wherein the first portion provides a floor for the trenches. The method further includes forming a material layer in the trenches, wherein the material layer has a higher etch resistance in an etching process than that of the resist layer. The method further includes applying the etching process to the resist and material layers to expose the substrate, resulting in a patterned material layer over a portion of the resist layer over the substrate.
- The foregoing outlines features of several embodiments so that those of ordinary skill in the art may better understand the aspects of the present disclosure. Those of ordinary skill in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those of ordinary skill in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/262,484 US9184054B1 (en) | 2014-04-25 | 2014-04-25 | Method for integrated circuit patterning |
US14/934,350 US9418862B2 (en) | 2014-04-25 | 2015-11-06 | Method for integrated circuit patterning |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/262,484 US9184054B1 (en) | 2014-04-25 | 2014-04-25 | Method for integrated circuit patterning |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/934,350 Continuation US9418862B2 (en) | 2014-04-25 | 2015-11-06 | Method for integrated circuit patterning |
Publications (2)
Publication Number | Publication Date |
---|---|
US20150311075A1 true US20150311075A1 (en) | 2015-10-29 |
US9184054B1 US9184054B1 (en) | 2015-11-10 |
Family
ID=54335438
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/262,484 Expired - Fee Related US9184054B1 (en) | 2014-04-25 | 2014-04-25 | Method for integrated circuit patterning |
US14/934,350 Active US9418862B2 (en) | 2014-04-25 | 2015-11-06 | Method for integrated circuit patterning |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/934,350 Active US9418862B2 (en) | 2014-04-25 | 2015-11-06 | Method for integrated circuit patterning |
Country Status (1)
Country | Link |
---|---|
US (2) | US9184054B1 (en) |
Cited By (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9529250B2 (en) | 2014-10-31 | 2016-12-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | EUV mask with ITO absorber to suppress out of band radiation |
US9564446B1 (en) * | 2015-12-16 | 2017-02-07 | International Business Machines Corporation | SRAM design to facilitate single fin cut in double sidewall image transfer process |
WO2017087066A1 (en) * | 2015-11-20 | 2017-05-26 | Tokyo Electron Limited | Methods of forming etch masks for sub-resolution substrate patterning |
US9870612B2 (en) | 2016-06-06 | 2018-01-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for repairing a mask |
US10007174B2 (en) | 2013-10-11 | 2018-06-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Extreme ultraviolet lithography process and mask |
US10061191B2 (en) | 2016-06-01 | 2018-08-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | High durability extreme ultraviolet photomask |
US10108095B2 (en) | 2016-05-31 | 2018-10-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Automated mask storage and retrieval system |
US10168611B2 (en) | 2015-07-17 | 2019-01-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mask with multilayer structure and manufacturing method by using the same |
US10276426B2 (en) | 2016-05-31 | 2019-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and method for performing spin dry etching |
US10394114B2 (en) | 2016-08-25 | 2019-08-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Chromeless phase shift mask structure and process |
US10514597B2 (en) | 2016-11-30 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography mask with both transmission-type and reflective-type overlay marks and method of fabricating the same |
US10520805B2 (en) | 2016-07-29 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and method for localized EUV pellicle glue removal |
US10622211B2 (en) | 2016-08-05 | 2020-04-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal-compound-removing solvent and method in lithography |
US10866504B2 (en) | 2017-12-22 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography mask with a black border region and method of fabricating the same |
US10867794B2 (en) * | 2019-03-29 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Patterning method for semiconductor devices and structures resulting therefrom |
US10867805B2 (en) | 2018-06-29 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Selective removal of an etching stop layer for improving overlay shift tolerance |
US10866516B2 (en) | 2016-08-05 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal-compound-removing solvent and method in lithography |
US10915017B2 (en) | 2017-08-31 | 2021-02-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-function overlay marks for reducing noise and extracting focus and critical dimension information |
US11054742B2 (en) | 2018-06-15 | 2021-07-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV metallic resist performance enhancement via additives |
US11069526B2 (en) | 2018-06-27 | 2021-07-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Using a self-assembly layer to facilitate selective formation of an etching stop layer |
US11086209B2 (en) | 2017-04-27 | 2021-08-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV lithography mask with a porous reflective multilayer structure |
US11294293B2 (en) | 2018-09-19 | 2022-04-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Overlay marks for reducing effect of bottom layer asymmetry |
US11501969B2 (en) * | 2019-01-22 | 2022-11-15 | International Business Machines Corporation | Direct extreme ultraviolet lithography on hard mask with reverse tone |
US11835864B2 (en) | 2017-08-31 | 2023-12-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-function overlay marks for reducing noise and extracting focus and critical dimension information |
WO2024073272A1 (en) * | 2022-09-28 | 2024-04-04 | Applied Materials, Inc. | Molecular layer deposition carbon masks for direct selective deposition of silicon-containing materials |
Families Citing this family (467)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9394608B2 (en) | 2009-04-06 | 2016-07-19 | Asm America, Inc. | Semiconductor processing reactor and components thereof |
US8802201B2 (en) | 2009-08-14 | 2014-08-12 | Asm America, Inc. | Systems and methods for thin-film deposition of metal oxides using excited nitrogen-oxygen species |
US9312155B2 (en) | 2011-06-06 | 2016-04-12 | Asm Japan K.K. | High-throughput semiconductor-processing apparatus equipped with multiple dual-chamber modules |
US10854498B2 (en) | 2011-07-15 | 2020-12-01 | Asm Ip Holding B.V. | Wafer-supporting device and method for producing same |
US20130023129A1 (en) | 2011-07-20 | 2013-01-24 | Asm America, Inc. | Pressure transmitter for a semiconductor processing environment |
US9017481B1 (en) | 2011-10-28 | 2015-04-28 | Asm America, Inc. | Process feed management for semiconductor substrate processing |
US10714315B2 (en) | 2012-10-12 | 2020-07-14 | Asm Ip Holdings B.V. | Semiconductor reaction chamber showerhead |
US20160376700A1 (en) | 2013-02-01 | 2016-12-29 | Asm Ip Holding B.V. | System for treatment of deposition reactor |
US10683571B2 (en) | 2014-02-25 | 2020-06-16 | Asm Ip Holding B.V. | Gas supply manifold and method of supplying gases to chamber using same |
US10167557B2 (en) | 2014-03-18 | 2019-01-01 | Asm Ip Holding B.V. | Gas distribution system, reactor including the system, and methods of using the same |
US11015245B2 (en) | 2014-03-19 | 2021-05-25 | Asm Ip Holding B.V. | Gas-phase reactor and system having exhaust plenum and components thereof |
US9184054B1 (en) * | 2014-04-25 | 2015-11-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for integrated circuit patterning |
US10858737B2 (en) | 2014-07-28 | 2020-12-08 | Asm Ip Holding B.V. | Showerhead assembly and components thereof |
US9890456B2 (en) | 2014-08-21 | 2018-02-13 | Asm Ip Holding B.V. | Method and system for in situ formation of gas-phase compounds |
US10941490B2 (en) | 2014-10-07 | 2021-03-09 | Asm Ip Holding B.V. | Multiple temperature range susceptor, assembly, reactor and system including the susceptor, and methods of using the same |
US9657845B2 (en) | 2014-10-07 | 2017-05-23 | Asm Ip Holding B.V. | Variable conductance gas distribution apparatus and method |
US10276355B2 (en) | 2015-03-12 | 2019-04-30 | Asm Ip Holding B.V. | Multi-zone reactor, system including the reactor, and method of using the same |
US10458018B2 (en) | 2015-06-26 | 2019-10-29 | Asm Ip Holding B.V. | Structures including metal carbide material, devices including the structures, and methods of forming same |
US10600673B2 (en) | 2015-07-07 | 2020-03-24 | Asm Ip Holding B.V. | Magnetic susceptor to baseplate seal |
US10211308B2 (en) | 2015-10-21 | 2019-02-19 | Asm Ip Holding B.V. | NbMC layers |
US11139308B2 (en) | 2015-12-29 | 2021-10-05 | Asm Ip Holding B.V. | Atomic layer deposition of III-V compounds to form V-NAND devices |
US10529554B2 (en) | 2016-02-19 | 2020-01-07 | Asm Ip Holding B.V. | Method for forming silicon nitride film selectively on sidewalls or flat surfaces of trenches |
US10865475B2 (en) | 2016-04-21 | 2020-12-15 | Asm Ip Holding B.V. | Deposition of metal borides and silicides |
US10190213B2 (en) | 2016-04-21 | 2019-01-29 | Asm Ip Holding B.V. | Deposition of metal borides |
US10032628B2 (en) | 2016-05-02 | 2018-07-24 | Asm Ip Holding B.V. | Source/drain performance through conformal solid state doping |
US10367080B2 (en) | 2016-05-02 | 2019-07-30 | Asm Ip Holding B.V. | Method of forming a germanium oxynitride film |
US11453943B2 (en) | 2016-05-25 | 2022-09-27 | Asm Ip Holding B.V. | Method for forming carbon-containing silicon/metal oxide or nitride film by ALD using silicon precursor and hydrocarbon precursor |
US10612137B2 (en) | 2016-07-08 | 2020-04-07 | Asm Ip Holdings B.V. | Organic reactants for atomic layer deposition |
US9859151B1 (en) | 2016-07-08 | 2018-01-02 | Asm Ip Holding B.V. | Selective film deposition method to form air gaps |
US10714385B2 (en) | 2016-07-19 | 2020-07-14 | Asm Ip Holding B.V. | Selective deposition of tungsten |
US9887082B1 (en) | 2016-07-28 | 2018-02-06 | Asm Ip Holding B.V. | Method and apparatus for filling a gap |
KR102532607B1 (en) | 2016-07-28 | 2023-05-15 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus and method of operating the same |
US9812320B1 (en) | 2016-07-28 | 2017-11-07 | Asm Ip Holding B.V. | Method and apparatus for filling a gap |
US10643826B2 (en) | 2016-10-26 | 2020-05-05 | Asm Ip Holdings B.V. | Methods for thermally calibrating reaction chambers |
US11532757B2 (en) | 2016-10-27 | 2022-12-20 | Asm Ip Holding B.V. | Deposition of charge trapping layers |
US10229833B2 (en) | 2016-11-01 | 2019-03-12 | Asm Ip Holding B.V. | Methods for forming a transition metal nitride film on a substrate by atomic layer deposition and related semiconductor device structures |
US10643904B2 (en) | 2016-11-01 | 2020-05-05 | Asm Ip Holdings B.V. | Methods for forming a semiconductor device and related semiconductor device structures |
US10714350B2 (en) | 2016-11-01 | 2020-07-14 | ASM IP Holdings, B.V. | Methods for forming a transition metal niobium nitride film on a substrate by atomic layer deposition and related semiconductor device structures |
US10134757B2 (en) | 2016-11-07 | 2018-11-20 | Asm Ip Holding B.V. | Method of processing a substrate and a device manufactured by using the method |
US9978594B1 (en) | 2016-11-15 | 2018-05-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Formation method of semiconductor device structure using patterning stacks |
KR102546317B1 (en) | 2016-11-15 | 2023-06-21 | 에이에스엠 아이피 홀딩 비.브이. | Gas supply unit and substrate processing apparatus including the same |
US10466586B2 (en) | 2016-11-29 | 2019-11-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of modeling a mask having patterns with arbitrary angles |
US10671786B2 (en) | 2016-11-29 | 2020-06-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of modeling a mask by taking into account of mask pattern edge interaction |
US10453713B2 (en) | 2016-11-29 | 2019-10-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for controlling temperature of furnace in semiconductor fabrication process |
US10345695B2 (en) | 2016-11-30 | 2019-07-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet alignment marks |
US10310380B2 (en) | 2016-12-07 | 2019-06-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | High-brightness light source |
KR20180068582A (en) | 2016-12-14 | 2018-06-22 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US11447861B2 (en) | 2016-12-15 | 2022-09-20 | Asm Ip Holding B.V. | Sequential infiltration synthesis apparatus and a method of forming a patterned structure |
US10520813B2 (en) | 2016-12-15 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd | Extreme ultraviolet photoresist with high-efficiency electron transfer |
US11581186B2 (en) | 2016-12-15 | 2023-02-14 | Asm Ip Holding B.V. | Sequential infiltration synthesis apparatus |
US10162277B2 (en) | 2016-12-15 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet lithography system with debris trapper on exhaust line |
US10418252B2 (en) | 2016-12-16 | 2019-09-17 | Taiwan Semiconductor Manufacturing Co, Ltd. | Fin-like field effect transistor patterning methods for increasing process margins |
KR102700194B1 (en) | 2016-12-19 | 2024-08-28 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US10269558B2 (en) | 2016-12-22 | 2019-04-23 | Asm Ip Holding B.V. | Method of forming a structure on a substrate |
US10867788B2 (en) | 2016-12-28 | 2020-12-15 | Asm Ip Holding B.V. | Method of forming a structure on a substrate |
US11390950B2 (en) | 2017-01-10 | 2022-07-19 | Asm Ip Holding B.V. | Reactor system and method to reduce residue buildup during a film deposition process |
US10655221B2 (en) | 2017-02-09 | 2020-05-19 | Asm Ip Holding B.V. | Method for depositing oxide film by thermal ALD and PEALD |
US10468261B2 (en) | 2017-02-15 | 2019-11-05 | Asm Ip Holding B.V. | Methods for forming a metallic film on a substrate by cyclical deposition and related semiconductor device structures |
US10529563B2 (en) | 2017-03-29 | 2020-01-07 | Asm Ip Holdings B.V. | Method for forming doped metal oxide films on a substrate by cyclical deposition and related semiconductor device structures |
US10497604B2 (en) | 2017-03-30 | 2019-12-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Photomask transportation stage in semiconductor fabrication and method for using the same |
US10274817B2 (en) | 2017-03-31 | 2019-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Mask and photolithography system |
USD876504S1 (en) | 2017-04-03 | 2020-02-25 | Asm Ip Holding B.V. | Exhaust flow control ring for semiconductor deposition apparatus |
US10031412B1 (en) | 2017-04-19 | 2018-07-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Pellicle assembly in photolithography process and method for using the same |
KR102457289B1 (en) | 2017-04-25 | 2022-10-21 | 에이에스엠 아이피 홀딩 비.브이. | Method for depositing a thin film and manufacturing a semiconductor device |
US10524345B2 (en) | 2017-04-28 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Residual gain monitoring and reduction for EUV drive laser |
US10535520B2 (en) | 2017-04-28 | 2020-01-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin patterning methods for increased process margins |
US10429729B2 (en) | 2017-04-28 | 2019-10-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV radiation modification methods and systems |
US10506698B2 (en) | 2017-04-28 | 2019-12-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV source generation method and related system |
US10770286B2 (en) | 2017-05-08 | 2020-09-08 | Asm Ip Holdings B.V. | Methods for selectively forming a silicon nitride film on a substrate and related semiconductor device structures |
US10892156B2 (en) | 2017-05-08 | 2021-01-12 | Asm Ip Holding B.V. | Methods for forming a silicon nitride film on a substrate and related semiconductor device structures |
US10627728B2 (en) | 2017-06-14 | 2020-04-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for creating vacuum in load lock chamber |
US12040200B2 (en) | 2017-06-20 | 2024-07-16 | Asm Ip Holding B.V. | Semiconductor processing apparatus and methods for calibrating a semiconductor processing apparatus |
US11306395B2 (en) | 2017-06-28 | 2022-04-19 | Asm Ip Holding B.V. | Methods for depositing a transition metal nitride film on a substrate by atomic layer deposition and related deposition apparatus |
US10481483B2 (en) | 2017-06-30 | 2019-11-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithography mask and method |
US10685834B2 (en) | 2017-07-05 | 2020-06-16 | Asm Ip Holdings B.V. | Methods for forming a silicon germanium tin layer and related semiconductor device structures |
KR20190009245A (en) | 2017-07-18 | 2019-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Methods for forming a semiconductor device structure and related semiconductor device structures |
US11018002B2 (en) | 2017-07-19 | 2021-05-25 | Asm Ip Holding B.V. | Method for selectively depositing a Group IV semiconductor and related semiconductor device structures |
US10541333B2 (en) | 2017-07-19 | 2020-01-21 | Asm Ip Holding B.V. | Method for depositing a group IV semiconductor and related semiconductor device structures |
US11374112B2 (en) | 2017-07-19 | 2022-06-28 | Asm Ip Holding B.V. | Method for depositing a group IV semiconductor and related semiconductor device structures |
US10590535B2 (en) | 2017-07-26 | 2020-03-17 | Asm Ip Holdings B.V. | Chemical treatment, deposition and/or infiltration apparatus and method for using the same |
US10955746B2 (en) | 2017-07-28 | 2021-03-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography method with reduced impacts of mask defects |
DE102017126395B4 (en) | 2017-07-31 | 2022-03-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Masks for multi-mask, multi-exposure lithography |
US10429314B2 (en) | 2017-07-31 | 2019-10-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV vessel inspection method and related system |
US10620530B2 (en) | 2017-07-31 | 2020-04-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multiple-mask multiple-exposure lithography and masks |
US11003082B2 (en) | 2017-08-01 | 2021-05-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor structure |
JP6877290B2 (en) * | 2017-08-03 | 2021-05-26 | 東京エレクトロン株式会社 | How to process the object to be processed |
US10770336B2 (en) | 2017-08-08 | 2020-09-08 | Asm Ip Holding B.V. | Substrate lift mechanism and reactor including same |
US10692741B2 (en) | 2017-08-08 | 2020-06-23 | Asm Ip Holdings B.V. | Radiation shield |
US10249524B2 (en) | 2017-08-09 | 2019-04-02 | Asm Ip Holding B.V. | Cassette holder assembly for a substrate cassette and holding member for use in such assembly |
US11139191B2 (en) | 2017-08-09 | 2021-10-05 | Asm Ip Holding B.V. | Storage apparatus for storing cassettes for substrates and processing apparatus equipped therewith |
US11769682B2 (en) | 2017-08-09 | 2023-09-26 | Asm Ip Holding B.V. | Storage apparatus for storing cassettes for substrates and processing apparatus equipped therewith |
USD900036S1 (en) | 2017-08-24 | 2020-10-27 | Asm Ip Holding B.V. | Heater electrical connector and adapter |
US11830730B2 (en) | 2017-08-29 | 2023-11-28 | Asm Ip Holding B.V. | Layer forming method and apparatus |
US10361134B2 (en) | 2017-08-30 | 2019-07-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for lithographic process and lithographic system |
US11056344B2 (en) | 2017-08-30 | 2021-07-06 | Asm Ip Holding B.V. | Layer forming method |
KR102491945B1 (en) | 2017-08-30 | 2023-01-26 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US11295980B2 (en) | 2017-08-30 | 2022-04-05 | Asm Ip Holding B.V. | Methods for depositing a molybdenum metal film over a dielectric surface of a substrate by a cyclical deposition process and related semiconductor device structures |
KR102401446B1 (en) | 2017-08-31 | 2022-05-24 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US10573519B2 (en) | 2017-09-08 | 2020-02-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for performing a photolithography process |
US10276394B2 (en) | 2017-09-14 | 2019-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Hybrid double patterning method for semiconductor manufacture |
US10274847B2 (en) | 2017-09-19 | 2019-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Humidity control in EUV lithography |
KR102630301B1 (en) | 2017-09-21 | 2024-01-29 | 에이에스엠 아이피 홀딩 비.브이. | Method of sequential infiltration synthesis treatment of infiltrateable material and structures and devices formed using same |
US11009796B2 (en) | 2017-09-22 | 2021-05-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor structure |
US10844484B2 (en) | 2017-09-22 | 2020-11-24 | Asm Ip Holding B.V. | Apparatus for dispensing a vapor phase reactant to a reaction chamber and related methods |
US10990013B2 (en) | 2017-09-22 | 2021-04-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor structure |
US10824083B2 (en) | 2017-09-28 | 2020-11-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Light source, EUV lithography system, and method for generating EUV radiation |
US10495987B2 (en) | 2017-09-28 | 2019-12-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Radiation source apparatus, EUV lithography system, and method for decreasing debris in EUV lithography system |
US10658205B2 (en) | 2017-09-28 | 2020-05-19 | Asm Ip Holdings B.V. | Chemical dispensing apparatus and methods for dispensing a chemical to a reaction chamber |
US11143952B2 (en) | 2017-09-28 | 2021-10-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pellicle removal method |
US10451979B2 (en) | 2017-09-29 | 2019-10-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus for EUV lithography and method of measuring focus |
US10962873B2 (en) | 2017-09-29 | 2021-03-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet mask and method of manufacturing the same |
US10969690B2 (en) | 2017-09-29 | 2021-04-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet control system for adjusting droplet illumination parameters |
US10403504B2 (en) | 2017-10-05 | 2019-09-03 | Asm Ip Holding B.V. | Method for selectively depositing a metallic film on a substrate |
US10319588B2 (en) | 2017-10-10 | 2019-06-11 | Asm Ip Holding B.V. | Method for depositing a metal chalcogenide on a substrate by cyclical deposition |
US10741391B2 (en) | 2017-10-25 | 2020-08-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor structure by patterning resist layer having inorganic material |
US10923344B2 (en) | 2017-10-30 | 2021-02-16 | Asm Ip Holding B.V. | Methods for forming a semiconductor structure and related semiconductor structures |
US11003084B2 (en) | 2017-11-03 | 2021-05-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor structure |
US10712651B2 (en) | 2017-11-08 | 2020-07-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and apparatus for collecting information used in image-error compensation |
US10331035B2 (en) | 2017-11-08 | 2019-06-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Light source for lithography exposure process |
US11106127B2 (en) | 2017-11-08 | 2021-08-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure of pellicle-mask structure with vent structure |
US10962881B2 (en) | 2017-11-13 | 2021-03-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and apparatus for lithography in semiconductor fabrication |
US10342109B2 (en) | 2017-11-14 | 2019-07-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method for generating extreme ultraviolet radiation |
US10996553B2 (en) | 2017-11-14 | 2021-05-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet mask with reduced wafer neighboring effect and method of manufacturing the same |
US11086215B2 (en) | 2017-11-15 | 2021-08-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet mask with reduced mask shadowing effect and method of manufacturing the same |
US11013097B2 (en) | 2017-11-15 | 2021-05-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method for generating extreme ultraviolet radiation |
US11617255B2 (en) | 2017-11-15 | 2023-03-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Droplet generator and method of servicing extreme ultraviolet imaging tool |
US10910262B2 (en) | 2017-11-16 | 2021-02-02 | Asm Ip Holding B.V. | Method of selectively depositing a capping layer structure on a semiconductor device structure |
US10714371B2 (en) | 2017-11-16 | 2020-07-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and apparatus for lithography in semiconductor fabrication |
US10477663B2 (en) | 2017-11-16 | 2019-11-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Light source for lithography exposure process |
US10488766B2 (en) | 2017-11-16 | 2019-11-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography system having invisible pellicle over mask |
KR102443047B1 (en) | 2017-11-16 | 2022-09-14 | 에이에스엠 아이피 홀딩 비.브이. | Method of processing a substrate and a device manufactured by the same |
US10866515B2 (en) | 2017-11-17 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography process using photoresist material with photosensitive functional group |
US10684545B2 (en) | 2017-11-17 | 2020-06-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor structure by patterning assist layer having polymer |
US10338475B2 (en) | 2017-11-20 | 2019-07-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Light source for lithography exposure process |
US10656539B2 (en) | 2017-11-21 | 2020-05-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Radiation source for lithography process |
US11588293B2 (en) | 2017-11-21 | 2023-02-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods and systems for aligning master oscillator power amplifier systems |
US10165664B1 (en) | 2017-11-21 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus for decontaminating windows of an EUV source module |
US10802394B2 (en) | 2017-11-21 | 2020-10-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for discharging static charges on reticle |
US11022879B2 (en) | 2017-11-24 | 2021-06-01 | Asm Ip Holding B.V. | Method of forming an enhanced unexposed photoresist layer |
US10345716B2 (en) | 2017-11-24 | 2019-07-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metrology method in reticle transportation |
US10274844B1 (en) | 2017-11-24 | 2019-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography apparatus and method for protecting a reticle |
US11639811B2 (en) | 2017-11-27 | 2023-05-02 | Asm Ip Holding B.V. | Apparatus including a clean mini environment |
KR102597978B1 (en) | 2017-11-27 | 2023-11-06 | 에이에스엠 아이피 홀딩 비.브이. | Storage device for storing wafer cassettes for use with batch furnaces |
US10642158B2 (en) | 2017-11-29 | 2020-05-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of controlling reticle masking blade positioning to minimize impact on critical dimension uniformity and device for controlling reticle masking blade positioning |
US10872771B2 (en) | 2018-01-16 | 2020-12-22 | Asm Ip Holding B. V. | Method for depositing a material film on a substrate within a reaction chamber by a cyclical deposition process and related device structures |
TWI799494B (en) | 2018-01-19 | 2023-04-21 | 荷蘭商Asm 智慧財產控股公司 | Deposition method |
CN111630203A (en) | 2018-01-19 | 2020-09-04 | Asm Ip私人控股有限公司 | Method for depositing gap filling layer by plasma auxiliary deposition |
USD903477S1 (en) | 2018-01-24 | 2020-12-01 | Asm Ip Holdings B.V. | Metal clamp |
US11018047B2 (en) | 2018-01-25 | 2021-05-25 | Asm Ip Holding B.V. | Hybrid lift pin |
USD880437S1 (en) | 2018-02-01 | 2020-04-07 | Asm Ip Holding B.V. | Gas supply plate for semiconductor manufacturing apparatus |
US11081345B2 (en) | 2018-02-06 | 2021-08-03 | Asm Ip Holding B.V. | Method of post-deposition treatment for silicon oxide film |
EP3737779A1 (en) | 2018-02-14 | 2020-11-18 | ASM IP Holding B.V. | A method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process |
US10896820B2 (en) | 2018-02-14 | 2021-01-19 | Asm Ip Holding B.V. | Method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process |
US10731249B2 (en) | 2018-02-15 | 2020-08-04 | Asm Ip Holding B.V. | Method of forming a transition metal containing film on a substrate by a cyclical deposition process, a method for supplying a transition metal halide compound to a reaction chamber, and related vapor deposition apparatus |
US10658181B2 (en) | 2018-02-20 | 2020-05-19 | Asm Ip Holding B.V. | Method of spacer-defined direct patterning in semiconductor fabrication |
KR102636427B1 (en) | 2018-02-20 | 2024-02-13 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing method and apparatus |
US10975470B2 (en) | 2018-02-23 | 2021-04-13 | Asm Ip Holding B.V. | Apparatus for detecting or monitoring for a chemical precursor in a high temperature environment |
US11473195B2 (en) | 2018-03-01 | 2022-10-18 | Asm Ip Holding B.V. | Semiconductor processing apparatus and a method for processing a substrate |
US11629406B2 (en) | 2018-03-09 | 2023-04-18 | Asm Ip Holding B.V. | Semiconductor processing apparatus comprising one or more pyrometers for measuring a temperature of a substrate during transfer of the substrate |
US11114283B2 (en) | 2018-03-16 | 2021-09-07 | Asm Ip Holding B.V. | Reactor, system including the reactor, and methods of manufacturing and using same |
KR102646467B1 (en) | 2018-03-27 | 2024-03-11 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming an electrode on a substrate and a semiconductor device structure including an electrode |
US11088002B2 (en) | 2018-03-29 | 2021-08-10 | Asm Ip Holding B.V. | Substrate rack and a substrate processing system and method |
US11230766B2 (en) | 2018-03-29 | 2022-01-25 | Asm Ip Holding B.V. | Substrate processing apparatus and method |
KR102501472B1 (en) | 2018-03-30 | 2023-02-20 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing method |
US11143951B2 (en) | 2018-04-30 | 2021-10-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Pellicle for an EUV lithography mask and a method of manufacturing thereof |
TWI843623B (en) | 2018-05-08 | 2024-05-21 | 荷蘭商Asm Ip私人控股有限公司 | Methods for depositing an oxide film on a substrate by a cyclical deposition process and related device structures |
US12025484B2 (en) | 2018-05-08 | 2024-07-02 | Asm Ip Holding B.V. | Thin film forming method |
KR20190129718A (en) | 2018-05-11 | 2019-11-20 | 에이에스엠 아이피 홀딩 비.브이. | Methods for forming a doped metal carbide film on a substrate and related semiconductor device structures |
KR102596988B1 (en) | 2018-05-28 | 2023-10-31 | 에이에스엠 아이피 홀딩 비.브이. | Method of processing a substrate and a device manufactured by the same |
US10509311B1 (en) | 2018-05-29 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company Ltd. | Apparatus and method for generating an electromagnetic radiation |
US10845698B2 (en) | 2018-05-30 | 2020-11-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mask, method of forming the same and method of manufacturing a semiconductor device using the same |
US10510553B1 (en) | 2018-05-30 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dry ashing by secondary excitation |
US11718913B2 (en) | 2018-06-04 | 2023-08-08 | Asm Ip Holding B.V. | Gas distribution system and reactor system including same |
TWI840362B (en) | 2018-06-04 | 2024-05-01 | 荷蘭商Asm Ip私人控股有限公司 | Wafer handling chamber with moisture reduction |
US11286562B2 (en) | 2018-06-08 | 2022-03-29 | Asm Ip Holding B.V. | Gas-phase chemical reactor and method of using same |
KR102568797B1 (en) | 2018-06-21 | 2023-08-21 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing system |
US10797133B2 (en) | 2018-06-21 | 2020-10-06 | Asm Ip Holding B.V. | Method for depositing a phosphorus doped silicon arsenide film and related semiconductor device structures |
US11143954B2 (en) | 2018-06-26 | 2021-10-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Mask patterns and method of manufacture |
US10849214B2 (en) | 2018-06-26 | 2020-11-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of operating semiconductor apparatus and semiconductor apparatus |
KR20210024462A (en) | 2018-06-27 | 2021-03-05 | 에이에스엠 아이피 홀딩 비.브이. | Periodic deposition method for forming metal-containing material and films and structures comprising metal-containing material |
US11499222B2 (en) | 2018-06-27 | 2022-11-15 | Asm Ip Holding B.V. | Cyclic deposition methods for forming metal-containing material and films and structures including the metal-containing material |
US10955752B2 (en) * | 2018-06-28 | 2021-03-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV radiation source apparatus for lithography |
US10859928B2 (en) | 2018-06-28 | 2020-12-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV light source and apparatus for lithography |
US11249384B2 (en) | 2018-06-29 | 2022-02-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Mask for EUV lithography and method of manufacturing the same |
US10719020B2 (en) | 2018-06-29 | 2020-07-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Droplet generator and method of servicing extreme ultraviolet radiation source apparatus |
KR102686758B1 (en) | 2018-06-29 | 2024-07-18 | 에이에스엠 아이피 홀딩 비.브이. | Method for depositing a thin film and manufacturing a semiconductor device |
US11979971B2 (en) | 2018-06-29 | 2024-05-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | EUV light source and apparatus for lithography |
US10612136B2 (en) | 2018-06-29 | 2020-04-07 | ASM IP Holding, B.V. | Temperature-controlled flange and reactor system including same |
US10388513B1 (en) | 2018-07-03 | 2019-08-20 | Asm Ip Holding B.V. | Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition |
US10755922B2 (en) | 2018-07-03 | 2020-08-25 | Asm Ip Holding B.V. | Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition |
US10520833B1 (en) | 2018-07-13 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet lithography system |
US10767789B2 (en) | 2018-07-16 | 2020-09-08 | Asm Ip Holding B.V. | Diaphragm valves, valve components, and methods for forming valve components |
US10687410B2 (en) | 2018-07-27 | 2020-06-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet radiation source and cleaning method thereof |
US10802405B2 (en) | 2018-07-27 | 2020-10-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Radiation source for lithography exposure process |
US10512147B1 (en) | 2018-07-27 | 2019-12-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet radiation source and droplet catcher thereof |
US10663871B2 (en) | 2018-07-30 | 2020-05-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Reticle stage and method for using the same |
US10852191B2 (en) | 2018-07-30 | 2020-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Light source system and polarization angle adjusting method |
US11062898B2 (en) | 2018-07-30 | 2021-07-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Particle removal apparatus, particle removal system and particle removal method |
US10678148B2 (en) | 2018-07-31 | 2020-06-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography system and lithography method |
US10925142B2 (en) | 2018-07-31 | 2021-02-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV radiation source for lithography exposure process |
US10880982B2 (en) | 2018-07-31 | 2020-12-29 | Taiwan Semiconductor Manufacturing Company Ltd. | Light generation system using metal-nonmetal compound as precursor and related light generation method |
US11053591B2 (en) | 2018-08-06 | 2021-07-06 | Asm Ip Holding B.V. | Multi-port gas injection system and reactor system including same |
US10883175B2 (en) | 2018-08-09 | 2021-01-05 | Asm Ip Holding B.V. | Vertical furnace for processing substrates and a liner for use therein |
US11550233B2 (en) | 2018-08-14 | 2023-01-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography system and operation method thereof |
US10775700B2 (en) | 2018-08-14 | 2020-09-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography system and method for exposing wafer |
US11137675B2 (en) | 2018-08-14 | 2021-10-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Mask and method for forming the same |
US10829852B2 (en) | 2018-08-16 | 2020-11-10 | Asm Ip Holding B.V. | Gas distribution device for a wafer processing apparatus |
US10871719B2 (en) | 2018-08-17 | 2020-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV metal droplet catchers |
US12001132B2 (en) | 2018-08-17 | 2024-06-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Protection layer on low thermal expansion material (LTEM) substrate of extreme ultraviolet (EUV) mask |
US10877190B2 (en) | 2018-08-17 | 2020-12-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet radiation source |
US11153959B2 (en) | 2018-08-17 | 2021-10-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method for generating extreme ultraviolet radiation |
US10802406B2 (en) | 2018-08-17 | 2020-10-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method for generating extreme ultraviolet radiation |
US11430674B2 (en) | 2018-08-22 | 2022-08-30 | Asm Ip Holding B.V. | Sensor array, apparatus for dispensing a vapor phase reactant to a reaction chamber and related methods |
US10613444B2 (en) | 2018-08-28 | 2020-04-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor apparatus and method of operating the same |
US11307489B2 (en) | 2018-08-30 | 2022-04-19 | Taiwan Semiconductor Manufacturing Company Ltd. | EUV photomask and manufacturing method of the same |
US11016383B2 (en) | 2018-08-31 | 2021-05-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Pellicle for an EUV lithography mask and a method of manufacturing thereof |
US11262659B2 (en) | 2018-08-31 | 2022-03-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of cleaning extreme ultraviolet lithography collector |
US10978301B2 (en) | 2018-08-31 | 2021-04-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Morphology of resist mask prior to etching |
KR102707956B1 (en) | 2018-09-11 | 2024-09-19 | 에이에스엠 아이피 홀딩 비.브이. | Method for deposition of a thin film |
US11024523B2 (en) | 2018-09-11 | 2021-06-01 | Asm Ip Holding B.V. | Substrate processing apparatus and method |
US11049751B2 (en) | 2018-09-14 | 2021-06-29 | Asm Ip Holding B.V. | Cassette supply system to store and handle cassettes and processing apparatus equipped therewith |
US10809613B2 (en) | 2018-09-25 | 2020-10-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Mask for EUV lithography and method of manufacturing the same |
US10871721B2 (en) | 2018-09-28 | 2020-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Mask blank for lithography and method of manufacturing the same |
US10877378B2 (en) | 2018-09-28 | 2020-12-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Vessel for extreme ultraviolet radiation source |
US11106126B2 (en) | 2018-09-28 | 2021-08-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing EUV photo masks |
DE102019110706B4 (en) | 2018-09-28 | 2024-08-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for producing EUV photomasks and etching device |
US11029324B2 (en) | 2018-09-28 | 2021-06-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Particle image velocimetry of extreme ultraviolet lithography systems |
US10747119B2 (en) | 2018-09-28 | 2020-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method for monitoring reflectivity of the collector for extreme ultraviolet radiation source |
US10962885B2 (en) | 2018-09-28 | 2021-03-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet (EUV) polarization splitter |
US10880980B2 (en) | 2018-09-28 | 2020-12-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV light source and apparatus for EUV lithography |
DE102019124781B4 (en) | 2018-09-28 | 2024-06-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | METHOD FOR PRODUCING AND TREATING A PHOTOMASK |
US11119398B2 (en) | 2018-09-28 | 2021-09-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV photo masks |
US11360384B2 (en) | 2018-09-28 | 2022-06-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of fabricating and servicing a photomask |
CN110970344B (en) | 2018-10-01 | 2024-10-25 | Asmip控股有限公司 | Substrate holding apparatus, system comprising the same and method of using the same |
US11232963B2 (en) | 2018-10-03 | 2022-01-25 | Asm Ip Holding B.V. | Substrate processing apparatus and method |
KR102592699B1 (en) | 2018-10-08 | 2023-10-23 | 에이에스엠 아이피 홀딩 비.브이. | Substrate support unit and apparatuses for depositing thin film and processing the substrate including the same |
US10847365B2 (en) | 2018-10-11 | 2020-11-24 | Asm Ip Holding B.V. | Method of forming conformal silicon carbide film by cyclic CVD |
US10811256B2 (en) | 2018-10-16 | 2020-10-20 | Asm Ip Holding B.V. | Method for etching a carbon-containing feature |
US11340525B2 (en) | 2018-10-18 | 2022-05-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pellicle and method of manufacturing same |
KR102605121B1 (en) | 2018-10-19 | 2023-11-23 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus and substrate processing method |
KR102546322B1 (en) | 2018-10-19 | 2023-06-21 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus and substrate processing method |
USD948463S1 (en) | 2018-10-24 | 2022-04-12 | Asm Ip Holding B.V. | Susceptor for semiconductor substrate supporting apparatus |
US11243461B2 (en) | 2018-10-25 | 2022-02-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Reflective mask and fabricating method thereof |
US11244827B2 (en) | 2018-10-26 | 2022-02-08 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor manufacturing method and apparatus thereof |
US11452197B2 (en) | 2018-10-29 | 2022-09-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Shock wave visualization for extreme ultraviolet plasma optimization |
US11307500B2 (en) | 2018-10-30 | 2022-04-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for removing photoresistor layer, method of forming a pattern and method of manufacturing a package |
US11087997B2 (en) | 2018-10-31 | 2021-08-10 | Asm Ip Holding B.V. | Substrate processing apparatus for processing substrates |
US11153957B2 (en) | 2018-10-31 | 2021-10-19 | Taiwan Semiconductor Manufacturing Company Ltd. | Apparatus and method for generating an electromagnetic radiation |
US10527926B1 (en) | 2018-10-31 | 2020-01-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Pressurized tin collection bucket with in-line draining mechanism |
KR20200051105A (en) | 2018-11-02 | 2020-05-13 | 에이에스엠 아이피 홀딩 비.브이. | Substrate support unit and substrate processing apparatus including the same |
US11572620B2 (en) | 2018-11-06 | 2023-02-07 | Asm Ip Holding B.V. | Methods for selectively depositing an amorphous silicon film on a substrate |
US11031242B2 (en) | 2018-11-07 | 2021-06-08 | Asm Ip Holding B.V. | Methods for depositing a boron doped silicon germanium film |
US10818758B2 (en) | 2018-11-16 | 2020-10-27 | Asm Ip Holding B.V. | Methods for forming a metal silicate film on a substrate in a reaction chamber and related semiconductor device structures |
US10847366B2 (en) | 2018-11-16 | 2020-11-24 | Asm Ip Holding B.V. | Methods for depositing a transition metal chalcogenide film on a substrate by a cyclical deposition process |
US10559458B1 (en) | 2018-11-26 | 2020-02-11 | Asm Ip Holding B.V. | Method of forming oxynitride film |
US12040199B2 (en) | 2018-11-28 | 2024-07-16 | Asm Ip Holding B.V. | Substrate processing apparatus for processing substrates |
US11217444B2 (en) | 2018-11-30 | 2022-01-04 | Asm Ip Holding B.V. | Method for forming an ultraviolet radiation responsive metal oxide-containing film |
KR102636428B1 (en) | 2018-12-04 | 2024-02-13 | 에이에스엠 아이피 홀딩 비.브이. | A method for cleaning a substrate processing apparatus |
US11158513B2 (en) | 2018-12-13 | 2021-10-26 | Asm Ip Holding B.V. | Methods for forming a rhenium-containing film on a substrate by a cyclical deposition process and related semiconductor device structures |
TW202037745A (en) | 2018-12-14 | 2020-10-16 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming device structure, structure formed by the method and system for performing the method |
TWI819180B (en) | 2019-01-17 | 2023-10-21 | 荷蘭商Asm 智慧財產控股公司 | Methods of forming a transition metal containing film on a substrate by a cyclical deposition process |
TWI756590B (en) | 2019-01-22 | 2022-03-01 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing device |
US10670970B1 (en) | 2019-01-25 | 2020-06-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography system and method thereof |
CN111524788B (en) | 2019-02-01 | 2023-11-24 | Asm Ip私人控股有限公司 | Method for topologically selective film formation of silicon oxide |
TW202044325A (en) | 2019-02-20 | 2020-12-01 | 荷蘭商Asm Ip私人控股有限公司 | Method of filling a recess formed within a surface of a substrate, semiconductor structure formed according to the method, and semiconductor processing apparatus |
KR102626263B1 (en) | 2019-02-20 | 2024-01-16 | 에이에스엠 아이피 홀딩 비.브이. | Cyclical deposition method including treatment step and apparatus for same |
US11482533B2 (en) | 2019-02-20 | 2022-10-25 | Asm Ip Holding B.V. | Apparatus and methods for plug fill deposition in 3-D NAND applications |
TWI845607B (en) | 2019-02-20 | 2024-06-21 | 荷蘭商Asm Ip私人控股有限公司 | Cyclical deposition method and apparatus for filling a recess formed within a substrate surface |
TWI842826B (en) | 2019-02-22 | 2024-05-21 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing apparatus and method for processing substrate |
KR20200108243A (en) | 2019-03-08 | 2020-09-17 | 에이에스엠 아이피 홀딩 비.브이. | Structure Including SiOC Layer and Method of Forming Same |
US11742198B2 (en) | 2019-03-08 | 2023-08-29 | Asm Ip Holding B.V. | Structure including SiOCN layer and method of forming same |
KR20200108242A (en) | 2019-03-08 | 2020-09-17 | 에이에스엠 아이피 홀딩 비.브이. | Method for Selective Deposition of Silicon Nitride Layer and Structure Including Selectively-Deposited Silicon Nitride Layer |
US10791616B1 (en) | 2019-03-27 | 2020-09-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Radiation source apparatus |
KR20200116033A (en) | 2019-03-28 | 2020-10-08 | 에이에스엠 아이피 홀딩 비.브이. | Door opener and substrate processing apparatus provided therewith |
US11340524B2 (en) | 2019-04-01 | 2022-05-24 | Taiwan Semiconductor Manufacturing Company Ltd. | Photomask, method of fabricating a photomask, and method of fabricating a semiconductor structure using a photomask |
KR20200116855A (en) | 2019-04-01 | 2020-10-13 | 에이에스엠 아이피 홀딩 비.브이. | Method of manufacturing semiconductor device |
KR20200123380A (en) | 2019-04-19 | 2020-10-29 | 에이에스엠 아이피 홀딩 비.브이. | Layer forming method and apparatus |
KR20200125453A (en) | 2019-04-24 | 2020-11-04 | 에이에스엠 아이피 홀딩 비.브이. | Gas-phase reactor system and method of using same |
KR20200130121A (en) | 2019-05-07 | 2020-11-18 | 에이에스엠 아이피 홀딩 비.브이. | Chemical source vessel with dip tube |
KR20200130118A (en) | 2019-05-07 | 2020-11-18 | 에이에스엠 아이피 홀딩 비.브이. | Method for Reforming Amorphous Carbon Polymer Film |
KR20200130652A (en) | 2019-05-10 | 2020-11-19 | 에이에스엠 아이피 홀딩 비.브이. | Method of depositing material onto a surface and structure formed according to the method |
JP2020188254A (en) | 2019-05-16 | 2020-11-19 | エーエスエム アイピー ホールディング ビー.ブイ. | Wafer boat handling device, vertical batch furnace, and method |
JP2020188255A (en) | 2019-05-16 | 2020-11-19 | エーエスエム アイピー ホールディング ビー.ブイ. | Wafer boat handling device, vertical batch furnace, and method |
USD947913S1 (en) | 2019-05-17 | 2022-04-05 | Asm Ip Holding B.V. | Susceptor shaft |
USD975665S1 (en) | 2019-05-17 | 2023-01-17 | Asm Ip Holding B.V. | Susceptor shaft |
USD935572S1 (en) | 2019-05-24 | 2021-11-09 | Asm Ip Holding B.V. | Gas channel plate |
USD922229S1 (en) | 2019-06-05 | 2021-06-15 | Asm Ip Holding B.V. | Device for controlling a temperature of a gas supply unit |
KR20200141002A (en) | 2019-06-06 | 2020-12-17 | 에이에스엠 아이피 홀딩 비.브이. | Method of using a gas-phase reactor system including analyzing exhausted gas |
KR20200143254A (en) | 2019-06-11 | 2020-12-23 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming an electronic structure using an reforming gas, system for performing the method, and structure formed using the method |
USD944946S1 (en) | 2019-06-14 | 2022-03-01 | Asm Ip Holding B.V. | Shower plate |
USD931978S1 (en) | 2019-06-27 | 2021-09-28 | Asm Ip Holding B.V. | Showerhead vacuum transport |
KR20210005515A (en) | 2019-07-03 | 2021-01-14 | 에이에스엠 아이피 홀딩 비.브이. | Temperature control assembly for substrate processing apparatus and method of using same |
JP7499079B2 (en) | 2019-07-09 | 2024-06-13 | エーエスエム・アイピー・ホールディング・ベー・フェー | Plasma device using coaxial waveguide and substrate processing method |
CN112216646A (en) | 2019-07-10 | 2021-01-12 | Asm Ip私人控股有限公司 | Substrate supporting assembly and substrate processing device comprising same |
US11106140B2 (en) | 2019-07-16 | 2021-08-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor apparatus and method of operating the same |
US11137672B2 (en) | 2019-07-16 | 2021-10-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Mask and method for forming the same |
KR20210010307A (en) | 2019-07-16 | 2021-01-27 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
KR20210010816A (en) | 2019-07-17 | 2021-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Radical assist ignition plasma system and method |
KR20210010820A (en) | 2019-07-17 | 2021-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Methods of forming silicon germanium structures |
US11643724B2 (en) | 2019-07-18 | 2023-05-09 | Asm Ip Holding B.V. | Method of forming structures using a neutral beam |
TWI839544B (en) | 2019-07-19 | 2024-04-21 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming topology-controlled amorphous carbon polymer film |
KR20210010817A (en) | 2019-07-19 | 2021-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Method of Forming Topology-Controlled Amorphous Carbon Polymer Film |
US10942459B2 (en) | 2019-07-29 | 2021-03-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithography system and cleaning method thereof |
TWI851767B (en) | 2019-07-29 | 2024-08-11 | 荷蘭商Asm Ip私人控股有限公司 | Methods for selective deposition utilizing n-type dopants and/or alternative dopants to achieve high dopant incorporation |
US11067906B2 (en) | 2019-07-29 | 2021-07-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Droplet catcher system of EUV lithography apparatus and EUV lithography apparatus maintenance method |
CN112309899A (en) | 2019-07-30 | 2021-02-02 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
US11086237B2 (en) | 2019-07-30 | 2021-08-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Extreme ultraviolet lithography system |
CN112309900A (en) | 2019-07-30 | 2021-02-02 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
US11215918B2 (en) | 2019-07-30 | 2022-01-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of critical dimension control by oxygen and nitrogen plasma treatment in EUV mask |
US11587815B2 (en) | 2019-07-31 | 2023-02-21 | Asm Ip Holding B.V. | Vertical batch furnace assembly |
US11172566B2 (en) | 2019-07-31 | 2021-11-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Droplet generator, EUV lithography device and method of generating a series of droplets using a droplet generator |
US11587814B2 (en) | 2019-07-31 | 2023-02-21 | Asm Ip Holding B.V. | Vertical batch furnace assembly |
US11289376B2 (en) | 2019-07-31 | 2022-03-29 | Taiwan Semiconductor Manufacturing Co., Ltd | Methods for forming self-aligned interconnect structures |
US11454881B2 (en) | 2019-07-31 | 2022-09-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Pellicle design for mask application |
US11227782B2 (en) | 2019-07-31 | 2022-01-18 | Asm Ip Holding B.V. | Vertical batch furnace assembly |
KR20210018759A (en) | 2019-08-05 | 2021-02-18 | 에이에스엠 아이피 홀딩 비.브이. | Liquid level sensor for a chemical source vessel |
USD965044S1 (en) | 2019-08-19 | 2022-09-27 | Asm Ip Holding B.V. | Susceptor shaft |
USD965524S1 (en) | 2019-08-19 | 2022-10-04 | Asm Ip Holding B.V. | Susceptor support |
JP2021031769A (en) | 2019-08-21 | 2021-03-01 | エーエスエム アイピー ホールディング ビー.ブイ. | Production apparatus of mixed gas of film deposition raw material and film deposition apparatus |
US11032897B2 (en) | 2019-08-22 | 2021-06-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Refill and replacement method for droplet generator |
USD949319S1 (en) | 2019-08-22 | 2022-04-19 | Asm Ip Holding B.V. | Exhaust duct |
USD930782S1 (en) | 2019-08-22 | 2021-09-14 | Asm Ip Holding B.V. | Gas distributor |
KR20210024423A (en) | 2019-08-22 | 2021-03-05 | 에이에스엠 아이피 홀딩 비.브이. | Method for forming a structure with a hole |
USD940837S1 (en) | 2019-08-22 | 2022-01-11 | Asm Ip Holding B.V. | Electrode |
USD979506S1 (en) | 2019-08-22 | 2023-02-28 | Asm Ip Holding B.V. | Insulator |
KR20210024420A (en) | 2019-08-23 | 2021-03-05 | 에이에스엠 아이피 홀딩 비.브이. | Method for depositing silicon oxide film having improved quality by peald using bis(diethylamino)silane |
US11286558B2 (en) | 2019-08-23 | 2022-03-29 | Asm Ip Holding B.V. | Methods for depositing a molybdenum nitride film on a surface of a substrate by a cyclical deposition process and related semiconductor device structures including a molybdenum nitride film |
US11754928B2 (en) | 2019-08-29 | 2023-09-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography exposure method with debris removing mechanism |
KR20210029090A (en) | 2019-09-04 | 2021-03-15 | 에이에스엠 아이피 홀딩 비.브이. | Methods for selective deposition using a sacrificial capping layer |
KR20210029663A (en) | 2019-09-05 | 2021-03-16 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US11448956B2 (en) | 2019-09-05 | 2022-09-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV mask |
US11562901B2 (en) | 2019-09-25 | 2023-01-24 | Asm Ip Holding B.V. | Substrate processing method |
US11099477B2 (en) | 2019-09-27 | 2021-08-24 | Taiwan Semiconductor Manufacturing Company Ltd. | Photomask and method of repairing photomask |
US11347143B2 (en) | 2019-09-30 | 2022-05-31 | Taiwan Semiconductor Manufacturing Company Ltd. | Cleaning method, method for forming semiconductor structure and system thereof |
US10866519B1 (en) | 2019-10-01 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company Ltd. | Reticle-masking structure, extreme ultraviolet apparatus, and method of forming the same |
CN112593212B (en) | 2019-10-02 | 2023-12-22 | Asm Ip私人控股有限公司 | Method for forming topologically selective silicon oxide film by cyclic plasma enhanced deposition process |
KR20210042810A (en) | 2019-10-08 | 2021-04-20 | 에이에스엠 아이피 홀딩 비.브이. | Reactor system including a gas distribution assembly for use with activated species and method of using same |
TWI846953B (en) | 2019-10-08 | 2024-07-01 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing device |
TWI846966B (en) | 2019-10-10 | 2024-07-01 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming a photoresist underlayer and structure including same |
US12009241B2 (en) | 2019-10-14 | 2024-06-11 | Asm Ip Holding B.V. | Vertical batch furnace assembly with detector to detect cassette |
TWI834919B (en) | 2019-10-16 | 2024-03-11 | 荷蘭商Asm Ip私人控股有限公司 | Method of topology-selective film formation of silicon oxide |
US11637014B2 (en) | 2019-10-17 | 2023-04-25 | Asm Ip Holding B.V. | Methods for selective deposition of doped semiconductor material |
KR20210047808A (en) | 2019-10-21 | 2021-04-30 | 에이에스엠 아이피 홀딩 비.브이. | Apparatus and methods for selectively etching films |
KR20210050453A (en) | 2019-10-25 | 2021-05-07 | 에이에스엠 아이피 홀딩 비.브이. | Methods for filling a gap feature on a substrate surface and related semiconductor structures |
US11646205B2 (en) | 2019-10-29 | 2023-05-09 | Asm Ip Holding B.V. | Methods of selectively forming n-type doped material on a surface, systems for selectively forming n-type doped material, and structures formed using same |
US11543753B2 (en) | 2019-10-30 | 2023-01-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Tunable illuminator for lithography systems |
US11550220B2 (en) | 2019-10-31 | 2023-01-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Negative tone photoresist for EUV lithography |
US11314169B2 (en) | 2019-10-30 | 2022-04-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Robust, high transmission pellicle for extreme ultraviolet lithography systems |
KR20210054983A (en) | 2019-11-05 | 2021-05-14 | 에이에스엠 아이피 홀딩 비.브이. | Structures with doped semiconductor layers and methods and systems for forming same |
US11501968B2 (en) | 2019-11-15 | 2022-11-15 | Asm Ip Holding B.V. | Method for providing a semiconductor device with silicon filled gaps |
KR20210062561A (en) | 2019-11-20 | 2021-05-31 | 에이에스엠 아이피 홀딩 비.브이. | Method of depositing carbon-containing material on a surface of a substrate, structure formed using the method, and system for forming the structure |
US11450529B2 (en) | 2019-11-26 | 2022-09-20 | Asm Ip Holding B.V. | Methods for selectively forming a target film on a substrate comprising a first dielectric surface and a second metallic surface |
CN112951697A (en) | 2019-11-26 | 2021-06-11 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
CN112885692A (en) | 2019-11-29 | 2021-06-01 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
CN112885693A (en) | 2019-11-29 | 2021-06-01 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
JP7527928B2 (en) | 2019-12-02 | 2024-08-05 | エーエスエム・アイピー・ホールディング・ベー・フェー | Substrate processing apparatus and substrate processing method |
KR20210070898A (en) | 2019-12-04 | 2021-06-15 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
JP2021097227A (en) | 2019-12-17 | 2021-06-24 | エーエスエム・アイピー・ホールディング・ベー・フェー | Method of forming vanadium nitride layer and structure including vanadium nitride layer |
US11527403B2 (en) | 2019-12-19 | 2022-12-13 | Asm Ip Holding B.V. | Methods for filling a gap feature on a substrate surface and related semiconductor structures |
US11531262B2 (en) | 2019-12-30 | 2022-12-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Mask blanks and methods for depositing layers on mask blank |
US11150559B2 (en) | 2019-12-30 | 2021-10-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Laser interference fringe control for higher EUV light source and EUV throughput |
US11294292B2 (en) | 2019-12-30 | 2022-04-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Particle removing assembly and method of cleaning mask for lithography |
US11768431B2 (en) | 2019-12-31 | 2023-09-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of fast surface particle and scratch detection for EUV mask backside |
KR20210089077A (en) | 2020-01-06 | 2021-07-15 | 에이에스엠 아이피 홀딩 비.브이. | Gas supply assembly, components thereof, and reactor system including same |
KR20210089079A (en) | 2020-01-06 | 2021-07-15 | 에이에스엠 아이피 홀딩 비.브이. | Channeled lift pin |
US11993847B2 (en) | 2020-01-08 | 2024-05-28 | Asm Ip Holding B.V. | Injector |
KR20210093163A (en) | 2020-01-16 | 2021-07-27 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming high aspect ratio features |
US11221554B2 (en) | 2020-01-17 | 2022-01-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV masks to prevent carbon contamination |
KR102675856B1 (en) | 2020-01-20 | 2024-06-17 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming thin film and method of modifying surface of thin film |
US11392036B2 (en) | 2020-01-31 | 2022-07-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Photoresist and method |
TW202130846A (en) | 2020-02-03 | 2021-08-16 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming structures including a vanadium or indium layer |
KR20210100010A (en) | 2020-02-04 | 2021-08-13 | 에이에스엠 아이피 홀딩 비.브이. | Method and apparatus for transmittance measurements of large articles |
US11776846B2 (en) | 2020-02-07 | 2023-10-03 | Asm Ip Holding B.V. | Methods for depositing gap filling fluids and related systems and devices |
US11297710B2 (en) | 2020-02-11 | 2022-04-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet lithography system with heated tin vane bucket having a heated cover |
US11781243B2 (en) | 2020-02-17 | 2023-10-10 | Asm Ip Holding B.V. | Method for depositing low temperature phosphorous-doped silicon |
TW202203344A (en) | 2020-02-28 | 2022-01-16 | 荷蘭商Asm Ip控股公司 | System dedicated for parts cleaning |
KR20210116240A (en) | 2020-03-11 | 2021-09-27 | 에이에스엠 아이피 홀딩 비.브이. | Substrate handling device with adjustable joints |
KR20210116249A (en) | 2020-03-11 | 2021-09-27 | 에이에스엠 아이피 홀딩 비.브이. | lockout tagout assembly and system and method of using same |
KR20210117157A (en) | 2020-03-12 | 2021-09-28 | 에이에스엠 아이피 홀딩 비.브이. | Method for Fabricating Layer Structure Having Target Topological Profile |
KR20210124042A (en) | 2020-04-02 | 2021-10-14 | 에이에스엠 아이피 홀딩 비.브이. | Thin film forming method |
TW202146689A (en) | 2020-04-03 | 2021-12-16 | 荷蘭商Asm Ip控股公司 | Method for forming barrier layer and method for manufacturing semiconductor device |
TW202145344A (en) | 2020-04-08 | 2021-12-01 | 荷蘭商Asm Ip私人控股有限公司 | Apparatus and methods for selectively etching silcon oxide films |
US11506986B2 (en) | 2020-04-09 | 2022-11-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Thermal controlling method in lithography system |
US11821078B2 (en) | 2020-04-15 | 2023-11-21 | Asm Ip Holding B.V. | Method for forming precoat film and method for forming silicon-containing film |
KR20210128343A (en) | 2020-04-15 | 2021-10-26 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming chromium nitride layer and structure including the chromium nitride layer |
US11996289B2 (en) | 2020-04-16 | 2024-05-28 | Asm Ip Holding B.V. | Methods of forming structures including silicon germanium and silicon layers, devices formed using the methods, and systems for performing the methods |
KR20210132600A (en) | 2020-04-24 | 2021-11-04 | 에이에스엠 아이피 홀딩 비.브이. | Methods and systems for depositing a layer comprising vanadium, nitrogen, and a further element |
CN113555279A (en) | 2020-04-24 | 2021-10-26 | Asm Ip私人控股有限公司 | Method of forming vanadium nitride-containing layers and structures including the same |
TW202146831A (en) | 2020-04-24 | 2021-12-16 | 荷蘭商Asm Ip私人控股有限公司 | Vertical batch furnace assembly, and method for cooling vertical batch furnace |
KR20210134226A (en) | 2020-04-29 | 2021-11-09 | 에이에스엠 아이피 홀딩 비.브이. | Solid source precursor vessel |
KR20210134869A (en) | 2020-05-01 | 2021-11-11 | 에이에스엠 아이피 홀딩 비.브이. | Fast FOUP swapping with a FOUP handler |
TW202147543A (en) | 2020-05-04 | 2021-12-16 | 荷蘭商Asm Ip私人控股有限公司 | Semiconductor processing system |
US11442356B2 (en) | 2020-05-11 | 2022-09-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography mask with an amorphous capping layer |
KR20210141379A (en) | 2020-05-13 | 2021-11-23 | 에이에스엠 아이피 홀딩 비.브이. | Laser alignment fixture for a reactor system |
US11703754B2 (en) | 2020-05-14 | 2023-07-18 | Taiwan Semiconductor Manufacturing Company Ltd. | Particle prevention method in reticle pod |
TW202146699A (en) | 2020-05-15 | 2021-12-16 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming a silicon germanium layer, semiconductor structure, semiconductor device, method of forming a deposition layer, and deposition system |
KR20210143653A (en) | 2020-05-19 | 2021-11-29 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
KR20210145078A (en) | 2020-05-21 | 2021-12-01 | 에이에스엠 아이피 홀딩 비.브이. | Structures including multiple carbon layers and methods of forming and using same |
US11829062B2 (en) | 2020-05-22 | 2023-11-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | EUV photo masks and manufacturing method thereof |
KR102702526B1 (en) | 2020-05-22 | 2024-09-03 | 에이에스엠 아이피 홀딩 비.브이. | Apparatus for depositing thin films using hydrogen peroxide |
US11320744B2 (en) | 2020-05-22 | 2022-05-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and apparatus for controlling extreme ultraviolet light |
CN113253563A (en) | 2020-05-26 | 2021-08-13 | 台湾积体电路制造股份有限公司 | EUV photomask and method of manufacturing the same |
US11506969B2 (en) | 2020-05-26 | 2022-11-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV photo masks and manufacturing method thereof |
TW202201602A (en) | 2020-05-29 | 2022-01-01 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing device |
US11592737B2 (en) | 2020-05-29 | 2023-02-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV photo masks and manufacturing method thereof |
CN113267956A (en) | 2020-05-29 | 2021-08-17 | 台湾积体电路制造股份有限公司 | EUV photomask and method of manufacturing the same |
TW202212620A (en) | 2020-06-02 | 2022-04-01 | 荷蘭商Asm Ip私人控股有限公司 | Apparatus for processing substrate, method of forming film, and method of controlling apparatus for processing substrate |
US11650508B2 (en) | 2020-06-12 | 2023-05-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Plasma position control for extreme ultraviolet lithography light sources |
US11392022B2 (en) | 2020-06-12 | 2022-07-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme ultraviolet lithography method, extreme ultraviolet mask and formation method thereof |
US11237483B2 (en) | 2020-06-15 | 2022-02-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and apparatus for controlling droplet in extreme ultraviolet light source |
US11500282B2 (en) | 2020-06-18 | 2022-11-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV photo masks and manufacturing method thereof |
US11740564B2 (en) | 2020-06-18 | 2023-08-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithography apparatus and method using the same |
TW202218133A (en) | 2020-06-24 | 2022-05-01 | 荷蘭商Asm Ip私人控股有限公司 | Method for forming a layer provided with silicon |
US12009177B2 (en) | 2020-06-29 | 2024-06-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Detection using semiconductor detector |
US11619875B2 (en) | 2020-06-29 | 2023-04-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV photo masks and manufacturing method thereof |
TW202217953A (en) | 2020-06-30 | 2022-05-01 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing method |
TW202202649A (en) | 2020-07-08 | 2022-01-16 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing method |
US11340531B2 (en) | 2020-07-10 | 2022-05-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Target control in extreme ultraviolet lithography systems using aberration of reflection image |
KR20220010438A (en) | 2020-07-17 | 2022-01-25 | 에이에스엠 아이피 홀딩 비.브이. | Structures and methods for use in photolithography |
TW202204662A (en) | 2020-07-20 | 2022-02-01 | 荷蘭商Asm Ip私人控股有限公司 | Method and system for depositing molybdenum layers |
US12040177B2 (en) | 2020-08-18 | 2024-07-16 | Asm Ip Holding B.V. | Methods for forming a laminate film by cyclical plasma-enhanced deposition processes |
KR20220027026A (en) | 2020-08-26 | 2022-03-07 | 에이에스엠 아이피 홀딩 비.브이. | Method and system for forming metal silicon oxide and metal silicon oxynitride |
TW202229601A (en) | 2020-08-27 | 2022-08-01 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming patterned structures, method of manipulating mechanical property, device structure, and substrate processing system |
US11520243B2 (en) | 2020-08-31 | 2022-12-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithography system and method thereof |
US11614684B2 (en) | 2020-09-08 | 2023-03-28 | Taiwan Semiconductor Manufacturing Company Ltd. | Photomask inspection method and apparatus thereof |
USD990534S1 (en) | 2020-09-11 | 2023-06-27 | Asm Ip Holding B.V. | Weighted lift pin |
USD1012873S1 (en) | 2020-09-24 | 2024-01-30 | Asm Ip Holding B.V. | Electrode for semiconductor processing apparatus |
US11150564B1 (en) | 2020-09-29 | 2021-10-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV wafer defect improvement and method of collecting nonconductive particles |
US12009224B2 (en) | 2020-09-29 | 2024-06-11 | Asm Ip Holding B.V. | Apparatus and method for etching metal nitrides |
KR20220045900A (en) | 2020-10-06 | 2022-04-13 | 에이에스엠 아이피 홀딩 비.브이. | Deposition method and an apparatus for depositing a silicon-containing material |
CN114293174A (en) | 2020-10-07 | 2022-04-08 | Asm Ip私人控股有限公司 | Gas supply unit and substrate processing apparatus including the same |
TW202229613A (en) | 2020-10-14 | 2022-08-01 | 荷蘭商Asm Ip私人控股有限公司 | Method of depositing material on stepped structure |
KR20220053482A (en) | 2020-10-22 | 2022-04-29 | 에이에스엠 아이피 홀딩 비.브이. | Method of depositing vanadium metal, structure, device and a deposition assembly |
TW202223136A (en) | 2020-10-28 | 2022-06-16 | 荷蘭商Asm Ip私人控股有限公司 | Method for forming layer on substrate, and semiconductor processing system |
TW202235649A (en) | 2020-11-24 | 2022-09-16 | 荷蘭商Asm Ip私人控股有限公司 | Methods for filling a gap and related systems and devices |
KR20220076343A (en) | 2020-11-30 | 2022-06-08 | 에이에스엠 아이피 홀딩 비.브이. | an injector configured for arrangement within a reaction chamber of a substrate processing apparatus |
CN114639631A (en) | 2020-12-16 | 2022-06-17 | Asm Ip私人控股有限公司 | Fixing device for measuring jumping and swinging |
TW202231903A (en) | 2020-12-22 | 2022-08-16 | 荷蘭商Asm Ip私人控股有限公司 | Transition metal deposition method, transition metal layer, and deposition assembly for depositing transition metal on substrate |
TW202226899A (en) | 2020-12-22 | 2022-07-01 | 荷蘭商Asm Ip私人控股有限公司 | Plasma treatment device having matching box |
TW202242184A (en) | 2020-12-22 | 2022-11-01 | 荷蘭商Asm Ip私人控股有限公司 | Precursor capsule, precursor vessel, vapor deposition assembly, and method of loading solid precursor into precursor vessel |
US12009400B2 (en) | 2021-02-14 | 2024-06-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Device providing multiple threshold voltages and methods of making the same |
US11275317B1 (en) | 2021-02-26 | 2022-03-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Droplet generator and method of servicing a photolithographic tool |
US11415879B1 (en) | 2021-03-05 | 2022-08-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Reticle enclosure for lithography systems |
US11822231B2 (en) | 2021-03-30 | 2023-11-21 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for removing particles from pellicle and photomask |
US11740549B2 (en) | 2021-04-08 | 2023-08-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Extreme ultraviolet lithography method, extreme ultraviolet mask and formation method thereof |
USD1023959S1 (en) | 2021-05-11 | 2024-04-23 | Asm Ip Holding B.V. | Electrode for substrate processing apparatus |
USD980813S1 (en) | 2021-05-11 | 2023-03-14 | Asm Ip Holding B.V. | Gas flow control plate for substrate processing apparatus |
USD980814S1 (en) | 2021-05-11 | 2023-03-14 | Asm Ip Holding B.V. | Gas distributor for substrate processing apparatus |
USD981973S1 (en) | 2021-05-11 | 2023-03-28 | Asm Ip Holding B.V. | Reactor wall for substrate processing apparatus |
US11681234B2 (en) | 2021-05-27 | 2023-06-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mask for attracting charged particles and method for using the same |
US11561482B2 (en) | 2021-06-18 | 2023-01-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and apparatus for reducing hydrogen permeation from lithographic tool |
US11653438B2 (en) | 2021-06-18 | 2023-05-16 | Taiwan Semiconductor Manufacturing Company Ltd. | Droplet collecting system and method of using the same |
US12087578B2 (en) | 2021-06-18 | 2024-09-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure and method of forming the same |
US11550229B1 (en) | 2021-06-18 | 2023-01-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Enhancing lithography operation for manufacturing semiconductor devices |
US11533799B1 (en) | 2021-07-09 | 2022-12-20 | Taiwan Semiconductor Manufacturing Company Ltd. | System and method for supplying target material in an EUV light source |
US11887851B2 (en) | 2021-07-29 | 2024-01-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming and using mask |
US11602037B1 (en) | 2021-08-27 | 2023-03-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and method for generating extreme ultraviolet radiation |
US11605477B1 (en) | 2021-08-27 | 2023-03-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | EUV lithography apparatus |
US12066755B2 (en) | 2021-08-27 | 2024-08-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pellicle for an EUV lithography mask and a method of manufacturing thereof |
US11815802B2 (en) | 2021-08-27 | 2023-11-14 | Taiwan Semiconductor Manufacturing Company Ltd. | Photomask repairing method and system thereof |
US12066761B2 (en) | 2021-08-30 | 2024-08-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Inspection tool for an extreme ultraviolet radiation source to observe tin residual |
US12135499B2 (en) | 2021-08-30 | 2024-11-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Reticle enclosure for lithography systems |
US11520246B1 (en) | 2021-08-30 | 2022-12-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Highly efficient automatic particle cleaner method for EUV systems |
US11747735B2 (en) | 2021-08-31 | 2023-09-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | EUV vessel perimeter flow auto adjustment |
USD990441S1 (en) | 2021-09-07 | 2023-06-27 | Asm Ip Holding B.V. | Gas flow control plate |
US12007694B2 (en) | 2021-10-21 | 2024-06-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography apparatus and method |
US11852978B2 (en) | 2022-03-07 | 2023-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | EUV lithography system with 3D sensing and tunning modules |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7015136B2 (en) * | 2003-07-10 | 2006-03-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for preventing formation of photoresist scum |
US7820553B2 (en) | 2005-07-20 | 2010-10-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Prevention of trench photoresist scum |
US8518628B2 (en) | 2006-09-22 | 2013-08-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Surface switchable photoresist |
US8580117B2 (en) | 2007-03-20 | 2013-11-12 | Taiwan Semiconductor Manufactuing Company, Ltd. | System and method for replacing resist filter to reduce resist filter-induced wafer defects |
US8216767B2 (en) | 2009-09-08 | 2012-07-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Patterning process and chemical amplified photoresist with a photodegradable base |
US8323870B2 (en) | 2010-11-01 | 2012-12-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and photoresist with zipper mechanism |
US8647796B2 (en) | 2011-07-27 | 2014-02-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Photoactive compound gradient photoresist |
US8741551B2 (en) | 2012-04-09 | 2014-06-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and composition of a dual sensitive resist |
US9213234B2 (en) | 2012-06-01 | 2015-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Photosensitive material and method of lithography |
US9851636B2 (en) | 2012-07-05 | 2017-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Materials and methods for improved photoresist performance |
US20140017615A1 (en) | 2012-07-11 | 2014-01-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and method for resist coating and developing |
US9256133B2 (en) | 2012-07-13 | 2016-02-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and method for developing process |
US9028915B2 (en) | 2012-09-04 | 2015-05-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a photoresist layer |
US8906595B2 (en) | 2012-11-01 | 2014-12-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for improving resist pattern peeling |
US9012132B2 (en) | 2013-01-02 | 2015-04-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Coating material and method for photolithography |
US8936903B2 (en) | 2013-03-09 | 2015-01-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Photo-resist with floating acid |
US8932799B2 (en) | 2013-03-12 | 2015-01-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Photoresist system and method |
US9223220B2 (en) | 2013-03-12 | 2015-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Photo resist baking in lithography process |
US9146469B2 (en) | 2013-03-14 | 2015-09-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Middle layer composition for trilayer patterning stack |
US9184054B1 (en) * | 2014-04-25 | 2015-11-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for integrated circuit patterning |
-
2014
- 2014-04-25 US US14/262,484 patent/US9184054B1/en not_active Expired - Fee Related
-
2015
- 2015-11-06 US US14/934,350 patent/US9418862B2/en active Active
Cited By (47)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10007174B2 (en) | 2013-10-11 | 2018-06-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Extreme ultraviolet lithography process and mask |
US9529250B2 (en) | 2014-10-31 | 2016-12-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | EUV mask with ITO absorber to suppress out of band radiation |
US10168611B2 (en) | 2015-07-17 | 2019-01-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mask with multilayer structure and manufacturing method by using the same |
US11073755B2 (en) | 2015-07-17 | 2021-07-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mask with multilayer structure and manufacturing method by using the same |
US10747097B2 (en) | 2015-07-17 | 2020-08-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mask with multilayer structure and manufacturing method by using the same |
WO2017087066A1 (en) * | 2015-11-20 | 2017-05-26 | Tokyo Electron Limited | Methods of forming etch masks for sub-resolution substrate patterning |
US10103032B2 (en) | 2015-11-20 | 2018-10-16 | Tokyo Electron Limited | Methods of forming etch masks for sub-resolution substrate patterning |
US20170178963A1 (en) * | 2015-12-16 | 2017-06-22 | International Business Machines Corporation | Sram design to facilitate single fin cut in double sidewall image transfer process |
US10096521B2 (en) * | 2015-12-16 | 2018-10-09 | International Business Machines Corporation | SRAM design to facilitate single fin cut in double sidewall image transfer process |
USRE49794E1 (en) * | 2015-12-16 | 2024-01-09 | Adeia Semiconductor Solutions Llc | SRAM design to facilitate single fin cut in double sidewall image transfer process |
US9564446B1 (en) * | 2015-12-16 | 2017-02-07 | International Business Machines Corporation | SRAM design to facilitate single fin cut in double sidewall image transfer process |
US10276426B2 (en) | 2016-05-31 | 2019-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and method for performing spin dry etching |
US10108095B2 (en) | 2016-05-31 | 2018-10-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Automated mask storage and retrieval system |
US11854861B2 (en) | 2016-05-31 | 2023-12-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and method for performing spin dry etching |
US10642165B2 (en) | 2016-05-31 | 2020-05-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Automated mask storage and retrieval system |
US10642148B2 (en) | 2016-06-01 | 2020-05-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | High durability extreme ultraviolet photomask |
US10061191B2 (en) | 2016-06-01 | 2018-08-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | High durability extreme ultraviolet photomask |
US11003069B2 (en) | 2016-06-01 | 2021-05-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | High durability extreme ultraviolet photomask |
US9870612B2 (en) | 2016-06-06 | 2018-01-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for repairing a mask |
US10520805B2 (en) | 2016-07-29 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and method for localized EUV pellicle glue removal |
US11079669B2 (en) | 2016-07-29 | 2021-08-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and method for localized EUV pellicle glue removal |
US10866516B2 (en) | 2016-08-05 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal-compound-removing solvent and method in lithography |
US10622211B2 (en) | 2016-08-05 | 2020-04-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal-compound-removing solvent and method in lithography |
US11681226B2 (en) | 2016-08-05 | 2023-06-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal-compound-removing solvent and method in lithography |
US10394114B2 (en) | 2016-08-25 | 2019-08-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Chromeless phase shift mask structure and process |
US11022874B2 (en) | 2016-08-25 | 2021-06-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Chromeless phase shift mask structure and process |
US10514597B2 (en) | 2016-11-30 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography mask with both transmission-type and reflective-type overlay marks and method of fabricating the same |
US11137684B2 (en) | 2016-11-30 | 2021-10-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography mask with both transmission-type and reflective-type overlay marks and method of fabricating the same |
US11809075B2 (en) | 2017-04-27 | 2023-11-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV lithography mask with a porous reflective multilayer structure |
US11086209B2 (en) | 2017-04-27 | 2021-08-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV lithography mask with a porous reflective multilayer structure |
US11835864B2 (en) | 2017-08-31 | 2023-12-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-function overlay marks for reducing noise and extracting focus and critical dimension information |
US11448975B2 (en) | 2017-08-31 | 2022-09-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-function overlay marks for reducing noise and extracting focus and critical dimension information |
US12055860B2 (en) | 2017-08-31 | 2024-08-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-function overlay marks for reducing noise and extracting focus and critical dimension information |
US10915017B2 (en) | 2017-08-31 | 2021-02-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-function overlay marks for reducing noise and extracting focus and critical dimension information |
US11029593B2 (en) | 2017-12-22 | 2021-06-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography mask with a black border regions and method of fabricating the same |
US10866504B2 (en) | 2017-12-22 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography mask with a black border region and method of fabricating the same |
US11852966B2 (en) | 2017-12-22 | 2023-12-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Lithography mask with a black border regions and method of fabricating the same |
US11054742B2 (en) | 2018-06-15 | 2021-07-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | EUV metallic resist performance enhancement via additives |
US12009202B2 (en) | 2018-06-27 | 2024-06-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Using a self-assembly layer to facilitate selective formation of an etching stop layer |
US11069526B2 (en) | 2018-06-27 | 2021-07-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Using a self-assembly layer to facilitate selective formation of an etching stop layer |
US11664237B2 (en) | 2018-06-29 | 2023-05-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having improved overlay shift tolerance |
US10867805B2 (en) | 2018-06-29 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Selective removal of an etching stop layer for improving overlay shift tolerance |
US11726413B2 (en) | 2018-09-19 | 2023-08-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Overlay marks for reducing effect of bottom layer asymmetry |
US11294293B2 (en) | 2018-09-19 | 2022-04-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Overlay marks for reducing effect of bottom layer asymmetry |
US11501969B2 (en) * | 2019-01-22 | 2022-11-15 | International Business Machines Corporation | Direct extreme ultraviolet lithography on hard mask with reverse tone |
US10867794B2 (en) * | 2019-03-29 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Patterning method for semiconductor devices and structures resulting therefrom |
WO2024073272A1 (en) * | 2022-09-28 | 2024-04-04 | Applied Materials, Inc. | Molecular layer deposition carbon masks for direct selective deposition of silicon-containing materials |
Also Published As
Publication number | Publication date |
---|---|
US9184054B1 (en) | 2015-11-10 |
US20160064240A1 (en) | 2016-03-03 |
US9418862B2 (en) | 2016-08-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9418862B2 (en) | Method for integrated circuit patterning | |
US10049919B2 (en) | Semiconductor device including a target integrated circuit pattern | |
US10665467B2 (en) | Spacer etching process for integrated circuit design | |
US9589800B2 (en) | Method for integrated circuit patterning | |
US9466486B2 (en) | Method for integrated circuit patterning | |
US10727061B2 (en) | Method for integrated circuit patterning | |
JP4890524B2 (en) | Lithographic pattern forming method | |
US9229326B2 (en) | Method for integrated circuit patterning | |
US8470708B2 (en) | Double patterning strategy for contact hole and trench in photolithography | |
US8835323B1 (en) | Method for integrated circuit patterning | |
US11774855B2 (en) | Lithography patterning technique |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HUANG, TSUNG-MIN;SHIH, CHIH-TSUNG;LEE, CHUNG-JU;AND OTHERS;SIGNING DATES FROM 20140704 TO 20140808;REEL/FRAME:033652/0194 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20231110 |