[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

US20150243583A1 - Interconnect assemblies with through-silicon vias and stress-relief features - Google Patents

Interconnect assemblies with through-silicon vias and stress-relief features Download PDF

Info

Publication number
US20150243583A1
US20150243583A1 US14/188,367 US201414188367A US2015243583A1 US 20150243583 A1 US20150243583 A1 US 20150243583A1 US 201414188367 A US201414188367 A US 201414188367A US 2015243583 A1 US2015243583 A1 US 2015243583A1
Authority
US
United States
Prior art keywords
stress
relief feature
substrate structure
semiconductor device
silicon via
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US14/188,367
Other versions
US10847442B2 (en
Inventor
Hongqi Li
Anurag Jindal
Jin Lu
Gowrisankar Damarla
Shyam Ramalingam
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JINDAL, ANURAG, DAMARLA, GOWRISANKAR, LU, JIN, LI, HONGQI, RAMALINGAM, SHYAM
Priority to US14/188,367 priority Critical patent/US10847442B2/en
Priority to TW104105145A priority patent/TW201545274A/en
Priority to PCT/US2015/016480 priority patent/WO2015126998A1/en
Publication of US20150243583A1 publication Critical patent/US20150243583A1/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC., MICRON SEMICONDUCTOR PRODUCTS, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Publication of US10847442B2 publication Critical patent/US10847442B2/en
Application granted granted Critical
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76897Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76898Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/367Cooling facilitated by shape of device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/7682Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • H01L21/76847Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned within the main fill metal
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present technology is related to interconnect assemblies for microelectronic devices and associated methods of manufacturing the same.
  • the present technology is related to interconnect assemblies with through-silicon vias and features for accommodating thermal expansion and/or thermal contraction.
  • TSVs through-silicon vias
  • CTE coefficient of thermal expansion
  • TSVs are part of a microelectronic device that generates significant amounts of heat, the TSVs may cause damage to circuitry, which in turn leads to impaired performance of the device.
  • thermal processing can cause expansion/contraction of TSVs, which damages wafers or circuitry and results in significantly decreased product yields.
  • material microstructure changes might also lead to volume changes under relatively mild temperatures. For example, self-annealing of electro-chemically deposited copper films can cause such volume changes.
  • FIG. 1 is a schematic top plan view of an assembly 98 with a fractured substrate or wafer 100 (“wafer 100 ”) and TSVs 102 , 104 .
  • FIG. 2 is a schematic cross-sectional view of the assembly 98 taken along line 2 - 2 of FIG. 1 .
  • Each TSV 102 , 104 can have a solid conductive core with a CTE that is greater than the CTE of the surrounding material of the wafer 100 .
  • a copper core 122 can have a CTE of about 17 ⁇ 10 ⁇ 6 m/m K and surrounding silicon can have a CTE of about 2.3 ⁇ 10 ⁇ 6 m/m K.
  • the TSVs 102 , 104 expand and apply compressive forces (represented by arrows) to the surrounding material, such as an insulating material 105 and the silicon of the wafer 100 .
  • the compressive forces can cause normal compression and tangential tension in the wafer 100 and produce a crack 90 ( FIG. 1 ).
  • the crack 90 can be a surface crack or a crack that extends through a thickness t ( FIG. 2 ) of the wafer 100 . If the crack 90 is located on an active side 130 of the wafer 100 , the crack 90 can break and prevent proper operation of circuitry 131 ( FIG. 2 ).
  • circuitry performance e.g., transistor performance
  • circuitry performance can be significantly impacted by proximity effects induced by thermal expansion/contraction of the TSVs 102 , 104 . For example, if a transistor is compressed or stretched by one or both TSVs 102 , 104 , the transistor may malfunction.
  • FIG. 3 is a schematic top plan view of an assembly 148 including a TSV 152 and a substrate or wafer 160 (“wafer 160 ”).
  • the TSV 152 can contract more than the surrounding material of the wafer 160 such that the TSV 152 applies tensile forces (represented by arrows) to the wafer 100 .
  • the tensile forces can cause normal tension and tangential compression in the surrounding material and produce a crack 150 .
  • FIG. 4 is a schematic cross-sectional view of an assembly 168 including a substrate or wafer 170 (“wafer 170 ”) and a TSV 172 .
  • wafer 170 a substrate or wafer 170
  • TSV 172 When the temperature of the TSV 172 is increased, the TSV 172 experiences linear expansion and an end 176 of the TSV 172 moves from an initial position 177 to a protruded position 179 (illustrated in phantom line). This phenomenon is commonly referred to as “pumping” or “popping.” After the TSV 172 is cooled, the end 176 may still protrude from the wafer 170 because of plastic deformation of the TSV 172 . Pumping can cause damage to bond pads, wiring, circuits, interconnects, or other features vertically or laterally adjacent to the TSVs. Repeated heating and cooling (e.g., heating/cooling experienced in wafer processing or during normal use) can cause expansion and contraction which produces an undesirable interfacial crack 175
  • FIG. 1 is a schematic top plan view of an assembly with a damaged wafer and two TSVs in accordance with the prior art.
  • FIG. 2 is a schematic cross-sectional view of the assembly taken along line 2 - 2 of FIG. 1 in accordance with the prior art.
  • FIG. 3 is a schematic top plan view of a damaged wafer and a TSV in accordance with the prior art.
  • FIG. 4 is a schematic cross-sectional view of a damaged wafer and a TSV in accordance with the prior art.
  • FIG. 5 is a schematic cross-sectional view of a semiconductor device with a TSV and a stress-relief feature in accordance with an embodiment of the present technology.
  • FIG. 6 is a schematic cross-sectional view of the semiconductor device taken along line 6 - 6 of FIG. 5 in accordance with an embodiment of the present technology.
  • FIG. 7 is a detailed cross-sectional view of the stress-relief feature of FIG. 5 in accordance with an embodiment of the present technology.
  • FIG. 8 is a schematic cross-sectional view of the stress-relief feature in a narrowed configuration in accordance with an embodiment of the present technology.
  • FIG. 9 is a schematic cross-sectional view of the stress-relief feature in a widened configuration in accordance with an embodiment of the present technology.
  • FIGS. 10A-10H are schematic cross-sectional views illustrating various stages in a method of manufacturing a semiconductor device in accordance with an embodiment of the present technology.
  • FIG. 11 is a cross-sectional view of a semiconductor device including a TSV and a stress-relief feature in accordance with an embodiment of the present technology.
  • FIGS. 12A-12I are schematic cross-sectional views illustrating various stages in a method of manufacturing a semiconductor device in accordance with an embodiment of the present technology.
  • FIGS. 13A-13I are schematic cross-sectional views illustrating various stages in a method of manufacturing a semiconductor device in accordance with an embodiment of the present technology.
  • FIG. 14 is a schematic illustration of a system that can include one or more semiconductor devices with stress-relief features in accordance with embodiments of the present technology.
  • Microelectronic devices can include vertical interconnects that electrically couple together structures.
  • Microelectronic devices can include, without limitation, semiconductor structures (e.g., semiconductor dies or chips), substrates (e.g., substrates with circuitry, integrated circuits, TSVs, bond pads, etc.), microelectromechanical systems (“MEMS”), memory, and/or other electrical components.
  • Vertical interconnects can include one or more features configured to manage internal stresses, if any, associated with thermal loading.
  • vertical interconnects can include TSVs with internal stress-relief features configured to inhibit, limit, or substantially prevent forces applied to surrounding material.
  • FIG. 5 is a cross-sectional view of a semiconductor device 200 (“device 200 ”).
  • FIG. 6 is a schematic cross-sectional view of the device 200 taken along line 6 - 6 of FIG. 5 .
  • the device 200 can include a substrate structure 202 , a vertical interconnect 204 (“interconnect 204 ”), and a cap structure 206 (e.g., a continuous or a segmented frontside bond pad).
  • the substrate structure 202 can have a first or front side 208 with circuitry 214 and a second or back side 212 with a backside feature 215 (e.g., a backside bond pad) separated from a wafer substrate by a dielectric material 224 .
  • the circuitry 214 can be electrically coupled to the bond pad 206 by the interconnect structure 223 in the form of a metal via.
  • the interconnect structure 223 e.g., a continuous or a segmented TSV interconnect
  • the interconnect structure 223 can be between the cap structure 206 and the core 221 and can cover the TSV, and such structure 223 can extend, to some extent, beyond a sidewall 246 , as shown in FIGS. 7 , 8 and 9 .
  • the interconnect 204 can electrically couple the circuitry 214 to the backside feature 215 and can include a through-silicon via 216 (TSV 216 ) and a stress-relief feature 218 .
  • the TSV 216 can include an outer material 217 , a spacer material 219 , and an inner material forming a core 221 , and the stress-relief feature 218 can be a void or gap between the outer material 217 and the core 221 .
  • the stress-relief feature 218 can circumferentially extend around the core 221 and can be configured to minimize or limit thermal stresses in the semiconductor device 200 by, for example, accommodating thermal expansion/contraction of material of the TSV 216 .
  • the stress-relief feature 218 can accommodate lateral expansion (indicated by arrows 222 a, 222 b in FIG. 5 ) of the core 221 to inhibit, limit, or substantially eliminate crack initiation and crack propagation (e.g., stable radial crack propagation, unstable radial crack propagation, or both).
  • the stress-relief feature 218 can accommodate lateral contraction (indicated by arrows 227 a, 227 b in FIG. 5 ) of the core 221 to inhibit, limit, or substantially eliminate crack initiation and circumferential crack propagation.
  • the stress-relief feature 218 can inhibit linear expansion of the core 221 to inhibit, limit, or substantially eliminate interfacial cracking and/or TSV pumping. As such, compression or stretching of transistors, separation of adjacent interconnects, debonding/delamination, and/or other proximity effects can also be reduced or limited.
  • the stress-relief feature 218 can avoid one or more of the problems discussed in connection with FIGS. 1-4 .
  • FIG. 7 is a detailed view of the stress-relief feature 218 when the device 200 is at room temperature.
  • FIG. 8 shows the stress-relief feature 218 when the device 200 is at a relatively high temperature.
  • FIG. 9 shows the stress-relief feature 218 when the device 200 is at a relatively low temperature.
  • the TSV interconnect 223 extends across an upper end of the stress-relief feature 218 and can comprise copper, aluminum, gold, silver, and/or another conductive material to provide an electrical connection to the core 221 .
  • the cap structure 206 can be a bond pad or other connection structure that covers and/or forms a closed chamber 291 .
  • the stress-relief feature 218 is located between the outer material 217 and core 221 and is located between the etchable material 219 and the next level inter-metal dielectric materials (e.g., capping material 229 ). However, the stress-relief feature 218 can be positioned at other locations suitable for managing thermal loading.
  • a width W of the stress-relief feature 218 can be selected to accommodate lateral expansion of an end 232 of the core 221 .
  • the width W can be sufficiently large to inhibit or prevent damage to the circuitry 214 and can be increased or decreased to increase or decrease, respectively, the amount of thermal expansion of the end 232 required to close the stress-relief feature 218 .
  • the stress-relief feature 218 can have a depth D equal to or greater than a thickness t of the circuitry 214 .
  • the ratio of the depth D to thickness t can be equal to or greater than 1, 2, 3, 4, or 5, but the ratio D/t can be different if needed or desired.
  • the depth D can be increased to increase the thickness of a stress-relieved region 252 , and to further localize the thermal stresses to an interior region 254 of the substrate 210 , thereby reducing the likelihood of crack formation and/or growth along free surfaces of the semiconductor device 200 .
  • the depth D and width W of the feature 218 can be increased or decreased to increase or decrease the size of the stress-relieved region 252 .
  • a lower closed end 233 of the stress-relief feature 218 is deeper than a bottom 237 of the circuitry 214 .
  • the dimensions (e.g., depth D, width W, etc.) of the stress-relief feature 218 can be decreased to increase the size (e.g., diameter) of the core 221 , thereby increasing the electrical conductivity of the TSV 216 .
  • the TSV 216 can have a solid cross-section along most of its longitudinal length to provide relatively high electrical conductivity. In some embodiments, including the illustrated embodiment of FIG. 7 , the TSV 216 has a solid cross section, defined by conductive material, along most of its length.
  • the spacer material 219 defines the closed end 233 and can comprise conductive material to enhance the electrical conductivity of the TSV 216 .
  • the core 221 can expand in a radial or lateral direction (e.g., a direction generally perpendicular to a via axis 225 shown in FIG. 5 ), an axial direction (e.g., a direction substantially parallel to the via axis 225 shown in FIG. 5 ), or another direction.
  • FIG. 8 shows the core 221 thermally expanded from an initial configuration 234 (illustrated in phantom line) to an expanded configuration 236 .
  • the narrowed stress-relief feature 218 of FIG. 8 is partially closed to accommodate the thermal expansion to keep the internal stresses in the substrate structure 202 at or below an acceptable level.
  • An outer surface 230 of the upper end 232 is spaced apart from a laterally adjacent region of the outer material 217 .
  • the substrate structure 202 can also expand toward the core 221 . If the temperature of the core 221 is further increased, the stress-relief feature 218 can completely close and compressive forces can be applied to the outer material 217 , via a liner or dielectric material 244 , and substrate structure 202 . However, applied compressive forces will be limited because of the amount of thermal expansion required to completely close the stress-relief feature 218 , thereby keeping internal stresses, if any, in the region 252 sufficiently low to inhibit or prevent cracking
  • the core 221 can contract in the radial or lateral direction, axial direction, or other directions.
  • the outer surface 230 can move away from the adjacent region of the outer material 217 , thereby widening the stress-relief feature 218 .
  • the stress-relief feature 218 can be further widened by contraction of the substrate structure 202 .
  • FIG. 9 shows the core 221 contracted from the initial configuration 234 (illustrated in phantom line) to a contracted position 250 when the semiconductor device 200 is cooled.
  • the substrate structure 202 can also contract and move away from the core 221 .
  • the stress-relief feature 218 can help keep the internal stresses, if any, in the region 252 sufficiently low to inhibit or prevent cracking, such as the circumferential cracking discussed in connection with FIG. 3 and/or the interfacial cracking discussed in connection with FIG. 4 .
  • FIGS. 10A-10H are schematic cross-sectional views illustrating various stages in a method of manufacturing a semiconductor device in accordance with an embodiment of the present technology.
  • an opening is formed in or through the substrate structure 202 , and a conductive material is deposited into the opening to form the TSV 216 .
  • the stress-relief feature 218 can be formed by selectively removing material from the TSV 216 .
  • the dimensions of the stress-relief feature 218 can be controlled using film deposition techniques and selecting etch parameters.
  • the dielectric of the next interconnect level is deposited to seal the empty chamber 291 . Details of the stages are discussed in connection with FIGS. 10A-10H .
  • FIG. 10A is a schematic cross-sectional view of the substrate structure 202 after an opening 270 has been formed through at least a portion of the substrate 210 .
  • the circuitry 214 can be formed by front-end-of-line processing and can include, without limitation, one or more circuits (e.g., integrated circuits), transistors, metal layers, interconnects, wires, or other electrical features.
  • the substrate 210 can be a wafer (e.g., a silicon wafer) used to form part of a die, chip, memory device, microelectromechanical system (MEMS), or other semiconductor device.
  • MEMS microelectromechanical system
  • An etching process e.g., dry etching, wet etching, etc.
  • drilling process e.g., laser drilling
  • other material removal process can be used to form the blind opening 270 having a desired depth and shape.
  • the opening 270 can extend completely through the substrate 210 in some applications.
  • the circuits can be protected by, for example, the capping material (e.g., a capping layer) during TSV hole formation through the capping layer 206 and hole formation deeply into the substrate 210 .
  • the capping material can be one or more layers of dielectric materials that are totally or partially removed during TSV metal isolation.
  • FIG. 10B is a schematic cross-sectional view of the substrate structure 202 .
  • the outer material 217 and a dielectric liner material 244 have been deposited onto the substrate structure 202 .
  • the dielectric liner material 244 is deposited on a bottom 249 and a sidewall 246 and on the upper surface 276 of the circuitry 214 .
  • the dielectric liner material 244 can include, without limitation, silicon oxide, silicon nitride, silicon carbide, or other dielectric material.
  • the outer material 217 can be a seed/barrier structure having a barrier material and a seed material.
  • the barrier material can include, without limitation, tantalum (Ta), tantalum nitride (TaN x ), tungsten (W), ruthenium (Ru), titanium (Ti), titanium nitride (TiN), or combinations thereof.
  • the seed material can include, without limitation, copper (Cu), nickel (Ni), W, palladium (Pd), aluminum (Al), or combinations thereof.
  • Chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), sputtering, and/or other processes can be used to apply the dielectric liner material 244 and/or outer material 217 .
  • FIG. 10C is a schematic cross-sectional view of the substrate structure 202 after the spacer material 219 has been applied to the outer material 217 .
  • the spacer material 219 can comprise a selectively removable conductive material.
  • the thickness t of the spacer material 219 can be selected based on the desired width W ( FIGS. 7-9 ) of the stress-relief feature 218 .
  • the sidewall 251 of the spacer material 219 can be self-aligned with the via axis 225 because a sidewall 257 of the outer material 217 can be aligned with the via axis 225 .
  • a deposition process e.g., CVD, ALD, etc.
  • CVD chemical vapor deposition
  • ALD atomic layer deposition
  • plating process e.g., electroplating, electroless plating, etc.
  • other techniques for applying material can also be used.
  • the spacer material 219 can define a cavity 263 that can be partially or completed filled with a conductive material 264 .
  • FIG. 10D is a cross-sectional view of the semiconductor device 200 after the cavity 263 has been completely filled with conductive material 264 .
  • the conductive material 264 can include, without limitation, copper (including copper alloys), gold, silver, nickel, tungsten, or combinations thereof, and can be applied by introducing the conductive material into an opening 280 ( FIG. 10C ) using CVD, PVD, plating processes, or other filling process.
  • One filling process can include, for example, forcing a conductive paste into the cavity 263 and allowing the paste to solidify to form the solid core 221 .
  • Material located outside of the via can be removed using, for example, a chemical-mechanical process (CMP), etching process, or other material removal process.
  • CMP chemical-mechanical process
  • a slurry e.g., a colloidal slurry
  • multiple types of slurries are used on different platens to remove material and perform bulk polishing, clear polishing, or other processing.
  • a CMP process can stop on the dielectric layer 244 , or remove a significant amount of the dielectric layer 244 , or all exposed portion of the dielectric layer 244 .
  • FIG. 10E is a schematic cross-sectional view of the semiconductor device 200 after removing the materials 271 ( FIG. 10D ), and FIG. 1 OF shows the semiconductor device 200 after forming the stress-relief feature 218 .
  • an upper region 286 of the spacer material 219 can be exposed to an etchant to selectively etch the spacer material 219 without using reticles or other items that complicate the fabrication process.
  • the outer material 217 can serve as a barrier layer to protect the circuitry 214 and/or substrate 210 .
  • the etch time can be increased or decreased to increase or decrease, respectively, the depth of the stress-relief feature 218 .
  • FIG. 10E is a schematic cross-sectional view of the semiconductor device 200 after removing the materials 271 ( FIG. 10D )
  • FIG. 1 OF shows the semiconductor device 200 after forming the stress-relief feature 218 .
  • an upper region 286 of the spacer material 219 can be exposed to an etchant to selectively etch
  • the depth D of the stress-relief feature 218 is equal to or less than half of the longitudinal length L of the via 270 .
  • the depth D is equal to or less than about 10%, 20%, 30%, 40%, or 50% of the length L of the opening 270 .
  • dimensions of the stress-relief feature 218 e.g., depth, width, etc.
  • etch parameters e.g., etch time
  • relatively small TSVs e.g., TSVs with diameters equal to or less than about 3 ⁇ m.
  • FIG. 10G is a schematic cross-sectional view of the semiconductor device 200 after the formation of metal vias 223 through the interconnect dielectric 229 and after formation of the cap structure 206 .
  • the interconnect dielectric 229 and/or cap structure 206 can be formed to cover an open end 290 of the stress-relief feature 218 .
  • the cap structure 206 can extend across the liner material 244 , an upper end 292 of the outer material 217 , and an upper surface 298 of the core 221 .
  • the interconnect dielectric 229 and/or cap structure 206 can hermetically seal the chamber 291 , which can be under vacuum to avoid stresses caused by expansion of gas due to temperature changes.
  • Dielectric material 332 can be located between adjacent cap structures 206 , as shown in FIG. 10H .
  • the backside of the semiconductor device 200 can be processed to expose the TSV 216 .
  • a CMP or grinding process can be used to remove a backside region 300 to an elevation E-E.
  • Other conductive structures e.g., bond pads, solder balls, or the like
  • FIG. 10H shows the semiconductor device 200 after backside processing, and the stress-relief feature 218 can have a depth D generally equal to or greater than a thickness t of the circuitry 214 .
  • the embodiment of the manufacturing process discussed in connection with FIGS. 10A-10H can be modified to produce cores and stress-relief features in a wide range of configurations.
  • the core 221 of FIGS. 5-10H has a generally circular cross-sectional shape as viewed from above. However, the core 221 can have a noncircular cross-sectional shape (e.g., a polygonal shape, an elliptical shape, etc.) and the width W of the stress-relief feature 218 may be selected to compensate for different amounts of expansion/contraction.
  • the stress-relief feature 218 can be a U-shaped channel/recess, V-shaped channel/recess, or other feature capable of absorbing dimensional changes of surrounding material.
  • the dimensions of the stress-relief features can be selected to inhibit or prevent damage to semiconductor devices when the temperature of the semiconductor device is increased by at least about 100 Celsius, 200 Celsius, or 300 Celsius.
  • stress-relief features can be configured to accommodate thermal expansion/contraction when TSVs are heated from room temperature to temperatures equal to or greater than 300 Celsius for wafer processing (e.g., annealing).
  • FIG. 11 is a schematic cross-sectional view of a semiconductor device 310 that can include a substrate structure 312 , vertical interconnect 314 (“interconnect 314 ”), and a cap structure 313 .
  • the substrate structure 312 can include circuitry 324 and a substrate 326 (e.g., a wafer) with a via 327 lined with a dielectric material 330 .
  • Conductive material 323 e.g., a metal layer
  • conductive via 325 e.g., a metal via
  • a dielectric material 329 can be located between the cap structure 313 and the circuitry 324 .
  • the interconnect 314 can include a through-silicon via 340 (TSV 340 ) and at least one internal stress-relief feature 342 .
  • TSV 340 extends from a first or active side 337 toward a back side 343 .
  • the stress-relief feature 342 can be an annular stress-relief feature with an axis of symmetry 339 that is generally aligned with a via axis 341 of the TSV 340 .
  • the stress-relief feature 342 can eliminate or manage internal stresses in components of the semiconductor device 310 as discussed in connection with the stress-relief feature 218 of FIGS. 5-10H .
  • the TSV 340 can include a conductive core 349 , spacer material 360 , and a seed material 362 .
  • the core 349 has an end portion 353 including an inner region 351 and an outer region 352 .
  • the stress-relief feature 342 is between the inner and outer regions 351 , 352 and can at least partially accommodate thermal expansion of the inner and outer regions 351 , 352 .
  • the depth D and width W of the stress-relief feature 342 can be increased or decreased to increase or decrease the size s of a stress-relieved region 370 of the semiconductor device 310 .
  • the spacer material 360 defines a bottom 347 of the stress-relief feature 342 and can comprise conductive material to provide high electrical conductivity.
  • FIGS. 12A-12I are schematic cross-sectional views illustrating various stages in a method of manufacturing the semiconductor device 310 . Many stages of the manufacturing process discussed with reference to FIGS. 10A-10H can apply to the manufacturing processes of FIGS. 12A-12I . For example, CVD, PVD, plating processes (e.g., electrolytic plating, electroless plating, immersion plating, etc.), filling processes, or other processes can be used to apply the materials and/or layers discussed in connection with FIGS. 12A-12I .
  • CVD chemical vapor deposition
  • PVD vapor deposition
  • plating processes e.g., electrolytic plating, electroless plating, immersion plating, etc.
  • FIG. 12A shows the substrate structure 312 after a blind opening 370 has been formed in the substrate material
  • FIG. 12B shows the substrate structure 312 after a barrier material 372 and a seed material 374 have been deposited.
  • FIG. 12C shows the process after a conductive material 380 has been deposited on the seed material 374 to only partially fill the opening 370 .
  • a CVD process can be used to deposit the conductive material 380 and form a cavity 381 in the conductive material 374 .
  • the conductive material 380 can be conformally deposited on a side wall 384 of the seed material 374 .
  • FIG. 12D shows the semiconductor device 310 after a spacer material 360 has been applied to the conductive material 380 .
  • the thickness t of the spacer material 360 can be increased or decreased to increase or decrease the width (e.g., width W of FIG. 11 ) of the stress-relief feature 342 .
  • FIG. 12E shows the semiconductor device 310 after additional conductive material 380 has been deposited on the spacer material 360
  • FIG. 12F shows the semiconductor device 310 after material 383 ( FIG. 12E ) outside the via 370 has been removed.
  • the upper regions 384 a, 384 b of the spacer material 360 can be selectively etched to form the stress-relief feature 342 of FIG. 12G .
  • a dielectric material 329 can be deposited and selectively removed.
  • a conductive material can be deposited to form the via 325 and portion 323 .
  • the portion 323 can be continuous or segmented.
  • the dielectric material 329 and/or dielectric material 330 can help seal the seams along the stress-relief feature 342 .
  • FIG. 12H shows the semiconductor device 310 after a cap structure 313 covering the portion 323 , via 325 , and dielectric material 329 has been formed
  • FIG. 12I shows the semiconductor device 310 after fabrication of the backside of the TSV 340 .
  • FIGS. 13A-13I are schematic cross-sectional views illustrating various stages in a method of manufacturing a semiconductor device in accordance with another embodiment. Many stages of the manufacturing processes of FIGS. 10A-10H and 12 A- 12 I can be used with the manufacturing processes of FIGS. 13A-13I .
  • FIG. 13A shows a substrate structure 412 after a blind opening 411 has been formed in the substrate material
  • FIG. 13B shows the substrate structure 412 after a dielectric material 414 has been deposited.
  • FIG. 13C shows the substrate structure 412 after portions of the dielectric liner 414 positioned outside the opening 411 have been removed by a CMP process or other material removal process.
  • the CMP processing can be optional, and the dielectric liner can be kept, or removed after metal CMP processing.
  • FIG. 13A shows a substrate structure 412 after a blind opening 411 has been formed in the substrate material
  • FIG. 13B shows the substrate structure 412 after a dielectric material 414 has been deposited.
  • FIG. 13C
  • FIG. 13D shows the substrate structure 412 after barrier material 416 has been deposited on the dielectric liner 414 .
  • FIG. 13E shows the substrate structure 412 after a seed materials 424 has been deposited on the barrier material 416 .
  • FIG. 13F shows the substrate structure 412 after a conductive material 428 has been applied to the seed material 424 using, for example, a bottom-up plating technique.
  • FIG. 13G shows the substrate structure 412 after conductive material 428 has been applied using a conformal plating techniques and heat treatments, such as annealing.
  • FIG. 13H shows the substrate structure 412 after depositing material 430 on the conductive material 428 to form an elongated stress-relief feature 444 .
  • a CVD process is used to line a sidewall 450 and to close an upper region of the via.
  • the material 430 can form a closed top end 450 and a closed bottom end 452 of the stress-relief feature 444 .
  • Other processes can be used to form the stress-relief feature 444 .
  • FIG. 13I shows a semiconductor device 490 after material outside of the opening 411 has been removed.
  • a metal TSV 456 of FIG. 13I can include the material 428 , 430 and conductive cap structure material (e.g., a bond pad 502 over the TSV, fabricated within a interconnect dielectric layer 503 .).
  • the stress-relief feature 444 can accommodate thermal expansion and/or thermal contraction along most of the length L TSV of the TSV 456 , thereby inhibit or limiting stresses in a stress-relieved region 482 of the substrate structure 412 .
  • the stress-relief feature 444 can have a depth D that is equal to or greater than about half the length L TSV of the TSV 456 to accommodate thermal expansion along most of the length L TSV.
  • a ratio of the depth D to length L TSV can be equal to or greater than about 0.4, 0.5, 0.75, 0.8, and 0.9. Other ratios can also be used, if needed or desired.
  • the stress-relief feature 444 can be positioned along a via axis 459 of the TSV 456 .
  • the stress-relief feature 444 can have a longitudinal axis that is aligned (e.g., parallel) with the via axis 459 .
  • Backside material can be removed to expose the TSV 456 .
  • the material 430 can be dielectric material with a CTE that is lower than a CTE of the conductive material 428 .
  • the dielectric material 430 can reduce expansion/contraction of the TSV 456 but may decrease the electrical conductivity of the TSV 456 .
  • the material 430 can include a first material 492 (illustrated in phantom line in FIG. 13H ) and a second material 494 .
  • the first material layer 492 can comprise conductive material
  • the second material 494 can comprise dielectric material.
  • the number, thicknesses, and composition of layers can be selected to achieve the desired electrical properties while managing thermal-mechanical stresses.
  • the system 600 can include a processor 602 , a memory 604 (e.g., SRAM, DRAM, Flash memory and/or other memory device), input/output devices 606 (e.g., a sensor and/or transmitter), and/or other subsystems or components 608 .
  • a processor 602 e.g., a central processing unit (CPU)
  • a memory 604 e.g., SRAM, DRAM, Flash memory and/or other memory device
  • input/output devices 606 e.g., a sensor and/or transmitter
  • Semiconductor packages having any one or a combination of the features described above with reference to FIGS. 5-13I may be included in any of the devices shown in FIG. 14 .
  • the semiconductor packages can include a stack of semiconductor structures with TSVs described in connection with FIGS. 5-13I .
  • the resulting system 600 can perform any of a wide variety of computing, processing, storage, sensing, imaging, and/or other functions.
  • the representative system 600 can include, without limitation, computers and/or other data processors, for example, desktop computers, laptop computers, internet appliances, hand-held devices (e.g., wearable computers, cellular or mobile phones, personal digital assistants, music players, cameras, tablets, etc.), multi-processor systems, processor-based or programmable consumer electronics, network computers and mini-computers.
  • the stress-relief features can manage thermal expansion/contraction for reliable operation.
  • Other representative systems 600 may be housed in a single unit or distributed over multiple interconnected units (e.g., through a communication network).
  • the components of the system 600 can accordingly include local and/or remote memory storage devices and any of a wide variety of computer-readable media.
  • Embodiments disclosed herein can be used in chip-to-wafer assemblies, chip-to-chip assemblies, chip-to-substrates, or the like.
  • chips or circuitry can be electrically connected to the TSVs discussed in connection with FIGS. 5-13I .
  • a wide range of packages and electronic devices e.g., cell phones, computer, etc.
  • a conductive interconnect can include a TSV and an opening, no portion thereof extending completely through the TSV.
  • the opening can be a U-shaped annular stress-relief feature or an elongated stress-relief feature positioned along an axis of the TSV.
  • conductive interconnects can include multiple stress-relief features.
  • a TSV can include an annular stress-relief feature discussed in connection with FIGS. 5-12I and an elongated stress-relief feature discussed in connection with FIGS. 13A-13I .
  • the embodiments disclosed herein can be used in large scale production.
  • an array of spaced apart interconnect assemblies can be formed along a substrate structure and processed using back-end-of-line (BEOL) processing, including high temperature BEOL processing.
  • BEOL back-end-of-line
  • the structure(s) can be singulated and the individual structures can be packaged. While advantages associated with certain embodiments have been described in the context of those embodiments, other embodiments may also exhibit such advantages, and not all embodiments need necessarily exhibit such advantages to fall within the scope of the present technology. Accordingly, the present disclosure and associated technology can encompass other embodiments not expressly described or shown herein.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A semiconductor device in accordance with some embodiments includes a substrate structure and a conductive interconnect extending through at least a portion of the substrate structure. The conductive interconnect can include a through-silicon via and a stress-relief feature that accommodates thermal expansion and/or thermal contraction of material to manage internal stresses in the semiconductor device. Methods of manufacturing the semiconductor device in accordance with some embodiments includes removing material of the conductive interconnect to form the stress-relief gap.

Description

    TECHNICAL FIELD
  • The present technology is related to interconnect assemblies for microelectronic devices and associated methods of manufacturing the same. In particular, the present technology is related to interconnect assemblies with through-silicon vias and features for accommodating thermal expansion and/or thermal contraction.
  • BACKGROUND
  • Conventional microelectronic devices often have through-silicon vias (TSVs) that electrically connect stacked semiconductor devices. TSVs can cause thermal-mechanical stresses in surrounding material of the semiconductor devices because conductive material (e.g., copper) of a TSV typically has a coefficient of thermal expansion (CTE) that is significantly greater than the CTE of surrounding material (e.g., silicon, silicon oxide, etc.). If TSVs are part of a microelectronic device that generates significant amounts of heat, the TSVs may cause damage to circuitry, which in turn leads to impaired performance of the device. At wafer-level processing, thermal processing can cause expansion/contraction of TSVs, which damages wafers or circuitry and results in significantly decreased product yields. Additionally, material microstructure changes might also lead to volume changes under relatively mild temperatures. For example, self-annealing of electro-chemically deposited copper films can cause such volume changes.
  • FIG. 1 is a schematic top plan view of an assembly 98 with a fractured substrate or wafer 100 (“wafer 100”) and TSVs 102, 104. FIG. 2 is a schematic cross-sectional view of the assembly 98 taken along line 2-2 of FIG. 1. Each TSV 102, 104 can have a solid conductive core with a CTE that is greater than the CTE of the surrounding material of the wafer 100. For example, a copper core 122 can have a CTE of about 17×10−6m/m K and surrounding silicon can have a CTE of about 2.3×10−6m/m K. When the temperature of the assembly 98 is increased during processing, testing or operation, the TSVs 102, 104 expand and apply compressive forces (represented by arrows) to the surrounding material, such as an insulating material 105 and the silicon of the wafer 100. The compressive forces can cause normal compression and tangential tension in the wafer 100 and produce a crack 90 (FIG. 1). The crack 90 can be a surface crack or a crack that extends through a thickness t (FIG. 2) of the wafer 100. If the crack 90 is located on an active side 130 of the wafer 100, the crack 90 can break and prevent proper operation of circuitry 131 (FIG. 2). Additionally, circuitry performance (e.g., transistor performance) can be significantly impacted by proximity effects induced by thermal expansion/contraction of the TSVs 102, 104. For example, if a transistor is compressed or stretched by one or both TSVs 102, 104, the transistor may malfunction.
  • FIG. 3 is a schematic top plan view of an assembly 148 including a TSV 152 and a substrate or wafer 160 (“wafer 160”). When the temperature of the assembly 148 is decreased (e.g., after an annealing process), the TSV 152 can contract more than the surrounding material of the wafer 160 such that the TSV 152 applies tensile forces (represented by arrows) to the wafer 100. The tensile forces can cause normal tension and tangential compression in the surrounding material and produce a crack 150.
  • FIG. 4 is a schematic cross-sectional view of an assembly 168 including a substrate or wafer 170 (“wafer 170”) and a TSV 172. When the temperature of the TSV 172 is increased, the TSV 172 experiences linear expansion and an end 176 of the TSV 172 moves from an initial position 177 to a protruded position 179 (illustrated in phantom line). This phenomenon is commonly referred to as “pumping” or “popping.” After the TSV 172 is cooled, the end 176 may still protrude from the wafer 170 because of plastic deformation of the TSV 172. Pumping can cause damage to bond pads, wiring, circuits, interconnects, or other features vertically or laterally adjacent to the TSVs. Repeated heating and cooling (e.g., heating/cooling experienced in wafer processing or during normal use) can cause expansion and contraction which produces an undesirable interfacial crack 175.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a schematic top plan view of an assembly with a damaged wafer and two TSVs in accordance with the prior art.
  • FIG. 2 is a schematic cross-sectional view of the assembly taken along line 2-2 of FIG. 1 in accordance with the prior art.
  • FIG. 3 is a schematic top plan view of a damaged wafer and a TSV in accordance with the prior art.
  • FIG. 4 is a schematic cross-sectional view of a damaged wafer and a TSV in accordance with the prior art.
  • FIG. 5 is a schematic cross-sectional view of a semiconductor device with a TSV and a stress-relief feature in accordance with an embodiment of the present technology.
  • FIG. 6 is a schematic cross-sectional view of the semiconductor device taken along line 6-6 of FIG. 5 in accordance with an embodiment of the present technology.
  • FIG. 7 is a detailed cross-sectional view of the stress-relief feature of FIG. 5 in accordance with an embodiment of the present technology.
  • FIG. 8 is a schematic cross-sectional view of the stress-relief feature in a narrowed configuration in accordance with an embodiment of the present technology.
  • FIG. 9 is a schematic cross-sectional view of the stress-relief feature in a widened configuration in accordance with an embodiment of the present technology.
  • FIGS. 10A-10H are schematic cross-sectional views illustrating various stages in a method of manufacturing a semiconductor device in accordance with an embodiment of the present technology.
  • FIG. 11 is a cross-sectional view of a semiconductor device including a TSV and a stress-relief feature in accordance with an embodiment of the present technology.
  • FIGS. 12A-12I are schematic cross-sectional views illustrating various stages in a method of manufacturing a semiconductor device in accordance with an embodiment of the present technology.
  • FIGS. 13A-13I are schematic cross-sectional views illustrating various stages in a method of manufacturing a semiconductor device in accordance with an embodiment of the present technology.
  • FIG. 14 is a schematic illustration of a system that can include one or more semiconductor devices with stress-relief features in accordance with embodiments of the present technology.
  • DETAILED DESCRIPTION OF TECHNOLOGY
  • Microelectronic devices can include vertical interconnects that electrically couple together structures. Microelectronic devices can include, without limitation, semiconductor structures (e.g., semiconductor dies or chips), substrates (e.g., substrates with circuitry, integrated circuits, TSVs, bond pads, etc.), microelectromechanical systems (“MEMS”), memory, and/or other electrical components. Vertical interconnects can include one or more features configured to manage internal stresses, if any, associated with thermal loading. In some embodiments, vertical interconnects can include TSVs with internal stress-relief features configured to inhibit, limit, or substantially prevent forces applied to surrounding material. A person skilled in the relevant art will understand that the present technology may have additional embodiments and that the present technology may be practiced without several of the details of the embodiments described below with reference to FIGS. 5-14.
  • FIG. 5 is a cross-sectional view of a semiconductor device 200 (“device 200”). FIG. 6 is a schematic cross-sectional view of the device 200 taken along line 6-6 of FIG. 5. Referring to FIG. 5, the device 200 can include a substrate structure 202, a vertical interconnect 204 (“interconnect 204”), and a cap structure 206 (e.g., a continuous or a segmented frontside bond pad). The substrate structure 202 can have a first or front side 208 with circuitry 214 and a second or back side 212 with a backside feature 215 (e.g., a backside bond pad) separated from a wafer substrate by a dielectric material 224. The circuitry 214 can be electrically coupled to the bond pad 206 by the interconnect structure 223 in the form of a metal via. In certain embodiments, the interconnect structure 223 (e.g., a continuous or a segmented TSV interconnect) can be between the cap structure 206 and the core 221 and can cover the TSV, and such structure 223 can extend, to some extent, beyond a sidewall 246, as shown in FIGS. 7, 8 and 9. The interconnect 204 can electrically couple the circuitry 214 to the backside feature 215 and can include a through-silicon via 216 (TSV 216) and a stress-relief feature 218. The TSV 216 can include an outer material 217, a spacer material 219, and an inner material forming a core 221, and the stress-relief feature 218 can be a void or gap between the outer material 217 and the core 221.
  • Referring to FIGS. 5 and 6, the stress-relief feature 218 can circumferentially extend around the core 221 and can be configured to minimize or limit thermal stresses in the semiconductor device 200 by, for example, accommodating thermal expansion/contraction of material of the TSV 216. In some embodiments, the stress-relief feature 218 can accommodate lateral expansion (indicated by arrows 222 a, 222 b in FIG. 5) of the core 221 to inhibit, limit, or substantially eliminate crack initiation and crack propagation (e.g., stable radial crack propagation, unstable radial crack propagation, or both). Additionally or alternatively, the stress-relief feature 218 can accommodate lateral contraction (indicated by arrows 227 a, 227 b in FIG. 5) of the core 221 to inhibit, limit, or substantially eliminate crack initiation and circumferential crack propagation. The stress-relief feature 218 can inhibit linear expansion of the core 221 to inhibit, limit, or substantially eliminate interfacial cracking and/or TSV pumping. As such, compression or stretching of transistors, separation of adjacent interconnects, debonding/delamination, and/or other proximity effects can also be reduced or limited. Thus, the stress-relief feature 218 can avoid one or more of the problems discussed in connection with FIGS. 1-4.
  • FIG. 7 is a detailed view of the stress-relief feature 218 when the device 200 is at room temperature. FIG. 8 shows the stress-relief feature 218 when the device 200 is at a relatively high temperature. FIG. 9 shows the stress-relief feature 218 when the device 200 is at a relatively low temperature. Referring now to FIG. 7, the TSV interconnect 223 extends across an upper end of the stress-relief feature 218 and can comprise copper, aluminum, gold, silver, and/or another conductive material to provide an electrical connection to the core 221. In some embodiments, the cap structure 206 can be a bond pad or other connection structure that covers and/or forms a closed chamber 291.
  • The stress-relief feature 218 is located between the outer material 217 and core 221 and is located between the etchable material 219 and the next level inter-metal dielectric materials (e.g., capping material 229). However, the stress-relief feature 218 can be positioned at other locations suitable for managing thermal loading. A width W of the stress-relief feature 218 can be selected to accommodate lateral expansion of an end 232 of the core 221. For example, the width W can be sufficiently large to inhibit or prevent damage to the circuitry 214 and can be increased or decreased to increase or decrease, respectively, the amount of thermal expansion of the end 232 required to close the stress-relief feature 218. The stress-relief feature 218 can have a depth D equal to or greater than a thickness t of the circuitry 214. The ratio of the depth D to thickness t can be equal to or greater than 1, 2, 3, 4, or 5, but the ratio D/t can be different if needed or desired. The depth D can be increased to increase the thickness of a stress-relieved region 252, and to further localize the thermal stresses to an interior region 254 of the substrate 210, thereby reducing the likelihood of crack formation and/or growth along free surfaces of the semiconductor device 200. As such, the depth D and width W of the feature 218 can be increased or decreased to increase or decrease the size of the stress-relieved region 252. In some embodiments, a lower closed end 233 of the stress-relief feature 218 is deeper than a bottom 237 of the circuitry 214. The dimensions (e.g., depth D, width W, etc.) of the stress-relief feature 218 can be decreased to increase the size (e.g., diameter) of the core 221, thereby increasing the electrical conductivity of the TSV 216. The TSV 216 can have a solid cross-section along most of its longitudinal length to provide relatively high electrical conductivity. In some embodiments, including the illustrated embodiment of FIG. 7, the TSV 216 has a solid cross section, defined by conductive material, along most of its length. The spacer material 219 defines the closed end 233 and can comprise conductive material to enhance the electrical conductivity of the TSV 216.
  • As the temperature of the core 221 increases, the core 221 can expand in a radial or lateral direction (e.g., a direction generally perpendicular to a via axis 225 shown in FIG. 5), an axial direction (e.g., a direction substantially parallel to the via axis 225 shown in FIG. 5), or another direction. FIG. 8 shows the core 221 thermally expanded from an initial configuration 234 (illustrated in phantom line) to an expanded configuration 236. The narrowed stress-relief feature 218 of FIG. 8 is partially closed to accommodate the thermal expansion to keep the internal stresses in the substrate structure 202 at or below an acceptable level. An outer surface 230 of the upper end 232 is spaced apart from a laterally adjacent region of the outer material 217. The substrate structure 202 can also expand toward the core 221. If the temperature of the core 221 is further increased, the stress-relief feature 218 can completely close and compressive forces can be applied to the outer material 217, via a liner or dielectric material 244, and substrate structure 202. However, applied compressive forces will be limited because of the amount of thermal expansion required to completely close the stress-relief feature 218, thereby keeping internal stresses, if any, in the region 252 sufficiently low to inhibit or prevent cracking
  • As the temperature of the core 221 decreases, the core 221 can contract in the radial or lateral direction, axial direction, or other directions. For example, the outer surface 230 can move away from the adjacent region of the outer material 217, thereby widening the stress-relief feature 218. The stress-relief feature 218 can be further widened by contraction of the substrate structure 202. FIG. 9 shows the core 221 contracted from the initial configuration 234 (illustrated in phantom line) to a contracted position 250 when the semiconductor device 200 is cooled. The substrate structure 202 can also contract and move away from the core 221. The stress-relief feature 218 can help keep the internal stresses, if any, in the region 252 sufficiently low to inhibit or prevent cracking, such as the circumferential cracking discussed in connection with FIG. 3 and/or the interfacial cracking discussed in connection with FIG. 4.
  • FIGS. 10A-10H are schematic cross-sectional views illustrating various stages in a method of manufacturing a semiconductor device in accordance with an embodiment of the present technology. Generally, an opening is formed in or through the substrate structure 202, and a conductive material is deposited into the opening to form the TSV 216. The stress-relief feature 218 can be formed by selectively removing material from the TSV 216. In some embodiments, the dimensions of the stress-relief feature 218 can be controlled using film deposition techniques and selecting etch parameters. After forming the stress-relief feature 218, the dielectric of the next interconnect level is deposited to seal the empty chamber 291. Details of the stages are discussed in connection with FIGS. 10A-10H.
  • FIG. 10A is a schematic cross-sectional view of the substrate structure 202 after an opening 270 has been formed through at least a portion of the substrate 210. Previously, the circuitry 214 can be formed by front-end-of-line processing and can include, without limitation, one or more circuits (e.g., integrated circuits), transistors, metal layers, interconnects, wires, or other electrical features. The substrate 210 can be a wafer (e.g., a silicon wafer) used to form part of a die, chip, memory device, microelectromechanical system (MEMS), or other semiconductor device. An etching process (e.g., dry etching, wet etching, etc.), drilling process (e.g., laser drilling) or other material removal process can be used to form the blind opening 270 having a desired depth and shape. The opening 270 can extend completely through the substrate 210 in some applications. The circuits can be protected by, for example, the capping material (e.g., a capping layer) during TSV hole formation through the capping layer 206 and hole formation deeply into the substrate 210. The capping material can be one or more layers of dielectric materials that are totally or partially removed during TSV metal isolation.
  • FIG. 10B is a schematic cross-sectional view of the substrate structure 202. The outer material 217 and a dielectric liner material 244 have been deposited onto the substrate structure 202. The dielectric liner material 244 is deposited on a bottom 249 and a sidewall 246 and on the upper surface 276 of the circuitry 214. The dielectric liner material 244 can include, without limitation, silicon oxide, silicon nitride, silicon carbide, or other dielectric material. The outer material 217 can be a seed/barrier structure having a barrier material and a seed material. The barrier material can include, without limitation, tantalum (Ta), tantalum nitride (TaNx), tungsten (W), ruthenium (Ru), titanium (Ti), titanium nitride (TiN), or combinations thereof. The seed material can include, without limitation, copper (Cu), nickel (Ni), W, palladium (Pd), aluminum (Al), or combinations thereof. Chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), sputtering, and/or other processes can be used to apply the dielectric liner material 244 and/or outer material 217.
  • FIG. 10C is a schematic cross-sectional view of the substrate structure 202 after the spacer material 219 has been applied to the outer material 217. The spacer material 219 can comprise a selectively removable conductive material. The thickness t of the spacer material 219 can be selected based on the desired width W (FIGS. 7-9) of the stress-relief feature 218. The sidewall 251 of the spacer material 219 can be self-aligned with the via axis 225 because a sidewall 257 of the outer material 217 can be aligned with the via axis 225. A deposition process (e.g., CVD, ALD, etc.) can be used to consistently achieve a desired thicknesses t without using reticles, but sputtering, plating process (e.g., electroplating, electroless plating, etc.), or other techniques for applying material can also be used.
  • The spacer material 219 can define a cavity 263 that can be partially or completed filled with a conductive material 264. FIG. 10D is a cross-sectional view of the semiconductor device 200 after the cavity 263 has been completely filled with conductive material 264. The conductive material 264 can include, without limitation, copper (including copper alloys), gold, silver, nickel, tungsten, or combinations thereof, and can be applied by introducing the conductive material into an opening 280 (FIG. 10C) using CVD, PVD, plating processes, or other filling process. One filling process can include, for example, forcing a conductive paste into the cavity 263 and allowing the paste to solidify to form the solid core 221.
  • Material located outside of the via can be removed using, for example, a chemical-mechanical process (CMP), etching process, or other material removal process. In one embodiment, a slurry (e.g., a colloidal slurry) can be used to non-selectively remove selected materials 271. In another embodiment, multiple types of slurries are used on different platens to remove material and perform bulk polishing, clear polishing, or other processing. In one embodiment, a CMP process can stop on the dielectric layer 244, or remove a significant amount of the dielectric layer 244, or all exposed portion of the dielectric layer 244.
  • FIG. 10E is a schematic cross-sectional view of the semiconductor device 200 after removing the materials 271 (FIG. 10D), and FIG. 1 OF shows the semiconductor device 200 after forming the stress-relief feature 218. To form the stress-relief feature 218, an upper region 286 of the spacer material 219 can be exposed to an etchant to selectively etch the spacer material 219 without using reticles or other items that complicate the fabrication process. The outer material 217 can serve as a barrier layer to protect the circuitry 214 and/or substrate 210. The etch time can be increased or decreased to increase or decrease, respectively, the depth of the stress-relief feature 218. FIG. 1OF shows the depth D of the stress-relief feature 218 equal to or less than half of the longitudinal length L of the via 270. In certain embodiments, the depth D is equal to or less than about 10%, 20%, 30%, 40%, or 50% of the length L of the opening 270. Advantageously, dimensions of the stress-relief feature 218 (e.g., depth, width, etc.) can be controlled using film deposition techniques and selecting etch parameters (e.g., etch time) for relatively small TSVs (e.g., TSVs with diameters equal to or less than about 3 μm).
  • FIG. 10G is a schematic cross-sectional view of the semiconductor device 200 after the formation of metal vias 223 through the interconnect dielectric 229 and after formation of the cap structure 206. The interconnect dielectric 229 and/or cap structure 206 can be formed to cover an open end 290 of the stress-relief feature 218. The cap structure 206 can extend across the liner material 244, an upper end 292 of the outer material 217, and an upper surface 298 of the core 221. The interconnect dielectric 229 and/or cap structure 206 can hermetically seal the chamber 291, which can be under vacuum to avoid stresses caused by expansion of gas due to temperature changes. Dielectric material 332 can be located between adjacent cap structures 206, as shown in FIG. 10H. After forming the cap structure 206, the backside of the semiconductor device 200 can be processed to expose the TSV 216. In one embodiment, a CMP or grinding process can be used to remove a backside region 300 to an elevation E-E. Other conductive structures (e.g., bond pads, solder balls, or the like) can be formed in or on the passivation dielectric layer 224, which is deposited on the backside, to provide an electrical connection to the via 216. FIG. 10H, for example, shows the semiconductor device 200 after backside processing, and the stress-relief feature 218 can have a depth D generally equal to or greater than a thickness t of the circuitry 214.
  • The embodiment of the manufacturing process discussed in connection with FIGS. 10A-10H can be modified to produce cores and stress-relief features in a wide range of configurations. The core 221 of FIGS. 5-10H has a generally circular cross-sectional shape as viewed from above. However, the core 221 can have a noncircular cross-sectional shape (e.g., a polygonal shape, an elliptical shape, etc.) and the width W of the stress-relief feature 218 may be selected to compensate for different amounts of expansion/contraction. The stress-relief feature 218 can be a U-shaped channel/recess, V-shaped channel/recess, or other feature capable of absorbing dimensional changes of surrounding material. The dimensions of the stress-relief features can be selected to inhibit or prevent damage to semiconductor devices when the temperature of the semiconductor device is increased by at least about 100 Celsius, 200 Celsius, or 300 Celsius. For example, stress-relief features can be configured to accommodate thermal expansion/contraction when TSVs are heated from room temperature to temperatures equal to or greater than 300 Celsius for wafer processing (e.g., annealing).
  • FIG. 11 is a schematic cross-sectional view of a semiconductor device 310 that can include a substrate structure 312, vertical interconnect 314 (“interconnect 314”), and a cap structure 313. The substrate structure 312 can include circuitry 324 and a substrate 326 (e.g., a wafer) with a via 327 lined with a dielectric material 330. Conductive material 323 (e.g., a metal layer) can electrically connect the via 340 and the cap structure 313, and conductive via 325 (e.g., a metal via) can electrically connect the circuitry 324 and the cap structure 313. A dielectric material 329 can be located between the cap structure 313 and the circuitry 324. The interconnect 314 can include a through-silicon via 340 (TSV 340) and at least one internal stress-relief feature 342. The TSV 340 extends from a first or active side 337 toward a back side 343. The stress-relief feature 342 can be an annular stress-relief feature with an axis of symmetry 339 that is generally aligned with a via axis 341 of the TSV 340. The stress-relief feature 342 can eliminate or manage internal stresses in components of the semiconductor device 310 as discussed in connection with the stress-relief feature 218 of FIGS. 5-10H.
  • The TSV 340 can include a conductive core 349, spacer material 360, and a seed material 362. The core 349 has an end portion 353 including an inner region 351 and an outer region 352. The stress-relief feature 342 is between the inner and outer regions 351, 352 and can at least partially accommodate thermal expansion of the inner and outer regions 351, 352. The depth D and width W of the stress-relief feature 342 can be increased or decreased to increase or decrease the size s of a stress-relieved region 370 of the semiconductor device 310. The spacer material 360 defines a bottom 347 of the stress-relief feature 342 and can comprise conductive material to provide high electrical conductivity.
  • FIGS. 12A-12I are schematic cross-sectional views illustrating various stages in a method of manufacturing the semiconductor device 310. Many stages of the manufacturing process discussed with reference to FIGS. 10A-10H can apply to the manufacturing processes of FIGS. 12A-12I. For example, CVD, PVD, plating processes (e.g., electrolytic plating, electroless plating, immersion plating, etc.), filling processes, or other processes can be used to apply the materials and/or layers discussed in connection with FIGS. 12A-12I.
  • FIG. 12A shows the substrate structure 312 after a blind opening 370 has been formed in the substrate material, and FIG. 12B shows the substrate structure 312 after a barrier material 372 and a seed material 374 have been deposited. FIG. 12C shows the process after a conductive material 380 has been deposited on the seed material 374 to only partially fill the opening 370. A CVD process can be used to deposit the conductive material 380 and form a cavity 381 in the conductive material 374. In some processes, the conductive material 380 can be conformally deposited on a side wall 384 of the seed material 374. FIG. 12D shows the semiconductor device 310 after a spacer material 360 has been applied to the conductive material 380. The thickness t of the spacer material 360 can be increased or decreased to increase or decrease the width (e.g., width W of FIG. 11) of the stress-relief feature 342. FIG. 12E shows the semiconductor device 310 after additional conductive material 380 has been deposited on the spacer material 360, and FIG. 12F shows the semiconductor device 310 after material 383 (FIG. 12E) outside the via 370 has been removed. The upper regions 384 a, 384 b of the spacer material 360 can be selectively etched to form the stress-relief feature 342 of FIG. 12G. A dielectric material 329 can be deposited and selectively removed. A conductive material can be deposited to form the via 325 and portion 323. The portion 323 can be continuous or segmented. The dielectric material 329 and/or dielectric material 330 can help seal the seams along the stress-relief feature 342. FIG. 12H shows the semiconductor device 310 after a cap structure 313 covering the portion 323, via 325, and dielectric material 329 has been formed, and FIG. 12I shows the semiconductor device 310 after fabrication of the backside of the TSV 340.
  • FIGS. 13A-13I are schematic cross-sectional views illustrating various stages in a method of manufacturing a semiconductor device in accordance with another embodiment. Many stages of the manufacturing processes of FIGS. 10A-10H and 12A-12I can be used with the manufacturing processes of FIGS. 13A-13I. FIG. 13A shows a substrate structure 412 after a blind opening 411 has been formed in the substrate material, and FIG. 13B shows the substrate structure 412 after a dielectric material 414 has been deposited. FIG. 13C shows the substrate structure 412 after portions of the dielectric liner 414 positioned outside the opening 411 have been removed by a CMP process or other material removal process. The CMP processing can be optional, and the dielectric liner can be kept, or removed after metal CMP processing. FIG. 13D shows the substrate structure 412 after barrier material 416 has been deposited on the dielectric liner 414. FIG. 13E shows the substrate structure 412 after a seed materials 424 has been deposited on the barrier material 416. FIG. 13F shows the substrate structure 412 after a conductive material 428 has been applied to the seed material 424 using, for example, a bottom-up plating technique. FIG. 13G shows the substrate structure 412 after conductive material 428 has been applied using a conformal plating techniques and heat treatments, such as annealing. FIG. 13H shows the substrate structure 412 after depositing material 430 on the conductive material 428 to form an elongated stress-relief feature 444. In some embodiments, a CVD process is used to line a sidewall 450 and to close an upper region of the via. In some embodiments, the material 430 can form a closed top end 450 and a closed bottom end 452 of the stress-relief feature 444. Other processes can be used to form the stress-relief feature 444.
  • FIG. 13I shows a semiconductor device 490 after material outside of the opening 411 has been removed. A metal TSV 456 of FIG. 13I can include the material 428, 430 and conductive cap structure material (e.g., a bond pad 502 over the TSV, fabricated within a interconnect dielectric layer 503.). The stress-relief feature 444 can accommodate thermal expansion and/or thermal contraction along most of the length LTSV of the TSV 456, thereby inhibit or limiting stresses in a stress-relieved region 482 of the substrate structure 412. The stress-relief feature 444 can have a depth D that is equal to or greater than about half the length LTSV of the TSV 456 to accommodate thermal expansion along most of the length LTSV. A ratio of the depth D to length LTSV can be equal to or greater than about 0.4, 0.5, 0.75, 0.8, and 0.9. Other ratios can also be used, if needed or desired. The stress-relief feature 444 can be positioned along a via axis 459 of the TSV 456. For example, the stress-relief feature 444 can have a longitudinal axis that is aligned (e.g., parallel) with the via axis 459. Backside material can be removed to expose the TSV 456.
  • The manufacturing method of FIGS. 13A-13I can be modified to achieve desired mechanical and electrical characteristics. In some embodiments, the material 430 can be dielectric material with a CTE that is lower than a CTE of the conductive material 428. The dielectric material 430 can reduce expansion/contraction of the TSV 456 but may decrease the electrical conductivity of the TSV 456. In other embodiments, the material 430 can include a first material 492 (illustrated in phantom line in FIG. 13H) and a second material 494. The first material layer 492 can comprise conductive material, and the second material 494 can comprise dielectric material. The number, thicknesses, and composition of layers can be selected to achieve the desired electrical properties while managing thermal-mechanical stresses.
  • Any of semiconductor structures and their features described above with reference to FIGS. 5-13I can be incorporated into a myriad of larger and/or more complex systems, a representative example of which is a system 600 shown schematically in FIG. 14. The system 600 can include a processor 602, a memory 604 (e.g., SRAM, DRAM, Flash memory and/or other memory device), input/output devices 606 (e.g., a sensor and/or transmitter), and/or other subsystems or components 608. Semiconductor packages having any one or a combination of the features described above with reference to FIGS. 5-13I may be included in any of the devices shown in FIG. 14. For example, the semiconductor packages can include a stack of semiconductor structures with TSVs described in connection with FIGS. 5-13I. The resulting system 600 can perform any of a wide variety of computing, processing, storage, sensing, imaging, and/or other functions. Accordingly, the representative system 600 can include, without limitation, computers and/or other data processors, for example, desktop computers, laptop computers, internet appliances, hand-held devices (e.g., wearable computers, cellular or mobile phones, personal digital assistants, music players, cameras, tablets, etc.), multi-processor systems, processor-based or programmable consumer electronics, network computers and mini-computers. When the temperature of the devices increases during normal use, the stress-relief features can manage thermal expansion/contraction for reliable operation. Other representative systems 600 may be housed in a single unit or distributed over multiple interconnected units (e.g., through a communication network). The components of the system 600 can accordingly include local and/or remote memory storage devices and any of a wide variety of computer-readable media.
  • From the foregoing, it will be appreciated that specific embodiments of the invention have been described herein for purposes of illustration, but well-known structures and functions have not been shown or described in detail to avoid unnecessarily obscuring the description of at least some embodiments of the invention. Where the context permits, singular or plural terms may also include the plural or singular term, respectively. Unless the word “or” is associated with an express clause indicating that the word should be limited to mean only a single item exclusive from the other items in reference to a list of two or more items, then the use of “or” in such a list shall be interpreted as including (a) any single item in the list, (b) all of the items in the list, or (c) any combination of the items in the list.
  • Certain aspects of the technology described in the context of particular embodiments may be combined or eliminated in other embodiments. Embodiments disclosed herein can be used in chip-to-wafer assemblies, chip-to-chip assemblies, chip-to-substrates, or the like. For example, chips or circuitry can be electrically connected to the TSVs discussed in connection with FIGS. 5-13I. A wide range of packages and electronic devices (e.g., cell phones, computer, etc.) that generate heat can include the embodiments disclosed herein. In some embodiments, a conductive interconnect can include a TSV and an opening, no portion thereof extending completely through the TSV. The opening can be a U-shaped annular stress-relief feature or an elongated stress-relief feature positioned along an axis of the TSV. Additionally, conductive interconnects can include multiple stress-relief features. For example, a TSV can include an annular stress-relief feature discussed in connection with FIGS. 5-12I and an elongated stress-relief feature discussed in connection with FIGS. 13A-13I. The embodiments disclosed herein can be used in large scale production. For example, an array of spaced apart interconnect assemblies can be formed along a substrate structure and processed using back-end-of-line (BEOL) processing, including high temperature BEOL processing. After forming the desired structures (e.g., stacked structures), the structure(s) can be singulated and the individual structures can be packaged. While advantages associated with certain embodiments have been described in the context of those embodiments, other embodiments may also exhibit such advantages, and not all embodiments need necessarily exhibit such advantages to fall within the scope of the present technology. Accordingly, the present disclosure and associated technology can encompass other embodiments not expressly described or shown herein.

Claims (24)

1. A semiconductor device, comprising:
a substrate structure having a first side, a second side, and a thickness; and
a conductive interconnect extending through at least a portion of the substrate structure, the conductive interconnect including—
a through-silicon via extending from the first side toward the second side and including conductive material, and
a stress-relief feature positioned adjacent to a portion of the conductive material such that the stress-relief feature accommodates thermal expansion and/or thermal contraction of the conductive material, wherein the stress-relief structure has a depth that is less than the thickness of the substrate.
2. The semiconductor device of claim 1 wherein the stress-relief feature comprises a gap within or along side the conductive material.
3. The semiconductor device of claim 2 wherein the substrate structure includes a substrate comprising a semiconductor material with a first coefficient of thermal expansion, wherein the conductive material of the through-silicon via has a second coefficient of thermal expansion that is different than the first coefficient of thermal expansion, and wherein the gap is configured to be:
(a) narrowed by thermal expansion of the through-silicon via;
(b) widened by thermal contraction of the through-silicon via; and/or
(c) both (a) and (b).
4. The semiconductor device of claim 1, further including a liner material between the through-silicon via and the substrate structure, wherein the through-silicon via includes a conductive core and conductive spacer material positioned between the conductive core and the liner material, and wherein the conductive spacer material defines a width of the gap.
5. The semiconductor device of claim 1 wherein a portion of the through-silicon via is positioned between the stress-relief feature and the second side of the substrate structure and defines a closed end of the stress-relief feature.
6. The semiconductor device of claim 1 wherein the through-silicon via has a via axis and a longitudinal length along the via axis, and wherein the depth of the stress-relief feature in a direction parallel to the via axis is less than the longitudinal length of the through-silicon via.
7. The semiconductor device of claim 1 wherein the stress-relief feature is an annular stress-relief feature surrounding a via axis of the through-silicon via.
8. The semiconductor device of claim 1 wherein the stress-relief feature is spaced apart from the first side and the second side of the substrate structure.
9. The semiconductor device of claim 1 wherein the through-silicon via has a via axis, and wherein the stress-relief feature is positioned along the via axis and is spaced apart from the first side and the second side of the substrate structure.
10. The semiconductor device of claim 9 wherein the stress-relief feature extends along most of a longitudinal length of the through-silicon via.
11. The semiconductor device of claim 1 wherein the stress-relief feature has a width equal to or greater than a distance of thermal expansion of the conductive material caused by a temperature increase of about 200 Celsius.
12. The semiconductor device of claim 1 wherein the stress-relief feature is dimensioned to accommodate thermal expansion and/or thermal contraction of the through-silicon via to inhibit fracturing of material of the substrate structure surrounding the through-silicon via when a temperature of the through-silicon via is increased from room temperature to about 200 Celsius.
13. The semiconductor device of claim 1 wherein the substrate structure includes circuitry and a semiconductor substrate, and wherein the stress-relief feature is within the through-silicon via and the depth of the stress-relief feature in a direction parallel to a via axis of the through-silicon via is equal to or greater than a thickness of the circuitry.
14. The semiconductor device of claim 1, further comprising a cap structure extending across the through-silicon via and the stress-relief feature to define a closed chamber within the semiconductor device.
15. The semiconductor device of claim 1 wherein the stress-relief feature has a first end proximate to the first side of the substrate structure and an opposing second end, and the semiconductor device further comprises:
a cap structure located on the first side of the semiconductor substrate and extending across the first end of the stress-relief feature.
16. The semiconductor device of claim 1 wherein the conductive interconnect is a first conductive interconnect and the stress-relief feature is a first stress-relief feature, and the semiconductor device further includes
a second conductive interconnect that includes a second stress-relief feature, wherein the first stress-relief feature and the second stress-relief feature cooperate to inhibit thermal stresses in the substrate structure caused by thermal expansion and/or thermal contraction of the first and second conductor interconnects to prevent forming a crack that extends from the first conductive interconnect to the second conductive interconnect.
17. A semiconductor assembly, comprising:
a substrate structure having a first side and a second side and comprising semiconductor material;
a first conductive interconnect extending through a first portion of the substrate structure and including—
a first through-silicon via extending from the first side toward the second side and comprising a conductive material, and
a first stress-relief feature positioned to accommodate thermal expansion and/or thermal contraction of the first through-silicon via and having a first depth that is less than a thickness of the substrate structure; and
a second conductive interconnect extending through a second portion of the substrate structure and being spaced apart from the first conductive interconnect, the second conductive interconnect including—
a second through-silicon via extending from the first side toward the second side, and
a second stress-relief feature positioned to accommodate thermal expansion and/or thermal contraction of the second through-silicon via and having a second depth that is less than the thickness of the substrate structure.
18. The semiconductor assembly of claim 17 wherein the substrate structure has a first surface facing the first conductive interconnect and a second surface facing the second conductive interconnect, wherein the first stress-relief feature and the second stress-relief feature are configured to accommodate thermal expansion and/or thermal contraction of the first and second through-silicon vias, respectively, to prevent forming a crack that extends between the first and second surfaces of the substrate structure.
19. The semiconductor assembly of claim 17 wherein the first stress-relief feature is an annular gap.
20. A method of manufacturing a semiconductor device, the method comprising:
forming a conductive interconnect extending from a first side of a substrate structure toward a second side of the substrate structure such that a stress-relief feature of the conductive interconnect is positioned adjacent to conductive material of a through-silicon via of the conductive interconnect to compensate for thermal expansion and/or thermal contraction of the conductive material, and wherein the stress-relief feature has a depth that is less than a thickness of the substrate structure such that conductive material of the through-silicon via is positioned between the stress-relief feature and a second side of the substrate.
21. The method of claim 20, further comprising:
forming a via in the substrate structure;
applying spacer material along a surface of the substrate structure defining the via; and
after applying the spacer material along the surface of the substrate structure, forming the through-silicon via by depositing one or more conductive materials in the via and removing at least a portion of the spacer material to form the stress-relief feature.
22. The method of claim 20, further comprising forming a cap structure that covers the stress-relief feature.
23. The method of claim 20 wherein forming the conductive interconnect includes:
forming the through-silicon via; and
forming the stress-relief feature by removing material located between a conductive core of the through-silicon via and the substrate structure.
24. The method of claim 20 wherein forming the conductive interconnect includes:
forming the through-silicon via; and
forming a stress-relief feature by etching conductive material of the through-silicon via.
US14/188,367 2014-02-24 2014-02-24 Interconnect assemblies with through-silicon vias and stress-relief features Active 2035-02-15 US10847442B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US14/188,367 US10847442B2 (en) 2014-02-24 2014-02-24 Interconnect assemblies with through-silicon vias and stress-relief features
TW104105145A TW201545274A (en) 2014-02-24 2015-02-13 Interconnect assemblies with through-silicon vias and stress-relief features
PCT/US2015/016480 WO2015126998A1 (en) 2014-02-24 2015-02-19 Interconnect assemblies with through-silicon vias and stress-relief features

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US14/188,367 US10847442B2 (en) 2014-02-24 2014-02-24 Interconnect assemblies with through-silicon vias and stress-relief features

Publications (2)

Publication Number Publication Date
US20150243583A1 true US20150243583A1 (en) 2015-08-27
US10847442B2 US10847442B2 (en) 2020-11-24

Family

ID=53878929

Family Applications (1)

Application Number Title Priority Date Filing Date
US14/188,367 Active 2035-02-15 US10847442B2 (en) 2014-02-24 2014-02-24 Interconnect assemblies with through-silicon vias and stress-relief features

Country Status (3)

Country Link
US (1) US10847442B2 (en)
TW (1) TW201545274A (en)
WO (1) WO2015126998A1 (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102017113927A1 (en) * 2016-06-24 2017-12-28 Infineon Technologies Ag LDMOS transistor and method
DE102017113930A1 (en) * 2016-06-24 2017-12-28 Infineon Technologies Ag Substrate and method
DE102017113923A1 (en) * 2016-06-24 2017-12-28 Infineon Technologies Ag LDMOS transistor and method
US9960229B2 (en) 2016-06-24 2018-05-01 Infineon Technologies Ag Semiconductor device including a LDMOS transistor
US10050139B2 (en) 2016-06-24 2018-08-14 Infineon Technologies Ag Semiconductor device including a LDMOS transistor and method
JP6410004B1 (en) * 2017-10-16 2018-10-24 Tdk株式会社 Tunnel magnetoresistive element, magnetic memory, and built-in memory
US10867908B2 (en) 2018-06-27 2020-12-15 Samsung Electronics Co., Ltd. Semiconductor device having buffer structure surrounding through via
CN113826195A (en) * 2019-06-25 2021-12-21 株式会社村田制作所 Composite component and method for producing same
WO2022188346A1 (en) * 2021-03-10 2022-09-15 长鑫存储技术有限公司 Semiconductor structure and method for manufacturing semiconductor structure
US20220293456A1 (en) * 2021-03-10 2022-09-15 Changxin Memory Technologies, Inc. Semiconductor structure and method for manufacturing semiconductor structure
WO2022205707A1 (en) * 2021-04-01 2022-10-06 长鑫存储技术有限公司 Semiconductor structure and forming method therefor
US12136568B2 (en) 2021-04-01 2024-11-05 Changxin Memory Technologies, Inc. Semiconductor structure and method for forming same

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180047692A1 (en) 2016-08-10 2018-02-15 Amkor Technology, Inc. Method and System for Packing Optimization of Semiconductor Devices

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050121768A1 (en) * 2003-12-05 2005-06-09 International Business Machines Corporation Silicon chip carrier with conductive through-vias and method for fabricating same
US20100230818A1 (en) * 2008-06-06 2010-09-16 Albert Birner Through Substrate Via Semiconductor Components
US20120292782A1 (en) * 2011-05-19 2012-11-22 Samsung Electronics Co., Ltd. Microelectronic devices having conductive through via electrodes insulated by gap regions
US20130026645A1 (en) * 2011-07-29 2013-01-31 Tessera, Inc. Low stress vias
US20130127019A1 (en) * 2011-11-18 2013-05-23 Samsung Electronics Co., Ltd. Semiconductor devices including through silicon via electrodes and methods of fabricating the same
US20130161825A1 (en) * 2011-12-26 2013-06-27 Industrial Technology Research Institute Through substrate via structure and method for fabricating the same
US20130320554A1 (en) * 2012-05-31 2013-12-05 Intel Mobile Communications GmbH Semiconductor device and method of manufacturing thereof
US20130328186A1 (en) * 2012-06-08 2013-12-12 Invensas Corporation Reduced stress tsv and interposer structures
US8742590B2 (en) * 2010-12-07 2014-06-03 Imec Method for forming isolation trenches
US8778194B2 (en) * 2012-01-20 2014-07-15 Robert Bosch Gmbh Component having a through-connection
US20150035050A1 (en) * 2013-07-31 2015-02-05 SK Hynix Inc. Semiconductor device with air gap and method for fabricating the same
US8962474B2 (en) * 2011-11-07 2015-02-24 Globalfoundries Singapore Pte. Ltd. Method for forming an air gap around a through-silicon via
US9024390B2 (en) * 2012-04-26 2015-05-05 Panasonic Intellectual Property Management Co., Ltd. Semiconductor device

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8647920B2 (en) 2010-07-16 2014-02-11 Imec Vzw Method for forming 3D-interconnect structures with airgaps
KR20120048991A (en) 2010-11-08 2012-05-16 삼성전자주식회사 Semiconductor devices and methods of fabricating the same
KR101828063B1 (en) 2011-05-17 2018-02-09 삼성전자주식회사 Semiconductor device and method of forming the same

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050121768A1 (en) * 2003-12-05 2005-06-09 International Business Machines Corporation Silicon chip carrier with conductive through-vias and method for fabricating same
US20100230818A1 (en) * 2008-06-06 2010-09-16 Albert Birner Through Substrate Via Semiconductor Components
US8742590B2 (en) * 2010-12-07 2014-06-03 Imec Method for forming isolation trenches
US20120292782A1 (en) * 2011-05-19 2012-11-22 Samsung Electronics Co., Ltd. Microelectronic devices having conductive through via electrodes insulated by gap regions
US20130026645A1 (en) * 2011-07-29 2013-01-31 Tessera, Inc. Low stress vias
US8962474B2 (en) * 2011-11-07 2015-02-24 Globalfoundries Singapore Pte. Ltd. Method for forming an air gap around a through-silicon via
US20130127019A1 (en) * 2011-11-18 2013-05-23 Samsung Electronics Co., Ltd. Semiconductor devices including through silicon via electrodes and methods of fabricating the same
US20130161825A1 (en) * 2011-12-26 2013-06-27 Industrial Technology Research Institute Through substrate via structure and method for fabricating the same
US8778194B2 (en) * 2012-01-20 2014-07-15 Robert Bosch Gmbh Component having a through-connection
US9024390B2 (en) * 2012-04-26 2015-05-05 Panasonic Intellectual Property Management Co., Ltd. Semiconductor device
US20130320554A1 (en) * 2012-05-31 2013-12-05 Intel Mobile Communications GmbH Semiconductor device and method of manufacturing thereof
US20130328186A1 (en) * 2012-06-08 2013-12-12 Invensas Corporation Reduced stress tsv and interposer structures
US20150035050A1 (en) * 2013-07-31 2015-02-05 SK Hynix Inc. Semiconductor device with air gap and method for fabricating the same

Cited By (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10622284B2 (en) 2016-06-24 2020-04-14 Infineon Technologies Ag LDMOS transistor and method
DE102017113930B4 (en) * 2016-06-24 2020-10-08 Infineon Technologies Ag Method for producing a substrate via in a semiconductor substrate
DE102017113923A1 (en) * 2016-06-24 2017-12-28 Infineon Technologies Ag LDMOS transistor and method
US20170372986A1 (en) 2016-06-24 2017-12-28 Infineon Technologies Ag LDMOS Transistor and Method
US9875933B2 (en) 2016-06-24 2018-01-23 Infineon Technologies Ag Substrate and method including forming a via comprising a conductive liner layer and conductive plug having different microstructures
US9960229B2 (en) 2016-06-24 2018-05-01 Infineon Technologies Ag Semiconductor device including a LDMOS transistor
US10026806B2 (en) 2016-06-24 2018-07-17 Infineon Technologies Ag Semiconductor device including an LDMOS transistor and a RESURF structure
US10050139B2 (en) 2016-06-24 2018-08-14 Infineon Technologies Ag Semiconductor device including a LDMOS transistor and method
US10340334B2 (en) 2016-06-24 2019-07-02 Infineon Technologies Ag Semiconductor device including an LDMOS transistor and a resurf structure
US10242932B2 (en) 2016-06-24 2019-03-26 Infineon Technologies Ag LDMOS transistor and method
DE102017113930A1 (en) * 2016-06-24 2017-12-28 Infineon Technologies Ag Substrate and method
DE102017113927A1 (en) * 2016-06-24 2017-12-28 Infineon Technologies Ag LDMOS transistor and method
US10672686B2 (en) 2016-06-24 2020-06-02 Infineon Technologies Ag LDMOS transistor and method
US10665531B2 (en) 2016-06-24 2020-05-26 Infineon Technologies Ag LDMOS transistor
US10720359B2 (en) 2016-06-24 2020-07-21 Infineon Technologies Ag Substrate and method
US10629727B2 (en) 2016-06-24 2020-04-21 Infineon Technologies Ag Method of manufacturing a semiconductor device including an LDMOS transistor
CN109937475A (en) * 2017-10-16 2019-06-25 Tdk株式会社 Tunnel magnetoresistive effect element, magnetic memory and built-in type memory
WO2019077662A1 (en) * 2017-10-16 2019-04-25 Tdk株式会社 Tunnel magnetoresistance effect element, magnetic memory, and built-in memory
US10522592B2 (en) 2017-10-16 2019-12-31 Tdk Corporation Tunnel magnetoresistive effect element, magnetic memory, and built-in memory
JP6410004B1 (en) * 2017-10-16 2018-10-24 Tdk株式会社 Tunnel magnetoresistive element, magnetic memory, and built-in memory
US10867908B2 (en) 2018-06-27 2020-12-15 Samsung Electronics Co., Ltd. Semiconductor device having buffer structure surrounding through via
CN113826195A (en) * 2019-06-25 2021-12-21 株式会社村田制作所 Composite component and method for producing same
US20220020692A1 (en) * 2019-06-25 2022-01-20 Murata Manufacturing Co., Ltd. Composite component and method for manufacturing the same
US12002760B2 (en) * 2019-06-25 2024-06-04 Murata Manufacturing Co., Ltd. Composite component and method for manufacturing the same
WO2022188346A1 (en) * 2021-03-10 2022-09-15 长鑫存储技术有限公司 Semiconductor structure and method for manufacturing semiconductor structure
US20220293456A1 (en) * 2021-03-10 2022-09-15 Changxin Memory Technologies, Inc. Semiconductor structure and method for manufacturing semiconductor structure
WO2022205707A1 (en) * 2021-04-01 2022-10-06 长鑫存储技术有限公司 Semiconductor structure and forming method therefor
US12136568B2 (en) 2021-04-01 2024-11-05 Changxin Memory Technologies, Inc. Semiconductor structure and method for forming same

Also Published As

Publication number Publication date
US10847442B2 (en) 2020-11-24
WO2015126998A1 (en) 2015-08-27
TW201545274A (en) 2015-12-01

Similar Documents

Publication Publication Date Title
US10847442B2 (en) Interconnect assemblies with through-silicon vias and stress-relief features
TWI598995B (en) Substrate-less interposer technology for a stacked silicon interconnect technology (ssit) product
TWI545693B (en) Devices, systems, and methods related to forming through-substrate vias with sacrificial plugs
EP3063784B1 (en) Devices, systems and methods for manufacturing through-substrate vias and front-side structures
US10546777B2 (en) Conductive interconnect structures incorporating negative thermal expansion materials and associated systems, devices, and methods
US9287197B2 (en) Through silicon vias
US8877559B2 (en) Through-silicon via with sidewall air gap
US10396012B2 (en) Advanced through substrate via metallization in three dimensional semiconductor integration
US20150069609A1 (en) 3d chip crackstop
TW201308556A (en) 3-D integration using multi stage vias
EP3353803A1 (en) Ultra thin helmet dielectric layer for maskless air gap and replacement ild processes
CN104078414A (en) Silicon through hole and formation method
US20150097274A1 (en) Through-silicon via structure and method for improving beol dielectric performance
US20160111351A1 (en) Solution for tsv substrate leakage
US9184134B2 (en) Method of manufacturing a semiconductor device structure
US20120032339A1 (en) Integrated circuit structure with through via for heat evacuating
US8822336B2 (en) Through-silicon via forming method
US9252080B1 (en) Dielectric cover for a through silicon via
US20140291856A1 (en) Tsv layout structure and tsv interconnect structure, and fabrication methods thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LI, HONGQI;JINDAL, ANURAG;LU, JIN;AND OTHERS;SIGNING DATES FROM 20140217 TO 20140224;REEL/FRAME:032285/0163

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER

AS Assignment

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STPP Information on status: patent application and granting procedure in general

Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4