US20150236102A1 - Semiconductor wafer structure having si material and iii-n material on the (111) surface of the si material - Google Patents
Semiconductor wafer structure having si material and iii-n material on the (111) surface of the si material Download PDFInfo
- Publication number
- US20150236102A1 US20150236102A1 US14/702,009 US201514702009A US2015236102A1 US 20150236102 A1 US20150236102 A1 US 20150236102A1 US 201514702009 A US201514702009 A US 201514702009A US 2015236102 A1 US2015236102 A1 US 2015236102A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- iii
- thickness
- trenches
- semiconductor wafer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000000463 material Substances 0.000 title claims abstract description 203
- 239000004065 semiconductor Substances 0.000 title claims abstract description 46
- 239000000758 substrate Substances 0.000 claims abstract description 211
- 238000004519 manufacturing process Methods 0.000 claims abstract description 16
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 claims abstract description 4
- 238000000034 method Methods 0.000 claims description 19
- 239000013078 crystal Substances 0.000 claims description 18
- 239000004020 conductor Substances 0.000 claims description 2
- 239000012777 electrically insulating material Substances 0.000 claims description 2
- 238000000151 deposition Methods 0.000 description 32
- 230000008021 deposition Effects 0.000 description 30
- 238000000407 epitaxy Methods 0.000 description 16
- 230000015572 biosynthetic process Effects 0.000 description 12
- 238000002488 metal-organic chemical vapour deposition Methods 0.000 description 8
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 6
- 238000005336 cracking Methods 0.000 description 6
- 230000008901 benefit Effects 0.000 description 5
- 238000001816 cooling Methods 0.000 description 5
- 125000004429 atom Chemical group 0.000 description 4
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 3
- 208000012868 Overgrowth Diseases 0.000 description 3
- 230000009286 beneficial effect Effects 0.000 description 3
- 230000015556 catabolic process Effects 0.000 description 3
- 229910052681 coesite Inorganic materials 0.000 description 3
- 229910052906 cristobalite Inorganic materials 0.000 description 3
- 230000007547 defect Effects 0.000 description 3
- 239000000377 silicon dioxide Substances 0.000 description 3
- 229910052682 stishovite Inorganic materials 0.000 description 3
- 229910052905 tridymite Inorganic materials 0.000 description 3
- 238000003631 wet chemical etching Methods 0.000 description 3
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- 239000003989 dielectric material Substances 0.000 description 2
- 238000011049 filling Methods 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 238000001451 molecular beam epitaxy Methods 0.000 description 2
- 125000004433 nitrogen atom Chemical group N* 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 230000004308 accommodation Effects 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- 239000007789 gas Substances 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 229910001092 metal group alloy Inorganic materials 0.000 description 1
- 229910052757 nitrogen Inorganic materials 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 238000007789 sealing Methods 0.000 description 1
- 230000006641 stabilisation Effects 0.000 description 1
- 238000011105 stabilization Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02381—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/20—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
- H01L29/2003—Nitride compounds
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B25/00—Single-crystal growth by chemical reaction of reactive gases, e.g. chemical vapour-deposition growth
- C30B25/02—Epitaxial-layer growth
- C30B25/18—Epitaxial-layer growth characterised by the substrate
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B25/00—Single-crystal growth by chemical reaction of reactive gases, e.g. chemical vapour-deposition growth
- C30B25/02—Epitaxial-layer growth
- C30B25/18—Epitaxial-layer growth characterised by the substrate
- C30B25/186—Epitaxial-layer growth characterised by the substrate being specially pre-treated by, e.g. chemical or physical means
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B29/00—Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape
- C30B29/10—Inorganic compounds or compositions
- C30B29/40—AIIIBV compounds wherein A is B, Al, Ga, In or Tl and B is N, P, As, Sb or Bi
- C30B29/403—AIII-nitrides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/02428—Structure
- H01L21/0243—Surface structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/02433—Crystal orientation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02538—Group 13/15 materials
- H01L21/0254—Nitrides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02658—Pretreatments
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02664—Aftertreatments
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/04—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes
- H01L29/045—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes by their particular orientation of crystalline planes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/26—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, elements provided for in two or more of the groups H01L29/16, H01L29/18, H01L29/20, H01L29/22, H01L29/24, e.g. alloys
- H01L29/267—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, elements provided for in two or more of the groups H01L29/16, H01L29/18, H01L29/20, H01L29/22, H01L29/24, e.g. alloys in different semiconductor regions, e.g. heterojunctions
Definitions
- the instant application relates to III-N wafer structures, and more particularly to forming thick III-N wafer structures.
- GaN offers several superior characteristics over Si as a semiconductor material for fabricating devices, such as lower threshold voltage, lower on-state resistance (Rdson), lower parasitic capacitance, lower gate resistance, and better FOM (figure of merit), resulting in tremendous performance and size advantages over Si. With such advantages as apparent motivating factors, ongoing extensive efforts have been made in the semiconductor industry to improve the crystal quality of GaN. For example, GaN typically has a high defect density attributable to slip lines resulting from lattice mismatch between the growth substrate and the GaN epitaxy e.g. ⁇ 17% in the case of GaN on Si(111). Reducing defect density caused by slip lines yields an improvement of device performance in many cases, e.g.
- GaN-based HEMTs high electron mobility transistors
- the underlying buffer layer(s) should also have good crystal quality. Acceptable GaN crystal quality has been realized to date by using Si growth substrates which are relatively inexpensive. GaN crystal quality improves by increasing the thickness of the deposited GaN layer.
- the maximum thickness of GaN grown on Si is limited by the difference in coefficient of thermal expansion (CTE) between the two materials.
- CTE coefficient of thermal expansion
- the CTE of GaN ranges from 5.6*10 ⁇ 6/K to 6.2*10 ⁇ 6/K depending on the source.
- Si has a CTE of 2.6*10 ⁇ 6/K.
- Deposition of GaN is typically done at temperatures around 1000° C. (e.g. 1000-1200° C. for MOCVD—metal organic chemical vapor deposition).
- the deposited GaN layer cracks during subsequent cooling if made too thick due to the severe tensile stress induced by the smaller CTE of Si.
- the maximum thickness of GaN deposited on Si is therefore in the range of 6-8 ⁇ m. If thicker GaN layers are needed, more expensive substrates are conventionally used such as SiC, sapphire or very rare (pure) GaN substrates.
- the method comprises: bonding a Si substrate to a support substrate, the Si substrate having a (111) growth surface facing away from the support substrate; thinning the Si substrate at the (111) growth surface to a thickness of 100 ⁇ m or less; and forming III-N material on the (111) growth surface of the Si substrate after the Si substrate is thinned.
- the support substrate has a coefficient of thermal expansion more closely matched to that of the III-N material than the Si substrate.
- the wafer structure comprises a substrate, Si material on the substrate, the Si material having a thickness of 100 ⁇ m or less and a (111) Si surface facing away from the substrate, and III-N material on the (111) Si surface of the Si material.
- the substrate has a coefficient of thermal expansion more closely matched to that of the III-N material than the Si material.
- the method comprises: providing a first substrate having a first surface and a second surface opposing the first surface; forming an III-N material of a first thickness on the first surface of the first substrate; removing the first substrate after the III-N material is formed at the first thickness; bonding a second substrate to a side of the III-N material, the second substrate having a coefficient of thermal expansion more closely matched to that of the III-N material than the first substrate; and increasing the thickness of the III-N material to a second thickness greater than the first thickness after the first substrate is removed and the second substrate is bonded to the III-N material.
- the first thickness of the III-N material is sufficient to ensure that the second substrate has no influence on the crystal structure of the III-N material when the thickness of the III-N material is increased from the first thickness to the second thickness.
- the GaN wafer comprises GaN material.
- the GaN material has a diameter of at least 200 mm and a thickness of at least 10 ⁇ m.
- FIGS. 1A through 1C illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material on a growth substrate according to an embodiment
- FIGS. 2A through 2E illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material on a structured growth substrate according to a first embodiment
- FIGS. 3A through 3C illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material on a structured growth substrate according to a second embodiment
- FIG. 4 illustrates a sectional view of a structured substrate for growing III-N material according to a third embodiment
- FIGS. 5A through 5C illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material on a structured growth substrate according to a fourth embodiment
- FIGS. 6A and 6B illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material on a structured growth substrate according to a fifth embodiment
- FIG. 7 illustrates a sectional view of a structured substrate for growing III-N material according to a sixth embodiment
- FIG. 8 illustrates a sectional view of a structured substrate for growing III-N material according to a seventh embodiment
- FIGS. 9A through 9H illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material in different stages according to an embodiment.
- Embodiments described herein provide for the deposition of relatively thick GaN layers e.g. 10 ⁇ m or more thick of good crystal quality.
- the same processes described herein can yield thinner GaN layers if desired.
- inexpensive substrates such as Si can be used to deposit GaN layers of different thicknesses.
- Si substrates are of particular interest due to wide availability in large diameters e.g. ranging from 200 mm (so-called ‘8 inch’) to 300 mm (so-called ‘12 inch’) or even larger such as 450 mm (so-called ‘18 inch’).
- High crystal quality III-N material which yields better device characteristics can be realized using the embodiments described herein.
- the maximum voltage between the device and substrate is no longer limited according to the embodiments described herein, which can be of particular interest since the superior characteristics of GaN are best suited for devices with high breakdown voltage.
- the thin growth layer determines the lattice of the subsequently deposited III-N layer and the support substrate limits stress problems during cooling down after the III-N epitaxy.
- the growth layer on the support substrate can be structured in a way which is beneficial for the subsequent III-N epitaxy and/or reduces stress.
- FIGS. 1A through 1C illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a manufacturing process according to an embodiment.
- a Si substrate 100 is bonded to a support substrate 102 using any suitable known bonding process as shown in FIG. 1A .
- the Si substrate 100 has a (111) growth surface 101 (or other orientation) facing away from the support substrate 102 , and the substrates 100 , 102 have different CTEs.
- the Si substrate 100 is thinned at the (111) growth surface 101 to a thickness (Tthin) of 100 ⁇ m or less e.g. 10 ⁇ m or less using any suitable known thinning process such as wet chemical etching, CMP (chemical mechanical polishing), etc. as shown in FIG.
- the III-N material 104 such as GaN, AlN, InN, etc. is formed on the (111) growth surface 101 of the thinned Si substrate 100 using any suitable known process such as MOCVD as shown in FIG. 1C .
- the III-N material 104 is less prone to cracking during subsequent cooling, because the support substrate 102 has a CTE more closely matched to that of the III-N 104 material than the Si substrate 100 and the Si substrate 100 was thinned prior to formation of the III-N material 104 .
- some structural damage can still arise in the resulting III-N material 104 (also cracks in the Si layer would be minimized).
- the thinned Si substrate 100 can be structured prior to formation of the III-N material 104 in a way which is beneficial for the III-N epitaxy and/or reduces stress.
- FIGS. 2A through 2E illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a manufacturing process in which the Si substrate 100 is structured prior to formation of the III-N material 104 , according to a first embodiment.
- FIG. 2A shows the Si substrate 100 after trenches 106 are formed in the Si substrate 100 at a bonding surface 103 of the Si substrate 100 facing away from the (111) growth surface 101 .
- the trenches 106 can be formed in active regions and/or kerf regions (also commonly referred to as scribe lines) of the Si substrate 100 . Any known suitable process such as etching can be employed to form the trenches 106 .
- the trenches 106 are at least partly filled with a material 108 such as a dielectric (e.g.
- the material 108 fills the trenches 160 and also covers the bonding surface 103 of the Si substrate 100 according to this embodiment.
- the trenches 106 can remain open at the time of bonding to the support substrate 102 and later filled before III-N deposition.
- FIG. 2B shows the semiconductor wafer structure after the support substrate 102 is bonded to the material 108 covering the bonding surface 103 of the Si substrate 100 .
- Any suitable support substrate 102 can be used so long as the support substrate 102 has a CTE more closely matched to the CTE of the III-N material 104 to be formed on the Si substrate 100 than to the CTE of the Si substrate 100 .
- FIG. 2C shows the semiconductor wafer structure after the Si substrate 100 is thinned at the (111) growth surface 101 of the Si substrate 100 .
- the Si substrate 100 is thinned to a thickness of 100 ⁇ m or less e.g. 10 ⁇ m or less to limit stress on the III-N material 104 to be subsequently formed.
- thinning of the Si substrate 100 results in the trenches 106 being exposed at both the (111) growth surface 101 and the bonding surface 103 so that the thinned Si substrate 100 is separated into islands of Si material 110 .
- the trenches 106 can be exposed only at the (111) growth surface 101 so that the thinned Si substrate 100 is not fully separated into islands i.e. the thinned Si substrate 100 remains continuous near the bonding surface 103 .
- FIG. 2D shows the semiconductor wafer structure during deposition of the III-N material 104 e.g. by an MOCVD-based epitaxial lateral overgrowth (ELOG) process.
- the III-N material 104 e.g. GaN with one or more buffer layers
- Small voids may form on the dielectric material 108 in the trenches 106 .
- the III-N material 104 continues to grow both vertically and horizontally (laterally) on the Si islands 110 as illustrated by the different sized rectangular boxes shown in FIG. 2D .
- the III-N material 104 of course grows in this way over all of the Si islands 110 , even though FIG. 2D shows the growth over just one of the islands 110 for ease of illustration.
- FIG. 2E shows the semiconductor wafer structure after the III-N material 104 is deposited on the thinned Si substrate 100 to any desired thickness e.g. 10 ⁇ m or thicker. Thermal expansion which occurs during formation of the III-N material 104 is dominated by the thicker support substrate 102 instead of the thinned Si substrate 100 . Thinning the Si substrate 100 prior to deposition of the III-N material 104 together with the trench structures 106 formed in the thinned Si substrate 100 reduces the likelihood of cracking of the III-N material 104 , because the CTE of the support substrate 102 is closer to that of the III-N material 104 than the thinned Si substrate 100 .
- first regions 112 of the III-N material 104 over the Si islands 110 have a higher density of slip lines than second regions 114 of the III-N material 104 over the trenches 106 .
- Devices can be formed in the second regions 114 of the III-N material 104 i.e. the regions with a lower density of slip lines to ensure better device performance. In this case, it would be beneficial to form the trenches 106 wider than the Si islands 110 . However for relatively thin layers as compared to the thickness of the III-N layer 104 , forming the Si islands 110 wider than the trenches 106 yields better planarity.
- FIGS. 3A through 3C illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a manufacturing process in which the Si substrate 100 is structured prior to formation of the III-N material 104 , according to a second embodiment.
- FIG. 3A shows the Si substrate 100 after trenches 106 are formed in the Si substrate 100 at the bonding surface 103 of the substrate 100 facing away from the (111) growth surface 101 , the material 108 filling the trenches 106 is removed from the bonding surface 103 of the Si substrate 100 , and additional (optional) Si 116 is formed at the bonding surface 103 of the Si substrate 100 e.g. by epitaxy after the material 108 is removed from the bonding surface 103 .
- the material 108 in the trenches 106 is surrounded on all sides by Si and the support substrate 102 bonded to the Si substrate 100 is separated from the material 108 in the trenches 106 by the additional Si layer 116 as shown in FIG. 3A .
- FIG. 3B shows the semiconductor wafer structure after the Si substrate 100 is thinned at the (111) growth surface 101 of the Si substrate 100 .
- the Si substrate 100 is thinned at the (111) growth surface 101 to a thickness of 100 ⁇ m or less e.g. 10 ⁇ m or less.
- thinning of the Si substrate 100 results in the trenches 106 being exposed only at the (111) growth surface 101 so that the Si substrate 100 is not separated into islands of Si material (if the optional Si layer 116 is grown) after thinning.
- Such a structure is realized by the growth of the additional Si layer 116 after trench formation.
- FIG. 3C shows the semiconductor wafer structure after the III-N material 104 is formed e.g. by MOCVD on the thinned Si substrate 100 to any desired thickness e.g. 10 ⁇ m or thicker.
- This embodiment is well-suited for quasi-vertical devices i.e. devices having a current path with a lateral component and a vertical component as represented by the arrow in FIG. 3C .
- Such devices have a gate 118 which controls the underlying channel, and two terminals 120 , 122 spaced apart by the channel.
- Either terminal 120 , 122 (i.e. the source or drain) of the device extends to the underlying thinned Si substrate 100 which can be doped so that the thinned Si substrate 100 is electrically conductive. Because the insulating material 108 filling the trenches 106 was previously removed from the bonding surface 103 of the Si substrate 100 , the current path continues unobstructed to the doped Si substrate 100 according to this embodiment.
- FIG. 4 illustrates a third embodiment where the trenches 106 in the thinned Si substrate 100 are not filled with any material prior to deposition of the III-N material 104 .
- the trenches 106 remain open at the (111) growth surface 101 of the Si substrate 100 when the III-N material 104 begins forming on the (111) growth surface 101 .
- the trenches 106 can be etched all the way to the underlying support substrate 102 to form islands (dies) of Si completely separated from one another.
- islands (dies) of Si completely separated from one another.
- MOCVD processing to form the III-N material 104 .
- only individual island (die) stresses are present and not entire wafer stress. This in turn leads to less wafer bow and therefore a thicker Si substrate 100 can be used to support the growth of the III-N material 104 .
- smaller wafer bow has multiple benefits: less risk of cracks; easier handling; etc.
- FIGS. 5A through 5C illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a manufacturing process in which the Si substrate 100 is structured prior to formation of the III-N material 104 , according to a fourth embodiment.
- FIG. 5A shows the Si substrate 100 after trenches 106 are formed in the Si substrate 100 at the bonding surface 103 and the trenches 106 are filled with a material 108 .
- the width (W T ) of the trenches 106 is greater than the width (W Si ) of the Si islands 110 between the trenches 106 and the trenches 106 are filled with a dielectric material 108 such as SiO 2 .
- the dielectric-filled trenches 106 are broader than the narrow Si islands 110 interposed between the trenches 106 .
- Such a structure is well suited for MOCVD-based ELOG.
- FIG. 5B shows the semiconductor wafer structure during ELOG of the III-N material 104 on the (111) growth surface 101 of the Si islands 110 .
- the different sized rectangular boxes in FIG. 5B represent the lateral growth of the III-N material 104 at different stages of the ELOG process.
- the III-N material 104 eventually grows over the wide dielectric-filled trenches 106 .
- FIG. 5C shows the semiconductor wafer structure after the III-N material 104 is completely formed.
- the majority of slip-lines in the III-N material 104 resulting from the epitaxial lateral overgrowth process are disposed over the Si islands 110 instead of the dielectric-filled trenches 106 .
- active device regions represented by the dashed box in FIG. 5C can be formed in the regions 114 of the III-N material 104 disposed over the dielectric-filled trenches 106 where the slip-line density is lower.
- the regions 112 of the III-N material 104 over the Si islands 110 can be used e.g. as device isolation regions or as inactive regions later used to separate the dies.
- FIGS. 6A and 6B illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a manufacturing process in which the Si substrate 100 is structured prior to formation of the III-N material 104 , according to a fifth embodiment.
- FIG. 6 A shows the wafer structure after the trenches 106 in the Si substrate 100 are filled with at least two different materials 124 , 126 .
- the trenches 106 can be partly filled with a first dielectric 124 such as SiO 2 and then completely filled with a different material 126 e.g. which provides additional stress reduction/accommodation or is electrically conductive and provides a point of contact between opposing sides of the structure.
- a first dielectric 124 such as SiO 2
- a different material 126 e.g. which provides additional stress reduction/accommodation or is electrically conductive and provides a point of contact between opposing sides of the structure.
- an inner part of the trenches 106 is filled with an electrically conductive material 126 such as doped Si or a metal such as W, T, TiN, metal alloy, etc. to form low-ohmic contacts.
- An outer part of the trenches 106 surrounding the inner part is filled with an electrically insulating material 124 .
- FIG. 6B shows the structure after the III-N material 104 is formed on the (111) growth surface 101 of the Si substrate 100 .
- Quasi-vertical devices can be formed in the III-N material 104 as represented by the gate, drain and source terminals 118 , 120 , 122 shown in FIG. 6B .
- the source 122 terminal extends through the III-N material 104 to the electrically conductive inner part 126 of the trenches 106 .
- the conductive inner part 126 of the trenches 106 provide a current path between the source terminal 122 and the underlying substrate 100 which can be heavily doped to ensure a good electrical connection.
- the drain terminal 120 instead can be electrically connected to the doped Si substrate 100 via the conductive inner part 126 of the trenches 106 instead of the source terminal 122 .
- FIG. 7 illustrates a sectional view of a structured Si substrate 100 prior to formation of III-N material 104 on the Si substrate 100 , according to a sixth embodiment.
- the material 108 partly fills the trenches 106 in the Si substrate 100 by lining the sidewalls and top of each trench 106 so that the trenches 106 are enclosed.
- the enclosed inner part 107 of the trenches 106 is filled with a gas.
- the III-N material 104 grows on the exposed parts of the Si substrate 100 along the (111) growth surface 101 , eventually growing over the enclosed trenches 106 .
- FIG. 8 illustrates a sectional view of a structured Si substrate 100 prior to formation of III-N material 104 on the Si substrate 100 , according to a seventh embodiment.
- the embodiment shown in FIG. 8 is similar to the one shown in FIG. 7 , however, the material 108 lining the sidewalls of the trenches 106 does not enclose the trenches 106 . Instead, the trenches 106 remain open at the (111) growth surface 101 of the Si substrate 100 during the III-N formation process.
- a semiconductor wafer structure which comprises a substrate, Si material on the substrate, the Si material having a thickness of 100 ⁇ m or less and a (111) Si surface facing away from the substrate, and III-N material on the (111) Si surface of the Si material.
- the Si material can be structured or not structured.
- the substrate has a CTE more closely matched to that of the III-N material than the Si material.
- the substrate can be removed or remain in place during subsequent use in fabricating devices in the III-N material.
- the III-N material can be grown to any desired thickness according to the embodiments described above.
- the III-N material is GaN and the GaN material has a diameter of at least 200 mm and a thickness of at least 10 ⁇ m.
- Such a wafer structure can be used e.g. for GaN-on-GaN epitaxy.
- several of the embodiments previously described show an overgrown dielectric.
- a larger area can be provided with the dielectric exposed so that even after overgrowth there is a significant topology that can be used as an alignment mark.
- a growth wafer which is suited for growing a thin layer of III-N material such as GaN (e.g. a Si wafer can be used).
- III-N material such as GaN
- the growth wafer is removed after the first deposition stage and replaced by a new substrate.
- the new substrate has a CTE more closely matched to the III-N material than the original growth wafer (e.g. a SiGe wafer with high Ge content or BeO can be used as the second substrate). In this way, cracking of the III-N material is avoided while the structure cools down after the multi-stage deposition process is completed.
- the III-N material is grown thick enough in the first deposition stage so that the second substrate has no effect on the crystal quality of the GaN during the second deposition stage.
- FIGS. 9A through 9H illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a two-stage III-N deposition manufacturing process according to an embodiment.
- FIG. 9A shows a first (growth) substrate 200 with first and second opposing surfaces 201 , 203 after III-N material 202 of a first thickness (T 1 ) is formed on the first surface 201 of the growth substrate 200 e.g. by MOCVD.
- Any suitable III-N material 202 can be formed such as GaN, AlN, InN, etc. and/or combinations thereof.
- the III-N material 202 need only be thick enough to be mechanically stable during the subsequent bonding process. Steps to gradually improve crystal quality are not necessary in the first deposition stage. For example, deposition of a buffer or seed layer can be enough as the initial III-N material 202 . Crystal quality optimization steps can be taken in the second deposition stage.
- the III-N material 202 is GaN
- the growth substrate 200 is a Si wafer
- the GaN 202 (including and buffer layers such as AlN) is deposited on the (111) surface 201 (or other orientation) of the Si wafer 200 .
- FIG. 9A includes an exploded view which shows GaN material 202 (with one or more buffer layers) deposited on the Si wafer 200 .
- the growth direction of the GaN material 202 is represented by an upward facing arrow in FIG. 9A .
- Each layer of GaN 202 includes a lower layer of nitrogen (N) atoms and an upper layer of gallium (Ga) atoms as depicted in the exploded view of FIG. 9A .
- the common orientation for MOCVD is shown in FIG. 9A .
- the orientation can be flipped e.g. by using MBE (molecular beam epitaxy).
- MBE molecular beam epitaxy
- the maximum thickness of the initial III-N material 202 is limited by the different CTEs of the III-N material 202 and the growth substrate 200 .
- the crystal quality of the III-N material 202 improves with increased thickness, however, cracking can occur in the III-N material 202 during post-deposition cooling if the III-N material 202 is grown too thick in the first deposition stage.
- FIG. 9B shows the semiconductor wafer structure after a second (temporary) substrate 204 is bonded to the growth side 205 of the III-N material 202 .
- the temporary substrate 204 is provided for flipping the III-N material 202 so that the original growth side 205 (i.e. the layer with Ga atoms in the case of GaN) is eventually exposed during the second deposition stage.
- any substrate can be used since the temporary substrate 204 merely provides a mechanical flipping function.
- a glass wafer or even a Si wafer can be used since the temporary substrate 204 can be reused.
- the temporary substrate 204 can be something other than a wafer, such as a thick deposition of a stabilization layer on the III-N material 202 .
- the temporary substrate 204 can be excluded.
- the temporary substrate 204 can be bonded or deposited on the growth side 205 of the III-N material 202 .
- FIG. 9C shows the semiconductor wafer structure after the growth substrate 200 is removed e.g. by wet chemical etching in the case of a Si growth wafer.
- Other removal processes can be used instead or in addition e.g. such as CMP (chemical mechanical polishing).
- FIG. 9D shows the semiconductor wafer structure after the structure is flipped so that the temporary substrate 204 is below the III-N material 202 .
- the non-growth side 207 of the III-N material 202 e.g. the layer with N atoms again in the case of GaN
- FIG. 9E shows the semiconductor wafer structure after a third (support) substrate 206 is bonded to the III-N material 202 at the non-growth side 207 of the III-N material 202 .
- the support substrate 206 has a CTE more closely matched to that of the III-N material 202 than the original growth substrate 200 .
- the support substrate 206 can be bonded or deposited on the III-N material 202 .
- the support substrate 206 will be under the III-N material 202 during the second deposition stage, is stable enough to withstand the epitaxy process, and has a similar CTE as the III-N material 202 .
- the support substrate 206 is a germanium (Ge) wafer.
- Germanium has a CTE of 6.0E ⁇ 6/K (GaN has a CTE of 5.6E ⁇ 6/K), and allows much thicker layers than Si substrates (which have a CTE of 2.6E ⁇ 6/K).
- a GaAs wafer (GaAs has a CTE of 6.2*10 ⁇ 6/K) can also be used.
- a Ge or GaAs support wafer 206 can be alloyed with Si to make the wafer 206 more thermally stable even though doing so reduces the overall CTE of the support substrate 206 .
- the support substrate 206 can be manipulated e.g. by sealing the support substrate 206 against out-diffusion or doping the support substrate 206 for decreased electrical resistance. Such manipulations can be employed so long as bonding to the III-N material 202 is good enough to withstand the following epitaxy during the second deposition stage.
- a single crystal wafer need not necessarily be used as the support substrate 206 .
- Still other types of support substrates 206 can be used such as SiGe or BeO, and depends on the type of III-N material 202 being formed.
- the lattice structure of the support substrate 206 is not important because the III-N material 202 was made thick enough in the first deposition stage so that the crystal structure of the support substrate 206 does not influence the III-N material 202 during the second deposition stage.
- FIG. 9F shows the semiconductor wafer structure after the temporary substrate 204 is removed and the semiconductor wafer structure is flipped so that the support substrate 206 is below the III-N material 202 .
- the original growth side 205 of the III-N material 202 e.g. the layer with Ga atoms in the case of GaN
- FIG. 9G shows the semiconductor wafer structure after the thickness of the III-N material 202 is increased to a second thickness (T 2 ) greater than the first (initial) thickness (T 1 ) e.g. by MOCVD during the second deposition stage.
- the first thickness T 1 of the III-N material 202 realized during the first deposition step is sufficient to ensure that the support substrate 206 has no influence on the crystal structure of the III-N material 202 as the thickness of the III-N material 202 increases during the second deposition stage.
- the III-N material 202 can be grown as thick as desired.
- the III-N material 202 can be made thick enough to have the desired crystal quality, breakdown voltage to the substrate 206 or even to be mechanically stable without the support substrate 206 . Further bonding(s) can be used to combine the III-N material 202 with another substrate if needed for the final device e.g. for electrical reasons.
- the second deposition can be directly on the III-N material 202 , resulting in very good crystal quality.
- a cleaning/surface preparation step can be performed because of all the bonding.
- the new layer 208 grows in the same direction as the initial layer 210 formed during the first deposition stage according to this embodiment. This is particularly advantageous for III-N semiconductors.
- the new layer 208 of the III-N material 202 can grow in the opposite direction by omitting the temporary substrate 204 and eliminating the flipping steps shown in FIGS. 9B through 9D . It may be necessary to still use the original growth side 205 of the III-N material 202 for electrical devices e.g. if a breakdown to the substrate needs to be avoided in a horizontal device.
- the second epitaxy begins to grow in a region of worse crystal quality. So roughly the same thickness needs to be grown as during the first epitaxy to reach the same defect density on the surface. Since the second epitaxy does not benefit from the first epitaxy, the first epitaxy can be very short.
- the CTE of the support substrate 206 is close enough to that of the III-N material 202 so that little or no cracking occurs in the III-N material 202 during post-deposition cooling. If the deposition of the second layer 210 of the III-N material 202 is thick enough to be mechanically stable, the support substrate 206 can be completely removed by any suitable means such as wet chemical etching, CMP, etc.
- FIG. 9H shows the semiconductor wafer structure after the support substrate 206 is removed from the III-N material 202 and after the thickness of the III-N material 202 is increased to the second thickness T 2 .
- the III-N material 202 can be grown to any desired thickness according to the embodiments described herein.
- the III-N material 202 is GaN and the GaN material 202 has a diameter (D) of at least 200 mm and a thickness (T 2 ) of at least 10 ⁇ m.
- D diameter
- T 2 thickness
- Such a wafer structure can be used e.g. for GaN-on-GaN epitaxy.
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Crystallography & Structural Chemistry (AREA)
- Materials Engineering (AREA)
- Organic Chemistry (AREA)
- Metallurgy (AREA)
- Ceramic Engineering (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Inorganic Chemistry (AREA)
- Recrystallisation Techniques (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
Abstract
A semiconductor wafer structure includes a substrate, Si material on the substrate, the Si material having a thickness of 100 μm or less and a (111) surface facing away from the substrate, and III-N material on the (111) surface of the Si material. The substrate has a coefficient of thermal expansion more closely matched to that of the III-N material than the Si material. A GaN wafer having GaN material and a method of manufacturing an III-N substrate are also provided.
Description
- The instant application relates to III-N wafer structures, and more particularly to forming thick III-N wafer structures.
- GaN offers several superior characteristics over Si as a semiconductor material for fabricating devices, such as lower threshold voltage, lower on-state resistance (Rdson), lower parasitic capacitance, lower gate resistance, and better FOM (figure of merit), resulting in tremendous performance and size advantages over Si. With such advantages as apparent motivating factors, ongoing extensive efforts have been made in the semiconductor industry to improve the crystal quality of GaN. For example, GaN typically has a high defect density attributable to slip lines resulting from lattice mismatch between the growth substrate and the GaN epitaxy e.g. −17% in the case of GaN on Si(111). Reducing defect density caused by slip lines yields an improvement of device performance in many cases, e.g. power devices such as GaN-based HEMTs (high electron mobility transistors). In addition to the GaN epitaxy itself, the underlying buffer layer(s) should also have good crystal quality. Acceptable GaN crystal quality has been realized to date by using Si growth substrates which are relatively inexpensive. GaN crystal quality improves by increasing the thickness of the deposited GaN layer.
- However, the maximum thickness of GaN grown on Si is limited by the difference in coefficient of thermal expansion (CTE) between the two materials. The CTE of GaN ranges from 5.6*10̂−6/K to 6.2*10̂−6/K depending on the source. Si has a CTE of 2.6*10̂−6/K. Deposition of GaN is typically done at temperatures around 1000° C. (e.g. 1000-1200° C. for MOCVD—metal organic chemical vapor deposition). The deposited GaN layer cracks during subsequent cooling if made too thick due to the severe tensile stress induced by the smaller CTE of Si. The maximum thickness of GaN deposited on Si is therefore in the range of 6-8 μm. If thicker GaN layers are needed, more expensive substrates are conventionally used such as SiC, sapphire or very rare (pure) GaN substrates.
- According to an embodiment of a method of manufacturing an III-N substrate, the method comprises: bonding a Si substrate to a support substrate, the Si substrate having a (111) growth surface facing away from the support substrate; thinning the Si substrate at the (111) growth surface to a thickness of 100 μm or less; and forming III-N material on the (111) growth surface of the Si substrate after the Si substrate is thinned. The support substrate has a coefficient of thermal expansion more closely matched to that of the III-N material than the Si substrate.
- According to an embodiment of a semiconductor wafer structure, the wafer structure comprises a substrate, Si material on the substrate, the Si material having a thickness of 100 μm or less and a (111) Si surface facing away from the substrate, and III-N material on the (111) Si surface of the Si material. The substrate has a coefficient of thermal expansion more closely matched to that of the III-N material than the Si material.
- According to another embodiment of a method of manufacturing an III-N substrate, the method comprises: providing a first substrate having a first surface and a second surface opposing the first surface; forming an III-N material of a first thickness on the first surface of the first substrate; removing the first substrate after the III-N material is formed at the first thickness; bonding a second substrate to a side of the III-N material, the second substrate having a coefficient of thermal expansion more closely matched to that of the III-N material than the first substrate; and increasing the thickness of the III-N material to a second thickness greater than the first thickness after the first substrate is removed and the second substrate is bonded to the III-N material. The first thickness of the III-N material is sufficient to ensure that the second substrate has no influence on the crystal structure of the III-N material when the thickness of the III-N material is increased from the first thickness to the second thickness.
- According to an embodiment of a GaN wafer, the GaN wafer comprises GaN material. The GaN material has a diameter of at least 200 mm and a thickness of at least 10 μm.
- Those skilled in the art will recognize additional features and advantages upon reading the following detailed description, and upon viewing the accompanying drawings.
- The components in the figures are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention. Moreover, in the figures, like reference numerals designate corresponding parts. In the drawings:
-
FIGS. 1A through 1C illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material on a growth substrate according to an embodiment; -
FIGS. 2A through 2E illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material on a structured growth substrate according to a first embodiment; -
FIGS. 3A through 3C illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material on a structured growth substrate according to a second embodiment; -
FIG. 4 illustrates a sectional view of a structured substrate for growing III-N material according to a third embodiment; -
FIGS. 5A through 5C illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material on a structured growth substrate according to a fourth embodiment; -
FIGS. 6A and 6B illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material on a structured growth substrate according to a fifth embodiment; -
FIG. 7 illustrates a sectional view of a structured substrate for growing III-N material according to a sixth embodiment; -
FIG. 8 illustrates a sectional view of a structured substrate for growing III-N material according to a seventh embodiment; and -
FIGS. 9A through 9H illustrate sectional views of a semiconductor wafer structure during different stages of a method of manufacturing III-N material in different stages according to an embodiment. - Embodiments described herein provide for the deposition of relatively thick GaN layers e.g. 10 μm or more thick of good crystal quality. The same processes described herein can yield thinner GaN layers if desired. In each case, inexpensive substrates such as Si can be used to deposit GaN layers of different thicknesses. Si substrates are of particular interest due to wide availability in large diameters e.g. ranging from 200 mm (so-called ‘8 inch’) to 300 mm (so-called ‘12 inch’) or even larger such as 450 mm (so-called ‘18 inch’). High crystal quality III-N material which yields better device characteristics can be realized using the embodiments described herein. Also the maximum voltage between the device and substrate is no longer limited according to the embodiments described herein, which can be of particular interest since the superior characteristics of GaN are best suited for devices with high breakdown voltage.
- Described next are embodiments which involve bonding a growth substrate for III-N material to a support substrate that is better CTE-matched to the III-N material than the growth substrate, and thinning the growth substrate so that only a thin growth layer remains e.g. about 100 μm or less. The thin growth layer determines the lattice of the subsequently deposited III-N layer and the support substrate limits stress problems during cooling down after the III-N epitaxy. In some embodiments, the growth layer on the support substrate can be structured in a way which is beneficial for the subsequent III-N epitaxy and/or reduces stress.
-
FIGS. 1A through 1C illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a manufacturing process according to an embodiment. According to this embodiment, aSi substrate 100 is bonded to asupport substrate 102 using any suitable known bonding process as shown inFIG. 1A . TheSi substrate 100 has a (111) growth surface 101 (or other orientation) facing away from thesupport substrate 102, and thesubstrates Si substrate 100 is thinned at the (111)growth surface 101 to a thickness (Tthin) of 100 μm or less e.g. 10 μm or less using any suitable known thinning process such as wet chemical etching, CMP (chemical mechanical polishing), etc. as shown inFIG. 1B . Thermal expansion which occurs during subsequent formation of III-N material on thethinned Si substrate 100 is dominated by thesupport substrate 102 instead of by theSi substrate 100 because theSi substrate 100 is significantly thinner (and therefore has much less bulk) than thesupport substrate 102. This in turn reduces the likelihood of cracking of the III-N material because thesupport substrate 102 is selected so that the CTE of thesupport substrate 102 is relatively well matched to that of the III-N material, or at least more closely matched to the III-N material than thethinned Si substrate 100. - After the
Si substrate 100 is thinned, the III-N material 104 such as GaN, AlN, InN, etc. is formed on the (111)growth surface 101 of thethinned Si substrate 100 using any suitable known process such as MOCVD as shown inFIG. 1C . The III-N material 104 is less prone to cracking during subsequent cooling, because thesupport substrate 102 has a CTE more closely matched to that of the III-N 104 material than theSi substrate 100 and theSi substrate 100 was thinned prior to formation of the III-N material 104. With such an III-N growth process, some structural damage can still arise in the resulting III-N material 104 (also cracks in the Si layer would be minimized). To prevent the possible occurrence of such structural damage, the thinnedSi substrate 100 can be structured prior to formation of the III-N material 104 in a way which is beneficial for the III-N epitaxy and/or reduces stress. -
FIGS. 2A through 2E illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a manufacturing process in which theSi substrate 100 is structured prior to formation of the III-N material 104, according to a first embodiment.FIG. 2A shows theSi substrate 100 aftertrenches 106 are formed in theSi substrate 100 at abonding surface 103 of theSi substrate 100 facing away from the (111)growth surface 101. Thetrenches 106 can be formed in active regions and/or kerf regions (also commonly referred to as scribe lines) of theSi substrate 100. Any known suitable process such as etching can be employed to form thetrenches 106. Thetrenches 106 are at least partly filled with a material 108 such as a dielectric (e.g. SiO2) before theSi substrate 100 is bonded to thesupport substrate 102 at thebonding surface 103. Thematerial 108 fills the trenches 160 and also covers thebonding surface 103 of theSi substrate 100 according to this embodiment. Alternatively, thetrenches 106 can remain open at the time of bonding to thesupport substrate 102 and later filled before III-N deposition. -
FIG. 2B shows the semiconductor wafer structure after thesupport substrate 102 is bonded to thematerial 108 covering thebonding surface 103 of theSi substrate 100. Anysuitable support substrate 102 can be used so long as thesupport substrate 102 has a CTE more closely matched to the CTE of the III-N material 104 to be formed on theSi substrate 100 than to the CTE of theSi substrate 100. -
FIG. 2C shows the semiconductor wafer structure after theSi substrate 100 is thinned at the (111)growth surface 101 of theSi substrate 100. TheSi substrate 100 is thinned to a thickness of 100 μm or less e.g. 10 μm or less to limit stress on the III-N material 104 to be subsequently formed. According to this embodiment, thinning of theSi substrate 100 results in thetrenches 106 being exposed at both the (111)growth surface 101 and thebonding surface 103 so that the thinnedSi substrate 100 is separated into islands ofSi material 110. Alternatively, thetrenches 106 can be exposed only at the (111)growth surface 101 so that the thinnedSi substrate 100 is not fully separated into islands i.e. the thinnedSi substrate 100 remains continuous near thebonding surface 103. -
FIG. 2D shows the semiconductor wafer structure during deposition of the III-N material 104 e.g. by an MOCVD-based epitaxial lateral overgrowth (ELOG) process. The III-N material 104 (e.g. GaN with one or more buffer layers) deposits on the exposed (111)growth surface 101 of the thinnedSi substrate 100. Small voids may form on thedielectric material 108 in thetrenches 106. The III-N material 104 continues to grow both vertically and horizontally (laterally) on theSi islands 110 as illustrated by the different sized rectangular boxes shown inFIG. 2D . The III-N material 104 of course grows in this way over all of theSi islands 110, even thoughFIG. 2D shows the growth over just one of theislands 110 for ease of illustration. -
FIG. 2E shows the semiconductor wafer structure after the III-N material 104 is deposited on the thinnedSi substrate 100 to any desired thickness e.g. 10 μm or thicker. Thermal expansion which occurs during formation of the III-N material 104 is dominated by thethicker support substrate 102 instead of the thinnedSi substrate 100. Thinning theSi substrate 100 prior to deposition of the III-N material 104 together with thetrench structures 106 formed in the thinnedSi substrate 100 reduces the likelihood of cracking of the III-N material 104, because the CTE of thesupport substrate 102 is closer to that of the III-N material 104 than the thinnedSi substrate 100. The majority of slip-lines which result in the III-N material 104 tend to be disposed over theSi islands 110 and not thetrenches 106. As such,first regions 112 of the III-N material 104 over theSi islands 110 have a higher density of slip lines thansecond regions 114 of the III-N material 104 over thetrenches 106. Devices can be formed in thesecond regions 114 of the III-N material 104 i.e. the regions with a lower density of slip lines to ensure better device performance. In this case, it would be beneficial to form thetrenches 106 wider than theSi islands 110. However for relatively thin layers as compared to the thickness of the III-N layer 104, forming theSi islands 110 wider than thetrenches 106 yields better planarity. -
FIGS. 3A through 3C illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a manufacturing process in which theSi substrate 100 is structured prior to formation of the III-N material 104, according to a second embodiment.FIG. 3A shows theSi substrate 100 aftertrenches 106 are formed in theSi substrate 100 at thebonding surface 103 of thesubstrate 100 facing away from the (111)growth surface 101, thematerial 108 filling thetrenches 106 is removed from thebonding surface 103 of theSi substrate 100, and additional (optional)Si 116 is formed at thebonding surface 103 of theSi substrate 100 e.g. by epitaxy after thematerial 108 is removed from thebonding surface 103. If the optionaladditional Si layer 116 is provided, thematerial 108 in thetrenches 106 is surrounded on all sides by Si and thesupport substrate 102 bonded to theSi substrate 100 is separated from thematerial 108 in thetrenches 106 by theadditional Si layer 116 as shown inFIG. 3A . -
FIG. 3B shows the semiconductor wafer structure after theSi substrate 100 is thinned at the (111)growth surface 101 of theSi substrate 100. TheSi substrate 100 is thinned at the (111)growth surface 101 to a thickness of 100 μm or less e.g. 10 μm or less. According to this embodiment, thinning of theSi substrate 100 results in thetrenches 106 being exposed only at the (111)growth surface 101 so that theSi substrate 100 is not separated into islands of Si material (if theoptional Si layer 116 is grown) after thinning. Such a structure is realized by the growth of theadditional Si layer 116 after trench formation. -
FIG. 3C shows the semiconductor wafer structure after the III-N material 104 is formed e.g. by MOCVD on the thinnedSi substrate 100 to any desired thickness e.g. 10 μm or thicker. This embodiment is well-suited for quasi-vertical devices i.e. devices having a current path with a lateral component and a vertical component as represented by the arrow inFIG. 3C . Such devices have agate 118 which controls the underlying channel, and twoterminals Si substrate 100 which can be doped so that the thinnedSi substrate 100 is electrically conductive. Because the insulatingmaterial 108 filling thetrenches 106 was previously removed from thebonding surface 103 of theSi substrate 100, the current path continues unobstructed to the dopedSi substrate 100 according to this embodiment. -
FIG. 4 illustrates a third embodiment where thetrenches 106 in the thinnedSi substrate 100 are not filled with any material prior to deposition of the III-N material 104. As such, thetrenches 106 remain open at the (111)growth surface 101 of theSi substrate 100 when the III-N material 104 begins forming on the (111)growth surface 101. Thetrenches 106 can be etched all the way to theunderlying support substrate 102 to form islands (dies) of Si completely separated from one another. During subsequent high-temperature MOCVD processing to form the III-N material 104, only individual island (die) stresses are present and not entire wafer stress. This in turn leads to less wafer bow and therefore athicker Si substrate 100 can be used to support the growth of the III-N material 104. Of course, smaller wafer bow has multiple benefits: less risk of cracks; easier handling; etc. -
FIGS. 5A through 5C illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a manufacturing process in which theSi substrate 100 is structured prior to formation of the III-N material 104, according to a fourth embodiment.FIG. 5A shows theSi substrate 100 aftertrenches 106 are formed in theSi substrate 100 at thebonding surface 103 and thetrenches 106 are filled with amaterial 108. According to this embodiment, the width (WT) of thetrenches 106 is greater than the width (WSi) of theSi islands 110 between thetrenches 106 and thetrenches 106 are filled with adielectric material 108 such as SiO2. The dielectric-filledtrenches 106 are broader than thenarrow Si islands 110 interposed between thetrenches 106. Such a structure is well suited for MOCVD-based ELOG. -
FIG. 5B shows the semiconductor wafer structure during ELOG of the III-N material 104 on the (111)growth surface 101 of theSi islands 110. The different sized rectangular boxes inFIG. 5B represent the lateral growth of the III-N material 104 at different stages of the ELOG process. The III-N material 104 eventually grows over the wide dielectric-filledtrenches 106. -
FIG. 5C shows the semiconductor wafer structure after the III-N material 104 is completely formed. As explained previously herein, the majority of slip-lines in the III-N material 104 resulting from the epitaxial lateral overgrowth process are disposed over theSi islands 110 instead of the dielectric-filledtrenches 106. Accordingly, active device regions represented by the dashed box inFIG. 5C can be formed in theregions 114 of the III-N material 104 disposed over the dielectric-filledtrenches 106 where the slip-line density is lower. Theregions 112 of the III-N material 104 over theSi islands 110 can be used e.g. as device isolation regions or as inactive regions later used to separate the dies. -
FIGS. 6A and 6B illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a manufacturing process in which theSi substrate 100 is structured prior to formation of the III-N material 104, according to a fifth embodiment.FIG. 6 A shows the wafer structure after thetrenches 106 in theSi substrate 100 are filled with at least twodifferent materials trenches 106 can be partly filled with afirst dielectric 124 such as SiO2 and then completely filled with adifferent material 126 e.g. which provides additional stress reduction/accommodation or is electrically conductive and provides a point of contact between opposing sides of the structure. In the embodiment shown inFIG. 6A , an inner part of thetrenches 106 is filled with an electricallyconductive material 126 such as doped Si or a metal such as W, T, TiN, metal alloy, etc. to form low-ohmic contacts. An outer part of thetrenches 106 surrounding the inner part is filled with an electrically insulatingmaterial 124. -
FIG. 6B shows the structure after the III-N material 104 is formed on the (111)growth surface 101 of theSi substrate 100. Quasi-vertical devices can be formed in the III-N material 104 as represented by the gate, drain andsource terminals FIG. 6B . In this case, thesource 122 terminal extends through the III-N material 104 to the electrically conductiveinner part 126 of thetrenches 106. The conductiveinner part 126 of thetrenches 106 provide a current path between thesource terminal 122 and theunderlying substrate 100 which can be heavily doped to ensure a good electrical connection. Thedrain terminal 120 instead can be electrically connected to the dopedSi substrate 100 via the conductiveinner part 126 of thetrenches 106 instead of thesource terminal 122. -
FIG. 7 illustrates a sectional view of astructured Si substrate 100 prior to formation of III-N material 104 on theSi substrate 100, according to a sixth embodiment. The material 108 partly fills thetrenches 106 in theSi substrate 100 by lining the sidewalls and top of eachtrench 106 so that thetrenches 106 are enclosed. The enclosedinner part 107 of thetrenches 106 is filled with a gas. The III-N material 104 grows on the exposed parts of theSi substrate 100 along the (111)growth surface 101, eventually growing over theenclosed trenches 106. -
FIG. 8 illustrates a sectional view of astructured Si substrate 100 prior to formation of III-N material 104 on theSi substrate 100, according to a seventh embodiment. The embodiment shown inFIG. 8 is similar to the one shown inFIG. 7 , however, thematerial 108 lining the sidewalls of thetrenches 106 does not enclose thetrenches 106. Instead, thetrenches 106 remain open at the (111)growth surface 101 of theSi substrate 100 during the III-N formation process. - According to each of the previously described embodiments, a semiconductor wafer structure is provided which comprises a substrate, Si material on the substrate, the Si material having a thickness of 100 μm or less and a (111) Si surface facing away from the substrate, and III-N material on the (111) Si surface of the Si material. The Si material can be structured or not structured. The substrate has a CTE more closely matched to that of the III-N material than the Si material. The substrate can be removed or remain in place during subsequent use in fabricating devices in the III-N material. The III-N material can be grown to any desired thickness according to the embodiments described above. In one embodiment, the III-N material is GaN and the GaN material has a diameter of at least 200 mm and a thickness of at least 10 μm. Such a wafer structure can be used e.g. for GaN-on-GaN epitaxy. In addition, several of the embodiments previously described show an overgrown dielectric. Alternatively, a larger area can be provided with the dielectric exposed so that even after overgrowth there is a significant topology that can be used as an alignment mark.
- Described next are embodiments which involve using two separate deposition stages to form an III-N layer of a desired final thickness. In the first deposition stage, a growth wafer is used which is suited for growing a thin layer of III-N material such as GaN (e.g. a Si wafer can be used). The growth wafer is removed after the first deposition stage and replaced by a new substrate. The new substrate has a CTE more closely matched to the III-N material than the original growth wafer (e.g. a SiGe wafer with high Ge content or BeO can be used as the second substrate). In this way, cracking of the III-N material is avoided while the structure cools down after the multi-stage deposition process is completed. The III-N material is grown thick enough in the first deposition stage so that the second substrate has no effect on the crystal quality of the GaN during the second deposition stage.
-
FIGS. 9A through 9H illustrate corresponding sectional views of a semiconductor wafer structure during different stages of a two-stage III-N deposition manufacturing process according to an embodiment.FIG. 9A shows a first (growth)substrate 200 with first and second opposingsurfaces N material 202 of a first thickness (T1) is formed on thefirst surface 201 of thegrowth substrate 200 e.g. by MOCVD. Any suitable III-N material 202 can be formed such as GaN, AlN, InN, etc. and/or combinations thereof. The III-N material 202 need only be thick enough to be mechanically stable during the subsequent bonding process. Steps to gradually improve crystal quality are not necessary in the first deposition stage. For example, deposition of a buffer or seed layer can be enough as the initial III-N material 202. Crystal quality optimization steps can be taken in the second deposition stage. - In one embodiment, the III-
N material 202 is GaN, thegrowth substrate 200 is a Si wafer, and the GaN 202 (including and buffer layers such as AlN) is deposited on the (111) surface 201 (or other orientation) of theSi wafer 200.FIG. 9A includes an exploded view which shows GaN material 202 (with one or more buffer layers) deposited on theSi wafer 200. The growth direction of theGaN material 202 is represented by an upward facing arrow inFIG. 9A . Each layer ofGaN 202 includes a lower layer of nitrogen (N) atoms and an upper layer of gallium (Ga) atoms as depicted in the exploded view ofFIG. 9A . The common orientation for MOCVD is shown inFIG. 9A . However, the orientation can be flipped e.g. by using MBE (molecular beam epitaxy). In each case, the maximum thickness of the initial III-N material 202 is limited by the different CTEs of the III-N material 202 and thegrowth substrate 200. The crystal quality of the III-N material 202 improves with increased thickness, however, cracking can occur in the III-N material 202 during post-deposition cooling if the III-N material 202 is grown too thick in the first deposition stage. -
FIG. 9B shows the semiconductor wafer structure after a second (temporary)substrate 204 is bonded to thegrowth side 205 of the III-N material 202. Thetemporary substrate 204 is provided for flipping the III-N material 202 so that the original growth side 205 (i.e. the layer with Ga atoms in the case of GaN) is eventually exposed during the second deposition stage. As such, any substrate can be used since thetemporary substrate 204 merely provides a mechanical flipping function. For example, a glass wafer or even a Si wafer can be used since thetemporary substrate 204 can be reused. Thetemporary substrate 204 can be something other than a wafer, such as a thick deposition of a stabilization layer on the III-N material 202. If the other (non-growth)side 207 of the III-N material 202 is sufficient for epitaxial deposition (e.g. the layer with N atoms in the case of GaN), then thetemporary substrate 204 can be excluded. Thetemporary substrate 204 can be bonded or deposited on thegrowth side 205 of the III-N material 202. -
FIG. 9C shows the semiconductor wafer structure after thegrowth substrate 200 is removed e.g. by wet chemical etching in the case of a Si growth wafer. Other removal processes can be used instead or in addition e.g. such as CMP (chemical mechanical polishing). -
FIG. 9D shows the semiconductor wafer structure after the structure is flipped so that thetemporary substrate 204 is below the III-N material 202. Thenon-growth side 207 of the III-N material 202 (e.g. the layer with N atoms again in the case of GaN) is exposed at the top side of the structure after flipping. -
FIG. 9E shows the semiconductor wafer structure after a third (support)substrate 206 is bonded to the III-N material 202 at thenon-growth side 207 of the III-N material 202. Thesupport substrate 206 has a CTE more closely matched to that of the III-N material 202 than theoriginal growth substrate 200. Thesupport substrate 206 can be bonded or deposited on the III-N material 202. Thesupport substrate 206 will be under the III-N material 202 during the second deposition stage, is stable enough to withstand the epitaxy process, and has a similar CTE as the III-N material 202. In one embodiment, thesupport substrate 206 is a germanium (Ge) wafer. Germanium has a CTE of 6.0E−6/K (GaN has a CTE of 5.6E−6/K), and allows much thicker layers than Si substrates (which have a CTE of 2.6E−6/K). A GaAs wafer (GaAs has a CTE of 6.2*10̂−6/K) can also be used. Depending on the epitaxy temperature, a Ge orGaAs support wafer 206 can be alloyed with Si to make thewafer 206 more thermally stable even though doing so reduces the overall CTE of thesupport substrate 206. - For deposition at lower temperatures, pure Ge can be used. The CTE can be even better matched to the III-
N material 202 by choosing appropriate alloys. Thesupport substrate 206 can be manipulated e.g. by sealing thesupport substrate 206 against out-diffusion or doping thesupport substrate 206 for decreased electrical resistance. Such manipulations can be employed so long as bonding to the III-N material 202 is good enough to withstand the following epitaxy during the second deposition stage. A single crystal wafer need not necessarily be used as thesupport substrate 206. Still other types ofsupport substrates 206 can be used such as SiGe or BeO, and depends on the type of III-N material 202 being formed. In each case, the lattice structure of thesupport substrate 206 is not important because the III-N material 202 was made thick enough in the first deposition stage so that the crystal structure of thesupport substrate 206 does not influence the III-N material 202 during the second deposition stage. -
FIG. 9F shows the semiconductor wafer structure after thetemporary substrate 204 is removed and the semiconductor wafer structure is flipped so that thesupport substrate 206 is below the III-N material 202. Theoriginal growth side 205 of the III-N material 202 (e.g. the layer with Ga atoms in the case of GaN) is exposed at the top side of the structure after flipping. -
FIG. 9G shows the semiconductor wafer structure after the thickness of the III-N material 202 is increased to a second thickness (T2) greater than the first (initial) thickness (T1) e.g. by MOCVD during the second deposition stage. The first thickness T1 of the III-N material 202 realized during the first deposition step is sufficient to ensure that thesupport substrate 206 has no influence on the crystal structure of the III-N material 202 as the thickness of the III-N material 202 increases during the second deposition stage. As such, the III-N material 202 can be grown as thick as desired. The III-N material 202 can be made thick enough to have the desired crystal quality, breakdown voltage to thesubstrate 206 or even to be mechanically stable without thesupport substrate 206. Further bonding(s) can be used to combine the III-N material 202 with another substrate if needed for the final device e.g. for electrical reasons. - The second deposition can be directly on the III-
N material 202, resulting in very good crystal quality. A cleaning/surface preparation step can be performed because of all the bonding. Thenew layer 208 grows in the same direction as theinitial layer 210 formed during the first deposition stage according to this embodiment. This is particularly advantageous for III-N semiconductors. - However, the
new layer 208 of the III-N material 202 can grow in the opposite direction by omitting thetemporary substrate 204 and eliminating the flipping steps shown inFIGS. 9B through 9D . It may be necessary to still use theoriginal growth side 205 of the III-N material 202 for electrical devices e.g. if a breakdown to the substrate needs to be avoided in a horizontal device. In this case, the second epitaxy begins to grow in a region of worse crystal quality. So roughly the same thickness needs to be grown as during the first epitaxy to reach the same defect density on the surface. Since the second epitaxy does not benefit from the first epitaxy, the first epitaxy can be very short. In each case, the CTE of thesupport substrate 206 is close enough to that of the III-N material 202 so that little or no cracking occurs in the III-N material 202 during post-deposition cooling. If the deposition of thesecond layer 210 of the III-N material 202 is thick enough to be mechanically stable, thesupport substrate 206 can be completely removed by any suitable means such as wet chemical etching, CMP, etc. -
FIG. 9H shows the semiconductor wafer structure after thesupport substrate 206 is removed from the III-N material 202 and after the thickness of the III-N material 202 is increased to the second thickness T2. The III-N material 202 can be grown to any desired thickness according to the embodiments described herein. In one embodiment, the III-N material 202 is GaN and theGaN material 202 has a diameter (D) of at least 200 mm and a thickness (T2) of at least 10 μm. Such a wafer structure can be used e.g. for GaN-on-GaN epitaxy. - Spatially relative terms such as “under”, “below”, “lower”, “over”, “upper” and the like, are used for ease of description to explain the positioning of one element relative to a second element. These terms are intended to encompass different orientations of the device in addition to different orientations than those depicted in the figures. Further, terms such as “first”, “second”, and the like, are also used to describe various elements, regions, sections, etc. and are also not intended to be limiting. Like terms refer to like elements throughout the description.
- As used herein, the terms “having”, “containing”, “including”, “comprising” and the like are open-ended terms that indicate the presence of stated elements or features, but do not preclude additional elements or features. The articles “a”, “an” and “the” are intended to include the plural as well as the singular, unless the context clearly indicates otherwise.
- With the above range of variations and applications in mind, it should be understood that the present invention is not limited by the foregoing description, nor is it limited by the accompanying drawings. Instead, the present invention is limited only by the following claims and their legal equivalents.
Claims (16)
1. A semiconductor wafer structure, comprising:
a substrate;
Si material on the substrate, the Si material having a thickness of 100 μm or less and a (111) surface facing away from the substrate; and
III-N material on the (111) surface of the Si material,
wherein the substrate has a coefficient of thermal expansion more closely matched to that of the III-N material than the Si material.
2. The semiconductor wafer structure of claim 1 , wherein the Si material has a thickness of 10 μm or less.
3. The semiconductor wafer structure of claim 1 , wherein the III-N material comprises GaN and has a thickness of at least 10 μm.
4. The semiconductor wafer structure of claim 1 , further comprising a plurality of trenches extending from the (111) surface into the Si material.
5. The semiconductor wafer structure of claim 4 , wherein the trenches are filled with a material.
6. The semiconductor wafer structure of claim 5 , wherein the material is a dielectric.
7. The semiconductor wafer structure of claim 4 , wherein the trenches segment the Si material into islands of Si material separated from each other by the trenches.
8. The semiconductor wafer structure of claim 4 , wherein the substrate is separated from a bottom of the trenches by an additional layer of Si.
9. The semiconductor wafer structure of claim 4 , wherein the trenches are wider than the Si material between the trenches.
10. The semiconductor wafer structure of claim 4 , wherein the trenches are filled with at least two different materials.
11. The semiconductor wafer structure of claim 10 , wherein an inner part of the trenches is filled with an electrically conductive material and an outer part of the trenches surrounding the inner part is filled with an electrically insulating material.
12. A method of manufacturing an III-N substrate, the method comprising:
providing a first substrate having a first surface and a second surface opposing the first surface;
forming an III-N material of a first thickness on the first surface of the first substrate;
removing the first substrate after the III-N material is formed at the first thickness;
bonding a second substrate to a side of the III-N material, the second substrate having a coefficient of thermal expansion more closely matched to that of the III-N material than the first substrate; and
increasing the thickness of the III-N material to a second thickness greater than the first thickness after the first substrate is removed and the second substrate is bonded to the III-N material, the first thickness being sufficient to ensure that the second substrate has no influence on the crystal structure of the III-N material when the thickness of the III-N material is increased from the first thickness to the second thickness.
13. The method of claim 12 , wherein the first substrate comprises Si, the first surface of the first substrate is a (111) Si surface, and the III-N material comprises GaN and one or more buffer layers formed on the (111) Si surface.
14. The method of claim 12 , wherein bonding the second substrate to an exposed side of the III-N material comprises:
bonding a third substrate to a side of the III-N material facing away from the first substrate;
removing the first substrate after the third substrate is bonded to the III-N material to expose a side of the III-N material previously covered by the first substrate; and
bonding the second substrate to the exposed side of the III-N material.
15. The method of claim 12 , further comprising removing the second substrate from the III-N material after the thickness of the III-N material is increased to the second thickness.
16. A GaN wafer comprising GaN material, the GaN material having a diameter of at least 200 mm and a thickness of at least 10 μm.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/702,009 US20150236102A1 (en) | 2013-03-25 | 2015-05-01 | Semiconductor wafer structure having si material and iii-n material on the (111) surface of the si material |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/849,864 US9048091B2 (en) | 2013-03-25 | 2013-03-25 | Method and substrate for thick III-N epitaxy |
US14/702,009 US20150236102A1 (en) | 2013-03-25 | 2015-05-01 | Semiconductor wafer structure having si material and iii-n material on the (111) surface of the si material |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/849,864 Division US9048091B2 (en) | 2013-03-25 | 2013-03-25 | Method and substrate for thick III-N epitaxy |
Publications (1)
Publication Number | Publication Date |
---|---|
US20150236102A1 true US20150236102A1 (en) | 2015-08-20 |
Family
ID=51484854
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/849,864 Active US9048091B2 (en) | 2013-03-25 | 2013-03-25 | Method and substrate for thick III-N epitaxy |
US14/702,009 Abandoned US20150236102A1 (en) | 2013-03-25 | 2015-05-01 | Semiconductor wafer structure having si material and iii-n material on the (111) surface of the si material |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/849,864 Active US9048091B2 (en) | 2013-03-25 | 2013-03-25 | Method and substrate for thick III-N epitaxy |
Country Status (3)
Country | Link |
---|---|
US (2) | US9048091B2 (en) |
CN (1) | CN104078325B (en) |
DE (1) | DE102014104103A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170372983A1 (en) * | 2016-06-27 | 2017-12-28 | Newport Fab, Llc Dba Jazz Semiconductor | Thermally Conductive and Electrically Isolating Layers in Semiconductor Structures |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2017127026A1 (en) | 2016-01-20 | 2017-07-27 | Massachusetts Institute Of Technology | Fabrication of a device on a carrier substrate |
US9917156B1 (en) | 2016-09-02 | 2018-03-13 | IQE, plc | Nucleation layer for growth of III-nitride structures |
US10453731B2 (en) * | 2016-10-21 | 2019-10-22 | Raytheon Company | Direct bond method providing thermal expansion matched devices |
WO2019041311A1 (en) * | 2017-09-01 | 2019-03-07 | 深圳前海小有技术有限公司 | Composite substrate, preparation method therefor and semiconductor device comprising same |
CN107909931A (en) * | 2017-12-29 | 2018-04-13 | 西安智盛锐芯半导体科技有限公司 | Virtual LED display module and 6 times of frequency displaying methods based on three vitta shape LED chips |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6596377B1 (en) * | 2000-03-27 | 2003-07-22 | Science & Technology Corporation @ Unm | Thin film product and method of forming |
US20060249748A1 (en) * | 2005-05-03 | 2006-11-09 | Nitronex Corporation | Gallium nitride material structures including substrates and methods associated with the same |
US20080001499A1 (en) * | 2006-06-07 | 2008-01-03 | Siemens Vdo Automotive Corporation | Conductive polymer drive for actuating eccentric members of a motor |
US20080044979A1 (en) * | 2006-08-18 | 2008-02-21 | Micron Technology, Inc. | Integrated circuitry, electromagnetic radiation interaction components, transistor devices and semiconductor construction; and methods of forming integrated circuitry, electromagnetic radiation interaction components, transistor devices and semiconductor constructions |
US20080048196A1 (en) * | 2005-03-07 | 2008-02-28 | Technische Universitat Berlin | Component and Process for Manufacturing the Same |
US20080149941A1 (en) * | 2006-05-30 | 2008-06-26 | Tingkai Li | Compound Semiconductor-On-Silicon Wafer with a Silicon Nanowire Buffer Layer |
US20110163323A1 (en) * | 1997-10-30 | 2011-07-07 | Sumitomo Electric Industires, Ltd. | GaN SINGLE CRYSTAL SUBSTRATE AND METHOD OF MAKING THE SAME |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6255198B1 (en) * | 1998-11-24 | 2001-07-03 | North Carolina State University | Methods of fabricating gallium nitride microelectronic layers on silicon layers and gallium nitride microelectronic structures formed thereby |
US20040029365A1 (en) * | 2001-05-07 | 2004-02-12 | Linthicum Kevin J. | Methods of fabricating gallium nitride microelectronic layers on silicon layers and gallium nitride microelectronic structures formed thereby |
TWI334164B (en) * | 2006-06-07 | 2010-12-01 | Ind Tech Res Inst | Method of manufacturing nitride semiconductor substrate and composite material substrate |
JP2008141187A (en) * | 2006-11-09 | 2008-06-19 | Matsushita Electric Ind Co Ltd | Nitride semiconductor laser device |
JP4458116B2 (en) * | 2007-05-30 | 2010-04-28 | 住友電気工業株式会社 | Group III nitride semiconductor layer bonded substrate for epitaxial layer growth and semiconductor device |
JP5465830B2 (en) * | 2007-11-27 | 2014-04-09 | 信越化学工業株式会社 | Manufacturing method of bonded substrate |
KR101431874B1 (en) * | 2008-05-21 | 2014-08-25 | 휴렛-팩커드 디벨롭먼트 컴퍼니, 엘.피. | Multi-drop serial bus with location detection and method |
US8507304B2 (en) * | 2009-07-17 | 2013-08-13 | Applied Materials, Inc. | Method of forming a group III-nitride crystalline film on a patterned substrate by hydride vapor phase epitaxy (HVPE) |
US8648387B2 (en) * | 2009-12-30 | 2014-02-11 | Industrial Technology Research Institute | Nitride semiconductor template and method of manufacturing the same |
JP5938871B2 (en) * | 2010-11-15 | 2016-06-22 | 住友電気工業株式会社 | Manufacturing method of GaN-based film |
JP2012230969A (en) * | 2011-04-25 | 2012-11-22 | Sumitomo Electric Ind Ltd | GaN-BASED SEMICONDUCTOR DEVICE MANUFACTURING METHOD |
US9053930B2 (en) * | 2012-04-17 | 2015-06-09 | International Business Machines Corporation | Heterogeneous integration of group III nitride on silicon for advanced integrated circuits |
-
2013
- 2013-03-25 US US13/849,864 patent/US9048091B2/en active Active
-
2014
- 2014-03-25 CN CN201410112616.8A patent/CN104078325B/en active Active
- 2014-03-25 DE DE102014104103.8A patent/DE102014104103A1/en not_active Ceased
-
2015
- 2015-05-01 US US14/702,009 patent/US20150236102A1/en not_active Abandoned
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110163323A1 (en) * | 1997-10-30 | 2011-07-07 | Sumitomo Electric Industires, Ltd. | GaN SINGLE CRYSTAL SUBSTRATE AND METHOD OF MAKING THE SAME |
US6596377B1 (en) * | 2000-03-27 | 2003-07-22 | Science & Technology Corporation @ Unm | Thin film product and method of forming |
US20080048196A1 (en) * | 2005-03-07 | 2008-02-28 | Technische Universitat Berlin | Component and Process for Manufacturing the Same |
US20060249748A1 (en) * | 2005-05-03 | 2006-11-09 | Nitronex Corporation | Gallium nitride material structures including substrates and methods associated with the same |
US20080149941A1 (en) * | 2006-05-30 | 2008-06-26 | Tingkai Li | Compound Semiconductor-On-Silicon Wafer with a Silicon Nanowire Buffer Layer |
US20080001499A1 (en) * | 2006-06-07 | 2008-01-03 | Siemens Vdo Automotive Corporation | Conductive polymer drive for actuating eccentric members of a motor |
US20080044979A1 (en) * | 2006-08-18 | 2008-02-21 | Micron Technology, Inc. | Integrated circuitry, electromagnetic radiation interaction components, transistor devices and semiconductor construction; and methods of forming integrated circuitry, electromagnetic radiation interaction components, transistor devices and semiconductor constructions |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170372983A1 (en) * | 2016-06-27 | 2017-12-28 | Newport Fab, Llc Dba Jazz Semiconductor | Thermally Conductive and Electrically Isolating Layers in Semiconductor Structures |
US10192805B2 (en) * | 2016-06-27 | 2019-01-29 | Newport Fab, Llc | Thermally conductive and electrically isolating layers in semiconductor structures |
Also Published As
Publication number | Publication date |
---|---|
CN104078325A (en) | 2014-10-01 |
US9048091B2 (en) | 2015-06-02 |
US20140284609A1 (en) | 2014-09-25 |
DE102014104103A1 (en) | 2014-09-25 |
CN104078325B (en) | 2018-01-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10475888B2 (en) | Integration of III-V devices on Si wafers | |
US8487316B2 (en) | Method of manufacturing an integrated semiconductor substrate structure with device areas for definition of GaN-based devices and CMOS devices | |
US20150236102A1 (en) | Semiconductor wafer structure having si material and iii-n material on the (111) surface of the si material | |
US9064928B2 (en) | Growth of multi-layer group III-nitride buffers on large-area silicon substrates and other substrates | |
KR20160111364A (en) | Iii-n devices in si trenches | |
US10262855B2 (en) | Manufacture of Group IIIA-nitride layers on semiconductor on insulator structures | |
JP6141627B2 (en) | Method for forming GaN layer on silicon substrate and GaN substrate | |
KR20200077558A (en) | Power and RF devices implemented using machined substrate structures | |
TWI754710B (en) | Method and system for vertical power devices | |
US8168000B2 (en) | III-nitride semiconductor device fabrication | |
WO2019194042A1 (en) | Method for manufacturing transistor | |
TW202122649A (en) | Semiconductor layer structure, hemt based on the samiconductor layer structure, and producing methods therefor | |
US9929107B1 (en) | Method for manufacturing a semiconductor device | |
US8546207B2 (en) | Method for fabricating semiconductor wafers for the integration of silicon components with HEMTs, and appropriate semiconductor layer arrangement | |
US8088660B1 (en) | Method for producing a plug in a semiconductor body | |
US20180358221A1 (en) | Reduction of wafer bow during growth of epitaxial films | |
JP5972917B2 (en) | Semiconductor structure including a spatially confined dielectric region | |
CN108780734A (en) | The manufacture of device on carrier substrate | |
US10756235B2 (en) | Stripped method for preparing semiconductor structure | |
US11646357B2 (en) | Method for preparing a p-type semiconductor structure, enhancement mode device and method for manufacturing the same | |
CN117790559A (en) | GaN HEMT device structure and preparation method thereof | |
CN117613079A (en) | GaN HEMT device structure and preparation method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AUSTRIA AG, AUSTRIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:VIELEMEYER, MARTIN;REEL/FRAME:035546/0921 Effective date: 20131025 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |