US20150041820A1 - Complementary gallium nitride integrated circuits and methods of their fabrication - Google Patents
Complementary gallium nitride integrated circuits and methods of their fabrication Download PDFInfo
- Publication number
- US20150041820A1 US20150041820A1 US13/964,778 US201313964778A US2015041820A1 US 20150041820 A1 US20150041820 A1 US 20150041820A1 US 201313964778 A US201313964778 A US 201313964778A US 2015041820 A1 US2015041820 A1 US 2015041820A1
- Authority
- US
- United States
- Prior art keywords
- layer
- transistor
- region
- gan
- current carrying
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 title claims description 173
- 229910002601 GaN Inorganic materials 0.000 title claims description 149
- 238000000034 method Methods 0.000 title claims description 26
- 238000004519 manufacturing process Methods 0.000 title claims description 10
- 230000000295 complement effect Effects 0.000 title abstract description 24
- 239000000463 material Substances 0.000 claims description 26
- 239000000956 alloy Substances 0.000 claims description 20
- 229910045601 alloy Inorganic materials 0.000 claims description 20
- 238000002955 isolation Methods 0.000 claims description 9
- 239000004065 semiconductor Substances 0.000 claims description 9
- 239000002019 doping agent Substances 0.000 claims description 8
- 150000001875 compounds Chemical class 0.000 claims description 7
- 229910052782 aluminium Inorganic materials 0.000 claims description 5
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 5
- 230000005533 two-dimensional electron gas Effects 0.000 claims description 5
- 239000004047 hole gas Substances 0.000 claims description 4
- 239000007943 implant Substances 0.000 claims description 4
- 229910052738 indium Inorganic materials 0.000 claims description 2
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 claims description 2
- RNQKDQAVIXDKAG-UHFFFAOYSA-N aluminum gallium Chemical compound [Al].[Ga] RNQKDQAVIXDKAG-UHFFFAOYSA-N 0.000 claims 2
- AUCDRFABNLOFRE-UHFFFAOYSA-N alumane;indium Chemical compound [AlH3].[In] AUCDRFABNLOFRE-UHFFFAOYSA-N 0.000 claims 1
- 150000002500 ions Chemical class 0.000 description 20
- 239000000758 substrate Substances 0.000 description 20
- 230000015572 biosynthetic process Effects 0.000 description 11
- 238000000407 epitaxy Methods 0.000 description 9
- 239000011777 magnesium Substances 0.000 description 7
- 238000010586 diagram Methods 0.000 description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 4
- 230000005684 electric field Effects 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 4
- 238000005530 etching Methods 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 150000004767 nitrides Chemical class 0.000 description 3
- 229910052594 sapphire Inorganic materials 0.000 description 3
- 239000010980 sapphire Substances 0.000 description 3
- 229910010271 silicon carbide Inorganic materials 0.000 description 3
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- FYYHWMGAXLPEAU-UHFFFAOYSA-N Magnesium Chemical compound [Mg] FYYHWMGAXLPEAU-UHFFFAOYSA-N 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 229910052749 magnesium Inorganic materials 0.000 description 2
- -1 GaN layer 130 Chemical compound 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 229910052786 argon Inorganic materials 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000012995 silicone-based technology Methods 0.000 description 1
- 230000001629 suppression Effects 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66446—Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET]
- H01L29/66462—Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET] with a heterojunction interface channel or gate, e.g. HFET, HIGFET, SISFET, HJFET, HEMT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/2654—Bombardment with radiation with high-energy radiation producing ion implantation in AIIIBV compounds
- H01L21/26546—Bombardment with radiation with high-energy radiation producing ion implantation in AIIIBV compounds of electrically active species
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/266—Bombardment with radiation with high-energy radiation producing ion implantation using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/761—PN junctions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/8252—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using III-V technology
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/06—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
- H01L27/0605—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits made of compound material, e.g. AIIIBV
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/20—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
- H01L29/2003—Nitride compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66431—Unipolar field-effect transistors with a heterojunction interface channel or gate, e.g. HFET, HIGFET, SISFET, HJFET, HEMT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/778—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/778—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
- H01L29/7786—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with direct single heterostructure, i.e. with wide bandgap layer formed on top of active layer, e.g. direct single heterostructure MIS-like HEMT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
Definitions
- Embodiments of the subject matter described herein relate generally to gallium nitride (GaN) integrated circuits that include multiple transistors.
- GaN gallium nitride
- a GaN high electron mobility transistor is a type of field effect transistor in which a heterojunction, rather than a doped region, provides the conductive channel of the transistor.
- the heterojunction (or the channel) exists in a contact region between two layers of semiconductor materials having different bandgaps.
- a gallium nitride (GaN)-based HEMT a two-dimensional electron gas (2DEG) may be present within a contact region between a GaN substrate and a barrier layer (e.g., an aluminum GaN (AlGaN) layer).
- a barrier layer e.g., an aluminum GaN (AlGaN) layer.
- the 2DEG essentially is a concentration of electrons at the heterojunction that are free to move in two dimensions (i.e., along the heterojunction), but not in the third dimension (i.e., vertically through the device). Current associated with the 2DEG may flow between contacts positioned at spatially separated locations above the heterojunction.
- GaN-based HEMTs have been found to be particularly well suited for high power, high speed switching applications, GaN technologies do present some challenges to designers, when compared with more conventional semiconductor technologies (e.g., silicon-based technologies).
- FIG. 1 is a cross-sectional, side view of a portion of a complementary GaN integrated circuit, in accordance with an example embodiment
- FIGS. 2-6 illustrate cross-sectional, side views of a series of fabrication steps for producing the complementary GaN integrated circuit of FIG. 1 , in accordance with an example embodiment
- FIGS. 7-11 illustrate cross-sectional, side views of a series of fabrication steps for producing an embodiment of a complementary GaN integrated circuit, in accordance with another example embodiment
- FIG. 12 illustrates the complementary GaN integrated circuit of FIG. 1 with additional electrical connections and circuit components to provide a single-phase, half-bridge inverter, in accordance with an example embodiment
- FIG. 13 is an equivalent schematic diagram of the single-phase, half-bridge inverter of FIG. 12 ;
- FIG. 14 illustrates the complementary GaN integrated circuit of FIG. 1 with additional electrical connections and circuit components to provide a push-pull output, in accordance with an example embodiment
- FIG. 15 is an equivalent schematic diagram of the push-pull output of FIG. 14 ;
- FIG. 16 illustrates the complementary GaN integrated circuit of FIG. 1 with additional electrical connections and circuit components to provide a compound transistor, in accordance with an example embodiment
- FIG. 17 is an equivalent schematic diagram of the compound transistor of FIG. 16 .
- FIG. 1 is a cross-sectional, side view of a portion of a complementary GaN integrated circuit (IC) 100 , in accordance with an example embodiment.
- IC 100 includes a first GaN layer 130 , a second layer 140 , a third layer 150 , and a plurality of contacts 114 , 116 , 118 , 124 , 126 , 128 , according to an embodiment.
- IC 100 includes a first transistor 110 of a first conductivity type (e.g., N-channel or N-type) in and on a first region 132 of the GaN layer 130 , and a second transistor 120 of a second and different conductivity type (e.g., P-channel or P-type) in and on a second region 134 of the GaN layer 130 . Because transistors 110 , 120 are formed on a same semiconductor layer (i.e., GaN layer 130 ), IC 100 and transistors 110 , 120 are considered to be monolithic.
- a first conductivity type e.g., N-channel or N-type
- second transistor 120 of a second and different conductivity type
- IC 100 also may be considered to be a “complementary IC” (i.e., a monolithic IC having transistors of different conductivity types). Additionally, since the base layer upon which transistors 110 , 120 are formed is a GaN layer 130 , IC 100 may be referred to herein as a “complementary GaN IC.”
- GaN layer 130 may function as a channel layer for transistor 110 , as will be described in more detail below.
- GaN layer 130 may have a thickness 136 in a range of about 2.0 microns to about 10.0 microns, in an embodiment. Alternatively, GaN layer 130 may be thicker or thinner.
- GaN layer 130 may be formed using gallium nitride epitaxy on another base substrate (not shown in FIG. 1 ) (e.g., a bulk GaN substrate, a silicon substrate, a silicon carbide (SiC) substrate, a sapphire substrate, and so on).
- a base substrate that may be used to enable the epitaxial growth of the first GaN layer 130 can be formed from a material selected from GaN, silicon, SiC, or any other suitable material.
- GaN layer 130 may include the base substrate, itself.
- the term “GaN layer,” as used herein, may refer to a GaN substrate or a GaN layer grown on a base substrate.
- GaN layer 130 may be formed from GaN with no dopants or a very minimal amount of dopants.
- GaN layer 130 may have a relatively small percentage of dopants for substrate tuning purposes.
- GaN layer 130 may include up to about 1.0 atomic percent of aluminum (Al), indium (In), or other elements.
- GaN layer 130 may also include various dopant percentages, as well.
- Second layer 140 which may be considered an n-type donor supply layer, is formed over a top surface of GaN layer 130 .
- Second layer 140 may be formed, for example, from an alloy of the group-III nitrides, in an embodiment.
- second layer 140 may be formed from a material selected from an AlGaN alloy, an InAlN alloy, an InGaN alloy, or another suitable alloy.
- second layer 140 may be formed from an AlGaN alloy having an atomic percentage of aluminum in a range of about 20 percent to about 30 percent. In alternate embodiments, the percentage of aluminum may be lower or higher.
- GaN layer 130 has a first bandgap, and second layer 140 has a second, relatively wider bandgap.
- GaN layer 130 may have a bandgap of about 3.4 electron volts (eV) (for unstrained GaN at 295 degrees Kelvin), and second layer 140 may have a bandgap of about 4.0 eV (for an unstrained barrier layer material).
- the bandgap of the second layer 140 may be lower or higher, in other embodiments. In any event, the bandgap of GaN layer 130 and the bandgap of second layer 140 are different from each other.
- second layer 140 over GaN layer 130 results in the formation of a two dimensional electron gas (2DEG) 122 (i.e., a concentration of highly mobile electrons) at a contact region between GaN layer 130 and second layer 140 .
- 2DEG two dimensional electron gas
- the 2DEG 122 is located in a region corresponding to a conductive channel of transistor 110 , and the 2DEG 122 may provide a current that flows between current carrying electrodes 124 , 126 of transistor 110 .
- the 2DEG 122 is present in region 132 of GaN layer 130 , as it is important for the functioning of N-channel transistor 110 , but the 2DEG 122 has been suppressed in region 134 of GaN layer 130 (i.e., underlying P-channel transistor 120 ).
- the 2DEG alternatively may be allowed to remain underlying the P-channel transistor.
- a first portion of second layer 140 overlying the first region 132 of GaN layer 130 has a first thickness 142
- a second portion of second layer 140 overlying the second region 134 of GaN layer 130 has a second thickness 144 that is greater than the first thickness 142
- the first thickness 142 may be in a range of about 15 nanometers (nm) to about 30 nm
- the second thickness 144 may be in a range of about 40 nm to about 100 nm.
- the first and second thicknesses 142 , 144 may be smaller or larger than the above given ranges.
- Third layer 150 is formed over a top surface of the second portion of second layer 140 (i.e., over the second region 144 of GaN layer 130 ).
- Third layer 150 may be formed, for example, from a semiconductor material (e.g., GaN) doped with a p-type dopant (e.g., magnesium (Mg), carbon (C), and so on), in an embodiment.
- Mg magnesium
- C carbon
- third layer 150 may be formed from GaN doped with Mg, where the Mg doping concentration is in a range of about 1.0 ⁇ 10 17 cm ⁇ 3 to about 1.0 ⁇ 10 20 cm ⁇ 3 . In alternate embodiments, the Mg doping concentration may be lower or higher.
- Third layer 150 has a thickness 152 in a range of about 10 nm to about 30 nm, in an embodiment. Alternatively, third layer 150 may be thinner or thicker.
- Third layer 150 has a third bandgap that is different from the second bandgap of second layer 140 , in an embodiment.
- third layer 150 may have a bandgap of about 3.5 eV (for an unstrained material).
- the bandgap of the third layer 150 may be lower or higher, in other embodiments.
- the bandgap of third layer 150 and the bandgap of second layer 140 are different from each other. Accordingly, formation of third layer 150 over second layer 140 results in the formation of a two dimensional hole gas (2DHG) 112 (i.e., a concentration of holes) at a contact region between third layer 150 and second layer 140 .
- 2DHG two dimensional hole gas
- the 2DHG 112 is located in a region corresponding to a conductive channel of transistor 120 , and the 2DHG 112 may enable a current to flow between current carrying electrodes 114 , 116 of transistor 120 .
- Transistor 110 may be considered an electron field effect transistor (e.g., a HEMT), and conversely, transistor 120 may be considered a hole field effect transistor.
- Transistor 110 is a “normally on” transistor, in that current may flow between current conducting contacts 124 , 126 in the absence of an electric field that would otherwise interfere with the continuity of 2DEG 122 , and thus with conduction of current between current conducting contacts 124 , 126 .
- an electric field sufficient to interrupt current conduction between contacts 124 , 126 may be produced through application of a voltage or current to channel control contact 128 , which is positioned between the current carrying contacts 124 , 126 and over the 2DEG 122 .
- transistor 120 is a “normally on” transistor, in that current may flow between current conducting contacts 114 , 116 in the absence of an electric field that would otherwise interfere with the continuity of 2DHG 112 , and thus with conduction of current between current conducting contacts 114 , 116 .
- an electric field sufficient to interrupt current conduction between contacts 114 , 116 may be produced through application of a voltage or current to channel control contact 118 , which is positioned between the current carrying contacts 114 , 116 and over the 2DHG 112 .
- the structure of transistor 110 and/or transistor 120 may be modified so that either or both transistors 110 , 120 are “normally off” transistors.
- IC 100 may include any combination of additional active and/or passive devices, including any combination of N-channel transistors (e.g., transistors similar to transistor 110 ), P-channel transistors (e.g., transistors similar to transistor 120 ), diodes, resistors, capacitors, inductors, and so on, along with conductive interconnections between the various devices.
- transistors 110 , 120 are illustrated as being directly adjacent to each other, transistors 110 , 120 may be spatially separated from each other (although still on the same layer 130 ) with any number of intervening devices, and/or one or more isolation structures may be present between transistors 110 , 120 .
- an isolation structure may be present in the area indicated by dashed box 170 .
- the isolation structure may include an isolation mesa, an implant region or well, and/or a trench isolation structure.
- FIGS. 2-6 illustrate cross-sectional, side views of a series of fabrication steps for producing the complementary GaN IC 100 of FIG. 1 , in accordance with an example embodiment.
- the method includes forming a first sub-layer 240 over a top surface of a first GaN layer 230 (e.g., GaN layer 130 , FIG. 1 ).
- the first sub-layer 240 is formed directly on the top surface of GaN layer 230 by epitaxy.
- the GaN layer 230 can also be an epitaxial grown layer on a base substrate as a GaN substrate, a silicon substrate, a SiC substrate, a sapphire substrate, and so on.
- GaN layer 230 itself may be a substrate.
- the first sub-layer 240 may have a thickness 242 in a range of about 15 nm to about 30 nm, although the first sub-layer 240 may be thicker or thinner, as well.
- the first sub-layer 240 may be formed, for example, from an alloy of the group-III nitrides, in an embodiment (e.g., an AlGaN alloy, an InGaN alloy, an InAlN alloy, or another suitable alloy).
- GaN layer 230 has a bandgap that is narrower than the bandgap of the first sub-layer 240 . As discussed previously, this results in a 2DEG 222 being formed in a contact region between the GaN layer 230 and the first sub-layer 240 .
- a patterned photoresist mask is applied to the top surface of the first sub-layer 240 , so that mask material 310 is present on the first sub-layer 240 over a first region 332 of GaN layer 230 , and an opening in the mask material is present over a second region 334 of GaN layer 230 , thus exposing a portion of the first sub-layer 240 .
- An ion implementation process is then performed, in order to implant ions 320 through the first sub-layer 240 to at least the depth of the 2DEG 222 .
- the ion implantation process results in the suppression of the 2DEG 222 in the second region 334 of GaN layer 230 .
- the parameters of the ion implementation process and the ions 320 selected for the ion implementation process are such that the ion implementation process causes physical damage to the structure of the crystalline semiconductor materials. More specifically, the ion implementation process results in the formation of traps in the contact region between the GaN layer 230 and the first sub-layer 240 within the second region 334 of the GaN layer 230 .
- the ions 320 for the ion implementation process are selected so as not to create a charge in the first sub-layer 240 or the contact region.
- the ions 320 may be selected from oxygen (O), argon (Ar), or other ions having non-charge-producing characteristics.
- the ions 320 may include materials that may create a charge in the first sub-layer 240 and the contact region.
- the ions 320 may be selected from magnesium (Mg), carbon (C), or other ions having charge-producing characteristics.
- a second sub-layer 442 is formed over the unmasked portion of the first sub-layer 240 (i.e., the portion of the first sub-layer 240 that is above the second region 334 of the GaN layer 230 ).
- the second sub-layer 442 may be formed from the same material or from a different material as the first sub-layer 240 .
- a boundary between the first and second sub-layers 240 , 442 is indicated by a dashed line, in FIG. 4 . This line is not reproduced in subsequent figures, as no actual boundary may be present when the materials for the first and second sub-layers 240 , 442 are the same.
- the second sub-layer 442 is formed directly on the top surface of the first sub-layer 240 by epitaxy.
- the second sub-layer 442 may have a thickness 446 in a range of about 25 nm to about 70 nm, so that the combined thickness 444 of the first and second sub-layers 240 , 442 is in a range of about 40 nm to about 70 nm.
- the second sub-layer 442 may be thicker or thinner, as well. Formation of the second sub-layer 442 results in a second layer 440 (e.g., second layer 140 , FIG. 1 ) having a variable thickness, which overlies the first GaN layer 230 .
- a first portion of second layer 440 overlying the first region 332 of GaN layer 230 has a first thickness 242
- a second portion of second layer 440 overlying the second region 334 of GaN layer 230 has a second thickness 444 that is greater than the first thickness 242
- the selective epitaxy that results in the formation of second layer 440 can be performed using a mask material 310 such as silicon dioxide, silicon nitride or another suitable material which: 1) can be easily removed at a later fabrication step by selective wet or dry etching; 2) can withstand epitaxy temperature growth; and 3) does not allow the occurrence of epitaxy on its top surface.
- a third layer 550 is formed over a top surface of second layer 440 (i.e., over the second region 344 of GaN layer 230 ).
- third layer 550 is formed by epitaxy directly on the top surface of the second layer 440 . With mask material 310 still in place, third layer 550 is present only over the second region 334 of the GaN layer 230 , and not over the first region 332 of GaN layer 230 .
- Third layer 550 has a thickness 552 in a range of about 10 nm to about 30 nm, in an embodiment. Alternatively, third layer 550 may be thinner or thicker.
- third layer 550 may be formed, for example, from a semiconductor material (e.g., GaN) doped with a p-type dopant, in an embodiment. As also discussed previously, third layer 550 has a third bandgap that is different from the second bandgap of second layer 440 . Accordingly, formation of third layer 550 over second layer 440 results in the formation of a 2DHG 512 in a contact region between third layer 550 and second layer 440 .
- a semiconductor material e.g., GaN
- third layer 550 has a third bandgap that is different from the second bandgap of second layer 440 . Accordingly, formation of third layer 550 over second layer 440 results in the formation of a 2DHG 512 in a contact region between third layer 550 and second layer 440 .
- the mask material 310 may be removed, and a plurality of conductive contacts 614 , 616 , 618 , 624 , 626 , 628 may be formed over third layer 550 and second layer 240 , respectively. More specifically, to form a first, N-channel transistor 610 , current conducting contacts 624 , 626 are formed over 2DEG 322 on a portion of second layer 240 that overlies the first region 332 of GaN layer 230 , and a channel control contact 628 is formed between the current conducting contacts 624 , 626 .
- the first transistor 610 thus includes the portion of second layer 440 overlying the first region 332 , the 2DEG 322 , the current carrying contacts 624 , 626 , and the channel control contact 628 .
- current conducting contacts 614 , 616 are formed over 2DHG 512 on third layer 550 , and a channel control contact 618 is formed between the current conducting contacts 614 , 616 .
- the second transistor 620 thus includes the third layer 550 , the portion of second layer 440 overlying the second region 334 , the 2DHG 512 , the current carrying contacts 614 , 616 , and the channel control contact 618 .
- various additional circuit elements e.g., conductive lines and vias, and various active and passive devices
- FIGS. 2-6 illustrate a method of fabricating a complementary GaN IC (e.g., IC 100 , FIG. 1 ) in which two epitaxial processes are used to form the second layer (e.g., second layer 140 , 440 , FIGS. 1 , 4 ).
- a single epitaxial process followed by a selective etching process may be used to form the second layer (e.g., second layer 1040 , FIG. 10 ).
- FIGS. 7-11 illustrate cross-sectional, side views of a series of fabrication steps for producing an embodiment of a complementary GaN IC (e.g., GaN IC 1105 , FIG. 11 ), in accordance with another example embodiment.
- the method includes forming a relatively thick second layer 740 over a top surface of a first GaN layer 730 (e.g., GaN layer 130 , FIG. 1 ).
- the second layer 740 is formed directly on the top surface of GaN layer 730 by epitaxy.
- the GaN layer 730 can also be an epitaxial grown layer on a base substrate as a GaN substrate, a silicon substrate, a SiC substrate, a sapphire substrate, and so on.
- GaN layer 730 itself may be a substrate.
- the second layer 740 may have a thickness 742 in a range of about 40 nm to about 100 nm, although the second layer 740 may be thicker or thinner, as well.
- the second layer 740 may be formed, for example, from an alloy of the group-III nitrides, in an embodiment (e.g., an AlGaN alloy, an InGaN alloy, InAlN alloy or another suitable alloy).
- GaN layer 730 may have a bandgap of about 3.5 eV, and second layer 740 has a relatively wider bandgap. Accordingly, this results in a 2DEG 722 being formed in a contact region between the GaN layer 730 and the second layer 740 .
- a third layer 850 is formed over a top surface of second layer 740 .
- third layer 850 is formed by epitaxy directly on the top surface of the second layer 740 .
- Third layer 850 has a thickness 852 in a range of about 10 nm to about 30 nm, in an embodiment.
- third layer 850 may be thinner or thicker.
- third layer 850 may be formed, for example, from a semiconductor material (e.g., GaN) doped with a p-type dopant, in an embodiment. As also discussed previously, third layer 850 has a third bandgap that is different from the second bandgap of second layer 740 . Accordingly, formation of third layer 850 over second layer 740 results in the formation of a 2DHG 812 in a contact region between third layer 850 and second layer 740 .
- a semiconductor material e.g., GaN
- third layer 850 has a third bandgap that is different from the second bandgap of second layer 740 . Accordingly, formation of third layer 850 over second layer 740 results in the formation of a 2DHG 812 in a contact region between third layer 850 and second layer 740 .
- a patterned etch mask is applied to the top surface of the third layer 850 , so that mask material 910 is present on the third layer 850 over a second region 934 of GaN layer 730 , and an opening in the mask material is present over a first region 932 of GaN layer 730 , thus exposing a portion of the third layer 850 .
- a selective etch process is then performed using an etchant that is selective to the material of the third layer 850 and the second layer 740 . The etch process is terminated before the second layer 740 is etched through entirely.
- the etching process yields a modified second layer 1040 that includes a first portion 1044 having the original thickness 742 , and a second portion 1044 having a second thickness 1046 .
- the second thickness 1046 is in a range of about 15 nm to about 30 nm, although the second thickness 1046 may be larger or smaller, as well.
- the etching process yields a modified third layer 1050 and a modified 2DHG 1012 that are present only over the second region 934 of the GaN substrate 730 , and not over the first region 932 of the GaN substrate 730 .
- a plurality of conductive contacts 1114 , 1116 , 1118 , 1124 , 1126 , 1128 may be formed over third layer 1050 and second layer 1040 , respectively. More specifically, to form a first, N-channel transistor 1110 , current conducting contacts 1124 , 1126 are formed over 2DEG 722 on a portion of second layer 1040 that overlies the first region 932 of GaN substrate 730 , and a channel control contact 1128 is formed between the current conducting contacts 1124 , 1126 .
- the first transistor 1110 thus includes the portion of second layer 1040 overlying the first region 932 , the 2DEG 722 , the current carrying contacts 1124 , 1126 , and the channel control contact 1128 .
- current conducting contacts 1114 , 1116 are formed over 2DHG 1012 on third layer 1050 , and a channel control contact 1118 is formed between the current conducting contacts 1114 , 1116 .
- the second transistor 1120 thus includes the third layer 1050 , the portion of second layer 1040 overlying the second region 934 , the 2DHG 1012 , the current carrying contacts 1114 , 1116 , and the channel control contact 1118 .
- the portion of the 2DEG 722 within the second region 934 of the GaN substrate 730 is not considered to form a portion of the second transistor 1120 .
- the first and second transistors 1110 , 1120 form portions of another embodiment of a combination GaN IC 1105 .
- various additional circuit elements may then be electrically coupled to the first and second transistors 1110 , 1120 to form various types of electrical circuits.
- FIGS. 12-17 illustrate embodiments of circuits that utilize the complementary GaN IC embodiment of FIG. 1 , it should be understood that the circuit embodiments of FIGS. 12-17 also could utilize the complementary GaN IC embodiment of FIG. 11 .
- FIG. 12 illustrates the complementary GaN IC 100 of FIG. 1 with additional electrical connections and circuit components to provide a single-phase, half-bridge, voltage source inverter 1200 (i.e., a DC to AC converter), in accordance with an example embodiment
- FIG. 13 is an equivalent schematic diagram 1300 of the single-phase, half-bridge inverter 1200 of FIG. 12 .
- inverter 1200 , 1300 is configured to produce an AC output waveform from a DC voltage source (e.g., DC voltage source 1360 ).
- a DC voltage source e.g., DC voltage source 1360
- Inverter 1200 , 1300 includes at least two complementary transistors 110 , 120 , 1310 , 1320 and at least two diodes 1230 , 1240 , 1330 , 1340 , coupled together with various conductive structures as shown in FIGS. 12 and 13 .
- inverter 1200 , 1300 may include at least two capacitors 1350 , 1352 (not illustrated in FIG. 12 ), which may function to reduce low-order current harmonics from being injected back into a voltage source 1360 (not illustrated in FIG. 12 ).
- the diodes 1230 , 1240 , 1330 , 1340 and/or the capacitors 1350 , 1352 may be monolithically formed with the transistors 110 , 120 , 1310 , 1320 , or some or all of the diodes 1230 , 1240 , 1330 , 1340 and/or capacitors 1350 , 1352 may be formed on distinct substrates and/or may be distinct discreet components.
- inverter 1200 , 1300 is a single-phase half-bridge inverter.
- Other embodiments of GaN ICs may be used to form other types of inverters, as well, including but not limited to single-phase, full-bridge inverters, multi-phase inverters, current source inverters, multi-level inverters, and so on.
- inverter 1200 , 1300 includes two legs, where a first leg of the inverter 1200 , 1300 includes first transistor 110 , 1310 and first diode 1230 , 1330 , and a second leg of the inverter 1200 , 1300 includes second transistor 120 , 1320 and a second diode 1240 , 1340 .
- a cathode of the first diode 1230 , 1330 is coupled to the first current carrying contact 124 of the first transistor 110 , 1310
- an anode of the first diode 1230 , 1330 is coupled to the second current carrying contact 126 of the first transistor 110 , 1310 .
- a cathode of the second diode 1240 , 1340 is coupled to the first current carrying contact 114 of the second transistor 120 , 1320
- an anode of the second diode 1240 , 1340 is coupled to the second current carrying contact 116 of the second transistor 120 , 1320 .
- Inverter 1200 , 1300 also includes a positive input terminal 1280 , 1380 , a negative input terminal 1282 , 1382 , a first transistor control terminal 1284 , 1384 , a second transistor control terminal 1286 , 1386 , and an output terminal 1288 , 1388 .
- the positive input terminal 1280 , 1380 is coupled to the first current carrying terminal 124 of the first transistor 110 , 1310 , and is configured to receive a positive voltage from the voltage source 1360 .
- the negative input terminal 1282 , 1382 is coupled to the second current carrying terminal 116 of the second transistor 120 , 1320 , and is configured to receive a negative voltage from the voltage source 1360 .
- the first transistor control terminal 1284 , 1384 is coupled to the channel control contact 128 of the first transistor 110 , 1310 , and the first transistor control terminal 1284 , 1384 is configured to receive a first switch control signal from a controller (not illustrated).
- the second transistor control terminal 1286 , 1386 is coupled to the channel control contact 118 of the second transistor 120 , 1320 , and the second transistor control terminal 1286 , 1386 is configured to receive a second switch control signal from the controller.
- the first and second switch control signals are supplied so that both transistors 110 , 120 , 1310 , 1320 are not on (i.e., in a conductive state) at the same time.
- the switch control signals are modulated (e.g., using pulse width modulation, a carrier-based technique, a space-vector technique, a selective-harmonic technique, or some other modulation scheme) so as to produce near sinusoidal waveforms around a frequency of interest.
- the AC output signal is produced at output terminal 1288 , 1388 , which is coupled to the second current carrying contact 126 of the first transistor 110 , 1310 and to the first current carrying contact 114 of the second transistor 120 , 1320 .
- the output terminal 1288 , 1388 is configured to provide the AC output signal to a load (e.g., load 1390 , not illustrated in FIG. 12 ).
- FIG. 14 illustrates the complementary GaN IC of FIG. 1 with additional electrical connections and circuit components to provide a push-pull output 1400 , in accordance with an example embodiment
- FIG. 15 is an equivalent schematic diagram 1500 of the push-pull output 1400 of FIG. 14
- Push-pull output 1400 , 1500 is configured alternatively to supply current to, or absorb current from, a connected load (e.g., load 1540 , not illustrated in FIG. 14 ).
- Push-pull output 1400 , 1500 includes at least two complementary transistors 110 , 120 , 1510 , 1520 and a comparator 1430 , 1530 , coupled together with various conductive structures as shown in FIGS. 14 and 15 .
- the comparator 1430 , 1530 may be monolithically formed with the transistors 110 , 120 , 1510 , 1520 , or the comparator 1430 , 1530 may be formed on a distinct substrate and/or may include distinct discreet components.
- Push-pull output 1400 , 1500 also includes a first power supply terminal 1450 , 1550 , a second power supply terminal 1452 , 1552 , an input terminal 1454 , 1554 , and an output terminal 1456 , 1556 .
- the input terminal 1454 , 1554 is coupled to a first input of the comparator 1430 , 1530
- a second input of the comparator 1430 , 1530 is coupled to the output terminal 1456 , 1556 .
- the first power supply terminal 1450 , 1550 is coupled to the first current carrying terminal 124 of the first transistor 110 , 1510 , and is configured to receive a first reference voltage (e.g., V SS ).
- V SS first reference voltage
- the second power supply terminal 1452 , 1552 is coupled to the second current carrying terminal 116 of the second transistor 120 , 1520 , and is configured to receive a second reference voltage (e.g., V DD or ground).
- the second current carrying terminal 126 of the first transistor 110 , 1510 and the first current carrying terminal 114 of the second transistor 120 , 1520 are coupled together, and are also coupled to the output terminal 1456 , 1556 and to the second input of the comparator 1430 , 1530 .
- a reference voltage is provided to the input terminal 1454 , 1554 (and thus to the first input terminal of the comparator 1430 , 1530 ).
- the comparator 1430 , 1530 also receives, at its second input terminal, the voltage provided at the output terminal 1456 , 1556 to the load, and the comparator compares the two voltage values and provides a switch control signal to transistors 110 , 120 , 1510 , 1520 , accordingly.
- the switch control signal may cause either the first transistor 110 , 1510 or the second transistor 120 , 1520 to conduct current, at any given time.
- the first transistor 110 , 1510 when the first transistor 110 , 1510 is conducting (and the second transistor 120 , 1520 is not), the first transistor 110 , 1510 provides current to the load 1540 from a power supply (not illustrated). Conversely, when the second transistor 120 , 1520 is conducting (and the first transistor 110 , 1510 is not), the second transistor 120 , 1520 sinks current from the load to ground or a negative power supply.
- FIG. 16 illustrates the complementary GaN IC of FIG. 1 with additional electrical connections and circuit components to provide a compound transistor 1600 (also known as a Sziklai pair), in accordance with an example embodiment
- FIG. 17 is an equivalent schematic diagram 1700 of the compound transistor 1600 of FIG. 16 .
- Compound transistor 1600 , 1700 includes at least two complementary transistors 110 , 120 , 1710 , 1720 coupled together with various conductive structures as shown in FIGS. 16 and 17 .
- Compound transistor 1600 , 1700 also includes an input terminal 1630 , 1730 , a source terminal 1632 , 1732 , and a drain terminal 1634 , 1734 .
- the input terminal 1630 , 1730 is coupled to the channel control contact 128 of the first transistor 110 , 1710 .
- the first current carrying terminal 124 of the first transistor 110 , 1710 is coupled to the channel control contact 118 of the second transistor 120 , 1720 .
- the first current carrying terminal 114 of the second transistor 120 is coupled to the source terminal 1632 , 1732 .
- the second current carrying terminals 126 , 116 of the first and second transistors 110 , 120 , 1710 , 1720 are coupled to the drain terminal 1634 , 1734 .
- circuits in which the various complementary GaN IC embodiments may be implemented may be implemented in a variety of other types of circuits.
- Such circuits include, but are not limited to, AC to DC converters (rectifiers), DC to DC converters, AC to AC converters, Darlington pairs, and various other types of circuits. Accordingly, the examples given above are not intended to be limiting.
- An embodiment of a monolithic integrated circuit includes a GaN layer, a second layer, and a third layer.
- the GaN layer has a top surface and a first bandgap.
- the second layer is formed over the top surface of the GaN layer and has a first portion and a second portion.
- the second layer has a second bandgap that is different from the first bandgap, resulting in a 2DEG in a contact region between the GaN layer and the second layer.
- the first portion of the second layer is formed over a first region of the GaN layer, and the second portion of the second layer is formed over a second region of the GaN layer.
- the third layer is formed over the second portion of the second layer.
- the third layer has a third bandgap that is different from the second bandgap, resulting in a 2DHG in a contact region between the second layer and the third layer.
- An embodiment of an electronic circuit includes a monolithic integrated circuit that includes a GaN layer, a first transistor, and a second transistor.
- the GaN layer has a top surface and a first bandgap.
- the first transistor is of a first conductivity type, and is formed over a first region of the top surface of the GaN layer.
- the first transistor includes a first portion of a second layer, first and second current carrying contacts, and a first channel control contact.
- the second layer has a second bandgap that is different from the first bandgap, resulting in a 2DEG in a contact region between the GaN layer and the first portion of the second layer.
- the first and second current carrying contacts are formed over the first portion of the second layer and the first region of the top surface of the GaN layer.
- the first channel control contact is formed over the first portion of the second layer and the first region of the top surface of the GaN layer and between the first and second current carrying contacts.
- the second transistor is of a second conductivity type, and is formed over a second region of the top surface of the GaN layer.
- the second transistor includes a second portion of the second layer, a third layer formed over the second portion of the second layer, third and fourth current carrying contacts, and a second channel control contact.
- the third layer has a third bandgap that is different from the second bandgap, resulting in a 2DHG in a contact region between the second layer and the third layer.
- the third and fourth current carrying contacts are formed over the third layer, the second portion of the second layer, and the second region of the top surface of the GaN layer.
- the second channel control contact is formed over the third layer, the second portion of the second layer, and the second region of the top surface of the GaN layer and between the third and fourth current carrying contacts.
- An embodiment of a method of fabricating a monolithic integrated circuit includes providing a first GaN layer, which has a first bandgap, and forming a second layer over a top surface of the GaN layer, where the second layer has a second bandgap that is different from the first bandgap, resulting in a 2DEG in a contact region between the GaN layer and the second layer.
- the second layer has a first portion formed over a first region of the top surface of the GaN layer, and a second portion formed over a second region of the top surface of the GaN layer.
- the method also includes forming a third layer over the second portion of the second layer, where the third layer has a third bandgap that is different from the second bandgap, resulting in a 2DHG in a contact region between the second layer and the third layer.
- node means any internal or external reference point, connection point, junction, signal line, conductive element, or the like, at which a given signal, logic level, voltage, data pattern, current, or quantity is present.
- two or more nodes may be realized by one physical element (and two or more signals can be multiplexed, modulated, or otherwise distinguished even though received or output at a common node).
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- High Energy & Nuclear Physics (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Junction Field-Effect Transistors (AREA)
Abstract
Description
- Embodiments of the subject matter described herein relate generally to gallium nitride (GaN) integrated circuits that include multiple transistors.
- A GaN high electron mobility transistor (HEMT) is a type of field effect transistor in which a heterojunction, rather than a doped region, provides the conductive channel of the transistor. In such a HEMT, the heterojunction (or the channel) exists in a contact region between two layers of semiconductor materials having different bandgaps. For example, in a gallium nitride (GaN)-based HEMT, a two-dimensional electron gas (2DEG) may be present within a contact region between a GaN substrate and a barrier layer (e.g., an aluminum GaN (AlGaN) layer). The 2DEG essentially is a concentration of electrons at the heterojunction that are free to move in two dimensions (i.e., along the heterojunction), but not in the third dimension (i.e., vertically through the device). Current associated with the 2DEG may flow between contacts positioned at spatially separated locations above the heterojunction. Although GaN-based HEMTs have been found to be particularly well suited for high power, high speed switching applications, GaN technologies do present some challenges to designers, when compared with more conventional semiconductor technologies (e.g., silicon-based technologies).
- A more complete understanding of the subject matter may be derived by referring to the detailed description and claims when considered in conjunction with the following figures, wherein like reference numbers refer to similar elements throughout the figures.
-
FIG. 1 is a cross-sectional, side view of a portion of a complementary GaN integrated circuit, in accordance with an example embodiment; -
FIGS. 2-6 illustrate cross-sectional, side views of a series of fabrication steps for producing the complementary GaN integrated circuit ofFIG. 1 , in accordance with an example embodiment; -
FIGS. 7-11 illustrate cross-sectional, side views of a series of fabrication steps for producing an embodiment of a complementary GaN integrated circuit, in accordance with another example embodiment; -
FIG. 12 illustrates the complementary GaN integrated circuit ofFIG. 1 with additional electrical connections and circuit components to provide a single-phase, half-bridge inverter, in accordance with an example embodiment; -
FIG. 13 is an equivalent schematic diagram of the single-phase, half-bridge inverter ofFIG. 12 ; -
FIG. 14 illustrates the complementary GaN integrated circuit ofFIG. 1 with additional electrical connections and circuit components to provide a push-pull output, in accordance with an example embodiment; -
FIG. 15 is an equivalent schematic diagram of the push-pull output ofFIG. 14 ; -
FIG. 16 illustrates the complementary GaN integrated circuit ofFIG. 1 with additional electrical connections and circuit components to provide a compound transistor, in accordance with an example embodiment; and -
FIG. 17 is an equivalent schematic diagram of the compound transistor ofFIG. 16 . - The following detailed description is merely illustrative in nature and is not intended to limit the embodiments of the subject matter or the application and uses of such embodiments. As used herein, the words “exemplary” and “example” mean “serving as an example, instance, or illustration.” Any implementation described herein as exemplary or an example is not necessarily to be construed as preferred or advantageous over other implementations. Furthermore, there is no intention to be bound by any expressed or implied theory presented in the preceding technical field, background, or the following detailed description.
-
FIG. 1 is a cross-sectional, side view of a portion of a complementary GaN integrated circuit (IC) 100, in accordance with an example embodiment. IC 100 includes a first GaNlayer 130, asecond layer 140, athird layer 150, and a plurality ofcontacts first transistor 110 of a first conductivity type (e.g., N-channel or N-type) in and on afirst region 132 of theGaN layer 130, and asecond transistor 120 of a second and different conductivity type (e.g., P-channel or P-type) in and on asecond region 134 of theGaN layer 130. Becausetransistors transistors transistors IC 100 also may be considered to be a “complementary IC” (i.e., a monolithic IC having transistors of different conductivity types). Additionally, since the base layer upon whichtransistors layer 130, IC 100 may be referred to herein as a “complementary GaN IC.” - A top portion of
GaN layer 130 may function as a channel layer fortransistor 110, as will be described in more detail below. GaNlayer 130 may have athickness 136 in a range of about 2.0 microns to about 10.0 microns, in an embodiment. Alternatively, GaNlayer 130 may be thicker or thinner. To enhance mechanical stability of the GaN IC 100, GaNlayer 130 may be formed using gallium nitride epitaxy on another base substrate (not shown inFIG. 1 ) (e.g., a bulk GaN substrate, a silicon substrate, a silicon carbide (SiC) substrate, a sapphire substrate, and so on). In other words, a base substrate that may be used to enable the epitaxial growth of thefirst GaN layer 130 can be formed from a material selected from GaN, silicon, SiC, or any other suitable material. In an alternate embodiment, GaNlayer 130 may include the base substrate, itself. Accordingly, the term “GaN layer,” as used herein, may refer to a GaN substrate or a GaN layer grown on a base substrate. According to an embodiment, GaNlayer 130 may be formed from GaN with no dopants or a very minimal amount of dopants. Alternatively, GaNlayer 130 may have a relatively small percentage of dopants for substrate tuning purposes. For example, GaNlayer 130 may include up to about 1.0 atomic percent of aluminum (Al), indium (In), or other elements. GaNlayer 130 may also include various dopant percentages, as well. -
Second layer 140, which may be considered an n-type donor supply layer, is formed over a top surface of GaNlayer 130.Second layer 140 may be formed, for example, from an alloy of the group-III nitrides, in an embodiment. For example,second layer 140 may be formed from a material selected from an AlGaN alloy, an InAlN alloy, an InGaN alloy, or another suitable alloy. According to a specific embodiment,second layer 140 may be formed from an AlGaN alloy having an atomic percentage of aluminum in a range of about 20 percent to about 30 percent. In alternate embodiments, the percentage of aluminum may be lower or higher. - GaN
layer 130 has a first bandgap, andsecond layer 140 has a second, relatively wider bandgap. For example, GaNlayer 130 may have a bandgap of about 3.4 electron volts (eV) (for unstrained GaN at 295 degrees Kelvin), andsecond layer 140 may have a bandgap of about 4.0 eV (for an unstrained barrier layer material). The bandgap of thesecond layer 140 may be lower or higher, in other embodiments. In any event, the bandgap of GaNlayer 130 and the bandgap ofsecond layer 140 are different from each other. Accordingly, formation ofsecond layer 140 overGaN layer 130 results in the formation of a two dimensional electron gas (2DEG) 122 (i.e., a concentration of highly mobile electrons) at a contact region betweenGaN layer 130 andsecond layer 140. As will be described in more detail later, the2DEG 122 is located in a region corresponding to a conductive channel oftransistor 110, and the2DEG 122 may provide a current that flows between current carryingelectrodes transistor 110. In the embodiment ofIC 100 illustrated inFIG. 1 , the2DEG 122 is present inregion 132 ofGaN layer 130, as it is important for the functioning of N-channel transistor 110, but the2DEG 122 has been suppressed inregion 134 of GaN layer 130 (i.e., underlying P-channel transistor 120). In an alternate embodiment, as will be explained in conjunction withFIGS. 7-11 , the 2DEG alternatively may be allowed to remain underlying the P-channel transistor. - According to an embodiment, a first portion of
second layer 140 overlying thefirst region 132 of GaNlayer 130 has afirst thickness 142, and a second portion ofsecond layer 140 overlying thesecond region 134 ofGaN layer 130 has asecond thickness 144 that is greater than thefirst thickness 142. For example, thefirst thickness 142 may be in a range of about 15 nanometers (nm) to about 30 nm, and thesecond thickness 144 may be in a range of about 40 nm to about 100 nm. In other embodiments, the first andsecond thicknesses -
Third layer 150 is formed over a top surface of the second portion of second layer 140 (i.e., over thesecond region 144 of GaN layer 130).Third layer 150 may be formed, for example, from a semiconductor material (e.g., GaN) doped with a p-type dopant (e.g., magnesium (Mg), carbon (C), and so on), in an embodiment. In a specific example embodiment, for example,third layer 150 may be formed from GaN doped with Mg, where the Mg doping concentration is in a range of about 1.0×1017 cm−3 to about 1.0×1020 cm−3. In alternate embodiments, the Mg doping concentration may be lower or higher.Third layer 150 has athickness 152 in a range of about 10 nm to about 30 nm, in an embodiment. Alternatively,third layer 150 may be thinner or thicker. -
Third layer 150 has a third bandgap that is different from the second bandgap ofsecond layer 140, in an embodiment. For example,third layer 150 may have a bandgap of about 3.5 eV (for an unstrained material). The bandgap of thethird layer 150 may be lower or higher, in other embodiments. In any event, the bandgap ofthird layer 150 and the bandgap ofsecond layer 140 are different from each other. Accordingly, formation ofthird layer 150 oversecond layer 140 results in the formation of a two dimensional hole gas (2DHG) 112 (i.e., a concentration of holes) at a contact region betweenthird layer 150 andsecond layer 140. As will be described in more detail later, the2DHG 112 is located in a region corresponding to a conductive channel oftransistor 120, and the2DHG 112 may enable a current to flow between current carryingelectrodes transistor 120. -
Transistor 110 may be considered an electron field effect transistor (e.g., a HEMT), and conversely,transistor 120 may be considered a hole field effect transistor.Transistor 110, as illustrated, is a “normally on” transistor, in that current may flow between current conductingcontacts 2DEG 122, and thus with conduction of current between current conductingcontacts contacts control contact 128, which is positioned between the current carryingcontacts 2DEG 122. Similarly,transistor 120, as illustrated, is a “normally on” transistor, in that current may flow between current conductingcontacts 2DHG 112, and thus with conduction of current between current conductingcontacts contacts control contact 118, which is positioned between the current carryingcontacts 2DHG 112. In alternate embodiments, the structure oftransistor 110 and/ortransistor 120 may be modified so that either or bothtransistors - Along with
transistors IC 100 may include any combination of additional active and/or passive devices, including any combination of N-channel transistors (e.g., transistors similar to transistor 110), P-channel transistors (e.g., transistors similar to transistor 120), diodes, resistors, capacitors, inductors, and so on, along with conductive interconnections between the various devices. In addition, althoughtransistors transistors transistors box 170. In various embodiments, the isolation structure may include an isolation mesa, an implant region or well, and/or a trench isolation structure. -
FIGS. 2-6 illustrate cross-sectional, side views of a series of fabrication steps for producing thecomplementary GaN IC 100 ofFIG. 1 , in accordance with an example embodiment. Referring first toFIG. 2 and step 200, the method includes forming afirst sub-layer 240 over a top surface of a first GaN layer 230 (e.g.,GaN layer 130,FIG. 1 ). According to an embodiment, thefirst sub-layer 240 is formed directly on the top surface ofGaN layer 230 by epitaxy. As discussed previously, theGaN layer 230 can also be an epitaxial grown layer on a base substrate as a GaN substrate, a silicon substrate, a SiC substrate, a sapphire substrate, and so on. Alternatively,GaN layer 230 itself may be a substrate. - In any event, the
first sub-layer 240 may have athickness 242 in a range of about 15 nm to about 30 nm, although thefirst sub-layer 240 may be thicker or thinner, as well. Thefirst sub-layer 240 may be formed, for example, from an alloy of the group-III nitrides, in an embodiment (e.g., an AlGaN alloy, an InGaN alloy, an InAlN alloy, or another suitable alloy). - According to an embodiment,
GaN layer 230 has a bandgap that is narrower than the bandgap of thefirst sub-layer 240. As discussed previously, this results in a2DEG 222 being formed in a contact region between theGaN layer 230 and thefirst sub-layer 240. - Referring now to
FIG. 3 and step 300, a patterned photoresist mask is applied to the top surface of thefirst sub-layer 240, so thatmask material 310 is present on thefirst sub-layer 240 over afirst region 332 ofGaN layer 230, and an opening in the mask material is present over asecond region 334 ofGaN layer 230, thus exposing a portion of thefirst sub-layer 240. An ion implementation process is then performed, in order to implantions 320 through thefirst sub-layer 240 to at least the depth of the2DEG 222. The ion implantation process results in the suppression of the2DEG 222 in thesecond region 334 ofGaN layer 230. Accordingly, this results in a modified2DEG 322 that is present in thefirst region 332 ofGaN layer 230, but that is suppressed in thesecond region 334 ofGaN layer 230. According to various embodiments, the parameters of the ion implementation process and theions 320 selected for the ion implementation process are such that the ion implementation process causes physical damage to the structure of the crystalline semiconductor materials. More specifically, the ion implementation process results in the formation of traps in the contact region between theGaN layer 230 and thefirst sub-layer 240 within thesecond region 334 of theGaN layer 230. - According to an embodiment, the
ions 320 for the ion implementation process are selected so as not to create a charge in thefirst sub-layer 240 or the contact region. For example, theions 320 may be selected from oxygen (O), argon (Ar), or other ions having non-charge-producing characteristics. Alternatively, theions 320 may include materials that may create a charge in thefirst sub-layer 240 and the contact region. For example, in alternate embodiments, theions 320 may be selected from magnesium (Mg), carbon (C), or other ions having charge-producing characteristics. - Referring now to
FIG. 4 and step 400, asecond sub-layer 442 is formed over the unmasked portion of the first sub-layer 240 (i.e., the portion of thefirst sub-layer 240 that is above thesecond region 334 of the GaN layer 230). Thesecond sub-layer 442 may be formed from the same material or from a different material as thefirst sub-layer 240. A boundary between the first andsecond sub-layers FIG. 4 . This line is not reproduced in subsequent figures, as no actual boundary may be present when the materials for the first andsecond sub-layers - According to an embodiment, the
second sub-layer 442 is formed directly on the top surface of thefirst sub-layer 240 by epitaxy. Thesecond sub-layer 442 may have athickness 446 in a range of about 25 nm to about 70 nm, so that the combinedthickness 444 of the first andsecond sub-layers second sub-layer 442 may be thicker or thinner, as well. Formation of thesecond sub-layer 442 results in a second layer 440 (e.g.,second layer 140,FIG. 1 ) having a variable thickness, which overlies thefirst GaN layer 230. More specifically, a first portion ofsecond layer 440 overlying thefirst region 332 ofGaN layer 230 has afirst thickness 242, and a second portion ofsecond layer 440 overlying thesecond region 334 ofGaN layer 230 has asecond thickness 444 that is greater than thefirst thickness 242. According to an embodiment, the selective epitaxy that results in the formation ofsecond layer 440 can be performed using amask material 310 such as silicon dioxide, silicon nitride or another suitable material which: 1) can be easily removed at a later fabrication step by selective wet or dry etching; 2) can withstand epitaxy temperature growth; and 3) does not allow the occurrence of epitaxy on its top surface. - Referring now to
FIG. 5 and step 500, athird layer 550 is formed over a top surface of second layer 440 (i.e., over the second region 344 of GaN layer 230). According to an embodiment,third layer 550 is formed by epitaxy directly on the top surface of thesecond layer 440. Withmask material 310 still in place,third layer 550 is present only over thesecond region 334 of theGaN layer 230, and not over thefirst region 332 ofGaN layer 230.Third layer 550 has athickness 552 in a range of about 10 nm to about 30 nm, in an embodiment. Alternatively,third layer 550 may be thinner or thicker. - As discussed previously,
third layer 550 may be formed, for example, from a semiconductor material (e.g., GaN) doped with a p-type dopant, in an embodiment. As also discussed previously,third layer 550 has a third bandgap that is different from the second bandgap ofsecond layer 440. Accordingly, formation ofthird layer 550 oversecond layer 440 results in the formation of a2DHG 512 in a contact region betweenthird layer 550 andsecond layer 440. - Referring now to
FIG. 6 and step 600, themask material 310 may be removed, and a plurality ofconductive contacts third layer 550 andsecond layer 240, respectively. More specifically, to form a first, N-channel transistor 610, current conductingcontacts 2DEG 322 on a portion ofsecond layer 240 that overlies thefirst region 332 ofGaN layer 230, and achannel control contact 628 is formed between thecurrent conducting contacts first transistor 610 thus includes the portion ofsecond layer 440 overlying thefirst region 332, the2DEG 322, the current carryingcontacts channel control contact 628. Similarly, to form a second, P-channel transistor 620, current conductingcontacts 2DHG 512 onthird layer 550, and achannel control contact 618 is formed between thecurrent conducting contacts second transistor 620 thus includes thethird layer 550, the portion ofsecond layer 440 overlying thesecond region 334, the2DHG 512, the current carryingcontacts channel control contact 618. As will be discussed in conjunction withFIGS. 12-17 , various additional circuit elements (e.g., conductive lines and vias, and various active and passive devices) may then be electrically coupled to the first andsecond transistors -
FIGS. 2-6 illustrate a method of fabricating a complementary GaN IC (e.g.,IC 100,FIG. 1 ) in which two epitaxial processes are used to form the second layer (e.g.,second layer FIGS. 1 , 4). In an alternate embodiment, which will be described in conjunction withFIGS. 7-11 , a single epitaxial process followed by a selective etching process may be used to form the second layer (e.g.,second layer 1040,FIG. 10 ). - More specifically,
FIGS. 7-11 illustrate cross-sectional, side views of a series of fabrication steps for producing an embodiment of a complementary GaN IC (e.g.,GaN IC 1105,FIG. 11 ), in accordance with another example embodiment. Referring first toFIG. 7 and step 700, the method includes forming a relatively thicksecond layer 740 over a top surface of a first GaN layer 730 (e.g.,GaN layer 130,FIG. 1 ). According to an embodiment, thesecond layer 740 is formed directly on the top surface ofGaN layer 730 by epitaxy. As discussed previously, theGaN layer 730 can also be an epitaxial grown layer on a base substrate as a GaN substrate, a silicon substrate, a SiC substrate, a sapphire substrate, and so on. Alternatively,GaN layer 730 itself may be a substrate. In any event, thesecond layer 740 may have athickness 742 in a range of about 40 nm to about 100 nm, although thesecond layer 740 may be thicker or thinner, as well. Thesecond layer 740 may be formed, for example, from an alloy of the group-III nitrides, in an embodiment (e.g., an AlGaN alloy, an InGaN alloy, InAlN alloy or another suitable alloy). - As with the previously described embodiments,
GaN layer 730 may have a bandgap of about 3.5 eV, andsecond layer 740 has a relatively wider bandgap. Accordingly, this results in a2DEG 722 being formed in a contact region between theGaN layer 730 and thesecond layer 740. - Referring now to
FIG. 8 and step 800, athird layer 850 is formed over a top surface ofsecond layer 740. According to an embodiment,third layer 850 is formed by epitaxy directly on the top surface of thesecond layer 740.Third layer 850 has athickness 852 in a range of about 10 nm to about 30 nm, in an embodiment. Alternatively,third layer 850 may be thinner or thicker. - As discussed previously,
third layer 850 may be formed, for example, from a semiconductor material (e.g., GaN) doped with a p-type dopant, in an embodiment. As also discussed previously,third layer 850 has a third bandgap that is different from the second bandgap ofsecond layer 740. Accordingly, formation ofthird layer 850 oversecond layer 740 results in the formation of a2DHG 812 in a contact region betweenthird layer 850 andsecond layer 740. - Referring now to
FIG. 9 and step 900, a patterned etch mask is applied to the top surface of thethird layer 850, so thatmask material 910 is present on thethird layer 850 over asecond region 934 ofGaN layer 730, and an opening in the mask material is present over afirst region 932 ofGaN layer 730, thus exposing a portion of thethird layer 850. A selective etch process is then performed using an etchant that is selective to the material of thethird layer 850 and thesecond layer 740. The etch process is terminated before thesecond layer 740 is etched through entirely. - Referring to
FIG. 10 andstep 1000, with themask material 910 removed, the etching process yields a modifiedsecond layer 1040 that includes afirst portion 1044 having theoriginal thickness 742, and asecond portion 1044 having asecond thickness 1046. According to an embodiment, thesecond thickness 1046 is in a range of about 15 nm to about 30 nm, although thesecond thickness 1046 may be larger or smaller, as well. In addition, the etching process yields a modifiedthird layer 1050 and a modified2DHG 1012 that are present only over thesecond region 934 of theGaN substrate 730, and not over thefirst region 932 of theGaN substrate 730. - Referring now to
FIG. 11 andstep 1100, a plurality ofconductive contacts third layer 1050 andsecond layer 1040, respectively. More specifically, to form a first, N-channel transistor 1110,current conducting contacts 2DEG 722 on a portion ofsecond layer 1040 that overlies thefirst region 932 ofGaN substrate 730, and achannel control contact 1128 is formed between thecurrent conducting contacts first transistor 1110 thus includes the portion ofsecond layer 1040 overlying thefirst region 932, the2DEG 722, thecurrent carrying contacts channel control contact 1128. Similarly, to form a second, P-channel transistor 1120,current conducting contacts 2DHG 1012 onthird layer 1050, and achannel control contact 1118 is formed between thecurrent conducting contacts second transistor 1120 thus includes thethird layer 1050, the portion ofsecond layer 1040 overlying thesecond region 934, the2DHG 1012, thecurrent carrying contacts channel control contact 1118. The portion of the2DEG 722 within thesecond region 934 of theGaN substrate 730 is not considered to form a portion of thesecond transistor 1120. In any event, the first andsecond transistors combination GaN IC 1105. Again, as will be discussed in conjunction withFIGS. 12-17 , various additional circuit elements may then be electrically coupled to the first andsecond transistors FIGS. 12-17 illustrate embodiments of circuits that utilize the complementary GaN IC embodiment ofFIG. 1 , it should be understood that the circuit embodiments ofFIGS. 12-17 also could utilize the complementary GaN IC embodiment ofFIG. 11 . -
FIG. 12 illustrates thecomplementary GaN IC 100 ofFIG. 1 with additional electrical connections and circuit components to provide a single-phase, half-bridge, voltage source inverter 1200 (i.e., a DC to AC converter), in accordance with an example embodiment, andFIG. 13 is an equivalent schematic diagram 1300 of the single-phase, half-bridge inverter 1200 ofFIG. 12 . Essentially,inverter -
Inverter complementary transistors diodes FIGS. 12 and 13 . In addition, according to an embodiment,inverter capacitors 1350, 1352 (not illustrated inFIG. 12 ), which may function to reduce low-order current harmonics from being injected back into a voltage source 1360 (not illustrated inFIG. 12 ). Thediodes capacitors transistors diodes capacitors - As mentioned above,
inverter bridge inverter FIGS. 12 and 13 ,inverter inverter first transistor first diode inverter second transistor second diode first diode contact 124 of thefirst transistor first diode contact 126 of thefirst transistor second diode contact 114 of thesecond transistor second diode contact 116 of thesecond transistor -
Inverter positive input terminal negative input terminal transistor control terminal transistor control terminal output terminal positive input terminal terminal 124 of thefirst transistor voltage source 1360. Thenegative input terminal terminal 116 of thesecond transistor voltage source 1360. - The first
transistor control terminal channel control contact 128 of thefirst transistor transistor control terminal transistor control terminal channel control contact 118 of thesecond transistor transistor control terminal transistors - The AC output signal is produced at
output terminal contact 126 of thefirst transistor contact 114 of thesecond transistor output terminal load 1390, not illustrated inFIG. 12 ). -
FIG. 14 illustrates the complementary GaN IC ofFIG. 1 with additional electrical connections and circuit components to provide a push-pull output 1400, in accordance with an example embodiment, andFIG. 15 is an equivalent schematic diagram 1500 of the push-pull output 1400 ofFIG. 14 . Push-pull output load 1540, not illustrated inFIG. 14 ). - Push-
pull output complementary transistors comparator FIGS. 14 and 15 . Thecomparator transistors comparator - Push-
pull output power supply terminal power supply terminal input terminal output terminal input terminal comparator comparator output terminal power supply terminal terminal 124 of thefirst transistor power supply terminal terminal 116 of thesecond transistor terminal 126 of thefirst transistor terminal 114 of thesecond transistor output terminal comparator - During operation, a reference voltage is provided to the
input terminal 1454, 1554 (and thus to the first input terminal of thecomparator 1430, 1530). Thecomparator output terminal transistors first transistor second transistor first transistor second transistor first transistor load 1540 from a power supply (not illustrated). Conversely, when thesecond transistor first transistor second transistor -
FIG. 16 illustrates the complementary GaN IC ofFIG. 1 with additional electrical connections and circuit components to provide a compound transistor 1600 (also known as a Sziklai pair), in accordance with an example embodiment, andFIG. 17 is an equivalent schematic diagram 1700 of thecompound transistor 1600 ofFIG. 16 . -
Compound transistor complementary transistors FIGS. 16 and 17 .Compound transistor input terminal source terminal drain terminal input terminal channel control contact 128 of thefirst transistor terminal 124 of thefirst transistor channel control contact 118 of thesecond transistor terminal 114 of thesecond transistor 120 is coupled to thesource terminal terminals second transistors drain terminal - Besides the above examples of circuits in which the various complementary GaN IC embodiments may be implemented, the various complementary GaN embodiments may be implemented in a variety of other types of circuits. Such circuits include, but are not limited to, AC to DC converters (rectifiers), DC to DC converters, AC to AC converters, Darlington pairs, and various other types of circuits. Accordingly, the examples given above are not intended to be limiting.
- An embodiment of a monolithic integrated circuit includes a GaN layer, a second layer, and a third layer. The GaN layer has a top surface and a first bandgap. The second layer is formed over the top surface of the GaN layer and has a first portion and a second portion. The second layer has a second bandgap that is different from the first bandgap, resulting in a 2DEG in a contact region between the GaN layer and the second layer. The first portion of the second layer is formed over a first region of the GaN layer, and the second portion of the second layer is formed over a second region of the GaN layer. The third layer is formed over the second portion of the second layer. The third layer has a third bandgap that is different from the second bandgap, resulting in a 2DHG in a contact region between the second layer and the third layer.
- An embodiment of an electronic circuit includes a monolithic integrated circuit that includes a GaN layer, a first transistor, and a second transistor. The GaN layer has a top surface and a first bandgap. The first transistor is of a first conductivity type, and is formed over a first region of the top surface of the GaN layer. The first transistor includes a first portion of a second layer, first and second current carrying contacts, and a first channel control contact. The second layer has a second bandgap that is different from the first bandgap, resulting in a 2DEG in a contact region between the GaN layer and the first portion of the second layer. The first and second current carrying contacts are formed over the first portion of the second layer and the first region of the top surface of the GaN layer. The first channel control contact is formed over the first portion of the second layer and the first region of the top surface of the GaN layer and between the first and second current carrying contacts. The second transistor is of a second conductivity type, and is formed over a second region of the top surface of the GaN layer. The second transistor includes a second portion of the second layer, a third layer formed over the second portion of the second layer, third and fourth current carrying contacts, and a second channel control contact. The third layer has a third bandgap that is different from the second bandgap, resulting in a 2DHG in a contact region between the second layer and the third layer. The third and fourth current carrying contacts are formed over the third layer, the second portion of the second layer, and the second region of the top surface of the GaN layer. The second channel control contact is formed over the third layer, the second portion of the second layer, and the second region of the top surface of the GaN layer and between the third and fourth current carrying contacts.
- An embodiment of a method of fabricating a monolithic integrated circuit includes providing a first GaN layer, which has a first bandgap, and forming a second layer over a top surface of the GaN layer, where the second layer has a second bandgap that is different from the first bandgap, resulting in a 2DEG in a contact region between the GaN layer and the second layer. The second layer has a first portion formed over a first region of the top surface of the GaN layer, and a second portion formed over a second region of the top surface of the GaN layer. The method also includes forming a third layer over the second portion of the second layer, where the third layer has a third bandgap that is different from the second bandgap, resulting in a 2DHG in a contact region between the second layer and the third layer.
- For the sake of brevity, conventional semiconductor fabrication techniques may not be described in detail herein. In addition, certain terminology may also be used herein for the purpose of reference only, and thus are not intended to be limiting, and the terms “first”, “second” and other such numerical terms referring to structures do not imply a sequence or order unless clearly indicated by the context.
- As used herein, a “node” means any internal or external reference point, connection point, junction, signal line, conductive element, or the like, at which a given signal, logic level, voltage, data pattern, current, or quantity is present. Furthermore, two or more nodes may be realized by one physical element (and two or more signals can be multiplexed, modulated, or otherwise distinguished even though received or output at a common node).
- The foregoing description refers to elements or nodes or features being “connected” or “coupled” together. As used herein, unless expressly stated otherwise, “connected” means that one element is directly joined to (or directly communicates with) another element, and not necessarily mechanically. Likewise, unless expressly stated otherwise, “coupled” means that one element is directly or indirectly joined to (or directly or indirectly communicates with) another element, and not necessarily mechanically. Thus, although the schematic shown in the figures depict one exemplary arrangement of elements, additional intervening elements, devices, features, or components may be present in an embodiment of the depicted subject matter.
- While at least one exemplary embodiment has been presented in the foregoing detailed description, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or embodiments described herein are not intended to limit the scope, applicability, or configuration of the claimed subject matter in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing the described embodiment or embodiments. It should be understood that various changes can be made in the function and arrangement of elements without departing from the scope defined by the claims, which includes known equivalents and foreseeable equivalents at the time of filing this patent application.
Claims (20)
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/964,778 US20150041820A1 (en) | 2013-08-12 | 2013-08-12 | Complementary gallium nitride integrated circuits and methods of their fabrication |
JP2014149403A JP6433050B2 (en) | 2013-08-12 | 2014-07-23 | Complementary gallium nitride integrated circuits and their fabrication methods |
EP14179991.6A EP2838113B1 (en) | 2013-08-12 | 2014-08-06 | Complementary gallium nitride integrated circuits and methods of their fabrication |
CN201410394664.0A CN104377201B (en) | 2013-08-12 | 2014-08-12 | Complementary gallium nitride integrated circuit and preparation method thereof |
US15/251,114 US9978852B2 (en) | 2013-08-12 | 2016-08-30 | Methods of fabricating complementary gallium nitride integrated circuits |
US15/985,629 US10199477B2 (en) | 2013-08-12 | 2018-05-21 | Complementary gallium nitride integrated circuits |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/964,778 US20150041820A1 (en) | 2013-08-12 | 2013-08-12 | Complementary gallium nitride integrated circuits and methods of their fabrication |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP14179991.6A Previously-Filed-Application EP2838113B1 (en) | 2013-08-12 | 2014-08-06 | Complementary gallium nitride integrated circuits and methods of their fabrication |
US15/251,114 Division US9978852B2 (en) | 2013-08-12 | 2016-08-30 | Methods of fabricating complementary gallium nitride integrated circuits |
Publications (1)
Publication Number | Publication Date |
---|---|
US20150041820A1 true US20150041820A1 (en) | 2015-02-12 |
Family
ID=51454530
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/964,778 Abandoned US20150041820A1 (en) | 2013-08-12 | 2013-08-12 | Complementary gallium nitride integrated circuits and methods of their fabrication |
US15/251,114 Expired - Fee Related US9978852B2 (en) | 2013-08-12 | 2016-08-30 | Methods of fabricating complementary gallium nitride integrated circuits |
US15/985,629 Active US10199477B2 (en) | 2013-08-12 | 2018-05-21 | Complementary gallium nitride integrated circuits |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/251,114 Expired - Fee Related US9978852B2 (en) | 2013-08-12 | 2016-08-30 | Methods of fabricating complementary gallium nitride integrated circuits |
US15/985,629 Active US10199477B2 (en) | 2013-08-12 | 2018-05-21 | Complementary gallium nitride integrated circuits |
Country Status (4)
Country | Link |
---|---|
US (3) | US20150041820A1 (en) |
EP (1) | EP2838113B1 (en) |
JP (1) | JP6433050B2 (en) |
CN (1) | CN104377201B (en) |
Cited By (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9559012B1 (en) * | 2013-09-30 | 2017-01-31 | Hrl Laboratories, Llc | Gallium nitride complementary transistors |
US20170148906A1 (en) * | 2015-11-24 | 2017-05-25 | Stmicroelectronics S.R.L. | Normally-off transistor with reduced on-state resistance and manufacturing method |
WO2017095400A1 (en) * | 2015-12-02 | 2017-06-08 | Intel Corporation | Techniques for co-integrating transition metal dichalcogenide (tmdc)-based and iii-n semiconductor-based transistor devices |
KR20170084044A (en) * | 2014-11-18 | 2017-07-19 | 인텔 코포레이션 | Cmos circuits using n-channel and p-channel gallium nitride transistors |
US20180012986A1 (en) * | 2016-07-08 | 2018-01-11 | Qorvo Us, Inc. | Semiconductor device with vertically integrated phemts |
US10256332B1 (en) * | 2017-10-27 | 2019-04-09 | Vanguard International Semiconductor Corporation | High hole mobility transistor |
US10388777B2 (en) | 2015-06-26 | 2019-08-20 | Intel Corporation | Heteroepitaxial structures with high temperature stable substrate interface material |
US10658471B2 (en) | 2015-12-24 | 2020-05-19 | Intel Corporation | Transition metal dichalcogenides (TMDCS) over III-nitride heteroepitaxial layers |
US10665708B2 (en) | 2015-05-19 | 2020-05-26 | Intel Corporation | Semiconductor devices with raised doped crystalline structures |
US10756183B2 (en) | 2014-12-18 | 2020-08-25 | Intel Corporation | N-channel gallium nitride transistors |
US10930500B2 (en) | 2014-09-18 | 2021-02-23 | Intel Corporation | Wurtzite heteroepitaxial structures with inclined sidewall facets for defect propagation control in silicon CMOS-compatible semiconductor devices |
US20210305374A1 (en) * | 2020-03-26 | 2021-09-30 | Mitsubishi Electric Research Laboratories, Inc. | 2-Dimensional Electron Gas and 2-Dimensional Hole Gas Junction Based Semiconductor Device |
US20210343703A1 (en) * | 2020-05-04 | 2021-11-04 | Massachusetts Institute Of Technology | Semiconductor device with linear parasitic capacitance |
US11177376B2 (en) | 2014-09-25 | 2021-11-16 | Intel Corporation | III-N epitaxial device structures on free standing silicon mesas |
US11233053B2 (en) | 2017-09-29 | 2022-01-25 | Intel Corporation | Group III-nitride (III-N) devices with reduced contact resistance and their methods of fabrication |
US11522077B2 (en) * | 2020-05-27 | 2022-12-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integration of p-channel and n-channel E-FET III-V devices with optimization of device performance |
US11923716B2 (en) | 2019-09-13 | 2024-03-05 | Milwaukee Electric Tool Corporation | Power converters with wide bandgap semiconductors |
US12125888B2 (en) | 2017-09-29 | 2024-10-22 | Intel Corporation | Group III-nitride (III-N) devices with reduced contact resistance and their methods of fabrication |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN107516667A (en) * | 2017-08-24 | 2017-12-26 | 北京华进创威电子有限公司 | A kind of the GaN HEMT structure cells and device of more Two-dimensional electron gas channels |
US10573516B2 (en) | 2017-12-06 | 2020-02-25 | QROMIS, Inc. | Methods for integrated devices on an engineered substrate |
CN109950310B (en) * | 2017-12-20 | 2022-04-29 | 世界先进积体电路股份有限公司 | Semiconductor structure and manufacturing method thereof |
WO2020031636A1 (en) * | 2018-08-09 | 2020-02-13 | ソニーセミコンダクタソリューションズ株式会社 | Semiconductor device and method of manufacturing semiconductor device |
CN113571515B (en) * | 2020-04-29 | 2024-04-09 | 广东致能科技有限公司 | Driving circuit, driving IC and driving system |
CN113571516B (en) * | 2020-04-29 | 2024-02-06 | 广东致能科技有限公司 | III-nitride semiconductor integrated circuit structure, manufacturing method and application thereof |
CN113035934B (en) * | 2021-03-12 | 2022-07-05 | 浙江集迈科微电子有限公司 | GaN-based HEMT device and preparation method thereof |
US12106960B2 (en) | 2021-10-18 | 2024-10-01 | Analog Devices, Inc. | Electric field management in semiconductor devices |
WO2024034007A1 (en) * | 2022-08-09 | 2024-02-15 | 国立大学法人東北大学 | Semiconductor device and production method therefor |
CN116936645B (en) * | 2023-09-15 | 2024-01-30 | 河源市众拓光电科技有限公司 | P-channel Schottky barrier diode and manufacturing method thereof |
Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5847419A (en) * | 1996-09-17 | 1998-12-08 | Kabushiki Kaisha Toshiba | Si-SiGe semiconductor device and method of fabricating the same |
US7098146B2 (en) * | 2001-12-25 | 2006-08-29 | Kabushiki Kaisha Toshiba | Semiconductor device having patterned SOI structure and method for fabricating the same |
US20060244065A1 (en) * | 2003-08-28 | 2006-11-02 | Takashi Yamada | Semiconductor device and manufacturing method thereof |
US20070018198A1 (en) * | 2005-07-20 | 2007-01-25 | Brandes George R | High electron mobility electronic device structures comprising native substrates and methods for making the same |
US20090121775A1 (en) * | 2005-07-08 | 2009-05-14 | Daisuke Ueda | Transistor and method for operating the same |
US20100123133A1 (en) * | 2008-11-20 | 2010-05-20 | Joerg Wunderlich | Spin-polarised charge-carrier device |
US20100187569A1 (en) * | 2007-07-09 | 2010-07-29 | Freescale Semiconductor, Inc. | Hetero-structure field effect transistor, integrated circuit including a hetero-structure field effect transistor and method for manufacturing a hetero-structure field effect transistor |
US20110275173A1 (en) * | 2010-05-04 | 2011-11-10 | Varian Semiconductor Equipment Associates, Inc. | Isolation by implantation in led array manufacturing |
US20120007145A1 (en) * | 2010-07-07 | 2012-01-12 | Globalfoundries Inc. | Asymmetric channel mosfet |
US20130043485A1 (en) * | 2011-08-16 | 2013-02-21 | Advanced Power Device Research Association | GaN-BASED SEMICONDUCTOR DEVICE |
US20140034962A1 (en) * | 2012-02-28 | 2014-02-06 | Infineon Technologies Austria Ag | Normally-Off Compound Semiconductor Tunnel Transistor with a Plurality of Charge Carrier Gases |
US20140091311A1 (en) * | 2012-09-28 | 2014-04-03 | Samsung Electronics Co., Ltd. | Nitride semiconductor based power converting device |
US20140091310A1 (en) * | 2012-09-28 | 2014-04-03 | Samsung Electronics Co., Ltd. | Semiconductor device using 2-dimensional electron gas and 2-dimensional hole gas and method of manufacturing the semiconductor device |
US20140248846A1 (en) * | 2011-01-31 | 2014-09-04 | Masayo Horie | Terrestrial broadcast wave reception-use antenna device and component of same |
US20140264380A1 (en) * | 2013-03-15 | 2014-09-18 | The Government Of The United States Of America, As Represented By The Secretary Of The Navy | Complementary Field Effect Transistors Using Gallium Polar and Nitrogen Polar III-Nitride Material |
US20140374765A1 (en) * | 2013-06-19 | 2014-12-25 | Infineon Technologies Austria Ag | Gate Stack for Normally-Off Compound Semiconductor Transistor |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5250826A (en) * | 1992-09-23 | 1993-10-05 | Rockwell International Corporation | Planar HBT-FET Device |
JPH06314668A (en) * | 1993-04-30 | 1994-11-08 | Fujitsu Ltd | Method and apparatus for plasma etching |
JPH07254824A (en) * | 1994-03-14 | 1995-10-03 | Kenwood Corp | Amplifier |
US5479033A (en) * | 1994-05-27 | 1995-12-26 | Sandia Corporation | Complementary junction heterostructure field-effect transistor |
US5818078A (en) * | 1994-08-29 | 1998-10-06 | Fujitsu Limited | Semiconductor device having a regrowth crystal region |
JP2001186780A (en) * | 1999-12-27 | 2001-07-06 | Fuji Electric Co Ltd | Power-supply unit |
JP2010103478A (en) * | 2008-09-25 | 2010-05-06 | Panasonic Corp | Nitride semiconductor device and method for manufacturing the same |
JP5678485B2 (en) * | 2009-08-03 | 2015-03-04 | ソニー株式会社 | Semiconductor device |
JP2011082331A (en) * | 2009-10-07 | 2011-04-21 | National Institute Of Advanced Industrial Science & Technology | Semiconductor element |
GB2482308A (en) * | 2010-07-28 | 2012-02-01 | Univ Sheffield | Super junction silicon devices |
US8470652B1 (en) * | 2011-05-11 | 2013-06-25 | Hrl Laboratories, Llc | Monolithic integration of group III nitride enhancement layers |
WO2013084020A1 (en) | 2011-12-09 | 2013-06-13 | Freescale Semiconductor, Inc. | Normally-off high electron mobility transistor and integrated circuit |
JP5607096B2 (en) * | 2012-03-23 | 2014-10-15 | 株式会社東芝 | Nitride semiconductor device |
JP5991018B2 (en) * | 2012-05-16 | 2016-09-14 | ソニー株式会社 | Semiconductor device |
KR101744960B1 (en) * | 2012-06-20 | 2017-06-09 | 고쿠리츠겐큐가이하츠호진 산교기쥬츠소고겐큐쇼 | Semiconductor device |
EP3221886A4 (en) * | 2014-11-18 | 2018-07-11 | Intel Corporation | Cmos circuits using n-channel and p-channel gallium nitride transistors |
US9876102B2 (en) * | 2015-07-17 | 2018-01-23 | Mitsubishi Electric Research Laboratories, Inc. | Semiconductor device with multiple carrier channels |
-
2013
- 2013-08-12 US US13/964,778 patent/US20150041820A1/en not_active Abandoned
-
2014
- 2014-07-23 JP JP2014149403A patent/JP6433050B2/en not_active Expired - Fee Related
- 2014-08-06 EP EP14179991.6A patent/EP2838113B1/en active Active
- 2014-08-12 CN CN201410394664.0A patent/CN104377201B/en not_active Expired - Fee Related
-
2016
- 2016-08-30 US US15/251,114 patent/US9978852B2/en not_active Expired - Fee Related
-
2018
- 2018-05-21 US US15/985,629 patent/US10199477B2/en active Active
Patent Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5847419A (en) * | 1996-09-17 | 1998-12-08 | Kabushiki Kaisha Toshiba | Si-SiGe semiconductor device and method of fabricating the same |
US7098146B2 (en) * | 2001-12-25 | 2006-08-29 | Kabushiki Kaisha Toshiba | Semiconductor device having patterned SOI structure and method for fabricating the same |
US20060244065A1 (en) * | 2003-08-28 | 2006-11-02 | Takashi Yamada | Semiconductor device and manufacturing method thereof |
US20090121775A1 (en) * | 2005-07-08 | 2009-05-14 | Daisuke Ueda | Transistor and method for operating the same |
US20070018198A1 (en) * | 2005-07-20 | 2007-01-25 | Brandes George R | High electron mobility electronic device structures comprising native substrates and methods for making the same |
US20100187569A1 (en) * | 2007-07-09 | 2010-07-29 | Freescale Semiconductor, Inc. | Hetero-structure field effect transistor, integrated circuit including a hetero-structure field effect transistor and method for manufacturing a hetero-structure field effect transistor |
US20100123133A1 (en) * | 2008-11-20 | 2010-05-20 | Joerg Wunderlich | Spin-polarised charge-carrier device |
US20110275173A1 (en) * | 2010-05-04 | 2011-11-10 | Varian Semiconductor Equipment Associates, Inc. | Isolation by implantation in led array manufacturing |
US20120007145A1 (en) * | 2010-07-07 | 2012-01-12 | Globalfoundries Inc. | Asymmetric channel mosfet |
US20140248846A1 (en) * | 2011-01-31 | 2014-09-04 | Masayo Horie | Terrestrial broadcast wave reception-use antenna device and component of same |
US20130043485A1 (en) * | 2011-08-16 | 2013-02-21 | Advanced Power Device Research Association | GaN-BASED SEMICONDUCTOR DEVICE |
US20140034962A1 (en) * | 2012-02-28 | 2014-02-06 | Infineon Technologies Austria Ag | Normally-Off Compound Semiconductor Tunnel Transistor with a Plurality of Charge Carrier Gases |
US20140091311A1 (en) * | 2012-09-28 | 2014-04-03 | Samsung Electronics Co., Ltd. | Nitride semiconductor based power converting device |
US20140091310A1 (en) * | 2012-09-28 | 2014-04-03 | Samsung Electronics Co., Ltd. | Semiconductor device using 2-dimensional electron gas and 2-dimensional hole gas and method of manufacturing the semiconductor device |
US20140264380A1 (en) * | 2013-03-15 | 2014-09-18 | The Government Of The United States Of America, As Represented By The Secretary Of The Navy | Complementary Field Effect Transistors Using Gallium Polar and Nitrogen Polar III-Nitride Material |
US20140374765A1 (en) * | 2013-06-19 | 2014-12-25 | Infineon Technologies Austria Ag | Gate Stack for Normally-Off Compound Semiconductor Transistor |
Cited By (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9559012B1 (en) * | 2013-09-30 | 2017-01-31 | Hrl Laboratories, Llc | Gallium nitride complementary transistors |
US10930500B2 (en) | 2014-09-18 | 2021-02-23 | Intel Corporation | Wurtzite heteroepitaxial structures with inclined sidewall facets for defect propagation control in silicon CMOS-compatible semiconductor devices |
US11177376B2 (en) | 2014-09-25 | 2021-11-16 | Intel Corporation | III-N epitaxial device structures on free standing silicon mesas |
US10573647B2 (en) * | 2014-11-18 | 2020-02-25 | Intel Corporation | CMOS circuits using n-channel and p-channel gallium nitride transistors |
KR102333752B1 (en) * | 2014-11-18 | 2021-12-01 | 인텔 코포레이션 | Cmos circuits using n-channel and p-channel gallium nitride transistors |
KR20170084044A (en) * | 2014-11-18 | 2017-07-19 | 인텔 코포레이션 | Cmos circuits using n-channel and p-channel gallium nitride transistors |
US20170243866A1 (en) * | 2014-11-18 | 2017-08-24 | Intel Corporation | Cmos circuits using n-channel and p-channel gallium nitride transistors |
US10756183B2 (en) | 2014-12-18 | 2020-08-25 | Intel Corporation | N-channel gallium nitride transistors |
US10665708B2 (en) | 2015-05-19 | 2020-05-26 | Intel Corporation | Semiconductor devices with raised doped crystalline structures |
US10388777B2 (en) | 2015-06-26 | 2019-08-20 | Intel Corporation | Heteroepitaxial structures with high temperature stable substrate interface material |
US11222969B2 (en) | 2015-11-24 | 2022-01-11 | Stmicroelectronics S.R.L. | Normally-off transistor with reduced on-state resistance and manufacturing method |
US20170148906A1 (en) * | 2015-11-24 | 2017-05-25 | Stmicroelectronics S.R.L. | Normally-off transistor with reduced on-state resistance and manufacturing method |
US10665707B2 (en) | 2015-12-02 | 2020-05-26 | Intel Corporation | Techniques for co-integrating transition metal dichalcogenide (TMDC)-based and III-N semiconductor-based transistor devices |
WO2017095400A1 (en) * | 2015-12-02 | 2017-06-08 | Intel Corporation | Techniques for co-integrating transition metal dichalcogenide (tmdc)-based and iii-n semiconductor-based transistor devices |
US10658471B2 (en) | 2015-12-24 | 2020-05-19 | Intel Corporation | Transition metal dichalcogenides (TMDCS) over III-nitride heteroepitaxial layers |
US9923088B2 (en) * | 2016-07-08 | 2018-03-20 | Qorvo Us, Inc. | Semiconductor device with vertically integrated pHEMTs |
US20180012986A1 (en) * | 2016-07-08 | 2018-01-11 | Qorvo Us, Inc. | Semiconductor device with vertically integrated phemts |
US11233053B2 (en) | 2017-09-29 | 2022-01-25 | Intel Corporation | Group III-nitride (III-N) devices with reduced contact resistance and their methods of fabrication |
US11728346B2 (en) | 2017-09-29 | 2023-08-15 | Intel Corporation | Group III-nitride (III-N) devices with reduced contact resistance and their methods of fabrication |
US12125888B2 (en) | 2017-09-29 | 2024-10-22 | Intel Corporation | Group III-nitride (III-N) devices with reduced contact resistance and their methods of fabrication |
US10256332B1 (en) * | 2017-10-27 | 2019-04-09 | Vanguard International Semiconductor Corporation | High hole mobility transistor |
US11923716B2 (en) | 2019-09-13 | 2024-03-05 | Milwaukee Electric Tool Corporation | Power converters with wide bandgap semiconductors |
US11152471B1 (en) * | 2020-03-26 | 2021-10-19 | Mitsubishi Electric Research Laboratories, Inc. | 2-dimensional electron gas and 2-dimensional hole gas junction based semiconductor device |
US20210305374A1 (en) * | 2020-03-26 | 2021-09-30 | Mitsubishi Electric Research Laboratories, Inc. | 2-Dimensional Electron Gas and 2-Dimensional Hole Gas Junction Based Semiconductor Device |
US20210343703A1 (en) * | 2020-05-04 | 2021-11-04 | Massachusetts Institute Of Technology | Semiconductor device with linear parasitic capacitance |
US12113061B2 (en) * | 2020-05-04 | 2024-10-08 | Massachusetts Institute Of Technology | Semiconductor device with linear capacitance |
US11522077B2 (en) * | 2020-05-27 | 2022-12-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integration of p-channel and n-channel E-FET III-V devices with optimization of device performance |
US11824109B2 (en) | 2020-05-27 | 2023-11-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integration of p-channel and n-channel E-FET III-V devices with optimization of device performance |
Also Published As
Publication number | Publication date |
---|---|
CN104377201A (en) | 2015-02-25 |
CN104377201B (en) | 2019-08-16 |
EP2838113A1 (en) | 2015-02-18 |
JP6433050B2 (en) | 2018-12-05 |
US9978852B2 (en) | 2018-05-22 |
EP2838113B1 (en) | 2020-03-18 |
JP2015037190A (en) | 2015-02-23 |
US20180277651A1 (en) | 2018-09-27 |
US10199477B2 (en) | 2019-02-05 |
US20160372575A1 (en) | 2016-12-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10199477B2 (en) | Complementary gallium nitride integrated circuits | |
US9171937B2 (en) | Monolithically integrated vertical JFET and Schottky diode | |
JP5567513B2 (en) | Silicon and III-V monolithic integrated devices | |
TWI499058B (en) | Gallium nitride diodes and integrated components | |
TWI505441B (en) | Integrated HEMT and Horizontal Field Effect Rectifier Combinations, Methods and Systems | |
US9214517B2 (en) | Semiconductor device using 2-dimensional electron gas and 2-dimensional hole gas and method of manufacturing the semiconductor device | |
JP6522102B2 (en) | Field effect diode and method of manufacturing the same | |
CN110379807B (en) | Microelectronic device and method for manufacturing same | |
US20130087803A1 (en) | Monolithically integrated hemt and schottky diode | |
US7994550B2 (en) | Semiconductor structures having both elemental and compound semiconductor devices on a common substrate | |
JP2013004967A (en) | Enhancement type group iii-v high electron mobility transistor (hemt) and method for manufacturing the same | |
WO2015077916A1 (en) | Gan-based schottky barrier diode rectifier | |
TW200905863A (en) | Semiconductor integrated circuit device and semiconductor switching device using thereof | |
CN112185959B (en) | CMOS inverter monolithically integrated with GaN HEMT power electronic device and preparation method | |
JP2010263011A (en) | Compound semiconductor device and method of manufacturing the same | |
JP4477191B2 (en) | Insulated gate semiconductor device | |
JP7450719B2 (en) | Group III nitride semiconductor integrated circuit structure, manufacturing method and use thereof | |
US20120241759A1 (en) | Nitride semiconductor device and electronic device | |
US12148822B2 (en) | Integrated circuit structure of group III nitride semiconductor, manufacturing method thereof, and use thereof | |
JP2008177368A (en) | Vertical semiconductor electronic device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RENAUD, PHILIPPE;REEL/FRAME:030991/0219 Effective date: 20130812 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266 Effective date: 20131101 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SUPPLEMENT TO IP SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031627/0158 Effective date: 20131101 Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SUPPLEMENT TO IP SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031627/0201 Effective date: 20131101 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037357/0874 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037444/0787 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SUPPLEMENT TO THE SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:039138/0001 Effective date: 20160525 |
|
AS | Assignment |
Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PCT NUMBERS IB2013000664, US2013051970, US201305935 PREVIOUSLY RECORDED AT REEL: 037444 FRAME: 0787. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:040450/0715 Effective date: 20151207 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:040626/0683 Effective date: 20161107 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE PREVIOUSLY RECORDED AT REEL: 040626 FRAME: 0683. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:041414/0883 Effective date: 20161107 Owner name: NXP USA, INC., TEXAS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE PREVIOUSLY RECORDED AT REEL: 040626 FRAME: 0683. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME EFFECTIVE NOVEMBER 7, 2016;ASSIGNORS:NXP SEMICONDUCTORS USA, INC. (MERGED INTO);FREESCALE SEMICONDUCTOR, INC. (UNDER);SIGNING DATES FROM 20161104 TO 20161107;REEL/FRAME:041414/0883 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536 Effective date: 20151207 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001 Effective date: 20190217 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050744/0097 Effective date: 20190903 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001 Effective date: 20160912 |