US20140226421A1 - Clock signal generation apparatus for use in semiconductor memory device and its method - Google Patents
Clock signal generation apparatus for use in semiconductor memory device and its method Download PDFInfo
- Publication number
- US20140226421A1 US20140226421A1 US14/257,513 US201414257513A US2014226421A1 US 20140226421 A1 US20140226421 A1 US 20140226421A1 US 201414257513 A US201414257513 A US 201414257513A US 2014226421 A1 US2014226421 A1 US 2014226421A1
- Authority
- US
- United States
- Prior art keywords
- clock signal
- signal
- memory device
- generating
- semiconductor memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 24
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 title claims abstract description 15
- 238000000034 method Methods 0.000 title claims description 4
- 230000004044 response Effects 0.000 claims description 7
- 230000000630 rising effect Effects 0.000 description 17
- 238000010586 diagram Methods 0.000 description 14
- 230000001360 synchronised effect Effects 0.000 description 7
- 239000000872 buffer Substances 0.000 description 5
- 230000001934 delay Effects 0.000 description 2
- 230000003213 activating effect Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/22—Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management
- G11C7/222—Clock generating, synchronizing or distributing circuits within memory device
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1066—Output synchronization
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1072—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers for memories with random access ports synchronised on clock signal pulse trains, e.g. synchronous memories, self timed memories
Definitions
- the present invention relates to a clock signal generation device; and, more particularly, to a clock signal generation device for reducing power consumption.
- a clock signal is used as a reference signal for controlling timings of performing various operations.
- an external clock signal inputted to a semiconductor memory device is converted into an internal clock signal of the semiconductor memory device, a clock skew between the external clock signal and the internal clock signal is generated. Therefore, when data are outputted from the semiconductor memory device, the data cannot be synchronized with the external clock signal due to the clock skew. Therefore, a delay locked loop (DLL) is employed for solving the above-mentioned problem.
- DLL delay locked loop
- FIG. 1 is a block diagram showing a conventional synchronous dynamic random access memory (DRAM) including a DLL.
- DRAM synchronous dynamic random access memory
- the DLL includes a clock buffer 111 , a phase detector 112 , a delay line controller 113 , a delay line 114 and a delay monitor 115 .
- the clock buffer 111 buffers an external clock signal CLK to generate an internal clock signal iCLK.
- the phase detector 112 compares a phase of the internal clock signal iCLK with a phase of a feed-backed clock signal outputted from the delay monitor 115 to thereby generate a shift right control signal SR and a shift left control signal SL based on the comparison result.
- the phase detector 112 also generates a delay locking signal dll_lockb when a delay locking operation of the DLL is completed.
- the delay line 114 receives the internal clock signal iCLK to generate a rising DLL clock signal rclk_dll and a falling DLL clock signal fclk_dll by delaying the internal clock signal iCLK.
- the delay line controller 113 controls a delay amount added to the internal clock signal iCLK according to the shift right control signal SR and the shift left control signal SL.
- the delay monitor 115 delays the rising and the falling DLL clock signals rclk_dll and fclk_dll for a predetermined delay time in order to compensate a flight time generated while a data is passed to a data output pad (DQ pad) after the data is synchronized with the rising DLL clock signal rclk_dll or the falling DLL clock signal fclk_dll.
- the delay monitor 115 includes a dummy clock buffer, a dummy output buffer and a dummy load.
- FIG. 2 is a timing diagram showing an operation of the conventional DRAM shown in FIG. 1 .
- data outputted from a DRAM core are synchronized with the rising DLL clock signal rclk_dll and the falling DLL clock signal fclk_dll in a data latch unit, and then the data are passed to the DQ pad to be outputted through the DQ pad in synchronization with a rising edge and a falling edge of the external clock signal CLK. That is, the rising DLL clock signal rclk_dll and the falling DLL clock signal fclk_dll are used as reference clock signals so that the data can be outputted in synchronization with the external clock signal CLK.
- the conventional synchronous DRAM even when a DLL clock signal is not needed, i.e., even when a data access operation is not performed, the DLL is continuously operated while the conventional synchronous DRAM is activated. Accordingly, it is difficult to reduce power consumption since the DLL continues to operate even when the DLL clock is not needed. In addition, particularly, it may be difficult to apply the conventional DRAM to a low-power mobile device due to the above-mentioned problem.
- an object of the present invention to provide a clock signal generation device capable of generating a reference clock signal only when the reference clock signal is required for outputting data in synchronization with an external clock signal without using a delay locked loop (DLL).
- DLL delay locked loop
- a clock signal generation apparatus for generating a reference clock signal for outputting data in synchronization with an external clock signal from a semiconductor memory device, including: a clock signal generation unit for receiving an internal clock signal to generate the reference clock signal according to a control signal; and a control unit for generating the control signal based on a read command, a write command and an external address.
- a method for generating a reference clock signal for outputting data in synchronization with an external clock signal from a semiconductor memory device including the steps of: generating a control signal based on a read command, a write command and an external address; and generating the reference clock signal based on an internal clock signal in response to the control signal.
- FIG. 1 is a block diagram showing a conventional dynamic random access memory (DRAM);
- DRAM dynamic random access memory
- FIG. 2 is a timing diagram showing an operation of the conventional DRAM shown in FIG. 1 ;
- FIG. 3 is a block diagram showing a semiconductor memory device including a clock signal generation device in accordance with a preferred embodiment of the present invention
- FIG. 4 is a timing diagram showing an operation of the semiconductor memory device shown in FIG. 3 ;
- FIG. 5 is a schematic circuit diagram showing a clock controller shown in FIG. 3 ;
- FIG. 6 is a schematic circuit diagram showing a clock signal generator shown in FIG. 3 ;
- FIG. 7 is a timing diagram showing operations of the semiconductor memory device shown in FIG. 3 .
- FIG. 3 is a block diagram showing a semiconductor memory device including a clock signal generation device in accordance with a preferred embodiment of the present invention.
- the semiconductor memory device includes a signal receiver 311 , a command decoder 312 , a mode register 313 , a clock controller 314 and a clock signal generator 315 .
- the signal receiver 311 receives a plurality of command signals such as an external clock signal CLK, an external clock bar signal /CLK, a clock enable signal CKE, a chip selection bar signal /CS, a row address strobe (RAS) bar signal /RAS, a column address strobe (CAS) bar signal /CAS and a write enable bar signal /WE in order to transfer the received signals to the command decoder 312 .
- command signals such as an external clock signal CLK, an external clock bar signal /CLK, a clock enable signal CKE, a chip selection bar signal /CS, a row address strobe (RAS) bar signal /RAS, a column address strobe (CAS) bar signal /CAS and a write enable bar signal /WE in order to transfer the received signals to the command decoder 312 .
- the command decoder 312 decodes the plurality of command signals to generate a read signal rd_s and a write signal wr_s and to control the mode register set 313 .
- a read command for reading data from a memory core is inputted to the command decoder 312 , i.e., when the chip selection bar signal /CS, the RAS bar signal /RAS, the CAS bar signal /CAS and the write enable signal /WE are inputted as ‘L’, ‘H’, ‘L’ and ‘H’ respectively, the command decoder 312 activates the read signal rd_s as a high pulse for a predetermined time.
- the command decoder 312 activates the write signal wr_s as a logic high level.
- the write signal wr_s is inactivated when the read command is inputted.
- the mode register 313 changes a logic level of a bank active signal bankA to a logic low level. That is, when one or more than one bank is activated, the bank active signal bankA becomes a logic low level. Otherwise, the bank active signal bankA is in a logic high level.
- the mode register 313 generates a data output off signal dqoff based on the read command inputted by the command decoder 312 and an external address signal AMR including the bank addresses BA0 and BA1.
- the data output off signal dqoff is in a logic high level at an initial state. If the read command is inputted the mode register 313 , the data output off signal dqoff is changed to a logic low level after a CAS latency (CL). Then, the data output off signal dqoff keeps its logic level as a logic low level for a burst length (BL).
- the clock controller 314 receives the read signal rd_s, the write signal wr_s, the data output off signal dqoff and the bank active signal bankA for generating a clock enable bar signal /clken.
- the clock enable bar signal /clken becomes a logic low level when the read signal rd_s is activated, and then the clock enable bar signal /clken is changed to a logic high level after a predetermined delay time (dT) is passed after the data output off signal dqoff is changed to a logic high level.
- the clock signal generator 315 receives an internal clock signal iCLK for generating a rising clock signal rclk and a falling clock signal fclk while the clock enable bar signal /clken is a logic low level.
- the external clock signal CLK is outputted as the internal clock signal iCLK from the command signal receiver 311 .
- FIG. 4 is a timing diagram showing an operation of the semiconductor memory device shown in FIG. 3 .
- data outputted from the memory core are synchronized with the rising clock signal rclk and the falling clock signal folk in a data latch unit, and then the data are passed to a data output pad (DQ pad) to be outputted through the DQ pad in synchronization with a falling edge and a rising edge of the external clock signal CLK. That is, the rising clock signal rclk and the falling clock signal fclk are used as reference clock signals so that the data can be outputted in synchronization with the external clock signal CLK.
- DQ pad data output pad
- FIG. 5 is a schematic circuit diagram showing the clock controller 314 shown in FIG. 3 .
- the clock controller 314 includes a first inverter NV 1 , a second inverter NV 2 , a logic operation unit 500 , a delay unit 520 and a latch unit 540 .
- the logic operation unit 500 receives the data output off signal dqoff, the bank active signal bankA and the write signal wr_s to perform a logic operation to the received signals.
- the logic operation unit 500 includes a first NAND gate ND 1 for performing a logic NAND operation to the data output off signal dqoff and the bank active signal bankA; a third inverter NV 3 for inverting an output of the first NAND gate ND 1 ; and a first NOR gate NR 1 for performing a logic NOR operation to an output of the third inverter NV 3 and the write signal wr_s.
- the delay unit 520 delays an output of the logic operation unit 500 for the predetermined delay time dT.
- the predetermined delay time dT is for securing an enough time for stably and normally outputting data from the semiconductor memory device without being prevented by another operation according to a following command.
- the delay unit 520 includes even numbers of inverters, and the number of inverters included in the delay unit 520 is determined so that the predetermined delay time dT can correspond to from about a half clock cycle to about two clock cycles.
- the first inverter NV 1 inverts the read signal rd_s.
- the latch unit 540 latches an output of the first inverter NV 1 and an output of the delay unit 520 .
- the second inverter NV 2 inverts an output of the latch unit 540 .
- the latch unit 540 includes a second NAND gate ND 2 and a third NAND gate ND 3 .
- An output of the second NAND gate ND 2 is coupled to an input of the third NAND gate ND 3 and an output of the third NAND gate ND 3 is coupled to an input of the second NAND gate ND 2 .
- the second and the third NAND gates ND 2 and ND 3 receive an output of the first inverter NV 1 and an output of the delay unit 520 respectively.
- the bank active signal bankA becomes in a logic low level.
- the write signal wr_s becomes in a logic low level and the second node N 2 becomes in a logic high level. Since the read signal rd_s is activated as a high pulse according the read command, the first node N 1 becomes in a logic low level. Therefore, the output of the second NAND gate ND 2 becomes in a logic high level, whereby the clock enable bar signal /clken becomes in a logic low level.
- the clock enable bar signal /clken is changed to a logic high level when the write command is inputted or when the bank active signal bankA is in a logic high level and the data output off signal dqoff is in a logic high level.
- the bank active signal bankA and the data output off signal dqoff are in a logic high level, none of the banks included in the semiconductor memory device is activated and no data is outputted from the semiconductor memory device.
- FIG. 6 is a schematic circuit diagram showing the clock signal generator 315 shown in FIG. 3 .
- the clock signal generator 315 includes a rising clock signal generator 315 _ 1 and a falling clock signal generator 315 _ 2 .
- the rising clock signal generator 315 _ 1 receives the internal clock signal iCLK for generating the rising clock signal rclk in response to the clock enable bar signal /clken.
- the falling clock signal generator 315 _ 2 receives the internal clock signal iCLK for generating the falling clock signal fclk in response to the clock enable bar signal /clken.
- the rising clock signal generator 315 _ 1 includes a fourth inverter NV 4 for inverting the internal clock signal iCLK; a fifth inverter NV 5 for inverting an output of the fourth inverter NV 4 ; a first delay for delaying an output of the fifth inverter NV 5 ; a second NOR gate NR 2 for performing a logic NOR operation to an output of the first delay and the clock enable bar signal /clken; a fourth NAND gate ND 4 for performing a logic NAND operation to the output of the fifth inverter NV 5 and an output of the second NOR gate NR 2 ; and a sixth inverter NV 6 for inverting an output of the fourth NAND gate ND 4 to thereby generate the rising clock signal rclk.
- the falling clock signal generator 315 _ 2 includes a transfer gate TR for passing the internal clock signal iCLK; a seventh inverter NV 7 for inverting an output of the transfer gate TR; a second delay for delaying an output of the seventh inverter NV 7 ; a third NOR gate NR 3 for performing a logic NOR operation to an output of the second delay and the clock enable bar signal /clken; a fifth NAND gate for performing a logic NAND operation to the output of the seventh inverter NV 7 and an output of the third NOR gate NR 3 ; and an eighth inverter NV 8 for inverting an output of the fifth NAND gate ND 5 to thereby generate the falling clock signal fclk.
- a pulse width of the rising clock signal rclk corresponds to a delay amount of the first delay.
- a pulse width of the falling clock signal fclk corresponds to a delay amount of the second delay.
- FIG. 7 is a timing diagram showing operations of the semiconductor memory device shown in FIG. 3 .
- the clock enable bar signal /clken is activated as a logic low level when the read signal rd_s is activated as a high pulse.
- the clock enable bar signal /clken keeps its logic level as a logic low level for a predetermined time.
- the predetermined time corresponds to CAS latency (CL) +burst length (BL)+the predetermined delay time (dT).
- the rising clock signal rclk and the falling clock signal fclk for outputting data in synchronization with the external clock signal CLK are generated when the enable clock bar signal /clken is activated.
- a reference clock signal for outputting data in synchronization with an external clock signal is generated only when the reference clock signal is needed for outputting data. Accordingly, a power consumption can be reduced and the semiconductor memory device according to the present invention is more suitable to a mobile device than the conventional memory device.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
Abstract
Description
- The present invention relates to a clock signal generation device; and, more particularly, to a clock signal generation device for reducing power consumption.
- Generally, in an electronic circuit system such as a computer system, a clock signal is used as a reference signal for controlling timings of performing various operations. However, when an external clock signal inputted to a semiconductor memory device is converted into an internal clock signal of the semiconductor memory device, a clock skew between the external clock signal and the internal clock signal is generated. Therefore, when data are outputted from the semiconductor memory device, the data cannot be synchronized with the external clock signal due to the clock skew. Therefore, a delay locked loop (DLL) is employed for solving the above-mentioned problem.
-
FIG. 1 is a block diagram showing a conventional synchronous dynamic random access memory (DRAM) including a DLL. - As shown, the DLL includes a
clock buffer 111, aphase detector 112, adelay line controller 113, a delay line 114 and adelay monitor 115. - The
clock buffer 111 buffers an external clock signal CLK to generate an internal clock signal iCLK. Thephase detector 112 compares a phase of the internal clock signal iCLK with a phase of a feed-backed clock signal outputted from thedelay monitor 115 to thereby generate a shift right control signal SR and a shift left control signal SL based on the comparison result. Thephase detector 112 also generates a delay locking signal dll_lockb when a delay locking operation of the DLL is completed. - The delay line 114 receives the internal clock signal iCLK to generate a rising DLL clock signal rclk_dll and a falling DLL clock signal fclk_dll by delaying the internal clock signal iCLK. The
delay line controller 113 controls a delay amount added to the internal clock signal iCLK according to the shift right control signal SR and the shift left control signal SL. - The
delay monitor 115 delays the rising and the falling DLL clock signals rclk_dll and fclk_dll for a predetermined delay time in order to compensate a flight time generated while a data is passed to a data output pad (DQ pad) after the data is synchronized with the rising DLL clock signal rclk_dll or the falling DLL clock signal fclk_dll. Herein, thedelay monitor 115 includes a dummy clock buffer, a dummy output buffer and a dummy load. -
FIG. 2 is a timing diagram showing an operation of the conventional DRAM shown inFIG. 1 . - As shown, data outputted from a DRAM core are synchronized with the rising DLL clock signal rclk_dll and the falling DLL clock signal fclk_dll in a data latch unit, and then the data are passed to the DQ pad to be outputted through the DQ pad in synchronization with a rising edge and a falling edge of the external clock signal CLK. That is, the rising DLL clock signal rclk_dll and the falling DLL clock signal fclk_dll are used as reference clock signals so that the data can be outputted in synchronization with the external clock signal CLK.
- However, according to the conventional synchronous DRAM, even when a DLL clock signal is not needed, i.e., even when a data access operation is not performed, the DLL is continuously operated while the conventional synchronous DRAM is activated. Accordingly, it is difficult to reduce power consumption since the DLL continues to operate even when the DLL clock is not needed. In addition, particularly, it may be difficult to apply the conventional DRAM to a low-power mobile device due to the above-mentioned problem.
- It is, therefore, an object of the present invention to provide a clock signal generation device capable of generating a reference clock signal only when the reference clock signal is required for outputting data in synchronization with an external clock signal without using a delay locked loop (DLL).
- In accordance with an aspect of the present invention, there is provided a clock signal generation apparatus for generating a reference clock signal for outputting data in synchronization with an external clock signal from a semiconductor memory device, including: a clock signal generation unit for receiving an internal clock signal to generate the reference clock signal according to a control signal; and a control unit for generating the control signal based on a read command, a write command and an external address.
- In accordance with another aspect of the present invention, there is provided a method for generating a reference clock signal for outputting data in synchronization with an external clock signal from a semiconductor memory device, including the steps of: generating a control signal based on a read command, a write command and an external address; and generating the reference clock signal based on an internal clock signal in response to the control signal.
- The above and other objects and features of the present invention will become apparent from the following description of preferred embodiments taken in conjunction with the accompanying drawings, in which:
-
FIG. 1 is a block diagram showing a conventional dynamic random access memory (DRAM); -
FIG. 2 is a timing diagram showing an operation of the conventional DRAM shown inFIG. 1 ; -
FIG. 3 is a block diagram showing a semiconductor memory device including a clock signal generation device in accordance with a preferred embodiment of the present invention; -
FIG. 4 is a timing diagram showing an operation of the semiconductor memory device shown inFIG. 3 ; -
FIG. 5 is a schematic circuit diagram showing a clock controller shown inFIG. 3 ; -
FIG. 6 is a schematic circuit diagram showing a clock signal generator shown inFIG. 3 ; and -
FIG. 7 is a timing diagram showing operations of the semiconductor memory device shown inFIG. 3 . - Hereinafter, a clock signal generation device in accordance with the present invention will be described in detail referring to the accompanying drawings.
-
FIG. 3 is a block diagram showing a semiconductor memory device including a clock signal generation device in accordance with a preferred embodiment of the present invention. - As shown, the semiconductor memory device includes a
signal receiver 311, acommand decoder 312, amode register 313, aclock controller 314 and aclock signal generator 315. - The
signal receiver 311 receives a plurality of command signals such as an external clock signal CLK, an external clock bar signal /CLK, a clock enable signal CKE, a chip selection bar signal /CS, a row address strobe (RAS) bar signal /RAS, a column address strobe (CAS) bar signal /CAS and a write enable bar signal /WE in order to transfer the received signals to thecommand decoder 312. - Herein, various operations of the semiconductor memory device according to the plurality of command signals are briefly described in a following table, where ‘H’ means logic high level and ‘L’ means logic low level.
-
TABLE 1 command /CS /RAS /CAS /WE BA A10(AP) ADDR NOTES Deselect (NOP) H X X X X X X 2 No operation(NOP) L H H H X X X 2 Active(select bank L L H H V Row Row and activate row) Read(select bank and L H L H V L Col column and start read burst) Read with AP(read burst L H L H V H Col 3 with auto-precharge) Write(select bank and L H L L V L Col column and start write burst) Write with AP(write L H L L V H Col 3 burst with auto-precharge) Burst terminate or L H H L X 4.5 enter deep power down Precharge(deactivate L L H L V L 6 row in selected bank) Precharge all(deactivate L L H L X H 6 row in all bank) Auto precharge or L L L H X 7, 8, 9 enter self refresh Mode register set L L L L V Op- code 10 - The
command decoder 312 decodes the plurality of command signals to generate a read signal rd_s and a write signal wr_s and to control themode register set 313. When a read command for reading data from a memory core is inputted to thecommand decoder 312, i.e., when the chip selection bar signal /CS, the RAS bar signal /RAS, the CAS bar signal /CAS and the write enable signal /WE are inputted as ‘L’, ‘H’, ‘L’ and ‘H’ respectively, thecommand decoder 312 activates the read signal rd_s as a high pulse for a predetermined time. Similarly, when a write command for writing data to the memory core is inputted to thecommand decoder 312, i.e., when the chip selection bar signal /CS, the RAS bar signal /RAS, the CAS bar signal /CAS and the write enable signal /WE are inputted as ‘L’, ‘H’, ‘L’ and ‘L’ respectively, thecommand decoder 312 activates the write signal wr_s as a logic high level. Herein, the write signal wr_s is inactivated when the read command is inputted. - When an active command for activating a predetermined bank among a plurality of banks included in the semiconductor memory device is inputted, i.e., when the chip selection bar signal /CS, the RAS bar signal /RAS and the write enable bar signal /WE are inputted as ‘L’, ‘L’ and ‘H’ respectively and bank addresses BA0 and BA1 are inputted, the
mode register 313 changes a logic level of a bank active signal bankA to a logic low level. That is, when one or more than one bank is activated, the bank active signal bankA becomes a logic low level. Otherwise, the bank active signal bankA is in a logic high level. - Meanwhile, the
mode register 313 generates a data output off signal dqoff based on the read command inputted by thecommand decoder 312 and an external address signal AMR including the bank addresses BA0 and BA1. The data output off signal dqoff is in a logic high level at an initial state. If the read command is inputted themode register 313, the data output off signal dqoff is changed to a logic low level after a CAS latency (CL). Then, the data output off signal dqoff keeps its logic level as a logic low level for a burst length (BL). - The
clock controller 314 receives the read signal rd_s, the write signal wr_s, the data output off signal dqoff and the bank active signal bankA for generating a clock enable bar signal /clken. Herein, the clock enable bar signal /clken becomes a logic low level when the read signal rd_s is activated, and then the clock enable bar signal /clken is changed to a logic high level after a predetermined delay time (dT) is passed after the data output off signal dqoff is changed to a logic high level. - The
clock signal generator 315 receives an internal clock signal iCLK for generating a rising clock signal rclk and a falling clock signal fclk while the clock enable bar signal /clken is a logic low level. Herein, the external clock signal CLK is outputted as the internal clock signal iCLK from thecommand signal receiver 311. -
FIG. 4 is a timing diagram showing an operation of the semiconductor memory device shown inFIG. 3 . - As shown, data outputted from the memory core are synchronized with the rising clock signal rclk and the falling clock signal folk in a data latch unit, and then the data are passed to a data output pad (DQ pad) to be outputted through the DQ pad in synchronization with a falling edge and a rising edge of the external clock signal CLK. That is, the rising clock signal rclk and the falling clock signal fclk are used as reference clock signals so that the data can be outputted in synchronization with the external clock signal CLK.
-
FIG. 5 is a schematic circuit diagram showing theclock controller 314 shown inFIG. 3 . - As shown, the
clock controller 314 includes a first inverter NV1, a second inverter NV2, alogic operation unit 500, adelay unit 520 and alatch unit 540. - The
logic operation unit 500 receives the data output off signal dqoff, the bank active signal bankA and the write signal wr_s to perform a logic operation to the received signals. - In detail, the
logic operation unit 500 includes a first NAND gate ND1 for performing a logic NAND operation to the data output off signal dqoff and the bank active signal bankA; a third inverter NV3 for inverting an output of the first NAND gate ND1; and a first NOR gate NR1 for performing a logic NOR operation to an output of the third inverter NV3 and the write signal wr_s. - The
delay unit 520 delays an output of thelogic operation unit 500 for the predetermined delay time dT. The predetermined delay time dT is for securing an enough time for stably and normally outputting data from the semiconductor memory device without being prevented by another operation according to a following command. Herein, thedelay unit 520 includes even numbers of inverters, and the number of inverters included in thedelay unit 520 is determined so that the predetermined delay time dT can correspond to from about a half clock cycle to about two clock cycles. - The first inverter NV1 inverts the read signal rd_s. The
latch unit 540 latches an output of the first inverter NV1 and an output of thedelay unit 520. The second inverter NV2 inverts an output of thelatch unit 540. - In detail, the
latch unit 540 includes a second NAND gate ND2 and a third NAND gate ND3. An output of the second NAND gate ND2 is coupled to an input of the third NAND gate ND3 and an output of the third NAND gate ND3 is coupled to an input of the second NAND gate ND2. The second and the third NAND gates ND2 and ND3 receive an output of the first inverter NV1 and an output of thedelay unit 520 respectively. - Operations of the
clock controller 314 are described below referring toFIG. 5 . - When the write signal wr_s is in a logic high level and the read signal rd_s is in a logic low level at an initial state, a second node N2 is in a logic low level, the output of the third NAND gate is in a logic high level, the output of the second NAND gate is in a logic low level and the clock enable bar signal /clken is in a logic high level.
- Thereafter, if the active command is inputted, the bank active signal bankA becomes in a logic low level. Then, when the read command is inputted, the write signal wr_s becomes in a logic low level and the second node N2 becomes in a logic high level. Since the read signal rd_s is activated as a high pulse according the read command, the first node N1 becomes in a logic low level. Therefore, the output of the second NAND gate ND2 becomes in a logic high level, whereby the clock enable bar signal /clken becomes in a logic low level.
- Meanwhile, the clock enable bar signal /clken is changed to a logic high level when the write command is inputted or when the bank active signal bankA is in a logic high level and the data output off signal dqoff is in a logic high level. When the bank active signal bankA and the data output off signal dqoff are in a logic high level, none of the banks included in the semiconductor memory device is activated and no data is outputted from the semiconductor memory device.
-
FIG. 6 is a schematic circuit diagram showing theclock signal generator 315 shown inFIG. 3 . - As shown, the
clock signal generator 315 includes a rising clock signal generator 315_1 and a falling clock signal generator 315_2. The rising clock signal generator 315_1 receives the internal clock signal iCLK for generating the rising clock signal rclk in response to the clock enable bar signal /clken. The falling clock signal generator 315_2 receives the internal clock signal iCLK for generating the falling clock signal fclk in response to the clock enable bar signal /clken. - In detail, the rising clock signal generator 315_1 includes a fourth inverter NV4 for inverting the internal clock signal iCLK; a fifth inverter NV5 for inverting an output of the fourth inverter NV4; a first delay for delaying an output of the fifth inverter NV5; a second NOR gate NR2 for performing a logic NOR operation to an output of the first delay and the clock enable bar signal /clken; a fourth NAND gate ND4 for performing a logic NAND operation to the output of the fifth inverter NV5 and an output of the second NOR gate NR2; and a sixth inverter NV6 for inverting an output of the fourth NAND gate ND4 to thereby generate the rising clock signal rclk.
- The falling clock signal generator 315_2 includes a transfer gate TR for passing the internal clock signal iCLK; a seventh inverter NV7 for inverting an output of the transfer gate TR; a second delay for delaying an output of the seventh inverter NV7; a third NOR gate NR3 for performing a logic NOR operation to an output of the second delay and the clock enable bar signal /clken; a fifth NAND gate for performing a logic NAND operation to the output of the seventh inverter NV7 and an output of the third NOR gate NR3; and an eighth inverter NV8 for inverting an output of the fifth NAND gate ND5 to thereby generate the falling clock signal fclk. Herein, a pulse width of the rising clock signal rclk corresponds to a delay amount of the first delay. Likewise, a pulse width of the falling clock signal fclk corresponds to a delay amount of the second delay.
-
FIG. 7 is a timing diagram showing operations of the semiconductor memory device shown inFIG. 3 . - As shown, the clock enable bar signal /clken is activated as a logic low level when the read signal rd_s is activated as a high pulse. The clock enable bar signal /clken keeps its logic level as a logic low level for a predetermined time. The predetermined time corresponds to CAS latency (CL) +burst length (BL)+the predetermined delay time (dT).
- Therefore, the rising clock signal rclk and the falling clock signal fclk for outputting data in synchronization with the external clock signal CLK are generated when the enable clock bar signal /clken is activated.
- As a result, in comparison with the conventional semiconductor memory device, a reference clock signal for outputting data in synchronization with an external clock signal is generated only when the reference clock signal is needed for outputting data. Accordingly, a power consumption can be reduced and the semiconductor memory device according to the present invention is more suitable to a mobile device than the conventional memory device.
- The present application contains subject matter related to Korean patent application No. 2004-113615, filed in the Korean Patent Office on Dec. 28, 2004, the entire contents of which being incorporated herein by reference.
- While the present invention has been described with respect to the particular embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.
Claims (3)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/257,513 US20140226421A1 (en) | 2004-12-28 | 2014-04-21 | Clock signal generation apparatus for use in semiconductor memory device and its method |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2004-0113615 | 2004-12-28 | ||
KR1020040113615A KR100638747B1 (en) | 2004-12-28 | 2004-12-28 | Clock generation apparatus in semiconductor memory device and its method |
US11/077,612 US7212465B2 (en) | 2004-12-28 | 2005-03-11 | Clock signal generation apparatus for use in semiconductor memory device and its method |
US13/367,023 USRE44230E1 (en) | 2004-12-28 | 2012-02-06 | Clock signal generation apparatus for use in semiconductor memory device and its method |
US13/898,998 US8705312B2 (en) | 2004-12-28 | 2013-05-21 | Clock signal generation apparatus for use in semiconductor memory device and its method |
US14/257,513 US20140226421A1 (en) | 2004-12-28 | 2014-04-21 | Clock signal generation apparatus for use in semiconductor memory device and its method |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/898,998 Continuation US8705312B2 (en) | 2004-12-28 | 2013-05-21 | Clock signal generation apparatus for use in semiconductor memory device and its method |
Publications (1)
Publication Number | Publication Date |
---|---|
US20140226421A1 true US20140226421A1 (en) | 2014-08-14 |
Family
ID=36590649
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/077,612 Ceased US7212465B2 (en) | 2004-12-28 | 2005-03-11 | Clock signal generation apparatus for use in semiconductor memory device and its method |
US13/367,023 Active 2025-05-09 USRE44230E1 (en) | 2004-12-28 | 2012-02-06 | Clock signal generation apparatus for use in semiconductor memory device and its method |
US13/898,998 Active US8705312B2 (en) | 2004-12-28 | 2013-05-21 | Clock signal generation apparatus for use in semiconductor memory device and its method |
US14/257,513 Abandoned US20140226421A1 (en) | 2004-12-28 | 2014-04-21 | Clock signal generation apparatus for use in semiconductor memory device and its method |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/077,612 Ceased US7212465B2 (en) | 2004-12-28 | 2005-03-11 | Clock signal generation apparatus for use in semiconductor memory device and its method |
US13/367,023 Active 2025-05-09 USRE44230E1 (en) | 2004-12-28 | 2012-02-06 | Clock signal generation apparatus for use in semiconductor memory device and its method |
US13/898,998 Active US8705312B2 (en) | 2004-12-28 | 2013-05-21 | Clock signal generation apparatus for use in semiconductor memory device and its method |
Country Status (5)
Country | Link |
---|---|
US (4) | US7212465B2 (en) |
JP (1) | JP4707461B2 (en) |
KR (1) | KR100638747B1 (en) |
DE (1) | DE102005010906A1 (en) |
TW (1) | TWI277977B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9383009B2 (en) | 2013-05-31 | 2016-07-05 | Gm Global Technology Operations, Llc | Methodology for controlling a hydraulic control system of a continuously variable transmission |
Families Citing this family (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100638747B1 (en) * | 2004-12-28 | 2006-10-30 | 주식회사 하이닉스반도체 | Clock generation apparatus in semiconductor memory device and its method |
KR100562655B1 (en) * | 2005-02-28 | 2006-03-20 | 주식회사 하이닉스반도체 | Driving limitation filter in semiconductor memory device and its method |
US7489172B2 (en) * | 2005-09-29 | 2009-02-10 | Hynix Semiconductor Inc. | DLL driver control circuit |
KR100776747B1 (en) * | 2006-05-09 | 2007-11-19 | 주식회사 하이닉스반도체 | Circuit and Method for Controlling Row Address in Semiconductor Memory Apparatus |
KR100779381B1 (en) * | 2006-05-15 | 2007-11-23 | 주식회사 하이닉스반도체 | Delay locked loop with reduced size and a semiconductor memory device including the delay locked loop and locking operation method of the same |
US20070291572A1 (en) * | 2006-06-20 | 2007-12-20 | Josef Schnell | Clock circuit for semiconductor memory |
TWI386813B (en) * | 2006-07-06 | 2013-02-21 | Macronix Int Co Ltd | Method and apparatus for communicating a bit per half clock cycle over at least one pin of an spi bus |
US7729191B2 (en) | 2007-09-06 | 2010-06-01 | Micron Technology, Inc. | Memory device command decoding system and memory device and processor-based system using same |
KR100865561B1 (en) * | 2007-11-02 | 2008-10-28 | 주식회사 하이닉스반도체 | Data output controll apparatus |
KR20090063811A (en) | 2007-12-14 | 2009-06-18 | 주식회사 하이닉스반도체 | Circuit of generating clocks and data output device |
KR100929834B1 (en) * | 2008-02-29 | 2009-12-07 | 주식회사 하이닉스반도체 | Semiconductor memory device and driving method thereof |
KR100922881B1 (en) * | 2008-04-15 | 2009-10-20 | 주식회사 하이닉스반도체 | Semiconductor memory device |
KR101033464B1 (en) | 2008-12-22 | 2011-05-09 | 주식회사 하이닉스반도체 | Semiconductor Integrated Circuit |
US8266471B2 (en) * | 2010-02-09 | 2012-09-11 | Mosys, Inc. | Memory device including a memory block having a fixed latency data output |
KR101131893B1 (en) * | 2010-07-06 | 2012-04-03 | 주식회사 하이닉스반도체 | Delayed locked loop |
KR20130046122A (en) * | 2011-10-27 | 2013-05-07 | 에스케이하이닉스 주식회사 | Semiconductor memory device and operating method thereof |
US8963597B1 (en) * | 2013-10-02 | 2015-02-24 | Nanya Technology Corporation | Cross-domain enablement method and electronic apparatus |
KR20160117857A (en) * | 2015-03-31 | 2016-10-11 | 에스케이하이닉스 주식회사 | Semiconductor device and semiconductor system |
KR102506790B1 (en) * | 2016-04-01 | 2023-03-08 | 에스케이하이닉스 주식회사 | Semiconductor device including the same |
JP6637872B2 (en) * | 2016-10-28 | 2020-01-29 | ルネサスエレクトロニクス株式会社 | Multiport memory and semiconductor device |
US10170178B2 (en) | 2017-05-09 | 2019-01-01 | International Business Machines Corporation | Secure off-chip MRAM |
US11029397B2 (en) | 2018-04-20 | 2021-06-08 | Omnivision Technologies, Inc. | Correlated time-of-flight sensor |
US10497738B2 (en) * | 2018-04-20 | 2019-12-03 | Omnivision Technologies, Inc. | First photon correlated time-of-flight sensor |
US12073120B2 (en) * | 2022-10-13 | 2024-08-27 | Micron Technology, Inc. | Activate information on preceding command |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020091958A1 (en) * | 2001-01-05 | 2002-07-11 | Micron Technology, Inc. | Method and apparatus for improving output skew |
US20060140044A1 (en) * | 2004-12-28 | 2006-06-29 | Tae-Jin Kang | Clock signal generation apparatus for use in semiconductor memory device and its method |
US20060176761A1 (en) * | 2005-02-09 | 2006-08-10 | Micron Technology,Inc. | Clock generating circuit with multiple modes of operation |
US7102958B2 (en) * | 2001-07-20 | 2006-09-05 | Samsung Electronics Co., Ltd. | Integrated circuit memory devices that support selective mode register set commands and related memory modules, memory controllers, and methods |
US8121237B2 (en) * | 2006-03-16 | 2012-02-21 | Rambus Inc. | Signaling system with adaptive timing calibration |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5796673A (en) * | 1994-10-06 | 1998-08-18 | Mosaid Technologies Incorporated | Delay locked loop implementation in a synchronous dynamic random access memory |
US6104209A (en) | 1998-08-27 | 2000-08-15 | Micron Technology, Inc. | Low skew differential receiver with disable feature |
KR100254569B1 (en) | 1997-05-13 | 2000-05-01 | 윤종용 | Synchronous semiconductor memory device having internal clock generating circuit |
JP2000030456A (en) * | 1998-07-14 | 2000-01-28 | Fujitsu Ltd | Memory device |
JP4266436B2 (en) * | 1999-04-28 | 2009-05-20 | 富士通マイクロエレクトロニクス株式会社 | Semiconductor memory device |
KR100422572B1 (en) * | 2001-06-30 | 2004-03-12 | 주식회사 하이닉스반도체 | Register controlled delay locked loop and semiconductor device having the same |
KR100389928B1 (en) * | 2001-07-20 | 2003-07-04 | 삼성전자주식회사 | Semiconductor memory system for controlling active termination |
JP2003297083A (en) * | 2002-03-29 | 2003-10-17 | Mitsubishi Electric Corp | Semiconductor memory device |
US6650594B1 (en) | 2002-07-12 | 2003-11-18 | Samsung Electronics Co., Ltd. | Device and method for selecting power down exit |
JP2004110906A (en) | 2002-09-17 | 2004-04-08 | Renesas Technology Corp | Semiconductor memory |
KR100507874B1 (en) | 2002-10-30 | 2005-08-17 | 주식회사 하이닉스반도체 | Synchronous semiconductor memory device having clock synchronization circuit and circuit for controlling on/off of clock tree of the clock synchronization circuit |
-
2004
- 2004-12-28 KR KR1020040113615A patent/KR100638747B1/en not_active IP Right Cessation
-
2005
- 2005-02-22 TW TW094105221A patent/TWI277977B/en active
- 2005-03-09 DE DE102005010906A patent/DE102005010906A1/en not_active Withdrawn
- 2005-03-11 US US11/077,612 patent/US7212465B2/en not_active Ceased
- 2005-05-31 JP JP2005158771A patent/JP4707461B2/en not_active Expired - Fee Related
-
2012
- 2012-02-06 US US13/367,023 patent/USRE44230E1/en active Active
-
2013
- 2013-05-21 US US13/898,998 patent/US8705312B2/en active Active
-
2014
- 2014-04-21 US US14/257,513 patent/US20140226421A1/en not_active Abandoned
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020091958A1 (en) * | 2001-01-05 | 2002-07-11 | Micron Technology, Inc. | Method and apparatus for improving output skew |
US7102958B2 (en) * | 2001-07-20 | 2006-09-05 | Samsung Electronics Co., Ltd. | Integrated circuit memory devices that support selective mode register set commands and related memory modules, memory controllers, and methods |
US20060140044A1 (en) * | 2004-12-28 | 2006-06-29 | Tae-Jin Kang | Clock signal generation apparatus for use in semiconductor memory device and its method |
US7212465B2 (en) * | 2004-12-28 | 2007-05-01 | Hynix Semiconductor, Inc. | Clock signal generation apparatus for use in semiconductor memory device and its method |
USRE44230E1 (en) * | 2004-12-28 | 2013-05-21 | 658868 N.B. Inc. | Clock signal generation apparatus for use in semiconductor memory device and its method |
US8705312B2 (en) * | 2004-12-28 | 2014-04-22 | 658868 N.B. Inc. | Clock signal generation apparatus for use in semiconductor memory device and its method |
US20060176761A1 (en) * | 2005-02-09 | 2006-08-10 | Micron Technology,Inc. | Clock generating circuit with multiple modes of operation |
US8121237B2 (en) * | 2006-03-16 | 2012-02-21 | Rambus Inc. | Signaling system with adaptive timing calibration |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9383009B2 (en) | 2013-05-31 | 2016-07-05 | Gm Global Technology Operations, Llc | Methodology for controlling a hydraulic control system of a continuously variable transmission |
Also Published As
Publication number | Publication date |
---|---|
JP4707461B2 (en) | 2011-06-22 |
JP2006190434A (en) | 2006-07-20 |
DE102005010906A1 (en) | 2006-07-06 |
US7212465B2 (en) | 2007-05-01 |
TWI277977B (en) | 2007-04-01 |
USRE44230E1 (en) | 2013-05-21 |
US8705312B2 (en) | 2014-04-22 |
US20060140044A1 (en) | 2006-06-29 |
KR20060075060A (en) | 2006-07-04 |
KR100638747B1 (en) | 2006-10-30 |
US20130250705A1 (en) | 2013-09-26 |
TW200623125A (en) | 2006-07-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8705312B2 (en) | Clock signal generation apparatus for use in semiconductor memory device and its method | |
US6552955B1 (en) | Semiconductor memory device with reduced power consumption | |
US6980479B2 (en) | Semiconductor device for domain crossing | |
US7751261B2 (en) | Method and apparatus for controlling read latency of high-speed DRAM | |
US6373783B1 (en) | Semiconductor integrated circuit, method of controlling the same, and variable delay circuit | |
US8031553B2 (en) | Data strobe signal generating device and a semiconductor memory apparatus using the same | |
US6982924B2 (en) | Data output control circuit | |
JP2000311028A (en) | Phase control circuit, semiconductor device and semiconductor memory | |
US6538956B2 (en) | Semiconductor memory device for providing address access time and data access time at a high speed | |
US7715245B2 (en) | Pipe latch device of semiconductor memory device | |
US6977848B2 (en) | Data output control circuit | |
US7466623B2 (en) | Pseudo SRAM capable of operating in continuous burst mode and method of controlling burst mode operation thereof | |
US20090116314A1 (en) | Semiconductor memory device and method of operating the same | |
JP2000322886A (en) | Semiconductor storage device | |
US6954094B2 (en) | Semiconductor memory device having partially controlled delay locked loop | |
KR100546389B1 (en) | Semiconductor memory device having different synchronizing timing according to CL | |
JP2002015570A (en) | Semiconductor memory | |
US6992949B2 (en) | Method and circuit for controlling generation of column selection line signal | |
US7492661B2 (en) | Command generating circuit and semiconductor memory device having the same | |
US7428183B2 (en) | Synchronous semiconductor memory device for reducing power consumption | |
US7548465B2 (en) | Low current consumption semiconductor memory device | |
US7952957B2 (en) | Circuit for generating read and signal and circuit for generating internal clock using the same | |
US20070002637A1 (en) | Semiconductor memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: CPPIB CREDIT INVESTMENTS INC., AS LENDER, CANADA Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT IP N.B. 868 INC.;REEL/FRAME:033707/0001 Effective date: 20140611 Owner name: ROYAL BANK OF CANADA, AS LENDER, CANADA Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT IP N.B. 868 INC.;REEL/FRAME:033707/0001 Effective date: 20140611 |
|
AS | Assignment |
Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., ONTARIO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CONVERSANT IP N.B. 868;REEL/FRAME:035711/0821 Effective date: 20150514 Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CONVERSANT IP N.B. 868;REEL/FRAME:035711/0821 Effective date: 20150514 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424 Effective date: 20180731 Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424 Effective date: 20180731 |