US20120199950A1 - Integrated circuits having place-efficient capacitors and methods for fabricating the same - Google Patents
Integrated circuits having place-efficient capacitors and methods for fabricating the same Download PDFInfo
- Publication number
- US20120199950A1 US20120199950A1 US13/022,416 US201113022416A US2012199950A1 US 20120199950 A1 US20120199950 A1 US 20120199950A1 US 201113022416 A US201113022416 A US 201113022416A US 2012199950 A1 US2012199950 A1 US 2012199950A1
- Authority
- US
- United States
- Prior art keywords
- forming
- opening
- layer
- dielectric layer
- partial opening
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000003990 capacitor Substances 0.000 title claims abstract description 72
- 238000000034 method Methods 0.000 title claims abstract description 42
- 239000002245 particle Substances 0.000 claims abstract description 38
- 239000004065 semiconductor Substances 0.000 claims abstract description 24
- 239000000758 substrate Substances 0.000 claims abstract description 11
- 229910052751 metal Inorganic materials 0.000 claims description 24
- 239000002184 metal Substances 0.000 claims description 24
- 238000005530 etching Methods 0.000 claims description 18
- 239000000463 material Substances 0.000 claims description 18
- 229920002120 photoresistant polymer Polymers 0.000 claims description 16
- 238000000151 deposition Methods 0.000 claims description 13
- 239000010954 inorganic particle Substances 0.000 claims description 7
- 239000011146 organic particle Substances 0.000 claims description 6
- 239000010931 gold Substances 0.000 claims description 5
- 238000000059 patterning Methods 0.000 claims description 5
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 claims description 5
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims description 4
- 229910052737 gold Inorganic materials 0.000 claims description 4
- 230000001788 irregular Effects 0.000 claims description 4
- 229920000642 polymer Polymers 0.000 claims description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims description 2
- 229910052799 carbon Inorganic materials 0.000 claims description 2
- 229910052697 platinum Inorganic materials 0.000 claims description 2
- 239000010410 layer Substances 0.000 description 94
- 238000001465 metallisation Methods 0.000 description 5
- -1 for example Substances 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 239000006117 anti-reflective coating Substances 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 239000003989 dielectric material Substances 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 239000004332 silver Substances 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000000739 chaotic effect Effects 0.000 description 1
- 239000003795 chemical substances by application Substances 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 239000011148 porous material Substances 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical group [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 238000003892 spreading Methods 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/60—Electrodes
- H01L28/82—Electrodes with an enlarged surface, e.g. formed by texturisation
- H01L28/90—Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5222—Capacitive arrangements or effects of, or between wiring layers
- H01L23/5223—Capacitor integral with wiring layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B99/00—Subject matter not provided for in other groups of this subclass
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12044—OLED
Definitions
- the present invention generally relates to integrated circuits and methods for fabricating integrated circuits, and more particularly relates to integrated circuits having place-efficient capacitors and methods for fabricating the same.
- a plurality of semiconductor devices e.g., transistors, resistors, and the like
- a plurality of semiconductor devices are interconnected to form a plurality of integrated circuits on the wafer, which are subsequently separated into individual die during wafer dicing. Interconnection of the semiconductor devices is accomplished via the formation of a plurality of BEOL layers, which include, in part, a number of metallization layers and a number of interlayer dielectric layers (ILD layers).
- BEOL back end-of-the-line
- Capacitors are used in many electrical and electronic devices to implement a wide variety of functions. Capacitors may be fabricated as part of the back-end-of-the-line (BEOL) process. BEOL begins when a first metallization layer is deposited on the semiconductor wafer. Back end capacitors typically require a large amount of chip area and often compete for available chip area in which transistors can be formed.
- BEOL back-end-of-the-line
- Capacitance refers to the capacity of the device for storing electric charge.
- One approach to increase the capacitance is to increase the area of the capacitor electrodes. Capacitance is directly proportional to the surface area of the electrodes. However, this approach results in an increase in the actual area occupied by the capacitor on the integrated circuit or an increase in the size of the chip (the integrated circuit). Neither of these options is desirable as increasing the actual area occupied by the capacitor excludes other semiconductor devices and an increase in the chip size undermines the interest toward integration density.
- the method includes forming a dielectric layer overlying a conductive feature on a semiconductor substrate.
- a via opening is formed into the dielectric layer to expose a portion of the conductive feature.
- a partial opening is etched into the dielectric layer and positioned over the conductive feature.
- Etch resistant particles are deposited overlying the dielectric layer and in the partial opening.
- the dielectric layer is further etched using the etch resistant particles as an etch mask to extend the partial opening.
- a first conductive layer is formed overlying the extended partial opening and electrically contacting the conductive feature.
- a capacitor insulating layer is formed overlying the first conductive layer.
- a second conductive layer is formed overlying the insulating layer.
- the method includes forming a dielectric layer overlying a conductive feature on a semiconductor substrate.
- a via opening is formed in the dielectric layer to expose a portion of the conductive feature.
- the via opening is filled with an organic planarization layer (OPL) material.
- OPL organic planarization layer
- the dielectric layer is etched to form a partial opening positioned over the conductive feature.
- Etch-resistant particles are deposited over the dielectric layer in the partial opening.
- the dielectric layer is further etched around the etch-resistant particles to extend the partial opening forming an extended partial opening.
- the etch-resistant particles and the OPL material within the via opening are removed.
- a lower capacitor electrode is formed, for example from a metal liner, within the via opening and the extended partial opening.
- a capacitor insulating layer is formed overlying the metal liner.
- An upper capacitor electrode is formed filling the via opening and the extended partial opening with a metal fill material.
- the integrated circuit includes a lower capacitor electrode having a surface area that includes an inner surface area of an extended partial opening and a via opening formed in a patterned dielectric layer on a semiconductor substrate.
- a capacitor insulating layer overlies the lower capacitor electrode.
- An upper capacitor electrode metal fill material fills the extended partial opening and the via opening and has a surface area that includes the inner surface area of the extended partial opening and via opening.
- FIG. 1 is a flow diagram of a method for fabricating an integrated circuit, according to exemplary embodiments of the present invention
- FIG. 2 illustrates, in cross-section, a portion of an exemplary initial integrated circuit
- FIGS. 3 to 14 illustrate, in cross section, the initial integrated circuit matriculating through various stages of forming a place-efficient capacitor in a back end of line phase of an integrated circuit fabrication process.
- place-efficient capacitors are capacitors with increased capacitance per unit area.
- Etch-resistant particles are used as patterning agents to introduce porosity to a dielectric layer of the integrated circuit to increase the effective area between capacitor electrodes, thereby increasing the capacitor capacitance, without the capacitor occupying more area on the integrated circuit or increasing the size of the integrated circuit.
- a place-efficient capacitor frees up available space on the integrated circuit for other semiconductor devices, thereby improving the economics of integrated circuit fabrication.
- FIG. 1 a method 10 for fabricating an integrated circuit having a place-efficient capacitor begins by providing an integrated circuit 12 (step 20 ).
- the initial integrated circuit is made using standard semiconductor processing that is well known in the art.
- FIG. 2 illustrates an exemplary initial integrated circuit including a semiconductor substrate 14 , a dielectric layer 16 on the semiconductor substrate (dielectric layer 16 is an interlayer dielectric (ILD)), at least one conductive feature 18 formed in the dielectric layer with the dielectric layer formed overlying the conductive feature, and a first photoresist layer 22 overlying a top surface of the dielectric layer for purposes as hereinafter described.
- the dielectric layer is formed of dielectric materials as well known in the art.
- the dielectric layer and first photoresist layer are each shown as a single layer, but it is to be understood that there may be additional dielectric and/or photoresist layers as well as other layers (not shown) such as, for example, anti-reflective coating (ARC) layers, organic planarization layers (OPL), or the like.
- the semiconductor substrate is made of a semiconductor material such as monocrystalline silicon, polycrystalline silicon, silicon-germanium, or the like and may include insulating layers, diffusion barrier layers, conductive layers, and the like as well as circuitry and other structures including one or more semiconductor devices such as transistors, capacitors, resistors, and the like (not shown). For simplicity, the semiconductor substrate will not be shown in subsequent drawings.
- the conductive feature may be formed from a metal such as copper, tungsten, aluminum, silver, gold, or other conductive metal, and the like.
- the conductive feature may be connected to other underlying features (not shown), such as other metal lines, vias, contact plugs, or silicide regions of MOS devices.
- the first photoresist layer 22 is formed and patterned for a first opening 24 for an interconnect structure (e.g., a via) in the dielectric layer.
- a via opening 26 is formed in the dielectric layer where the place-efficient capacitor 48 ( FIG. 14 ) is to be formed and to expose the conductive feature.
- the via opening is formed by etching the dielectric layer using an etching process such as, for example, a reactive ion etch (RIE).
- RIE reactive ion etch
- An etch stop layer may be used to facilitate the etching of the via opening.
- the first photoresist layer is removed and the substrate is re-cleaned.
- an organic planarization layer (OPL) 28 is formed overlying the dielectric layer including filling the via opening 26 .
- the OPL layer planarizes the top surface of the integrated circuit for a second photoresist layer 32 to be formed over a top surface of the organic planarization layer.
- a second opening 34 is formed and patterned in the second photoresist and OPL layers ( FIG. 6 ), thereby removing OPL material in an upper portion of the via opening.
- the OPL layer may be formed of known OPL materials.
- a partial opening (e.g., a trench) 36 is etched into the dielectric layer and positioned over the conductive feature (step 25 in FIG. 1 ).
- the dielectric layer 16 is partially etched stopping just below the top surface of the dielectric layer to form the partial opening 36 .
- the partial opening is formed at the top of the via opening and transverse thereto.
- the partial opening is formed where a subsequently-formed first conductive layer serves as a bottom capacitor electrode, as hereinafter described.
- the partial opening is anisotropically etched using, for example, C 4 F 6 /Ar/O 2 etch chemistry.
- method 10 continues by depositing etch resistant particles 38 overlying the second photoresist layer 32 and the dielectric layer in the partial opening (step 30 in FIG. 1 ).
- the etch-resistant particles serve as a non-continuous etch resistant mask (i.e., a porosity mask) leaving space on the exposed top surface of the dielectric layer in the partial opening corresponding to locations where the underlying dielectric material is to be etched, as hereinafter described. In all other regions, the etch-resistant particles physically block the etchant.
- the term “etch-resistant particles” refers to an etch-resistant porous layer or distributed particles.
- the etch-resistant porous layer may be a porous polymer layer (e.g., OPL-like materials with open porosity induced by methods well known in the art).
- the distributed particles may be organic or inorganic particles such as, for example, platinum (Pt), gold (Au), carbon (C), or combinations thereof.
- the organic and inorganic particles may be self-assembling.
- the organic and inorganic particles have a size range between about 2 nm to about 150 nm, preferably about 5 to about 70 nm.
- the organic and inorganic particles are deposited in a manner to distribute them substantially equally over about 20% to about 60% of the area.
- “distribute” refers to spreading out or scattering.
- the pores of the porous layer are similarly distributed.
- method 10 continues by further etching the dielectric layer using the etch resistant particles and the second photoresist layer as an etch mask to extend the partial opening deeper into the dielectric layer 16 forming an extended partial opening 52 (step 40 in FIG. 1 ).
- an irregular surface of increased surface area is created.
- the extended partial opening 52 includes at least first and second portions 54 and 56 , separated by the via opening 26 .
- other portions similar to portions 54 and 56 can be created forming an etch pattern.
- the etch-resistant particles can be smaller than the resolution limit of normal photolithography and consequently create an etched pattern having greater resolution than could be obtained by conventional photolithography.
- Etching around the etch-resistant particles is performed utilizing a wet etchant to extend the partial opening and increase the area thereof forming the extended partial opening, thereby increasing the effective area for metallization as hereinafter described.
- the material for the OPL layer in the via opening is selected to be substantially etch-resistant to the etchant selected to etch the dielectric layer.
- the integrated circuit appears as illustrated in FIG. 9 .
- the regions below the etch-resistant particles i.e., in their shadow) are either not etched, or etched less intensively.
- the dielectric layer is etched around the etch-resistant particles to introduce porosity into the surface of the dielectric layer increasing the effective capacitor area without occupying more space on the integrated circuit.
- the etch pattern may be ideal, as shown in FIG. 9 , or chaotic.
- the etch-resistant particles, the residual second photoresist layer, and the OPL layer including within the via opening are removed to leave a patterned dielectric layer 42 that is roughened with increased surface area as illustrated in FIG. 10 .
- the patterned dielectric layer has increased porosity and roughness and therefore an increased active area in the extended partial opening 52 and via opening relative to the pre-etched dielectric layer.
- first conductive layer 44 overlying the dielectric layer including within the extended partial opening 52 and via opening 26 and contacting conductive feature 18 (step 50 in FIG. 1 ).
- the first conductive layer may be a diffusion barrier layer.
- the first conductive layer simultaneously serves as a metal liner for the partial opening (e.g., a trench) and via opening and will constitute a lower capacitor electrode 58 (See FIG. 14 ).
- the metal liner has a thickness of about 5 nm to about 20 nm, and is formed of a conductive material such as, for example, titanium, titanium-nitride, or the like.
- the surface area of the lower capacitor electrode includes the irregular surface area of the extended partial opening and the inner surface area of the via opening.
- method 10 continues with forming a capacitor insulating layer 46 overlying the first conductive layer 44 including within the extended partial opening and via opening (step 60 in FIG. 1 ).
- the capacitor insulating layer may be formed from insulators as known in the art.
- the place-efficient capacitor 48 ( FIG. 14 ) includes the lower capacitor electrode and an upper capacitor electrode separated by the capacitor insulating layer, as hereinafter described.
- method 10 continues with forming a second conductive layer 49 overlying the capacitor insulating layer 46 including filling the extended partial opening and via opening (step 70 in FIG. 1 ).
- the second conductive layer is a metal layer formed of a metal fill material such as, for example, copper, tungsten, aluminum, silver, gold, and the like.
- the second conductive layer 49 is shown as a single layer, but it is to be understood that there may be additional metal layers that may be formed in multiple steps.
- the metal fill material in the extended partial opening and the via opening forms the upper plate of the capacitor (i.e., an upper capacitor electrode 62 ).
- the excess metal is removed, for example, by a chemical mechanical planarization (CMP) process as known in the art to remove metal overfill forming the upper capacitor electrode 62 of the place-efficient capacitor 48 ( FIG. 14 ).
- CMP chemical mechanical planarization
- the metallization area within the extended partial opening has been increased, thereby increasing the surface area of the lower and upper capacitor electrodes and increasing capacitor capacitance.
- the surface area of the upper capacitor electrode includes the inner surface area of the extended partial opening and via opening.
- the integrated circuit having the place-efficient capacitor can be integrated into a multi-level metallization package. Thereafter, standard processes may be used to complete fabrication and packaging of the integrated circuit.
- the integrated circuit having a place-efficient capacitor fabricated in accordance with exemplary embodiments achieves significantly higher capacitance per unit area on the integrated circuit.
- the effective area between the capacitor electrodes is increased, enabling more efficient use of the chip area, particularly useful for high density DRAM arrays.
- the effective capacitor area is increased without occupying more chip space by increasing the surface area of the dielectric layer between the capacitor electrodes.
- a higher number of semiconductor devices may be integrated on a given area of the integrated circuit or higher capacitance can be achieved for a single semiconductor device.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Integrated Circuits (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- The present invention generally relates to integrated circuits and methods for fabricating integrated circuits, and more particularly relates to integrated circuits having place-efficient capacitors and methods for fabricating the same.
- During front end-of-the-line processing, a plurality of semiconductor devices (e.g., transistors, resistors, and the like) are formed on a semiconductor wafer. During back end-of-the-line (BEOL) processing, a plurality of semiconductor devices are interconnected to form a plurality of integrated circuits on the wafer, which are subsequently separated into individual die during wafer dicing. Interconnection of the semiconductor devices is accomplished via the formation of a plurality of BEOL layers, which include, in part, a number of metallization layers and a number of interlayer dielectric layers (ILD layers).
- Capacitors are used in many electrical and electronic devices to implement a wide variety of functions. Capacitors may be fabricated as part of the back-end-of-the-line (BEOL) process. BEOL begins when a first metallization layer is deposited on the semiconductor wafer. Back end capacitors typically require a large amount of chip area and often compete for available chip area in which transistors can be formed.
- There is a continual interest in the integration density of semiconductor devices, such as capacitors, etc. on the integrated circuit. High capacitance is desired for capacitors, including DRAM storage capacitors. “Capacitance” refers to the capacity of the device for storing electric charge. One approach to increase the capacitance is to increase the area of the capacitor electrodes. Capacitance is directly proportional to the surface area of the electrodes. However, this approach results in an increase in the actual area occupied by the capacitor on the integrated circuit or an increase in the size of the chip (the integrated circuit). Neither of these options is desirable as increasing the actual area occupied by the capacitor excludes other semiconductor devices and an increase in the chip size undermines the interest toward integration density.
- Accordingly, it is desirable to provide integrated circuits having a capacitor with increased capacitance per unit area (i.e., a “place-efficient capacitor”) and methods for fabricating the same. It is also desired to increase the capacitance of the capacitor without occupying more chip space or increasing the size of the integrated circuit to enable an increase in the number of semiconductor devices integrated on a given area of the integrated circuit. Furthermore, other desirable features and characteristics of the present invention will become apparent from the subsequent detailed description of the invention and the appended claims, taken in conjunction with the accompanying drawings and this background of the invention.
- Methods for fabricating integrated circuits having place-efficient capacitors are provided. In accordance with one exemplary embodiment, the method includes forming a dielectric layer overlying a conductive feature on a semiconductor substrate. A via opening is formed into the dielectric layer to expose a portion of the conductive feature. A partial opening is etched into the dielectric layer and positioned over the conductive feature. Etch resistant particles are deposited overlying the dielectric layer and in the partial opening. The dielectric layer is further etched using the etch resistant particles as an etch mask to extend the partial opening. A first conductive layer is formed overlying the extended partial opening and electrically contacting the conductive feature. A capacitor insulating layer is formed overlying the first conductive layer. A second conductive layer is formed overlying the insulating layer.
- Methods for fabricating integrated circuits having place-efficient capacitors are provided in accordance with yet another exemplary embodiment of the present invention. The method includes forming a dielectric layer overlying a conductive feature on a semiconductor substrate. A via opening is formed in the dielectric layer to expose a portion of the conductive feature. The via opening is filled with an organic planarization layer (OPL) material. The dielectric layer is etched to form a partial opening positioned over the conductive feature. Etch-resistant particles are deposited over the dielectric layer in the partial opening. The dielectric layer is further etched around the etch-resistant particles to extend the partial opening forming an extended partial opening. The etch-resistant particles and the OPL material within the via opening are removed. A lower capacitor electrode is formed, for example from a metal liner, within the via opening and the extended partial opening. A capacitor insulating layer is formed overlying the metal liner. An upper capacitor electrode is formed filling the via opening and the extended partial opening with a metal fill material.
- Integrated circuits having a place-efficient capacitor are provided in accordance with yet another exemplary embodiment of the present invention. The integrated circuit includes a lower capacitor electrode having a surface area that includes an inner surface area of an extended partial opening and a via opening formed in a patterned dielectric layer on a semiconductor substrate. A capacitor insulating layer overlies the lower capacitor electrode. An upper capacitor electrode metal fill material fills the extended partial opening and the via opening and has a surface area that includes the inner surface area of the extended partial opening and via opening.
- The present invention will hereinafter be described in conjunction with the following drawing figures, wherein like numerals denote like elements, and
-
FIG. 1 is a flow diagram of a method for fabricating an integrated circuit, according to exemplary embodiments of the present invention; -
FIG. 2 illustrates, in cross-section, a portion of an exemplary initial integrated circuit; and -
FIGS. 3 to 14 illustrate, in cross section, the initial integrated circuit matriculating through various stages of forming a place-efficient capacitor in a back end of line phase of an integrated circuit fabrication process. - The following detailed description of the invention is merely exemplary in nature and is not intended to limit the invention or the application and uses of the invention. Furthermore, there is no intention to be bound by any theory presented in the preceding background of the invention or the following detailed description of the invention.
- Various embodiments are directed to integrated circuits having place-efficient capacitors and methods for fabricating the same. As used herein and noted previously, “place-efficient capacitors” are capacitors with increased capacitance per unit area. Etch-resistant particles are used as patterning agents to introduce porosity to a dielectric layer of the integrated circuit to increase the effective area between capacitor electrodes, thereby increasing the capacitor capacitance, without the capacitor occupying more area on the integrated circuit or increasing the size of the integrated circuit. A place-efficient capacitor frees up available space on the integrated circuit for other semiconductor devices, thereby improving the economics of integrated circuit fabrication.
- Referring now to
FIG. 1 , amethod 10 for fabricating an integrated circuit having a place-efficient capacitor begins by providing an integrated circuit 12 (step 20). The initial integrated circuit is made using standard semiconductor processing that is well known in the art.FIG. 2 illustrates an exemplary initial integrated circuit including a semiconductor substrate 14, adielectric layer 16 on the semiconductor substrate (dielectric layer 16 is an interlayer dielectric (ILD)), at least oneconductive feature 18 formed in the dielectric layer with the dielectric layer formed overlying the conductive feature, and a firstphotoresist layer 22 overlying a top surface of the dielectric layer for purposes as hereinafter described. The dielectric layer is formed of dielectric materials as well known in the art. For ease of illustration, the dielectric layer and first photoresist layer are each shown as a single layer, but it is to be understood that there may be additional dielectric and/or photoresist layers as well as other layers (not shown) such as, for example, anti-reflective coating (ARC) layers, organic planarization layers (OPL), or the like. The semiconductor substrate is made of a semiconductor material such as monocrystalline silicon, polycrystalline silicon, silicon-germanium, or the like and may include insulating layers, diffusion barrier layers, conductive layers, and the like as well as circuitry and other structures including one or more semiconductor devices such as transistors, capacitors, resistors, and the like (not shown). For simplicity, the semiconductor substrate will not be shown in subsequent drawings. The conductive feature may be formed from a metal such as copper, tungsten, aluminum, silver, gold, or other conductive metal, and the like. The conductive feature may be connected to other underlying features (not shown), such as other metal lines, vias, contact plugs, or silicide regions of MOS devices. - Referring to
FIGS. 3 and 4 , using known lithography processes, thefirst photoresist layer 22 is formed and patterned for afirst opening 24 for an interconnect structure (e.g., a via) in the dielectric layer. A viaopening 26 is formed in the dielectric layer where the place-efficient capacitor 48 (FIG. 14 ) is to be formed and to expose the conductive feature. The via opening is formed by etching the dielectric layer using an etching process such as, for example, a reactive ion etch (RIE). An etch stop layer, not illustrated, may be used to facilitate the etching of the via opening. Still referring toFIG. 4 , the first photoresist layer is removed and the substrate is re-cleaned. - Referring now to
FIGS. 5 through 7 , an organic planarization layer (OPL) 28 is formed overlying the dielectric layer including filling the viaopening 26. The OPL layer planarizes the top surface of the integrated circuit for asecond photoresist layer 32 to be formed over a top surface of the organic planarization layer. Using known lithography processes, asecond opening 34 is formed and patterned in the second photoresist and OPL layers (FIG. 6 ), thereby removing OPL material in an upper portion of the via opening. The OPL layer may be formed of known OPL materials. - Referring specifically to
FIG. 7 , a partial opening (e.g., a trench) 36 is etched into the dielectric layer and positioned over the conductive feature (step 25 inFIG. 1 ). Thedielectric layer 16 is partially etched stopping just below the top surface of the dielectric layer to form thepartial opening 36. The partial opening is formed at the top of the via opening and transverse thereto. The partial opening is formed where a subsequently-formed first conductive layer serves as a bottom capacitor electrode, as hereinafter described. The partial opening is anisotropically etched using, for example, C4F6/Ar/O2 etch chemistry. - Referring now to
FIG. 8 ,method 10 continues by depositing etchresistant particles 38 overlying thesecond photoresist layer 32 and the dielectric layer in the partial opening (step 30 inFIG. 1 ). The etch-resistant particles serve as a non-continuous etch resistant mask (i.e., a porosity mask) leaving space on the exposed top surface of the dielectric layer in the partial opening corresponding to locations where the underlying dielectric material is to be etched, as hereinafter described. In all other regions, the etch-resistant particles physically block the etchant. As used herein, the term “etch-resistant particles” refers to an etch-resistant porous layer or distributed particles. The etch-resistant porous layer may be a porous polymer layer (e.g., OPL-like materials with open porosity induced by methods well known in the art). The distributed particles may be organic or inorganic particles such as, for example, platinum (Pt), gold (Au), carbon (C), or combinations thereof. The organic and inorganic particles may be self-assembling. The organic and inorganic particles have a size range between about 2 nm to about 150 nm, preferably about 5 to about 70 nm. The organic and inorganic particles are deposited in a manner to distribute them substantially equally over about 20% to about 60% of the area. As used herein, “distribute” refers to spreading out or scattering. The pores of the porous layer are similarly distributed. - Referring to
FIGS. 9 and 10 ,method 10 continues by further etching the dielectric layer using the etch resistant particles and the second photoresist layer as an etch mask to extend the partial opening deeper into thedielectric layer 16 forming an extended partial opening 52 (step 40 inFIG. 1 ). By etching the dielectric layer using the etch resistant particles as an etch mask, an irregular surface of increased surface area is created. The extendedpartial opening 52, as illustrated, includes at least first andsecond portions 54 and 56, separated by the viaopening 26. Of course, depending on the density of the deposited etch resistant particles, other portions similar toportions 54 and 56 can be created forming an etch pattern. The etch-resistant particles can be smaller than the resolution limit of normal photolithography and consequently create an etched pattern having greater resolution than could be obtained by conventional photolithography. Etching around the etch-resistant particles is performed utilizing a wet etchant to extend the partial opening and increase the area thereof forming the extended partial opening, thereby increasing the effective area for metallization as hereinafter described. The material for the OPL layer in the via opening is selected to be substantially etch-resistant to the etchant selected to etch the dielectric layer. After completing the further etching step, the integrated circuit appears as illustrated inFIG. 9 . The regions below the etch-resistant particles (i.e., in their shadow) are either not etched, or etched less intensively. The dielectric layer is etched around the etch-resistant particles to introduce porosity into the surface of the dielectric layer increasing the effective capacitor area without occupying more space on the integrated circuit. The etch pattern may be ideal, as shown inFIG. 9 , or chaotic. - After the further etching step is completed, the etch-resistant particles, the residual second photoresist layer, and the OPL layer including within the via opening are removed to leave a patterned
dielectric layer 42 that is roughened with increased surface area as illustrated inFIG. 10 . As noted previously, the patterned dielectric layer has increased porosity and roughness and therefore an increased active area in the extendedpartial opening 52 and via opening relative to the pre-etched dielectric layer. - Referring now to
FIG. 11 ,method 10 continues by forming a firstconductive layer 44 overlying the dielectric layer including within the extendedpartial opening 52 and viaopening 26 and contacting conductive feature 18 (step 50 inFIG. 1 ). The first conductive layer may be a diffusion barrier layer. The first conductive layer simultaneously serves as a metal liner for the partial opening (e.g., a trench) and via opening and will constitute a lower capacitor electrode 58 (SeeFIG. 14 ). The metal liner has a thickness of about 5 nm to about 20 nm, and is formed of a conductive material such as, for example, titanium, titanium-nitride, or the like. The surface area of the lower capacitor electrode includes the irregular surface area of the extended partial opening and the inner surface area of the via opening. - Referring to
FIG. 12 ,method 10 continues with forming acapacitor insulating layer 46 overlying the firstconductive layer 44 including within the extended partial opening and via opening (step 60 inFIG. 1 ). The capacitor insulating layer may be formed from insulators as known in the art. The place-efficient capacitor 48 (FIG. 14 ) includes the lower capacitor electrode and an upper capacitor electrode separated by the capacitor insulating layer, as hereinafter described. - Referring to
FIGS. 13 and 14 ,method 10 continues with forming a secondconductive layer 49 overlying thecapacitor insulating layer 46 including filling the extended partial opening and via opening (step 70 inFIG. 1 ). The second conductive layer is a metal layer formed of a metal fill material such as, for example, copper, tungsten, aluminum, silver, gold, and the like. For ease of illustration, the secondconductive layer 49 is shown as a single layer, but it is to be understood that there may be additional metal layers that may be formed in multiple steps. The metal fill material in the extended partial opening and the via opening forms the upper plate of the capacitor (i.e., an upper capacitor electrode 62). The excess metal is removed, for example, by a chemical mechanical planarization (CMP) process as known in the art to remove metal overfill forming theupper capacitor electrode 62 of the place-efficient capacitor 48 (FIG. 14 ). As the surface area of the partial opening has been increased by use of the etch-resistant particles, the metallization area within the extended partial opening has been increased, thereby increasing the surface area of the lower and upper capacitor electrodes and increasing capacitor capacitance. The surface area of the upper capacitor electrode includes the inner surface area of the extended partial opening and via opening. The integrated circuit having the place-efficient capacitor can be integrated into a multi-level metallization package. Thereafter, standard processes may be used to complete fabrication and packaging of the integrated circuit. - From the foregoing, it is to be appreciated that the integrated circuit having a place-efficient capacitor fabricated in accordance with exemplary embodiments achieves significantly higher capacitance per unit area on the integrated circuit. The effective area between the capacitor electrodes is increased, enabling more efficient use of the chip area, particularly useful for high density DRAM arrays. The effective capacitor area is increased without occupying more chip space by increasing the surface area of the dielectric layer between the capacitor electrodes. A higher number of semiconductor devices may be integrated on a given area of the integrated circuit or higher capacitance can be achieved for a single semiconductor device.
- While at least one exemplary embodiment has been presented in the foregoing detailed description of the invention, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the invention in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing an exemplary embodiment of the invention, it being understood that various changes may be made in the function and arrangement of elements described in an exemplary embodiment without departing from the scope of the invention as set forth in the appended claims and their legal equivalents.
Claims (20)
Priority Applications (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/022,416 US8236645B1 (en) | 2011-02-07 | 2011-02-07 | Integrated circuits having place-efficient capacitors and methods for fabricating the same |
TW100122576A TWI487010B (en) | 2011-02-07 | 2011-06-28 | Integrated circuits having place-efficient capacitors and methods for fabricating the same |
SG2011052289A SG183595A1 (en) | 2011-02-07 | 2011-07-19 | Integrated circuits having place-efficient capacitors and methods for fabricating the same |
KR1020110099266A KR101385281B1 (en) | 2011-02-07 | 2011-09-29 | Integrated circuits having place-efficient capacitors and methods for fabrication the same |
CN201110418421.2A CN102629550B (en) | 2011-02-07 | 2011-12-14 | Integrated circuits having place-efficient capacitors and methods for fabricating the same |
DE102012201586.8A DE102012201586B4 (en) | 2011-02-07 | 2012-02-03 | Process for the production of integrated circuits with space-saving capacitors |
US13/542,561 US8546915B2 (en) | 2011-02-07 | 2012-07-05 | Integrated circuits having place-efficient capacitors and methods for fabricating the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/022,416 US8236645B1 (en) | 2011-02-07 | 2011-02-07 | Integrated circuits having place-efficient capacitors and methods for fabricating the same |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/542,561 Division US8546915B2 (en) | 2011-02-07 | 2012-07-05 | Integrated circuits having place-efficient capacitors and methods for fabricating the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US8236645B1 US8236645B1 (en) | 2012-08-07 |
US20120199950A1 true US20120199950A1 (en) | 2012-08-09 |
Family
ID=46547200
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/022,416 Active US8236645B1 (en) | 2011-02-07 | 2011-02-07 | Integrated circuits having place-efficient capacitors and methods for fabricating the same |
US13/542,561 Active US8546915B2 (en) | 2011-02-07 | 2012-07-05 | Integrated circuits having place-efficient capacitors and methods for fabricating the same |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/542,561 Active US8546915B2 (en) | 2011-02-07 | 2012-07-05 | Integrated circuits having place-efficient capacitors and methods for fabricating the same |
Country Status (6)
Country | Link |
---|---|
US (2) | US8236645B1 (en) |
KR (1) | KR101385281B1 (en) |
CN (1) | CN102629550B (en) |
DE (1) | DE102012201586B4 (en) |
SG (1) | SG183595A1 (en) |
TW (1) | TWI487010B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10559649B2 (en) * | 2018-05-04 | 2020-02-11 | International Business Machines Corporation | Metal insulator metal capacitor with extended capacitor plates |
US10685915B2 (en) | 2018-05-04 | 2020-06-16 | International Business Machines Corporation | Via contact resistance control |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5455538B2 (en) * | 2008-10-21 | 2014-03-26 | キヤノン株式会社 | Semiconductor device and manufacturing method thereof |
US9048341B2 (en) * | 2011-03-16 | 2015-06-02 | Macronix International Co., Ltd. | Integrated circuit capacitor and method |
TWI488286B (en) * | 2012-12-25 | 2015-06-11 | Univ Nat Chiao Tung | Semiconductor device integrated with passive device |
US10332790B2 (en) * | 2015-06-15 | 2019-06-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with interconnect structure |
JP6583220B2 (en) * | 2016-11-15 | 2019-10-02 | 株式会社村田製作所 | Capacitor and capacitor manufacturing method |
CN108766953B (en) * | 2018-05-31 | 2021-01-01 | 德淮半导体有限公司 | Semiconductor device and method of forming the same |
Citations (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5350707A (en) * | 1991-11-19 | 1994-09-27 | Samsung Electronics Co., Ltd. | Method for making a capacitor having an electrode surface with a plurality of trenches formed therein |
US5519238A (en) * | 1991-10-02 | 1996-05-21 | Industrial Technology Research Institute | Rippled polysilicon surface capacitor electrode plate for high density dram |
US5735948A (en) * | 1993-09-07 | 1998-04-07 | Univ. Of Wyoming | Process for co-recycling tires and oils |
US5739565A (en) * | 1991-12-02 | 1998-04-14 | Canon Kabushiki Kaisha | Semiconductor device and manufacturing process therefor |
US5891772A (en) * | 1997-03-22 | 1999-04-06 | United Microelectronics Corporation | Structure and manufacturing method for DRAM capacitors |
US5981992A (en) * | 1995-06-07 | 1999-11-09 | International Business Machines Corporation | Mechanical supports for very thin stacked capacitor plates |
US6187625B1 (en) * | 1999-03-05 | 2001-02-13 | Nanya Technology Corporation | Method of fabricating crown capacitor |
US6236080B1 (en) * | 1999-07-22 | 2001-05-22 | Worldwide Semiconductor Manufacturing Corp. | Method of manufacturing a capacitor for high density DRAMs |
US6417066B1 (en) * | 2001-02-15 | 2002-07-09 | Taiwan Semiconductor Manufacturing Company | Method of forming a DRAM capacitor structure including increasing the surface area using a discrete silicon mask |
US6459116B1 (en) * | 1997-08-04 | 2002-10-01 | Micron Technology, Inc. | Capacitor structure |
US6548348B1 (en) * | 2001-06-18 | 2003-04-15 | Taiwan Semiconductor Manufacturing Company | Method of forming a storage node contact hole in a porous insulator layer |
US6559005B2 (en) * | 2000-08-07 | 2003-05-06 | Infineon Technologies Ag | Method for fabricating capacitor electrodes |
US6596583B2 (en) * | 2000-06-08 | 2003-07-22 | Micron Technology, Inc. | Methods for forming and integrated circuit structures containing ruthenium and tungsten containing layers |
US6620675B2 (en) * | 2001-09-26 | 2003-09-16 | International Business Machines Corporation | Increased capacitance trench capacitor |
US6858894B2 (en) * | 2002-08-29 | 2005-02-22 | Micron Technology, Inc. | Comprising agglomerates of one or more noble metals |
US6902973B2 (en) * | 2003-08-18 | 2005-06-07 | Micron Technology, Inc. | Hemi-spherical grain silicon enhancement |
US7339270B2 (en) * | 2005-08-05 | 2008-03-04 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
US20090274873A1 (en) * | 2006-06-30 | 2009-11-05 | Oji Paper Co., Ltd. | Monoparticulate-film etching mask and process for producing the same, process for producing fine structure with the monoparticulate-film etching mask, and fine structure obtained by the production process |
US7651942B2 (en) * | 2005-08-15 | 2010-01-26 | Infineon Technologies Ag | Metal interconnect structure and method |
Family Cites Families (61)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US1739112A (en) | 1929-12-10 | chicago | ||
US1290799A (en) | 1918-02-06 | 1919-01-07 | Edwin R Talley | Life-protecting body-guard. |
US1513766A (en) | 1924-03-27 | 1924-11-04 | American Armor Corp | Bullet-proof armor |
US3179553A (en) | 1963-03-12 | 1965-04-20 | Philip J Franklin | Lightweight armor plate |
US5469773A (en) | 1965-09-23 | 1995-11-28 | The United States Of America As Represented By The Secretary Of The Army | Light weight armor |
US3563836A (en) | 1968-05-23 | 1971-02-16 | Bell Aerospace Corp | Projectile armor fabrication |
US3962976A (en) | 1971-08-16 | 1976-06-15 | Aluminum Company Of America | Composite armor structure |
US3977294A (en) | 1971-09-07 | 1976-08-31 | Fiber Materials, Inc. | Composite armor and method |
US3829899A (en) | 1972-05-08 | 1974-08-20 | R Davis | Bulletproof protective body armor |
US3813281A (en) | 1973-01-30 | 1974-05-28 | Gulf & Western Ind Prod Co | Composite flexible armor |
US3867239A (en) | 1973-06-11 | 1975-02-18 | Us Army | Body armor construction |
US4323000A (en) | 1977-06-09 | 1982-04-06 | The United States Of America As Represented By The Secretary Of The Navy | Armor fabrication |
FR2419498A1 (en) | 1978-03-08 | 1979-10-05 | Merlin Gerin | CAST COMPOSITE SHIELD |
US4292375A (en) | 1979-05-30 | 1981-09-29 | The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration | Superplastically formed diffusion bonded metallic structure |
US4307140A (en) | 1980-07-31 | 1981-12-22 | Davis Thomas E | Abrasive resistant laminated article and method of manufacture |
US4476660A (en) | 1982-09-09 | 1984-10-16 | Francovitch Thomas F | Membrane anchor with flexure resisting regions |
US4739690A (en) | 1984-04-10 | 1988-04-26 | Ceradyne, Inc. | Ballistic armor with spall shield containing an outer layer of plasticized resin |
US4633756A (en) | 1984-05-21 | 1987-01-06 | Rudoi Boris L | Bullet proof armor shield |
US5686689A (en) | 1985-05-17 | 1997-11-11 | Aeronautical Research Associates Of Princeton, Inc. | Lightweight composite armor |
JPH0650240B2 (en) | 1985-08-16 | 1994-06-29 | 伊藤忠商事株式会社 | Human body protection material |
US4953442A (en) | 1986-01-07 | 1990-09-04 | Harsco Corporation | Magnetized ceramic armor system |
GB2191275B (en) | 1986-06-04 | 1990-01-04 | Royal Ordnance Plc | Composite armour |
FR2605267B1 (en) | 1986-10-15 | 1989-06-30 | Goeury Walter | PROTECTION PANEL AND PARTICULARLY BALLISTIC SCREEN |
US4744187A (en) | 1987-01-27 | 1988-05-17 | The Firestone Tire & Rubber Company | Mechanical roof fastener |
US5170690A (en) | 1988-06-03 | 1992-12-15 | Foster-Miller, Inc. | Survivability enhancement |
US4928575A (en) | 1988-06-03 | 1990-05-29 | Foster-Miller, Inc. | Survivability enhancement |
US5333532A (en) | 1988-06-03 | 1994-08-02 | Foster-Miller, Inc. | Survivability enhancement |
US4868040A (en) | 1988-10-20 | 1989-09-19 | Canadian Patents & Development Limited | Antiballistic composite armor |
US4987033A (en) | 1988-12-20 | 1991-01-22 | Dynamet Technology, Inc. | Impact resistant clad composite armor and method for forming such armor |
US5200256A (en) | 1989-01-23 | 1993-04-06 | Dunbar C R | Composite lightweight bullet proof panel for use on vessels, aircraft and the like |
US4911061A (en) | 1989-03-22 | 1990-03-27 | General Dynamics Land Systems, Inc. | Composite ceramic armor and method for making same |
US4965138A (en) | 1989-09-20 | 1990-10-23 | Rene Gonzalez | Structural panel |
US5361678A (en) | 1989-09-21 | 1994-11-08 | Aluminum Company Of America | Coated ceramic bodies in composite armor |
FR2654910B1 (en) | 1989-11-24 | 1992-04-03 | Europ Propulsion | ARMORED COMPOSITE MATERIAL SEAT AND MANUFACTURING METHOD THEREOF. |
US5014592A (en) | 1990-01-02 | 1991-05-14 | The United States Of America As Represented By The Secretary Of The Army | Multi-lug breech mechanism |
JPH04165624A (en) * | 1990-10-30 | 1992-06-11 | Fujitsu Ltd | Plated wiring method on insulating film |
US5196252A (en) | 1990-11-19 | 1993-03-23 | Allied-Signal | Ballistic resistant fabric articles |
US5191166A (en) | 1991-06-10 | 1993-03-02 | Foster-Miller, Inc. | Survivability enhancement |
US5480706A (en) | 1991-09-05 | 1996-01-02 | Alliedsignal Inc. | Fire resistant ballistic resistant composite armor |
JPH08500424A (en) | 1991-11-23 | 1996-01-16 | サックス,マイケル | Armor |
US5326606A (en) | 1992-08-12 | 1994-07-05 | Armorvision Plastics & Glass | Bullet proof panel |
US5254383A (en) | 1992-09-14 | 1993-10-19 | Allied-Signal Inc. | Composites having improved penetration resistance and articles fabricated from same |
DK0588212T3 (en) | 1992-09-17 | 1996-12-23 | Fmc Corp | Advanced burst coat system |
KR960005251B1 (en) * | 1992-10-29 | 1996-04-23 | 삼성전자주식회사 | Manufacture of memory device |
US5437905A (en) | 1994-05-17 | 1995-08-01 | Park; Andrew D. | Ballistic laminate structure in sheet form |
US5560971A (en) | 1995-04-18 | 1996-10-01 | Milliken Research Corporation | Multi-layer material for suppression of ceramic shrapnel created during a ballistic event |
US6291289B2 (en) * | 1999-06-25 | 2001-09-18 | Micron Technology, Inc. | Method of forming DRAM trench capacitor with metal layer over hemispherical grain polysilicon |
US6418832B1 (en) | 2000-04-26 | 2002-07-16 | Pyramid Technologies International, Inc. | Body armor |
US6532857B1 (en) | 2000-05-12 | 2003-03-18 | Ceradyne, Inc. | Ceramic array armor |
JP2002076297A (en) * | 2000-08-28 | 2002-03-15 | Mitsubishi Electric Corp | Semiconductor device and its manufacturing method |
US6204141B1 (en) | 2000-09-13 | 2001-03-20 | Taiwan Semiconductor Mfg. Co. Ltd. | Method of manufacturing a deep trench capacitor |
JP3895126B2 (en) * | 2001-04-23 | 2007-03-22 | 株式会社東芝 | Manufacturing method of semiconductor device |
EP1666830B1 (en) | 2001-07-25 | 2011-02-23 | Aceram Materials and Technologies Inc. | Armour plate with spall layers |
KR100870338B1 (en) * | 2002-07-18 | 2008-11-25 | 매그나칩 반도체 유한회사 | Capacitor of semiconductor and method using the same |
JP4543378B2 (en) * | 2004-11-15 | 2010-09-15 | エルピーダメモリ株式会社 | Manufacturing method of semiconductor device |
KR100698089B1 (en) * | 2005-12-29 | 2007-03-23 | 동부일렉트로닉스 주식회사 | A semiconductor device with capacitor and a method for fabricating the same |
FR2897467B1 (en) * | 2006-02-15 | 2009-04-03 | St Microelectronics Crolles 2 | MIM CAPACITOR |
US7602027B2 (en) * | 2006-12-29 | 2009-10-13 | Semiconductor Components Industries, L.L.C. | Semiconductor component and method of manufacture |
DE102007009383A1 (en) * | 2007-02-20 | 2008-08-21 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Semiconductor arrangement and method for its production |
JP2008311525A (en) * | 2007-06-15 | 2008-12-25 | Elpida Memory Inc | Semiconductor memory device and its manufacturing method |
JP5464928B2 (en) * | 2009-07-02 | 2014-04-09 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method of semiconductor device |
-
2011
- 2011-02-07 US US13/022,416 patent/US8236645B1/en active Active
- 2011-06-28 TW TW100122576A patent/TWI487010B/en active
- 2011-07-19 SG SG2011052289A patent/SG183595A1/en unknown
- 2011-09-29 KR KR1020110099266A patent/KR101385281B1/en active IP Right Grant
- 2011-12-14 CN CN201110418421.2A patent/CN102629550B/en active Active
-
2012
- 2012-02-03 DE DE102012201586.8A patent/DE102012201586B4/en not_active Expired - Fee Related
- 2012-07-05 US US13/542,561 patent/US8546915B2/en active Active
Patent Citations (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5519238A (en) * | 1991-10-02 | 1996-05-21 | Industrial Technology Research Institute | Rippled polysilicon surface capacitor electrode plate for high density dram |
US5350707A (en) * | 1991-11-19 | 1994-09-27 | Samsung Electronics Co., Ltd. | Method for making a capacitor having an electrode surface with a plurality of trenches formed therein |
US5739565A (en) * | 1991-12-02 | 1998-04-14 | Canon Kabushiki Kaisha | Semiconductor device and manufacturing process therefor |
US5735948A (en) * | 1993-09-07 | 1998-04-07 | Univ. Of Wyoming | Process for co-recycling tires and oils |
US5981992A (en) * | 1995-06-07 | 1999-11-09 | International Business Machines Corporation | Mechanical supports for very thin stacked capacitor plates |
US5891772A (en) * | 1997-03-22 | 1999-04-06 | United Microelectronics Corporation | Structure and manufacturing method for DRAM capacitors |
US6787839B2 (en) * | 1997-08-04 | 2004-09-07 | Micron Technology, Inc. | Capacitor structure |
US6459116B1 (en) * | 1997-08-04 | 2002-10-01 | Micron Technology, Inc. | Capacitor structure |
US6682984B1 (en) * | 1997-08-04 | 2004-01-27 | Micron Technology, Inc. | Method of making a concave capacitor |
US6187625B1 (en) * | 1999-03-05 | 2001-02-13 | Nanya Technology Corporation | Method of fabricating crown capacitor |
US6236080B1 (en) * | 1999-07-22 | 2001-05-22 | Worldwide Semiconductor Manufacturing Corp. | Method of manufacturing a capacitor for high density DRAMs |
US6596583B2 (en) * | 2000-06-08 | 2003-07-22 | Micron Technology, Inc. | Methods for forming and integrated circuit structures containing ruthenium and tungsten containing layers |
US6559005B2 (en) * | 2000-08-07 | 2003-05-06 | Infineon Technologies Ag | Method for fabricating capacitor electrodes |
US6417066B1 (en) * | 2001-02-15 | 2002-07-09 | Taiwan Semiconductor Manufacturing Company | Method of forming a DRAM capacitor structure including increasing the surface area using a discrete silicon mask |
US6548348B1 (en) * | 2001-06-18 | 2003-04-15 | Taiwan Semiconductor Manufacturing Company | Method of forming a storage node contact hole in a porous insulator layer |
US6620675B2 (en) * | 2001-09-26 | 2003-09-16 | International Business Machines Corporation | Increased capacitance trench capacitor |
US6936879B2 (en) * | 2001-09-26 | 2005-08-30 | International Business Machines Corporation | Increased capacitance trench capacitor |
US7372094B2 (en) * | 2002-08-29 | 2008-05-13 | Micron Technology, Inc. | Semiconductor constructions |
US6858894B2 (en) * | 2002-08-29 | 2005-02-22 | Micron Technology, Inc. | Comprising agglomerates of one or more noble metals |
US20050104111A1 (en) * | 2002-08-29 | 2005-05-19 | Srividya Cancheepuram V. | DRAM constructions, memory arrays and semiconductor constructions |
US7141847B2 (en) * | 2002-08-29 | 2006-11-28 | Micron Technology, Inc. | DRAM constructions, memory arrays and semiconductor constructions |
US7687844B2 (en) * | 2002-08-29 | 2010-03-30 | Micron Technology, Inc. | Semiconductor constructions |
US6902973B2 (en) * | 2003-08-18 | 2005-06-07 | Micron Technology, Inc. | Hemi-spherical grain silicon enhancement |
US7339270B2 (en) * | 2005-08-05 | 2008-03-04 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
US7651942B2 (en) * | 2005-08-15 | 2010-01-26 | Infineon Technologies Ag | Metal interconnect structure and method |
US20090274873A1 (en) * | 2006-06-30 | 2009-11-05 | Oji Paper Co., Ltd. | Monoparticulate-film etching mask and process for producing the same, process for producing fine structure with the monoparticulate-film etching mask, and fine structure obtained by the production process |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10559649B2 (en) * | 2018-05-04 | 2020-02-11 | International Business Machines Corporation | Metal insulator metal capacitor with extended capacitor plates |
US10685915B2 (en) | 2018-05-04 | 2020-06-16 | International Business Machines Corporation | Via contact resistance control |
Also Published As
Publication number | Publication date |
---|---|
CN102629550B (en) | 2014-09-10 |
US20120267763A1 (en) | 2012-10-25 |
KR101385281B1 (en) | 2014-04-16 |
US8546915B2 (en) | 2013-10-01 |
KR20120090745A (en) | 2012-08-17 |
CN102629550A (en) | 2012-08-08 |
TWI487010B (en) | 2015-06-01 |
DE102012201586A1 (en) | 2012-08-09 |
US8236645B1 (en) | 2012-08-07 |
DE102012201586B4 (en) | 2019-04-25 |
SG183595A1 (en) | 2012-09-27 |
TW201236061A (en) | 2012-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8546915B2 (en) | Integrated circuits having place-efficient capacitors and methods for fabricating the same | |
US10211147B2 (en) | Metal-insulator-metal capacitors with dielectric inner spacers | |
US6620701B2 (en) | Method of fabricating a metal-insulator-metal (MIM) capacitor | |
US10396147B2 (en) | Grated MIM capacitor to improve capacitance | |
US11183454B2 (en) | Functional component within interconnect structure of semiconductor device and method of forming same | |
US10141394B2 (en) | Integrated circuit comprising a metal-insulator-metal capacitor and fabrication method thereof | |
US11222946B2 (en) | Semiconductor device including a high density MIM capacitor and method | |
KR100806034B1 (en) | Semiconductor device having metal-insulator-metal capacitor and fabrication method for the same | |
US11848267B2 (en) | Functional component within interconnect structure of semiconductor device and method of forming same | |
US8409962B2 (en) | Manufacturing method of copper interconnection structure with MIM capacitor | |
KR100572828B1 (en) | Method of manufacturing semiconductor device with MIM capacitor | |
US10083958B2 (en) | Deep trench metal-insulator-metal capacitors | |
US9859208B1 (en) | Bottom self-aligned via | |
US7956398B2 (en) | Capacitor of semiconductor device and method of fabricating the same | |
US11038011B2 (en) | Metal-insulator-metal capacitors including nanofibers | |
WO2023093676A1 (en) | Beol top via wirings with dual damascene via and super via redundancy | |
KR100842471B1 (en) | A method for forming a mim capacitor in a semiconductor device | |
CN113517273A (en) | Capacitor array structure, preparation method thereof and semiconductor memory device | |
KR20210024401A (en) | Metal-insulator-metal capacitors with high breakdown voltage |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHUMAKOV, DMYTRO;REEL/FRAME:025758/0989 Effective date: 20110125 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |