US20110135883A1 - Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby - Google Patents
Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby Download PDFInfo
- Publication number
- US20110135883A1 US20110135883A1 US13/029,346 US201113029346A US2011135883A1 US 20110135883 A1 US20110135883 A1 US 20110135883A1 US 201113029346 A US201113029346 A US 201113029346A US 2011135883 A1 US2011135883 A1 US 2011135883A1
- Authority
- US
- United States
- Prior art keywords
- primer
- dielectric material
- substrate
- electrically conductive
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/38—Improvement of the adhesion between the insulating substrate and the metal
- H05K3/386—Improvement of the adhesion between the insulating substrate and the metal by the use of an organic polymeric bonding layer, e.g. adhesive
- H05K3/387—Improvement of the adhesion between the insulating substrate and the metal by the use of an organic polymeric bonding layer, e.g. adhesive for electroless plating
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/465—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits by applying an insulating layer having channels for the next circuit layer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/4661—Adding a circuit layer by direct wet plating, e.g. electroless plating; insulating materials adapted therefor
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/06—Lamination
- H05K2203/066—Transfer laminating of insulating material, e.g. resist as a whole layer, not as a pattern
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/11—Treatments characterised by their effect, e.g. heating, cooling, roughening
- H05K2203/1152—Replicating the surface structure of a sacrificial layer, e.g. for roughening
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/13—Moulding and encapsulation; Deposition techniques; Protective layers
- H05K2203/1377—Protective layers
- H05K2203/1383—Temporary protective insulating layer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0017—Etching of the substrate by chemical or physical means
- H05K3/0026—Etching of the substrate by chemical or physical means by laser ablation
- H05K3/0032—Etching of the substrate by chemical or physical means by laser ablation of organic insulating material
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0055—After-treatment, e.g. cleaning or desmearing of holes
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/108—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by semi-additive methods; masks therefor
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/24—Structurally defined web or sheet [e.g., overall dimension, etc.]
- Y10T428/24355—Continuous and nonuniform or irregular surface on layer or component [e.g., roofing, etc.]
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/24—Structurally defined web or sheet [e.g., overall dimension, etc.]
- Y10T428/24479—Structurally defined web or sheet [e.g., overall dimension, etc.] including variation in thickness
- Y10T428/24612—Composite web or sheet
Definitions
- the disclosed embodiments of the invention relate generally to substrates for microelectronic devices, and relate more particularly to adhesion between layers in such substrates.
- Microelectronic devices typically are formed on a substrate that, among other things, provides mechanical support as well as space for electrical connections and the like.
- the substrate also acts as an interposer whereby it spaces the connections from the die scale to the motherboard scale.
- Substrate types include cored substrates, including thin core, thick core (BT or FR4 type), and laminate core, as well as coreless substrates.
- cored substrates are built up layer by layer around a central core, with layers of conductive material (usually copper) separated by layers of insulating dielectric, with interlayer connections being formed with through holes or microvias.
- layer surfaces are typically roughened for proper mechanical interlocking.
- FIGS. 1 , 2 , and 9 are cross-sectional views of a portion of a substrate for a microelectronic device according to various embodiments of the invention.
- FIGS. 3 , 4 , 6 , and 10 are flowcharts illustrating methods of manufacturing a substrate for a microelectronic device according to various embodiments of the invention
- FIG. 5 is a cross-sectional view of the substrate of FIG. 1 at a particular point in its manufacturing process according to an embodiment of the invention
- FIGS. 7 and 8 are cross-sectional views of the substrate of FIG. 2 at a particular point in its manufacturing process according to various embodiments of the invention.
- FIG. 11 is a representation of a roller coating apparatus that may be used in connection with an embodiment of the invention.
- a method of manufacturing a substrate for a microelectronic device comprises providing a dielectric material as a build-up layer of the substrate, applying a primer to a surface of the dielectric material, and forming an electrically conductive layer over the primer.
- the method comprises providing a dielectric material as a build-up layer of the substrate, forming a feature that extends into the dielectric material, forming an electrically conductive layer over the dielectric material, applying a primer to a surface of the electrically conductive layer and attaching a dielectric layer to the primer. Accordingly, embodiments of the invention may be used both for conductor-dielectric interfaces and for dielectric-conductor interfaces.
- Adhesion between the interfaces of the dielectric material and the electrically conductive material is often difficult to achieve and if not properly performed can result in delamination between the layers of the substrate, or similar problems.
- one existing approach for obtaining the needed adhesion is to roughen the material surfaces in order to promote proper mechanical interlocking.
- this roughening may be accomplished by treating the surfaces with a formaldehyde- or acid-peroxide-based roughening agent that causes the copper surface to become micro-roughened, with a roughness profile that at least partially depends on the concentration of the roughening agent and the exposure time to the roughening agent.
- the roughening may be accomplished using a desmear treatment.
- Embodiments of the invention avoid these and other problems by enhancing adhesion between substrate interfaces without resorting to any roughening of such interfaces, resulting in a profile-free metal-dielectric adhesion interface.
- This adhesion enhancement can be obtained for both SAP technology and for laser ablation technology, both of which form embedded conductive trenches in the dielectric material, as well as for other similar technologies that enable formation of embedded features.
- the primer may be used at multiple interfaces, possibly as dictated by the attendant electrical benefits, to provide a completely profile-free substrate.
- embodiments of the invention make use of a primer to promote proper adhesion between profile-free metal (or other electrically conductive materials) and dielectric interfaces, maintaining the integrity of such interfaces while enabling enhanced electrical performance.
- “profile-free” as used herein means having a roughness of no greater than approximately 0.1-0.2 micrometers (hereinafter “microns”).
- FIG. 1 is a cross-sectional view of a portion of a substrate 100 for a microelectronic device according to an embodiment of the invention.
- substrate 100 may be formed using an SAP process.
- substrate 100 comprises a material 110 that is at least partially surrounded by a dielectric material 120 , a feature 130 extending into dielectric material 120 , a primer 140 over a surface 121 of dielectric material 120 , and an electrically conductive layer 150 adjacent to primer 140 .
- electrically conductive layer 150 is located above surface 121 of dielectric material 120 , characteristic of the SAP procedure.
- material 110 can comprise a metal such as copper or the like or can be some other electrically conducting layer of substrate 100
- dielectric material 120 can comprise an epoxy-based dielectric material or the like and electrically conductive layer 150 can be a copper trace or pad or the like.
- the dielectric material may be filled with fillers or glass fibers or the like in order to reduce the coefficient of thermal expansion (CTE) of the material.
- feature 130 is a via but feature 130 could also be a trench or some other feature that extends into dielectric material 120 .
- primer 140 can be based on either polyether sulfone or amide-type epoxy materials, both of which have demonstrated good adhesion between some types of metal and dielectric material and could therefore be used for both SAP and laser ablation processes where adhesion at the interface between the dielectric and the copper (or other electrically conductive) material is needed.
- the particular chemistry of primer 140 may be optimized for the process being used and may be modified as needed to meet specific process requirements.
- FIG. 2 is a cross-sectional view of a portion of a substrate 200 for a microelectronic device according to an embodiment of the invention.
- substrate 200 may be formed using a laser ablation process.
- substrate 200 comprises a material 210 that is at least partially surrounded by a dielectric material 220 , features 230 and 231 extending into dielectric material 220 , a primer 240 over a surface 221 of dielectric material 220 , and an electrically conductive layer 250 adjacent to primer 240 .
- electrically conductive layer 250 is embedded within dielectric material 220 (i.e., lies below surface 221 ), characteristic of the embedded feature formation procedure.
- material 210 , dielectric material 220 , feature 230 , primer 240 , and electrically conductive layer 250 can be similar to, respectively, material 110 , dielectric material 120 , feature 130 , primer 140 , and electrically conductive layer 150 , all of which are shown in FIG. 1 .
- Feature 231 which does not have a named counterpart in FIG. 1 , is a trench.
- FIG. 3 is a flowchart illustrating a method 300 of manufacturing a substrate for a microelectronic device according to an embodiment of the invention.
- method 300 (along with subsequent methods discussed herein) promotes adhesion between a dielectric and an electrically conductive material.
- a step 310 of method 300 is to provide a foundation layer having a dielectric material attached thereto.
- the phrase “foundation layer” as used herein does not necessarily mean a lowest layer, a base layer, a starting layer, a supporting layer, or the like; rather, it is used merely to indicate the layer or material on which another indicated material or layer—in this case a dielectric material—is attached.
- the foundation layer can be similar to material 110 that is shown in FIG. 1 or to material 210 that is shown in FIG. 2 .
- the dielectric material can be similar to dielectric material 120 that is shown in FIG. 1 or to dielectric material 220 that is shown in FIG. 2 .
- step 310 comprises laminating the dielectric material onto the foundation layer.
- a step 320 of method 300 is to apply a primer to a surface of the dielectric material.
- the primer can be similar to primer 140 that is shown in FIG. 1 or to primer 240 that is shown in FIG. 2 .
- step 320 comprises coating the primer on the surface of the dielectric material using one of a thin film lamination process and a roller coating operation, though other coating techniques may also be used. As an example, in the latter approach step 320 may be accomplished using a roller coating apparatus such as that shown in FIG. 11 , discussed below.
- a step 330 of method 300 is to form an electrically conductive layer over the primer.
- the electrically conductive layer can be similar to electrically conductive layer 150 that is shown in FIG. 1 or to electrically conductive layer 250 that is shown in FIG. 2 .
- step 330 comprises a trench metallization process that results in the formation of a copper trace.
- the trench is formed by laser ablation of the dielectric surface (or by another imprinting technique) followed by a metallization process that includes electrolessly depositing a first electrically conductive layer followed by an electrolytical plating step to fill the formed trenches with a second electrically conductive layer and a subsequent grinding or buffing step to planarize the surface.
- a metallization process that includes electrolessly depositing a first electrically conductive layer followed by an electrolytical plating step to fill the formed trenches with a second electrically conductive layer and a subsequent grinding or buffing step to planarize the surface.
- the first and second electrically conductive layers may merge into a single layer in which the original first and second layers are indistinguishable from each other and in which any boundary between the two layers disappears.
- metallization may occur by first depositing an electroless seed layer on top of the laminated or coated primer followed by film resist (either dry or liquid) lamination and exposure to define patterns which will then be electrolytically plated with an electrolytic plating process. This is followed by stripping the dry or liquid film resist with a stripper solution and by an etching process in which the electroless seed layer is removed in order to form defined conductive traces on the surface of the dielectric layer.
- film resist either dry or liquid
- Still other embodiments involve solely using electroless copper for filing the trenches with high speed electroless copper deposition, selective trench plating without over plating on the surface, and the like. It should be understood that the foregoing examples are merely illustrative of a wide variety of possible metallization techniques that may be used according to various embodiments of the invention, and any electroless, electrolytic chemistry and plating technique, as well as any resist technology may be utilized.
- Method 300 could be used as part of both the SAP and the trench formation processes. It will be recognized by one of ordinary skill in the art that certain additional steps and/or other modifications may be made to method 300 in order to more fully adapt the method to one process or the other (or to a different process) or in order to enable or improve other embodiments of the invention. Some such modifications to method 300 will be discussed in more detail below. For clarity of discussion, these methods will be given their own identification numbers even though some of their steps are the same as some of those in method 300 .
- FIG. 4 is a flowchart illustrating a method 400 of manufacturing a substrate for a microelectronic device according to an embodiment of the invention.
- method 400 may be used as part of an SAP process, and may result in a structure that is the same as or similar to substrate 100 as depicted in FIG. 1 .
- a step 410 of method 400 is to provide a foundation layer having a dielectric material attached thereto.
- the foundation layer can be similar to material 110 that is shown in FIG. 1 or to material 210 that is shown in FIG. 2 .
- the dielectric material can be similar to dielectric material 120 that is shown in FIG. 1 or to dielectric material 220 that is shown in FIG. 2 .
- step 410 comprises laminating the dielectric material onto the foundation layer.
- a step 420 of method 400 is to apply a primer to a carrier sheet and then to apply the carrier sheet with the primer to a surface of the dielectric material.
- the primer can be similar to primer 140 that is shown in FIG. 1 or to primer 240 that is shown in FIG. 2 .
- the carrier sheet can be similar to a carrier sheet 515 that is shown in FIG. 5 , which is a cross-sectional view of substrate 100 at a particular point in its manufacturing process according to an embodiment of the invention.
- carrier sheet 515 is a copper foil or the like.
- the copper foil can have a thickness of approximately one micron up to approximately three microns.
- copper foil that is pre-treated with the primer can be laminated and pressed at elevated temperature onto the surface of the dielectric material.
- a step 430 of method 400 is to form a feature that extends through the carrier sheet and the primer and into the dielectric material.
- the feature can be similar to feature 130 that is shown in FIG. 1 or to feature 230 or feature 231 that are shown in FIG. 2 .
- the feature can be a via or a trench or the like.
- more than one feature may be formed, and what is said herein regarding the feature may also be applied to additional features of the same kind unless the text or the context indicate otherwise.
- an excimer laser, an ultraviolet (UV) laser, or a CO 2 laser may be used to perform step 430 .
- an excimer laser is used to form trenches and a CO 2 laser is used to form vias.
- any type of laser that is suitable for the process of trench or via formation may be used on laser ablated trench patterns and any type of laser may be used to form vias on an SAP patterned substrate.
- Other approaches such as through hole drilling or mechanically “punching” through the dielectric may also be applied.
- a step 440 of method 400 is to clean the feature.
- step 440 can comprise, at least in part, performing a desmear operation on a via.
- Desmear is a process in which the dielectric material is usually dipped in a series of solutions which may include one or more of a swelling solution to swell the resin material, an etching solution that oxidizes the surface of the resin and removes loose residue from the feature formation process, and a neutralizing solution that removes any residual etching solution from the dielectric.
- the swelling solution may comprise an ethylene glycol-based solution or the like
- the etching solution may comprise sodium permanganate, potassium permanganate, sodium chromate, potassium chromate, or the like
- the neutralizing solution may comprise a sulfuric acid/hydrogen peroxide-based neutralizer or the like.
- the dielectric material away from the feature is not impacted by the desmear (or other cleaning operation) because it is covered by the copper foil (or other carrier sheet). Accordingly, in this process the desmear parameters can be taken advantage of to ensure via reliability without impacting the roughness of the dielectric surface where the traces will be situated.
- step 450 of method 400 is to remove the carrier sheet and expose the primer.
- step 450 comprises etching the copper foil using, for example, an etch chemistry comprising hydrogen peroxide (H 2 O 2 ) and/or sulfuric acid (H 2 SO 4 ).
- H 2 O 2 hydrogen peroxide
- H 2 SO 4 sulfuric acid
- Other etching chemistries may include hypochlorite-based chemistries.
- a step 460 of method 400 is to form an electrically conductive layer over the primer.
- the electrically conductive layer can be similar to electrically conductive layer 150 that is shown in FIG. 1 or to electrically conductive layer 250 that is shown in FIG. 2 .
- step 460 comprises a trench metallization process, possibly with steps as described above in connection with method 300 , but alternatively with grinding or another metallization approach, that results in the formation of a copper trace.
- FIG. 6 is a flowchart illustrating a method 600 of manufacturing a substrate for a microelectronic device according to an embodiment of the invention.
- method 600 may be used as part of a laser ablation process or of some other technique that provides embedded features in a dielectric material, and may result in a structure that is the same as or similar to substrate 200 as depicted in FIG. 2 .
- a step 610 of method 600 is to provide a foundation layer having a dielectric material attached thereto.
- dielectric lamination is done using incoming sheets of epoxy material which are partially cross-linked to fit the form of a sheet, after which they are laminated and pressed for partial curing onto the surface of the manufacturable package or substrate or the like. After the surface is drilled (for feature formation) and cleaned (e.g., with desmear) and electroless conductive material plating is done, a final cure step is performed to ensure the mechanical and thermal stability of the epoxy dielectric material.
- embodiments of the invention may utilize the foregoing dielectric lamination procedure in its entirety or only in part (or not at all), based on the needs of the application process for the final substrate or package being formed. As known in the art, such processes also change depending on the type of dielectric material used.
- the foundation layer can be similar to material 110 that is shown in FIG. 1 or to material 210 that is shown in FIG. 2 .
- the dielectric material can be similar to dielectric material 120 that is shown in FIG. 1 or to dielectric material 220 that is shown in FIG. 2 .
- step 610 comprises laminating the dielectric material onto the foundation layer.
- a step 620 of method 600 is to form a first feature (or first group of features) that extends into the dielectric material.
- This first feature (or, if more than one, each feature in this first group) is a trench, such as feature 231 shown in FIG. 2 .
- a laser such as an excimer laser, a CO 2 -based laser, a UV laser, or the like, may be used to perform step 620 .
- an excimer laser would be used.
- other methods of trench feature formation may be utilized, including imprinting or the like.
- a step 630 of method 600 is to apply a primer to a surface of the dielectric material and in the first feature (or features).
- the primer can be similar to primer 140 that is shown in FIG. 1 or to primer 240 that is shown in FIG. 2 .
- step 630 comprises coating the primer on the surface of the dielectric material using one of a thin film lamination process and a roller coating operation, though other coating techniques may also be used. As an example, in the latter approach step 630 may be accomplished using a roller coating apparatus such as that shown in FIG. 11 , discussed below.
- a step 640 of method 600 is to place a protective barrier over the primer.
- the protective barrier can be similar to a protective barrier 715 that is shown in FIG. 7 , which is a cross-sectional view of substrate 200 at a particular point in its manufacturing process according to an embodiment of the invention.
- protective barrier 715 is a polyester film such as polyethylene terephthalate (PET) or the like.
- PET film is treated with teflon or the like on the top side before being laminated onto the primer.
- the thickness of the PET film must be sufficiently small that it does not affect CO 2 laser drilling, i.e., so the laser is able to achieve a sharp via profile.
- the PET film thickness may range from approximately 10-30 microns. However, other thicknesses, as appropriate, can be tailored based on laser power, laser intensity, desired feature size, and overall dielectric thickness.
- the protective barrier can be similar to a protective barrier 815 that is shown in FIG. 8 , which is a cross-sectional view of substrate 200 at a particular point in its manufacturing process according to a different embodiment of the invention.
- protective barrier 815 is an electrolessly-deposited copper or other metal layer, a copper or other metal layer put in place using some other deposition technique, or the like.
- a step 650 of method 600 is to form a second feature (or second group of features) that extends through the protective barrier and the primer and into the dielectric material.
- This second feature (or, if more than one, each feature in this second group) is a via, such as feature 130 that is shown in FIG. 1 or feature 230 that is shown in FIG. 2 .
- an excimer laser or a CO 2 laser may be used to perform step 650 .
- a CO 2 laser would be used, but other feature formation techniques may also be used.
- a step 660 of method 600 is to clean the second feature (or features).
- step 660 can comprise, at least in part, performing a desmear operation on a via.
- the desmear (or other) cleaning operation affects only the via (its bottom and sides) and not the trenches because the trenches are protected by the protective barrier. Among other things, this means that the protected portions of the substrate are not roughened or damaged. Note that in this case the desmear time, concentration, and aggressiveness need only be determined by via cleanliness requirements; because of the protection afforded by the protective barrier, the compromises in such desmear parameters required by existing processes that are designed to preserve trench integrity are not necessary.
- a step 670 of method 600 is to remove the protective barrier and expose the primer.
- Step 670 includes exposing the primer that was applied in the first feature (or features).
- step 670 comprises peeling the PET film off of the primer.
- the use of the protective film enables the use of a wide variety of materials for laser ablation, many of which could not otherwise be used due to the impact of desmear on excimer laser-formed trenches. More specifically, in many instances the choice of dielectric material for laser ablation technology is limited by its desmear resistance to excimer treated surfaces.
- dielectric material that can withstand desmear parameters for CO 2 laser-drilled vias fails to maintain the integrity of the trenches that are formed by excimer laser at a much lower wavelength. This precludes the use of certain materials, several of which may offer multiple advantages such as low CTE, good mechanical properties, and the like.
- step 670 need not be performed at all. Instead, the copper (or other) protective barrier may be left in place and later merged with a subsequently-formed electrically conductive layer.
- the primer is not affected by subsequent cleaning operations because it is protected by the copper (or other) layer, and the copper (or other) layer itself is not adversely affected by the cleaning operation because the cleaning operation is designed to affect only organic materials, as discussed above.
- a step 680 of method 600 is to form an electrically conductive layer over the primer.
- the electrically conductive layer can be similar to electrically conductive layer 150 that is shown in FIG. 1 or to electrically conductive layer 250 that is shown in FIG. 2 .
- step 680 comprises a trench metallization process, possibly with steps as described above in connection with method 300 , but alternatively with grinding or another metallization approach, that results in the formation of a copper trace.
- method 600 further comprises partially curing the primer before placing the protective barrier (in order to hold the primer in place without impacting the final bond that subsequently needs to form between the primer and the dielectric), and fully curing the primer after forming the electrically conductive layer over the primer (in order to allow proper bonding of the primer to both interfaces).
- the curing process may be optimized in order to achieve proper adhesion integrity.
- FIG. 9 is a cross-sectional view of a substrate 900 for a microelectronic device according to an embodiment of the invention.
- substrate 900 may be formed using an SAP process.
- substrate 900 comprises a material 910 that is at least partially surrounded by a dielectric material 920 , a feature 930 extending into dielectric material 920 , a primer 940 over a surface 921 of dielectric material 920 , an electrically conductive layer 950 adjacent to, i.e., under, primer 940 , and a dielectric layer 960 over the primer.
- electrically conductive layer 950 is located above surface 921 of dielectric material 920 , characteristic of the SAP procedure.
- FIG. 9 also depicts a primer 925 between surface 921 and electrically conductive layer 950 .
- primer 925 may have been put in place at least in part to improve adhesion between dielectric material 920 and electrically conductive layer 950 , just as primer 940 may have been put in place at least in part in order to improve adhesion between electrically conductive layer 950 and dielectric layer 960 . If for any reason such improvement enhancement is not needed or desired at the interface between dielectric material 920 and electrically conductive layer 950 , primer 925 would be omitted.
- material 910 , dielectric material 920 , primer 925 , feature 930 , primer 940 , and electrically conductive layer 950 can be similar to, respectively, material 110 , dielectric material 120 , primer 140 , feature 130 , primer 140 , and electrically conductive layer 150 , all of which are shown in FIG. 1 .
- dielectric layer 960 can be similar to dielectric material 920 .
- FIG. 10 is a flowchart illustrating a method 1000 of manufacturing a substrate for a microelectronic device according to an embodiment of the invention.
- method 1000 may be used as part of an SAP process, and may result in a structure that is the same as or similar to substrate 900 as depicted in FIG. 9 .
- a step 1010 of method 1000 is to provide a foundation layer having a dielectric material attached thereto.
- the foundation layer can be similar to material 110 that is shown in FIG. 1 or to material 210 that is shown in FIG. 2 .
- the dielectric material can be similar to dielectric material 120 that is shown in FIG. 1 or to dielectric material 220 that is shown in FIG. 2 .
- step 1010 comprises laminating the dielectric material onto the foundation layer.
- a step 1020 of method 1000 is to form a feature that extends into the dielectric material.
- the feature can be similar to feature 130 that is shown in FIG. 1 or to feature 230 or feature 231 that are shown in FIG. 2 .
- the feature can be a via or a trench or the like.
- more than one feature may be formed, and what is said herein regarding the feature may also be applied to additional features of the same kind unless the text or the context indicate otherwise.
- an excimer laser or a CO 2 laser may be used to perform step 1020 .
- an excimer laser is used to form trenches and a CO 2 laser is used to form vias.
- step 1020 or another step of method 1000 comprises cleaning the feature.
- the cleaning step can comprise, at least in part, performing a desmear operation on a via.
- a step 1030 of method 1000 is to form an electrically conductive layer over the dielectric material.
- the electrically conductive layer can be similar to electrically conductive layer 150 that is shown in FIG. 1 or to electrically conductive layer 250 that is shown in FIG. 2 .
- a step 1040 of method 1000 is to apply a primer to a surface of the electrically conductive layer.
- the primer can be similar to primer 140 that is shown in FIG. 1 or to primer 240 that is shown in FIG. 2 .
- step 1040 comprises coating the primer on the surface of the dielectric material using one of a thin film lamination process and a roller coating operation, though other coating techniques may also be used. As an example, in the latter approach step 1040 may be accomplished using a roller coating apparatus such as that shown in FIG. 11 , discussed below.
- a step 1050 of method 1000 is to attach a dielectric layer to the primer.
- the dielectric material in this layer can be similar to that in dielectric layer 960 that is shown in FIG. 9 .
- method 1000 further comprises partially curing the primer after it is applied and before attaching the dielectric layer (in order to hold the primer in place without impacting the final bond that subsequently needs to form between the primer and the dielectric), and fully curing the primer after attaching the dielectric layer over the primer (in order to allow proper bonding of the primer to both interfaces).
- the curing process may be optimized in order to achieve proper adhesion integrity.
- a manufacturable package may have one or both interface types (conductive material to dielectric or dielectric to conductive material) coated with primer material, as described herein, on either a single layer or on plural layers in a package or substrate.
- primer material conductive material to dielectric or dielectric to conductive material coated with primer material, as described herein, on either a single layer or on plural layers in a package or substrate.
- the presence of primer on one such interface does not dictate whether its presence is required at any other such interface.
- Such applications and processes may also be applied directly to motherboard manufacturing or to boards where direct chip attach is done.
- FIG. 11 is a representation of a roller coating apparatus 1100 that may be used in connection with an embodiment of the invention.
- roller coating apparatus 1100 comprises rollers 1110 and 1120 .
- a primer 1140 is introduced in liquid form onto rollers 1110 and 1120 and formed into a layer 1141 of primer on an upper surface of workpiece 1130 and a layer 1142 of primer on a lower surface of workpiece 1130 , as shown.
- workpiece 1130 can be (or can be similar to) one or more of substrates 100 , 200 , or 900 (or portions thereof).
- only one layer of primer e.g., layer 1141 , may be applied and the other layer omitted.
- roller coating apparatus 1100 provides a uniform coating of primer on top of the copper traces (and elsewhere, as required).
- embodiments and limitations disclosed herein are not dedicated to the public under the doctrine of dedication if the embodiments and/or limitations: (1) are not expressly claimed in the claims; and (2) are or are potentially equivalents of express elements and/or limitations in the claims under the doctrine of equivalents.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing Of Printed Wiring (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
A method of manufacturing a substrate for a microelectronic device comprises providing a dielectric material (120, 220, 920) as a build-up layer of the substrate, applying a primer (140, 240, 940) to a surface (121, 221, 921) of the dielectric material, and forming an electrically conductive layer (150, 250, 950) over the primer. In another embodiment, the method comprises providing the dielectric material, forming the feature extending into the dielectric material, forming the electrically conductive layer over the dielectric material, applying the primer to a surface of the electrically conductive layer and attaching a dielectric layer (960) to the primer.
Description
- This application is a divisional of U.S. patent application Ser. No. 12/056,985, now U.S. Pat. No. ______, which was filed on Mar. 27, 2008.
- The disclosed embodiments of the invention relate generally to substrates for microelectronic devices, and relate more particularly to adhesion between layers in such substrates.
- Microelectronic devices typically are formed on a substrate that, among other things, provides mechanical support as well as space for electrical connections and the like. The substrate also acts as an interposer whereby it spaces the connections from the die scale to the motherboard scale. Substrate types include cored substrates, including thin core, thick core (BT or FR4 type), and laminate core, as well as coreless substrates. According to one process, cored substrates are built up layer by layer around a central core, with layers of conductive material (usually copper) separated by layers of insulating dielectric, with interlayer connections being formed with through holes or microvias. Whatever the substrate type, in order to promote adhesion between the layer interfaces, layer surfaces are typically roughened for proper mechanical interlocking.
- The disclosed embodiments will be better understood from a reading of the following detailed description, taken in conjunction with the accompanying figures in the drawings in which:
-
FIGS. 1 , 2, and 9 are cross-sectional views of a portion of a substrate for a microelectronic device according to various embodiments of the invention; -
FIGS. 3 , 4, 6, and 10 are flowcharts illustrating methods of manufacturing a substrate for a microelectronic device according to various embodiments of the invention; -
FIG. 5 is a cross-sectional view of the substrate ofFIG. 1 at a particular point in its manufacturing process according to an embodiment of the invention; -
FIGS. 7 and 8 are cross-sectional views of the substrate ofFIG. 2 at a particular point in its manufacturing process according to various embodiments of the invention; and -
FIG. 11 is a representation of a roller coating apparatus that may be used in connection with an embodiment of the invention. - For simplicity and clarity of illustration, the drawing figures illustrate the general manner of construction, and descriptions and details of well-known features and techniques may be omitted to avoid unnecessarily obscuring the discussion of the described embodiments of the invention. Additionally, elements in the drawing figures are not necessarily drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help improve understanding of embodiments of the present invention. The same reference numerals in different figures denote the same elements, while similar reference numerals may, but do not necessarily, denote similar elements.
- The terms “first,” “second,” “third,” “fourth,” and the like in the description and in the claims, if any, are used for distinguishing between similar elements and not necessarily for describing a particular sequential or chronological order. It is to be understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in sequences other than those illustrated or otherwise described herein. Similarly, if a method is described herein as comprising a series of steps, the order of such steps as presented herein is not necessarily the only order in which such steps may be performed, and certain of the stated steps may possibly be omitted and/or certain other steps not described herein may possibly be added to the method. Furthermore, the terms “comprise,” “include,” “have,” and any variations thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements is not necessarily limited to those elements, but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.
- The terms “left,” “right,” “front,” “back,” “top,” “bottom,” “over,” “under,” and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is to be understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein. The term “coupled,” as used herein, is defined as directly or indirectly connected in an electrical or non-electrical manner. Objects described herein as being “adjacent to” each other may be in physical contact with each other, in close proximity to each other, or in the same general region or area as each other, as appropriate for the context in which the phrase is used. Occurrences of the phrase “in one embodiment” herein do not necessarily all refer to the same embodiment.
- In one embodiment of the invention, a method of manufacturing a substrate for a microelectronic device comprises providing a dielectric material as a build-up layer of the substrate, applying a primer to a surface of the dielectric material, and forming an electrically conductive layer over the primer. In another embodiment, the method comprises providing a dielectric material as a build-up layer of the substrate, forming a feature that extends into the dielectric material, forming an electrically conductive layer over the dielectric material, applying a primer to a surface of the electrically conductive layer and attaching a dielectric layer to the primer. Accordingly, embodiments of the invention may be used both for conductor-dielectric interfaces and for dielectric-conductor interfaces.
- Adhesion between the interfaces of the dielectric material and the electrically conductive material is often difficult to achieve and if not properly performed can result in delamination between the layers of the substrate, or similar problems. As mentioned above, one existing approach for obtaining the needed adhesion is to roughen the material surfaces in order to promote proper mechanical interlocking. For non-organic materials (including copper or other electrically conductive materials) this roughening may be accomplished by treating the surfaces with a formaldehyde- or acid-peroxide-based roughening agent that causes the copper surface to become micro-roughened, with a roughness profile that at least partially depends on the concentration of the roughening agent and the exposure time to the roughening agent. For organic materials (including the dielectric material) the roughening may be accomplished using a desmear treatment.
- However, at least for the semi-additive process (SAP), these roughening treatments limit the capability to provide reliable line and space adhesion at fine pitch with yields acceptable for high volume manufacturing. This is mainly due to the increased dielectric roughness post desmear which requires extended etching times to remove the electroless seed layer, thus requiring a larger starting thickness for the conductive layer and limiting the SAP process capability. Similarly, the roughening on the conductive layers can lead to reduced overall conductor thickness with little control on the surface profile of the conductor material, a limitation that becomes more evident with finer lines. The roughening process also impacts electrical performance, limits the number of suitable dielectric materials, and has a detrimental effect on electrical performance for high speed input output (HSIO) by impacting insertion loss and impedance variation.
- Embodiments of the invention avoid these and other problems by enhancing adhesion between substrate interfaces without resorting to any roughening of such interfaces, resulting in a profile-free metal-dielectric adhesion interface. This adhesion enhancement can be obtained for both SAP technology and for laser ablation technology, both of which form embedded conductive trenches in the dielectric material, as well as for other similar technologies that enable formation of embedded features. The primer may be used at multiple interfaces, possibly as dictated by the attendant electrical benefits, to provide a completely profile-free substrate. As will be described below, embodiments of the invention make use of a primer to promote proper adhesion between profile-free metal (or other electrically conductive materials) and dielectric interfaces, maintaining the integrity of such interfaces while enabling enhanced electrical performance. In one embodiment, “profile-free” as used herein means having a roughness of no greater than approximately 0.1-0.2 micrometers (hereinafter “microns”).
- Referring now to the drawings,
FIG. 1 is a cross-sectional view of a portion of asubstrate 100 for a microelectronic device according to an embodiment of the invention. As an example,substrate 100 may be formed using an SAP process. As illustrated inFIG. 1 ,substrate 100 comprises amaterial 110 that is at least partially surrounded by adielectric material 120, afeature 130 extending intodielectric material 120, aprimer 140 over asurface 121 ofdielectric material 120, and an electricallyconductive layer 150 adjacent toprimer 140. Note that electricallyconductive layer 150 is located abovesurface 121 ofdielectric material 120, characteristic of the SAP procedure. - As an example,
material 110 can comprise a metal such as copper or the like or can be some other electrically conducting layer ofsubstrate 100, whiledielectric material 120 can comprise an epoxy-based dielectric material or the like and electricallyconductive layer 150 can be a copper trace or pad or the like. As an example, the dielectric material may be filled with fillers or glass fibers or the like in order to reduce the coefficient of thermal expansion (CTE) of the material. In the illustrated embodiment,feature 130 is a via butfeature 130 could also be a trench or some other feature that extends intodielectric material 120. As another example,primer 140 can be based on either polyether sulfone or amide-type epoxy materials, both of which have demonstrated good adhesion between some types of metal and dielectric material and could therefore be used for both SAP and laser ablation processes where adhesion at the interface between the dielectric and the copper (or other electrically conductive) material is needed. The particular chemistry ofprimer 140 may be optimized for the process being used and may be modified as needed to meet specific process requirements. -
FIG. 2 is a cross-sectional view of a portion of asubstrate 200 for a microelectronic device according to an embodiment of the invention. As an example,substrate 200 may be formed using a laser ablation process. As illustrated inFIG. 2 ,substrate 200 comprises amaterial 210 that is at least partially surrounded by adielectric material 220, features 230 and 231 extending intodielectric material 220, aprimer 240 over asurface 221 ofdielectric material 220, and an electricallyconductive layer 250 adjacent toprimer 240. Note that electricallyconductive layer 250 is embedded within dielectric material 220 (i.e., lies below surface 221), characteristic of the embedded feature formation procedure. - As an example,
material 210,dielectric material 220,feature 230,primer 240, and electricallyconductive layer 250 can be similar to, respectively,material 110,dielectric material 120,feature 130,primer 140, and electricallyconductive layer 150, all of which are shown inFIG. 1 .Feature 231, which does not have a named counterpart inFIG. 1 , is a trench. -
FIG. 3 is a flowchart illustrating amethod 300 of manufacturing a substrate for a microelectronic device according to an embodiment of the invention. In at least one embodiment, method 300 (along with subsequent methods discussed herein) promotes adhesion between a dielectric and an electrically conductive material. - A
step 310 ofmethod 300 is to provide a foundation layer having a dielectric material attached thereto. It should be understood that the phrase “foundation layer” as used herein does not necessarily mean a lowest layer, a base layer, a starting layer, a supporting layer, or the like; rather, it is used merely to indicate the layer or material on which another indicated material or layer—in this case a dielectric material—is attached. As an example, the foundation layer can be similar tomaterial 110 that is shown inFIG. 1 or tomaterial 210 that is shown inFIG. 2 . As another example, the dielectric material can be similar todielectric material 120 that is shown inFIG. 1 or todielectric material 220 that is shown inFIG. 2 . In one embodiment,step 310 comprises laminating the dielectric material onto the foundation layer. - A
step 320 ofmethod 300 is to apply a primer to a surface of the dielectric material. As an example, the primer can be similar toprimer 140 that is shown inFIG. 1 or toprimer 240 that is shown inFIG. 2 . In one embodiment,step 320 comprises coating the primer on the surface of the dielectric material using one of a thin film lamination process and a roller coating operation, though other coating techniques may also be used. As an example, in thelatter approach step 320 may be accomplished using a roller coating apparatus such as that shown inFIG. 11 , discussed below. - A
step 330 ofmethod 300 is to form an electrically conductive layer over the primer. As an example, the electrically conductive layer can be similar to electricallyconductive layer 150 that is shown inFIG. 1 or to electricallyconductive layer 250 that is shown inFIG. 2 . In certain embodiments,step 330 comprises a trench metallization process that results in the formation of a copper trace. - As an example, in one embodiment the trench is formed by laser ablation of the dielectric surface (or by another imprinting technique) followed by a metallization process that includes electrolessly depositing a first electrically conductive layer followed by an electrolytical plating step to fill the formed trenches with a second electrically conductive layer and a subsequent grinding or buffing step to planarize the surface. It should be understood that the first and second electrically conductive layers may merge into a single layer in which the original first and second layers are indistinguishable from each other and in which any boundary between the two layers disappears.
- In another embodiment, metallization may occur by first depositing an electroless seed layer on top of the laminated or coated primer followed by film resist (either dry or liquid) lamination and exposure to define patterns which will then be electrolytically plated with an electrolytic plating process. This is followed by stripping the dry or liquid film resist with a stripper solution and by an etching process in which the electroless seed layer is removed in order to form defined conductive traces on the surface of the dielectric layer.
- Still other embodiments involve solely using electroless copper for filing the trenches with high speed electroless copper deposition, selective trench plating without over plating on the surface, and the like. It should be understood that the foregoing examples are merely illustrative of a wide variety of possible metallization techniques that may be used according to various embodiments of the invention, and any electroless, electrolytic chemistry and plating technique, as well as any resist technology may be utilized.
-
Method 300 could be used as part of both the SAP and the trench formation processes. It will be recognized by one of ordinary skill in the art that certain additional steps and/or other modifications may be made tomethod 300 in order to more fully adapt the method to one process or the other (or to a different process) or in order to enable or improve other embodiments of the invention. Some such modifications tomethod 300 will be discussed in more detail below. For clarity of discussion, these methods will be given their own identification numbers even though some of their steps are the same as some of those inmethod 300. -
FIG. 4 is a flowchart illustrating amethod 400 of manufacturing a substrate for a microelectronic device according to an embodiment of the invention. As an example,method 400 may be used as part of an SAP process, and may result in a structure that is the same as or similar tosubstrate 100 as depicted inFIG. 1 . - A
step 410 ofmethod 400 is to provide a foundation layer having a dielectric material attached thereto. As an example, the foundation layer can be similar tomaterial 110 that is shown inFIG. 1 or tomaterial 210 that is shown inFIG. 2 . As another example, the dielectric material can be similar todielectric material 120 that is shown inFIG. 1 or todielectric material 220 that is shown inFIG. 2 . In one embodiment,step 410 comprises laminating the dielectric material onto the foundation layer. - A
step 420 ofmethod 400 is to apply a primer to a carrier sheet and then to apply the carrier sheet with the primer to a surface of the dielectric material. As an example, the primer can be similar toprimer 140 that is shown inFIG. 1 or toprimer 240 that is shown inFIG. 2 . As another example, the carrier sheet can be similar to acarrier sheet 515 that is shown inFIG. 5 , which is a cross-sectional view ofsubstrate 100 at a particular point in its manufacturing process according to an embodiment of the invention. In one embodiment,carrier sheet 515 is a copper foil or the like. In a particular embodiment, the copper foil can have a thickness of approximately one micron up to approximately three microns. As an example, copper foil that is pre-treated with the primer can be laminated and pressed at elevated temperature onto the surface of the dielectric material. - A
step 430 ofmethod 400 is to form a feature that extends through the carrier sheet and the primer and into the dielectric material. As an example, the feature can be similar to feature 130 that is shown inFIG. 1 or to feature 230 or feature 231 that are shown inFIG. 2 . Accordingly, in one embodiment the feature can be a via or a trench or the like. In the same or another embodiment, more than one feature may be formed, and what is said herein regarding the feature may also be applied to additional features of the same kind unless the text or the context indicate otherwise. As an example, an excimer laser, an ultraviolet (UV) laser, or a CO2 laser may be used to performstep 430. In one embodiment, an excimer laser is used to form trenches and a CO2 laser is used to form vias. More generally, any type of laser that is suitable for the process of trench or via formation may be used on laser ablated trench patterns and any type of laser may be used to form vias on an SAP patterned substrate. Other approaches such as through hole drilling or mechanically “punching” through the dielectric may also be applied. - A
step 440 ofmethod 400 is to clean the feature. As an example, step 440 can comprise, at least in part, performing a desmear operation on a via. Desmear is a process in which the dielectric material is usually dipped in a series of solutions which may include one or more of a swelling solution to swell the resin material, an etching solution that oxidizes the surface of the resin and removes loose residue from the feature formation process, and a neutralizing solution that removes any residual etching solution from the dielectric. As an example, the swelling solution may comprise an ethylene glycol-based solution or the like, the etching solution may comprise sodium permanganate, potassium permanganate, sodium chromate, potassium chromate, or the like, and the neutralizing solution may comprise a sulfuric acid/hydrogen peroxide-based neutralizer or the like. Note, however, that both the sequence, solutions, and their compositions may not necessarily be as stated above, and any desmear chemistry that is suitable for the dielectric of choice may be used, according to various embodiments of the invention. - Note that the dielectric material away from the feature is not impacted by the desmear (or other cleaning operation) because it is covered by the copper foil (or other carrier sheet). Accordingly, in this process the desmear parameters can be taken advantage of to ensure via reliability without impacting the roughness of the dielectric surface where the traces will be situated.
- A
step 450 ofmethod 400 is to remove the carrier sheet and expose the primer. In an embodiment where the carrier sheet is a copper foil,step 450 comprises etching the copper foil using, for example, an etch chemistry comprising hydrogen peroxide (H2O2) and/or sulfuric acid (H2SO4). Other etching chemistries may include hypochlorite-based chemistries. - A
step 460 ofmethod 400 is to form an electrically conductive layer over the primer. As an example, the electrically conductive layer can be similar to electricallyconductive layer 150 that is shown inFIG. 1 or to electricallyconductive layer 250 that is shown inFIG. 2 . In one embodiment,step 460 comprises a trench metallization process, possibly with steps as described above in connection withmethod 300, but alternatively with grinding or another metallization approach, that results in the formation of a copper trace. -
FIG. 6 is a flowchart illustrating amethod 600 of manufacturing a substrate for a microelectronic device according to an embodiment of the invention. As an example,method 600 may be used as part of a laser ablation process or of some other technique that provides embedded features in a dielectric material, and may result in a structure that is the same as or similar tosubstrate 200 as depicted inFIG. 2 . - A
step 610 ofmethod 600 is to provide a foundation layer having a dielectric material attached thereto. In general, dielectric lamination is done using incoming sheets of epoxy material which are partially cross-linked to fit the form of a sheet, after which they are laminated and pressed for partial curing onto the surface of the manufacturable package or substrate or the like. After the surface is drilled (for feature formation) and cleaned (e.g., with desmear) and electroless conductive material plating is done, a final cure step is performed to ensure the mechanical and thermal stability of the epoxy dielectric material. It should be understood that embodiments of the invention may utilize the foregoing dielectric lamination procedure in its entirety or only in part (or not at all), based on the needs of the application process for the final substrate or package being formed. As known in the art, such processes also change depending on the type of dielectric material used. - As an example, the foundation layer can be similar to
material 110 that is shown inFIG. 1 or tomaterial 210 that is shown inFIG. 2 . As another example, the dielectric material can be similar todielectric material 120 that is shown inFIG. 1 or todielectric material 220 that is shown inFIG. 2 . In one embodiment,step 610 comprises laminating the dielectric material onto the foundation layer. - A
step 620 ofmethod 600 is to form a first feature (or first group of features) that extends into the dielectric material. This first feature (or, if more than one, each feature in this first group) is a trench, such asfeature 231 shown inFIG. 2 . As an example, a laser, such as an excimer laser, a CO2-based laser, a UV laser, or the like, may be used to performstep 620. Typically, an excimer laser would be used. Alternatively, other methods of trench feature formation may be utilized, including imprinting or the like. - A
step 630 ofmethod 600 is to apply a primer to a surface of the dielectric material and in the first feature (or features). As an example, the primer can be similar toprimer 140 that is shown inFIG. 1 or toprimer 240 that is shown inFIG. 2 . In one embodiment,step 630 comprises coating the primer on the surface of the dielectric material using one of a thin film lamination process and a roller coating operation, though other coating techniques may also be used. As an example, in thelatter approach step 630 may be accomplished using a roller coating apparatus such as that shown inFIG. 11 , discussed below. - A
step 640 ofmethod 600 is to place a protective barrier over the primer. As an example, the protective barrier can be similar to aprotective barrier 715 that is shown inFIG. 7 , which is a cross-sectional view ofsubstrate 200 at a particular point in its manufacturing process according to an embodiment of the invention. In one embodiment,protective barrier 715 is a polyester film such as polyethylene terephthalate (PET) or the like. In a particular embodiment, the PET film is treated with teflon or the like on the top side before being laminated onto the primer. It should be noted that the thickness of the PET film must be sufficiently small that it does not affect CO2 laser drilling, i.e., so the laser is able to achieve a sharp via profile. As an example, the PET film thickness may range from approximately 10-30 microns. However, other thicknesses, as appropriate, can be tailored based on laser power, laser intensity, desired feature size, and overall dielectric thickness. - As another example, the protective barrier can be similar to a
protective barrier 815 that is shown inFIG. 8 , which is a cross-sectional view ofsubstrate 200 at a particular point in its manufacturing process according to a different embodiment of the invention. In one embodiment,protective barrier 815 is an electrolessly-deposited copper or other metal layer, a copper or other metal layer put in place using some other deposition technique, or the like. - A
step 650 ofmethod 600 is to form a second feature (or second group of features) that extends through the protective barrier and the primer and into the dielectric material. This second feature (or, if more than one, each feature in this second group) is a via, such asfeature 130 that is shown inFIG. 1 or feature 230 that is shown inFIG. 2 . As an example, an excimer laser or a CO2 laser may be used to performstep 650. Typically, a CO2 laser would be used, but other feature formation techniques may also be used. - A
step 660 ofmethod 600 is to clean the second feature (or features). As an example, step 660 can comprise, at least in part, performing a desmear operation on a via. It should be noted that the desmear (or other) cleaning operation affects only the via (its bottom and sides) and not the trenches because the trenches are protected by the protective barrier. Among other things, this means that the protected portions of the substrate are not roughened or damaged. Note that in this case the desmear time, concentration, and aggressiveness need only be determined by via cleanliness requirements; because of the protection afforded by the protective barrier, the compromises in such desmear parameters required by existing processes that are designed to preserve trench integrity are not necessary. - A
step 670 ofmethod 600 is to remove the protective barrier and expose the primer. Step 670 includes exposing the primer that was applied in the first feature (or features). In an embodiment where the carrier sheet is a PET film,step 670 comprises peeling the PET film off of the primer. The use of the protective film enables the use of a wide variety of materials for laser ablation, many of which could not otherwise be used due to the impact of desmear on excimer laser-formed trenches. More specifically, in many instances the choice of dielectric material for laser ablation technology is limited by its desmear resistance to excimer treated surfaces. For instance, in many cases, dielectric material that can withstand desmear parameters for CO2 laser-drilled vias fails to maintain the integrity of the trenches that are formed by excimer laser at a much lower wavelength. This precludes the use of certain materials, several of which may offer multiple advantages such as low CTE, good mechanical properties, and the like. - It should be noted that in an embodiment where the protective barrier is an electroless copper layer or the like, step 670 need not be performed at all. Instead, the copper (or other) protective barrier may be left in place and later merged with a subsequently-formed electrically conductive layer. In such an embodiment, the primer is not affected by subsequent cleaning operations because it is protected by the copper (or other) layer, and the copper (or other) layer itself is not adversely affected by the cleaning operation because the cleaning operation is designed to affect only organic materials, as discussed above.
- A
step 680 ofmethod 600 is to form an electrically conductive layer over the primer. As an example, the electrically conductive layer can be similar to electricallyconductive layer 150 that is shown inFIG. 1 or to electricallyconductive layer 250 that is shown inFIG. 2 . In one embodiment,step 680 comprises a trench metallization process, possibly with steps as described above in connection withmethod 300, but alternatively with grinding or another metallization approach, that results in the formation of a copper trace. - In one embodiment,
method 600 further comprises partially curing the primer before placing the protective barrier (in order to hold the primer in place without impacting the final bond that subsequently needs to form between the primer and the dielectric), and fully curing the primer after forming the electrically conductive layer over the primer (in order to allow proper bonding of the primer to both interfaces). The curing process may be optimized in order to achieve proper adhesion integrity. -
FIG. 9 is a cross-sectional view of asubstrate 900 for a microelectronic device according to an embodiment of the invention. As an example,substrate 900 may be formed using an SAP process. As illustrated inFIG. 9 ,substrate 900 comprises a material 910 that is at least partially surrounded by adielectric material 920, afeature 930 extending intodielectric material 920, aprimer 940 over asurface 921 ofdielectric material 920, an electricallyconductive layer 950 adjacent to, i.e., under,primer 940, and adielectric layer 960 over the primer. Note that electricallyconductive layer 950 is located abovesurface 921 ofdielectric material 920, characteristic of the SAP procedure. -
FIG. 9 also depicts aprimer 925 betweensurface 921 and electricallyconductive layer 950. As an example,primer 925 may have been put in place at least in part to improve adhesion betweendielectric material 920 and electricallyconductive layer 950, just asprimer 940 may have been put in place at least in part in order to improve adhesion between electricallyconductive layer 950 anddielectric layer 960. If for any reason such improvement enhancement is not needed or desired at the interface betweendielectric material 920 and electricallyconductive layer 950,primer 925 would be omitted. - As an example,
material 910,dielectric material 920,primer 925, feature 930,primer 940, and electricallyconductive layer 950 can be similar to, respectively,material 110,dielectric material 120,primer 140, feature 130,primer 140, and electricallyconductive layer 150, all of which are shown inFIG. 1 . As another example,dielectric layer 960 can be similar todielectric material 920. -
FIG. 10 is a flowchart illustrating amethod 1000 of manufacturing a substrate for a microelectronic device according to an embodiment of the invention. As an example,method 1000 may be used as part of an SAP process, and may result in a structure that is the same as or similar tosubstrate 900 as depicted inFIG. 9 . - A
step 1010 ofmethod 1000 is to provide a foundation layer having a dielectric material attached thereto. As an example, the foundation layer can be similar tomaterial 110 that is shown inFIG. 1 or tomaterial 210 that is shown inFIG. 2 . As another example, the dielectric material can be similar todielectric material 120 that is shown inFIG. 1 or todielectric material 220 that is shown inFIG. 2 . In one embodiment,step 1010 comprises laminating the dielectric material onto the foundation layer. - A
step 1020 ofmethod 1000 is to form a feature that extends into the dielectric material. As an example, the feature can be similar to feature 130 that is shown inFIG. 1 or to feature 230 or feature 231 that are shown inFIG. 2 . Accordingly, in one embodiment the feature can be a via or a trench or the like. In the same or another embodiment, more than one feature may be formed, and what is said herein regarding the feature may also be applied to additional features of the same kind unless the text or the context indicate otherwise. As an example, an excimer laser or a CO2 laser may be used to performstep 1020. In one embodiment, an excimer laser is used to form trenches and a CO2 laser is used to form vias. - In the same or another embodiment,
step 1020 or another step ofmethod 1000 comprises cleaning the feature. As an example, the cleaning step can comprise, at least in part, performing a desmear operation on a via. - A
step 1030 ofmethod 1000 is to form an electrically conductive layer over the dielectric material. As an example, the electrically conductive layer can be similar to electricallyconductive layer 150 that is shown inFIG. 1 or to electricallyconductive layer 250 that is shown inFIG. 2 . - A
step 1040 ofmethod 1000 is to apply a primer to a surface of the electrically conductive layer. As an example, the primer can be similar toprimer 140 that is shown inFIG. 1 or toprimer 240 that is shown inFIG. 2 . In one embodiment,step 1040 comprises coating the primer on the surface of the dielectric material using one of a thin film lamination process and a roller coating operation, though other coating techniques may also be used. As an example, in thelatter approach step 1040 may be accomplished using a roller coating apparatus such as that shown inFIG. 11 , discussed below. - A
step 1050 ofmethod 1000 is to attach a dielectric layer to the primer. As an example, the dielectric material in this layer can be similar to that indielectric layer 960 that is shown inFIG. 9 . - In one embodiment,
method 1000 further comprises partially curing the primer after it is applied and before attaching the dielectric layer (in order to hold the primer in place without impacting the final bond that subsequently needs to form between the primer and the dielectric), and fully curing the primer after attaching the dielectric layer over the primer (in order to allow proper bonding of the primer to both interfaces). The curing process may be optimized in order to achieve proper adhesion integrity. - Note that a manufacturable package may have one or both interface types (conductive material to dielectric or dielectric to conductive material) coated with primer material, as described herein, on either a single layer or on plural layers in a package or substrate. The presence of primer on one such interface does not dictate whether its presence is required at any other such interface. Such applications and processes may also be applied directly to motherboard manufacturing or to boards where direct chip attach is done.
-
FIG. 11 is a representation of a roller coating apparatus 1100 that may be used in connection with an embodiment of the invention. As illustrated inFIG. 11 , roller coating apparatus 1100 comprisesrollers workpiece 1130 is introduced into roller coating apparatus 1100, aprimer 1140 is introduced in liquid form ontorollers layer 1141 of primer on an upper surface ofworkpiece 1130 and alayer 1142 of primer on a lower surface ofworkpiece 1130, as shown. As an example,workpiece 1130 can be (or can be similar to) one or more ofsubstrates layer 1141, may be applied and the other layer omitted. In any case, roller coating apparatus 1100 provides a uniform coating of primer on top of the copper traces (and elsewhere, as required). - Although the invention has been described with reference to specific embodiments, it will be understood by those skilled in the art that various changes may be made without departing from the spirit or scope of the invention. Accordingly, the disclosure of embodiments of the invention is intended to be illustrative of the scope of the invention and is not intended to be limiting. It is intended that the scope of the invention shall be limited only to the extent required by the appended claims. For example, to one of ordinary skill in the art, it will be readily apparent that the substrates and related manufacturing methods discussed herein may be implemented in a variety of embodiments, and that the foregoing discussion of certain of these embodiments does not necessarily represent a complete description of all possible embodiments.
- Additionally, benefits, other advantages, and solutions to problems have been described with regard to specific embodiments. The benefits, advantages, solutions to problems, and any element or elements that may cause any benefit, advantage, or solution to occur or become more pronounced, however, are not to be construed as critical, required, or essential features or elements of any or all of the claims.
- Moreover, embodiments and limitations disclosed herein are not dedicated to the public under the doctrine of dedication if the embodiments and/or limitations: (1) are not expressly claimed in the claims; and (2) are or are potentially equivalents of express elements and/or limitations in the claims under the doctrine of equivalents.
Claims (4)
1. A substrate for a microelectronic device comprising:
a dielectric material that is a build-up layer of the substrate;
a feature extending into the dielectric material;
a primer over a surface of the dielectric material; and
an electrically conductive layer adjacent to the primer.
2. The substrate of claim 1 wherein:
at least a portion of the electrically conductive layer is located above the surface of the dielectric material.
3. The substrate of claim 1 wherein:
the electrically conductive layer is embedded within the dielectric material.
4. The substrate of claim 1 further comprising:
a dielectric layer over the electrically conductive layer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/029,346 US20110135883A1 (en) | 2008-03-27 | 2011-02-17 | Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/056,985 US7909977B2 (en) | 2008-03-27 | 2008-03-27 | Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby |
US13/029,346 US20110135883A1 (en) | 2008-03-27 | 2011-02-17 | Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/056,985 Division US7909977B2 (en) | 2008-03-27 | 2008-03-27 | Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110135883A1 true US20110135883A1 (en) | 2011-06-09 |
Family
ID=41114770
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/056,985 Active 2029-02-16 US7909977B2 (en) | 2008-03-27 | 2008-03-27 | Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby |
US13/029,346 Abandoned US20110135883A1 (en) | 2008-03-27 | 2011-02-17 | Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/056,985 Active 2029-02-16 US7909977B2 (en) | 2008-03-27 | 2008-03-27 | Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby |
Country Status (2)
Country | Link |
---|---|
US (2) | US7909977B2 (en) |
WO (1) | WO2009120967A2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2017027130A1 (en) * | 2015-08-07 | 2017-02-16 | Intel Corporation | Improved desmear with metalized protective film |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7909977B2 (en) | 2008-03-27 | 2011-03-22 | Intel Corporation | Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby |
US9451696B2 (en) | 2012-09-29 | 2016-09-20 | Intel Corporation | Embedded architecture using resin coated copper |
JP2015023251A (en) * | 2013-07-23 | 2015-02-02 | ソニー株式会社 | Multilayer wiring board and manufacturing method therefor, and semiconductor product |
US10163801B2 (en) * | 2016-10-14 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of chip package with fan-out structure |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4318940A (en) * | 1978-08-17 | 1982-03-09 | Surface Technology, Inc. | Dispersions for activating non-conductors for electroless plating |
US4808274A (en) * | 1986-09-10 | 1989-02-28 | Engelhard Corporation | Metallized substrates and process for producing |
US4897338A (en) * | 1987-08-03 | 1990-01-30 | Allied-Signal Inc. | Method for the manufacture of multilayer printed circuit boards |
US5108553A (en) * | 1989-04-04 | 1992-04-28 | Olin Corporation | G-tab manufacturing process and the product produced thereby |
US5378268A (en) * | 1990-11-16 | 1995-01-03 | Bayer Aktiengesellschaft | Primer for the metallization of substrate surfaces |
US5891513A (en) * | 1996-01-16 | 1999-04-06 | Cornell Research Foundation | Electroless CU deposition on a barrier layer by CU contact displacement for ULSI applications |
US6085414A (en) * | 1996-08-15 | 2000-07-11 | Packard Hughes Interconnect Company | Method of making a flexible circuit with raised features protruding from two surfaces and products therefrom |
US20020177006A1 (en) * | 2001-05-23 | 2002-11-28 | International Business Machines Corporation | Structure having flush circuitry features and method of making |
US20050158553A1 (en) * | 1998-05-19 | 2005-07-21 | Ibiden Co., Ltd. | Printed wiring board and manufacturing method of printed wiring board |
WO2005076681A1 (en) * | 2004-01-29 | 2005-08-18 | Atotech Deutschland Gmbh | Method of manufacturing a circuit carrier and the use of the method |
US20070243402A1 (en) * | 2003-07-22 | 2007-10-18 | Mitsui Mining & Smelting Co., Ltd. | Copper Foil with Ultra Thin Adhesive Layer, and a Method for Manufacturing the Copper Foil with Ultra Thin Adhesive Layer |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7909977B2 (en) | 2008-03-27 | 2011-03-22 | Intel Corporation | Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby |
-
2008
- 2008-03-27 US US12/056,985 patent/US7909977B2/en active Active
-
2009
- 2009-03-27 WO PCT/US2009/038571 patent/WO2009120967A2/en active Application Filing
-
2011
- 2011-02-17 US US13/029,346 patent/US20110135883A1/en not_active Abandoned
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4318940A (en) * | 1978-08-17 | 1982-03-09 | Surface Technology, Inc. | Dispersions for activating non-conductors for electroless plating |
US4808274A (en) * | 1986-09-10 | 1989-02-28 | Engelhard Corporation | Metallized substrates and process for producing |
US4897338A (en) * | 1987-08-03 | 1990-01-30 | Allied-Signal Inc. | Method for the manufacture of multilayer printed circuit boards |
US5108553A (en) * | 1989-04-04 | 1992-04-28 | Olin Corporation | G-tab manufacturing process and the product produced thereby |
US5378268A (en) * | 1990-11-16 | 1995-01-03 | Bayer Aktiengesellschaft | Primer for the metallization of substrate surfaces |
US5891513A (en) * | 1996-01-16 | 1999-04-06 | Cornell Research Foundation | Electroless CU deposition on a barrier layer by CU contact displacement for ULSI applications |
US6085414A (en) * | 1996-08-15 | 2000-07-11 | Packard Hughes Interconnect Company | Method of making a flexible circuit with raised features protruding from two surfaces and products therefrom |
US20050158553A1 (en) * | 1998-05-19 | 2005-07-21 | Ibiden Co., Ltd. | Printed wiring board and manufacturing method of printed wiring board |
US20020177006A1 (en) * | 2001-05-23 | 2002-11-28 | International Business Machines Corporation | Structure having flush circuitry features and method of making |
US20070243402A1 (en) * | 2003-07-22 | 2007-10-18 | Mitsui Mining & Smelting Co., Ltd. | Copper Foil with Ultra Thin Adhesive Layer, and a Method for Manufacturing the Copper Foil with Ultra Thin Adhesive Layer |
WO2005076681A1 (en) * | 2004-01-29 | 2005-08-18 | Atotech Deutschland Gmbh | Method of manufacturing a circuit carrier and the use of the method |
US20070163887A1 (en) * | 2004-01-29 | 2007-07-19 | Hofmann Hannes P | Method of manufacturing a circuit carrier and the use of the method |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2017027130A1 (en) * | 2015-08-07 | 2017-02-16 | Intel Corporation | Improved desmear with metalized protective film |
US9741606B2 (en) | 2015-08-07 | 2017-08-22 | Intel Corporation | Desmear with metalized protective film |
Also Published As
Publication number | Publication date |
---|---|
US20090246462A1 (en) | 2009-10-01 |
WO2009120967A2 (en) | 2009-10-01 |
US7909977B2 (en) | 2011-03-22 |
WO2009120967A3 (en) | 2010-04-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9756735B2 (en) | Method for manufacturing printed wiring board | |
JP4855186B2 (en) | Manufacturing method of double-sided flexible printed wiring board | |
US20110135883A1 (en) | Method of manufacturing a substrate for a microelectronic device, and substrate formed thereby | |
TWI481329B (en) | Through hole forming method and printed circuit board manufacturing method | |
US20060060558A1 (en) | Method of fabricating package substrate using electroless nickel plating | |
JP2011171528A (en) | Manufacturing method of multilayer wiring board | |
WO2001089276A1 (en) | Method for manufacturing printed wiring board | |
CN102308679B (en) | Method of manufacturing multi-layered printed circuit board | |
CN101765341B (en) | Molding structure and method for laser-assisting base plate line | |
CN102131337B (en) | Circuit board and manufacturing process thereof | |
EP1491078B1 (en) | Multi-layer integrated circuit package | |
US9585258B2 (en) | Method and device of manufacturing printed circuit board having a solid component | |
US9549465B2 (en) | Printed circuit board and method of manufacturing the same | |
JP4470499B2 (en) | Multilayer wiring board manufacturing method and multilayer wiring board | |
US9433107B2 (en) | Printed circuit board and method of manufacturing the same | |
JP5040346B2 (en) | Method for manufacturing printed wiring board | |
CN101022697A (en) | Multilayer circuit board and method for fabricating same | |
JP2002252436A (en) | Double-sided laminate and its manufacturing method | |
JP4225009B2 (en) | Multilayer wiring board manufacturing method and multilayer wiring board using the same | |
US7955485B2 (en) | Planar laminate substrate and method for fabricating organic laminate substrate PCBS, semiconductors, semiconductor wafers and semiconductor devices having miniaturized electrical pathways | |
KR100294157B1 (en) | Manufacturing method for interconnecting multilayer circuit board | |
JP4429712B2 (en) | Manufacturing method of substrate precursor | |
JP2004031375A (en) | Method of manufacturing printed wiring board | |
KR100911204B1 (en) | Manufacturing method of build-up high density printed curcuit board | |
KR101261350B1 (en) | Method for manufacturing a circuit pattern for ultra-thin printed circuit board |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |