[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

US20110034027A1 - Structure and Process for the Formation of TSVs - Google Patents

Structure and Process for the Formation of TSVs Download PDF

Info

Publication number
US20110034027A1
US20110034027A1 US12/910,621 US91062110A US2011034027A1 US 20110034027 A1 US20110034027 A1 US 20110034027A1 US 91062110 A US91062110 A US 91062110A US 2011034027 A1 US2011034027 A1 US 2011034027A1
Authority
US
United States
Prior art keywords
forming
tsv
isolation layer
imd
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/910,621
Other versions
US8034708B2 (en
Inventor
Chen-Cheng Kuo
Kai-Ming Ching
Chen Chen-Shien
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US12/910,621 priority Critical patent/US8034708B2/en
Publication of US20110034027A1 publication Critical patent/US20110034027A1/en
Priority to US13/233,626 priority patent/US8456008B2/en
Application granted granted Critical
Publication of US8034708B2 publication Critical patent/US8034708B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76898Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13005Structure
    • H01L2224/13009Bump connector integrally formed with a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13139Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81894Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01022Titanium [Ti]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01023Vanadium [V]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01032Germanium [Ge]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01046Palladium [Pd]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01068Erbium [Er]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01073Tantalum [Ta]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/049Nitrides composed of metals from groups of the periodic table
    • H01L2924/04944th Group
    • H01L2924/04941TiN
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/049Nitrides composed of metals from groups of the periodic table
    • H01L2924/04955th Group
    • H01L2924/04953TaN
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/146Mixed devices
    • H01L2924/1461MEMS
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor

Definitions

  • This invention relates generally to integrated circuits, and more particularly to structures and manufacturing methods of through-silicon vias.
  • TSVs Through-silicon vias
  • TSVs are often used in 3DICs and stacked dies for connecting dies.
  • TSVs are used to connect the integrated circuits on a die to the backside of the die.
  • TSVs are also used to provide a short grounding path to connect the ground in the integrated circuits to the backside of the die, which is typically covered by a grounded aluminum film.
  • FIG. 1 illustrates a conventional integrated circuit structure, which includes semiconductor chip 100 and TSV 112 formed therein.
  • Semiconductor chip 100 includes substrate 110 , on which integrated circuits (not shown) are formed.
  • Interconnect structure 116 is formed over substrate 110 , and includes a plurality of metallization layers having metal lines and vias (not shown) formed in dielectric layers (commonly referred to as inter-metal dielectrics).
  • Passivation layer 118 (often referred to as passivation-1) is formed on a top metallization layer.
  • Aluminum pad 122 is formed on passivation layer 118 and is connected to the metal lines in interconnect structure 116 .
  • Passivation layer 120 (often referred to as passivation-2) is formed on passivation layer 118 .
  • TSV 112 is electrically connected to aluminum pad 122 through copper line 124 .
  • Isolation layer 126 is formed to isolate TSV 112 from substrate 110 , wherein isolation layer 126 extends over the top surface of passivation layer 120 . Through this structure, TSV 112 is electrically connected to the integrated circuits in semiconductor chip 100 .
  • the structure shown in FIG. 1 suffers from drawbacks.
  • the formation of passivation layers 118 and 120 are inherited from legacy processes.
  • the stacking of passivation layer 118 , 120 , and insulation layer 126 not only involves more complicated manufacturing processes, but the resistance of aluminum pad 122 and the contact resistance between aluminum pad 122 and its adjoining metal features further causes the increase in RC delay.
  • the material difference at the interface between aluminum pad 122 and overlying copper line 124 may cause delamination. Accordingly, new TSV formation processes are needed to form more reliable TSV structures without increasing the manufacturing cost.
  • an integrated circuit structure includes a semiconductor substrate; an interconnect structure over the semiconductor substrate, wherein the interconnect structure comprises a top inter-metal dielectric (IMD); an opening penetrating the interconnect structure into the semiconductor substrate; a conductor in the opening; and an isolation layer having a vertical portion and a horizontal portion physically connected to each other.
  • the vertical portion is on sidewalls of the opening.
  • the horizontal portion is directly over the interconnect structure.
  • the integrated circuit structure is free from passivation layers vertically between the top IMD and the horizontal portion of the isolation layer.
  • an integrated circuit structure includes a semiconductor substrate; an interconnect structure over the semiconductor substrate, wherein the interconnect structure includes a top IMD; a top metal pad in the top IMD and having a top surface substantially leveled with a top surface of the top IMD; an opening extending into the interconnect structure and the semiconductor substrate; a TSV in the opening; and an isolation layer having a vertical portion and a horizontal portion physically connected to each other.
  • the vertical portion is on sidewalls of the opening.
  • the horizontal portion extends over the top IMD and includes an opening exposing the top metal pad.
  • the integrated circuit structure further includes a continuous metal feature including a vertical portion extending into the opening to form the conductor, and a horizontal portion connecting the conductor and the top metal pad.
  • an integrated circuit structure includes a semiconductor substrate; an interconnect structure over the semiconductor substrate, wherein the interconnect structure includes a top IMD; a top metal pad over the top IMD; an opening extending into the interconnect structure and the semiconductor substrate; a conductor in the opening; and an isolation layer having a vertical portion and a horizontal portion physically connected to each other.
  • the top metal pad has at least a lower portion in the horizontal portion of the isolation layer.
  • the horizontal portion extends on sidewalls and edge portions of the top metal pad.
  • the integrated circuit structure further includes a continuous metal feature including a vertical portion extending into the opening to form the conductor, and a horizontal portion connecting the conductor and the top metal pad.
  • a method of forming an integrated circuit structure includes providing a wafer.
  • the wafer includes a semiconductor substrate; and an interconnect structure over the semiconductor substrate.
  • the interconnect structure includes a top IMD.
  • the method further includes forming an opening extending into the interconnect structure and the semiconductor substrate; forming an isolation layer having a vertical portion and a horizontal portion physically connected to each other, wherein the vertical portion is on sidewalls of the opening, and wherein no passivation layer is formed vertically between the top IMD and the horizontal portion of the isolation layer; filling the opening to form a conductor; and continuing the step of forming the conductor to form a horizontal metal line over the conductor.
  • a method of forming an integrated circuit structure includes providing a wafer.
  • the wafer includes a semiconductor substrate; an interconnect structure over the semiconductor substrate, wherein the interconnect structure comprises a top IMD; and a top metal pad in the top IMD, wherein a top surface of the top metal pad is substantially leveled to a top surface of the top IMD.
  • the method further includes forming an opening extending from a top surface of the interconnect structure into the interconnect structure and the semiconductor substrate; blanket forming an isolation layer over the top IMD and extending into the opening; forming an opening in the isolation layer to expose the top metal pad; filling the opening to form a conductor; and continuing the step of forming the conductor to form a horizontal metal line over the conductor, wherein the horizontal metal line extends into the opening in the isolation layer.
  • a method of forming an integrated circuit structure includes providing a wafer.
  • the wafer includes a semiconductor substrate; and an interconnect structure over the semiconductor substrate, wherein the interconnect structure includes a top IMD.
  • the method further includes forming a top metal pad over the top IMD; forming an opening extending from a top surface of the interconnect structure into the interconnect structure and the semiconductor substrate; blanket forming an isolation layer over the top IMD and extending into the opening, wherein the isolation layer extends on sidewalls and portions of a top surface of the top metal pad; forming an opening in the isolation layer to expose at least a portion of the top surface of the top metal pad; filling the opening to form a conductor; and continuing the step of forming the conductor to form a horizontal metal line over the conductor, wherein the horizontal metal line extends into the opening in the isolation layer.
  • FIG. 1 illustrates a conventional backend structure, wherein a through-silicon via (TSV) is connected to an aluminum pad in a passivation layer;
  • TSV through-silicon via
  • FIGS. 2 through 10 are cross-sectional views of intermediate stages in the manufacturing of embodiments of the present invention.
  • FIG. 11 illustrates a first die stacked on a second die, wherein a TSV is used to interconnect the first and the second dies.
  • TSVs through-silicon vias
  • TWVs through-wafer vias
  • wafer 2 which includes substrate 10 , is provided.
  • Substrate 10 is preferably a semiconductor substrate, such as a bulk silicon substrate, although it may include other semiconductor materials such as group III, group IV, and/or group V elements.
  • Semiconductor devices such as transistors (not shown), may be formed at the top surface of substrate 10 .
  • Interconnect structure 12 which include metal lines 18 and vias 16 formed therein, is formed over substrate 10 and connected to the semiconductor devices.
  • Metal lines 18 and vias 16 may be formed of copper or copper alloys, and may be formed using the well-known damascene processes.
  • Interconnect structure 12 may include commonly known inter-layer dielectric (ILD) and inter-metal dielectrics (IMDs).
  • ILD inter-layer dielectric
  • IMDs inter-metal dielectrics
  • the IMDs include top IMD 14 , which is the topmost layer of the IMDs.
  • top IMD 14 and the underlying IMD layers are formed of a same material.
  • top IMD 14 and the underlying IMD layers may be formed of either the same or different low-k dielectric materials, such as carbon-containing low-k dielectric materials (for example, with dielectric constants less than 3.9, and more preferably less than about 2.5), Black DiamondTM (a trademark of Applied Materials), un-doped silicate glass (USG), fluorinated silicate glass (FSG), oxides, and the like.
  • Top IMD 14 does not function as a passivation layer, and preferably does not contain common passivation materials, such as silicon nitride, and the like.
  • Top metal pad 24 is formed on top IMD 14 .
  • Top metal pad 24 may be connected to the semiconductor devices (not shown) at the top surface of substrate 10 through vias 16 and metal lines 18 .
  • the materials of top metal pad 24 may include metals selected from aluminum, tungsten, silver, copper, and combinations thereof.
  • the formation of top metal pad 24 includes blanket forming an aluminum layer, and patterning the aluminum layer to form top metal pad 24 .
  • no further top metal pad 24 is formed on top IMD 14 , and the metal pad 18 1 in top IMD 14 acts as the top metal pad 24 , as is also shown in FIG. 9B .
  • FIG. 3 illustrates the formation and patterning of photo resist 32 .
  • a first etch is then performed to form opening 34 in interconnect structure 12 .
  • Substrate 10 is then etched to extend opening 34 into substrate 10 , for example, using a dry etch. After the formation of opening 34 , photo resist 32 is removed.
  • FIGS. 4 and 5 illustrate the formation of isolation layer 38 .
  • isolation layer 38 is blanket formed.
  • Isolation layer 38 may be formed of commonly used dielectric materials such as silicon nitride, silicon oxide (for example, tetra-ethyl-ortho-silicate (TEOS) oxide), and the like.
  • isolation layer 38 includes silicon nitride layer 38 2 on silicon oxide layer 38 1 .
  • thickness T 1 of isolation layer 38 is less than thickness T 2 of top metal pad 24 .
  • the thickness T 1 of isolation layer 38 may be substantially equal to, or greater than, thickness T 2 of top metal pad 24 .
  • An exemplary thickness T 1 of isolation layer 38 is between about 0.6 ⁇ m and about 1.5 ⁇ m.
  • photo resist 40 is applied, which may be a layer of spray coating. Photo resist 40 is then patterned, with the portion directly over top metal pad 24 being removed. The exposed portion of isolation layer 38 is then etched, exposing the underlying top metal pad 24 . Photo resist 40 is then removed. In an embodiment, the opening over top metal pad 24 is smaller than top metal pad 24 , and hence isolation layer 38 has remaining portions over the edge portions of the top metal pad 24 .
  • diffusion barrier layer 42 also sometimes referred to as a glue layer, is blanket formed, covering the sidewalls and the bottom of opening 34 .
  • Diffusion barrier layer 42 may include titanium, titanium nitride, tantalum, tantalum nitride, or combinations thereof, and can be formed using physical vapor deposition, sputtering, and the like.
  • diffusion barrier layer 42 has a composite structure including barrier layer 42 2 on adhesion layer 42 1 .
  • a thin seed layer 44 also referred to as an under-bump metallurgy (UBM) is blanket formed on diffusion barrier layer 42 .
  • the materials of seed layer 44 include copper or copper alloys. However, other metals, such as silver, gold, aluminum, and combinations thereof, may also be included.
  • thin seed layer 44 is formed using sputtering. In other embodiments, physical vapor deposition or electro plating may be used. Thin seed layer 44 may have a thickness of less than about 1 ⁇ m.
  • FIG. 7 illustrates the formation of mask 46 .
  • mask 46 is a dry film, and thus is referred to as dry film 46 throughout the description, although it may be formed of other materials.
  • Dry film 46 may be formed of an organic material such as Ajinimoto buildup film (ABF). However, other materials such as Prepreg or resin-coated copper (RCC) can also be used.
  • ABF Ajinimoto buildup film
  • RRC resin-coated copper
  • Thickness T 3 of dry film 46 is preferably greater than about 5 ⁇ m, and more preferably between about 10 ⁇ m and about 100 ⁇ m.
  • Dry film 46 is then patterned.
  • the resulting TSV 50 (see FIG. 8 ) needs to be connected to the integrated circuits on the top surface of substrate 10 through top metal pad 24 .
  • opening 48 is formed in dry film 46 , exposing the portions of diffusion barrier layer 42 and seed layer 44 over top metal pad 24 , opening 34 , and the region therebetween.
  • opening 34 is selectively filled with a metallic material, forming TSV 50 in opening 34 .
  • the filling material includes copper or copper alloys.
  • other metals such as aluminum, silver, gold, and combinations thereof, may also be used.
  • the formation methods preferably include electroless plating, although other commonly used deposition methods such as sputtering, printing, electro plating, and chemical vapor deposition (CVD) methods may also be used.
  • metal line 52 also referred to as post-passivation interconnect (PPI) line 52 , which electrically interconnects top metal pad 24 and TSV 50 .
  • Metal line 52 has a thickness T 4 of less than about 60 ⁇ m, for example, between about 3 ⁇ m and about 50 ⁇ m.
  • dry film 46 is removed, for example, by an alkaline solution. As a result, the portions of UBM 44 underlying dry film 46 are exposed. The exposed portions of UBM 44 are then removed by a flash etching, followed by the removal of diffusion barrier layer 42 .
  • the etchant used for etching diffusion barrier layer 42 does not attack metal line 52 .
  • the exposed portion of diffusion barrier layer 42 is removed using a fluorine-based etching gas, and the etching is preferably anisotropic.
  • seed layer 44 is not being shown since it is typically formed of similar materials as TSV 50 and metal line 52 , and thus it appears to be merged with TSV 50 and metal line 52 .
  • FIG. 9B illustrates yet another embodiment of the present invention, in which no aluminum pad is formed over top IMD 14 to act as the top metal pad 24 .
  • metal line (or metal pad) 18 1 in top IMD 14 acts as top metal pad 24 .
  • isolation layer 38 is substantially flat. Again, no passivation layer(s) is vertically between top IMD 14 and isolation layer 38 .
  • An opening is formed in isolation layer 38 to expose top metal pad 24 /metal pad 18 1 , and metal line 52 extends into the opening to contact top metal pad 24 /metal pad 18 1 .
  • a damascene process may be used instead of forming TSV 50 and metal line 52 using dry film.
  • the initial steps of this embodiment are essentially the same as shown in FIGS. 2 through 6 .
  • layer 46 may include commonly used dielectric materials such as silicon oxide, polyimide, black diamond, or the like.
  • Layer 46 is preferably formed of a material different from that of isolation layer 38 .
  • the thickness of layer 46 is preferably equal to the desirable thickness of metal line 52 (as shown in FIG. 9A ).
  • CMP chemical mechanical polish
  • layer 46 may then be recessed to a level lower than the top surface of metal line 52 , or removed completely.
  • portions of isolation layer 38 are exposed.
  • the exposed portions of isolation layer 38 may not be removed and may act as a passivation layer.
  • the exposed portions of isolation layer 38 may be nitrided, forming silicon oxynitride or the like.
  • Metal line 52 as shown in FIGS. 9A and 9B may be used as a bond pad for direct metal-to-metal bonding.
  • two dies are bonded face-to-face, and the metal line/pad 52 in one of the dies is bonded to the metal line/pad 52 in the other die.
  • metal lines 52 may be used for placing solder bumps 66 .
  • protection layer 64 is formed covering edge portions of metal lines 52 , while center portions of metal lines 52 are exposed through openings in protection layer 64 to form bond pads. Protection layer 64 may be formed of polyimide, for example. Solder bumps (or BGA balls) 66 are placed on bond pads 52 .
  • the bottom ends of TSVs 50 may be connected to another die 70 .
  • the redundant passivation layers, and possibly aluminum pads are no longer formed. This results in reduced manufacturing cost.
  • the resistance of the interconnection structure is significantly reduced. Experiment results have revealed that by omitting the aluminum pad (refer to FIG. 9B ), the resistance of the metal lines connecting TSV 50 and the semiconductor devices on substrate 10 may be reduced from about 1000 m ⁇ to about 100 m ⁇ .

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

An integrated circuit structure includes a semiconductor substrate; an interconnect structure over the semiconductor substrate, wherein the interconnect structure comprises a top inter-metal dielectric (IMD); an opening penetrating the interconnect structure into the semiconductor substrate; a conductor in the opening; and an isolation layer having a vertical portion and a horizontal portion physically connected to each other. The vertical portion is on sidewalls of the opening. The horizontal portion is directly over the interconnect structure. The integrated circuit structure is free from passivation layers vertically between the top IMD and the horizontal portion of the isolation layer.

Description

  • This application is a continuation of patent application Ser. No. 12/152,381, entitled “Structure and Process for the Formation of TSVs,” filed on May 14, 2008, which application claims the benefit of U.S. Provisional Patent Application Ser. No. 61/016,220, filed Dec. 21, 2007, and entitled “Through-Silicon Via,” which applications are hereby incorporated herein by reference.
  • TECHNICAL FIELD
  • This invention relates generally to integrated circuits, and more particularly to structures and manufacturing methods of through-silicon vias.
  • BACKGROUND
  • Since the invention of integrated circuits, the semiconductor industry has experienced continuous rapid growth due to constant improvements in the integration density of various electronic components (i.e., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in the minimum feature size, allowing more components to be integrated into a given chip area.
  • These integration improvements are essentially two-dimensional (2D) in nature, in that the volume occupied by the integrated components is essentially on the surface of the semiconductor wafer. Although dramatic improvements in lithography have resulted in considerable improvements in 2D integrated circuit formation, there are physical limitations to the density that can be achieved in two dimensions. One of these limitations is the minimum size needed to make these components. Also, when more devices are put into one chip, more complex designs are required.
  • An additional limitation comes from the significant increase in the number and length of interconnections between devices as the number of devices increases. When the number and length of interconnections increase, both circuit RC delay and power consumption increase.
  • Among the efforts for resolving the above-discussed limitations, three-dimensional integrated circuit (3DIC) and stacked dies are commonly used. Through-silicon vias (TSVs) are often used in 3DICs and stacked dies for connecting dies. In this case, TSVs are used to connect the integrated circuits on a die to the backside of the die. In addition, TSVs are also used to provide a short grounding path to connect the ground in the integrated circuits to the backside of the die, which is typically covered by a grounded aluminum film.
  • FIG. 1 illustrates a conventional integrated circuit structure, which includes semiconductor chip 100 and TSV 112 formed therein. Semiconductor chip 100 includes substrate 110, on which integrated circuits (not shown) are formed. Interconnect structure 116 is formed over substrate 110, and includes a plurality of metallization layers having metal lines and vias (not shown) formed in dielectric layers (commonly referred to as inter-metal dielectrics). Passivation layer 118 (often referred to as passivation-1) is formed on a top metallization layer. Aluminum pad 122 is formed on passivation layer 118 and is connected to the metal lines in interconnect structure 116. Passivation layer 120 (often referred to as passivation-2) is formed on passivation layer 118. An opening is formed in passivation layer 120 to expose aluminum pad 122. TSV 112 is electrically connected to aluminum pad 122 through copper line 124. Isolation layer 126 is formed to isolate TSV 112 from substrate 110, wherein isolation layer 126 extends over the top surface of passivation layer 120. Through this structure, TSV 112 is electrically connected to the integrated circuits in semiconductor chip 100.
  • The structure shown in FIG. 1 suffers from drawbacks. The formation of passivation layers 118 and 120 are inherited from legacy processes. The stacking of passivation layer 118, 120, and insulation layer 126 not only involves more complicated manufacturing processes, but the resistance of aluminum pad 122 and the contact resistance between aluminum pad 122 and its adjoining metal features further causes the increase in RC delay. In addition, the material difference at the interface between aluminum pad 122 and overlying copper line 124 may cause delamination. Accordingly, new TSV formation processes are needed to form more reliable TSV structures without increasing the manufacturing cost.
  • SUMMARY OF THE INVENTION
  • In accordance with one aspect of the present invention, an integrated circuit structure includes a semiconductor substrate; an interconnect structure over the semiconductor substrate, wherein the interconnect structure comprises a top inter-metal dielectric (IMD); an opening penetrating the interconnect structure into the semiconductor substrate; a conductor in the opening; and an isolation layer having a vertical portion and a horizontal portion physically connected to each other. The vertical portion is on sidewalls of the opening. The horizontal portion is directly over the interconnect structure. The integrated circuit structure is free from passivation layers vertically between the top IMD and the horizontal portion of the isolation layer.
  • In accordance with another aspect of the present invention, an integrated circuit structure includes a semiconductor substrate; an interconnect structure over the semiconductor substrate, wherein the interconnect structure includes a top IMD; a top metal pad in the top IMD and having a top surface substantially leveled with a top surface of the top IMD; an opening extending into the interconnect structure and the semiconductor substrate; a TSV in the opening; and an isolation layer having a vertical portion and a horizontal portion physically connected to each other. The vertical portion is on sidewalls of the opening. The horizontal portion extends over the top IMD and includes an opening exposing the top metal pad. The integrated circuit structure further includes a continuous metal feature including a vertical portion extending into the opening to form the conductor, and a horizontal portion connecting the conductor and the top metal pad.
  • In accordance with yet another aspect of the present invention, an integrated circuit structure includes a semiconductor substrate; an interconnect structure over the semiconductor substrate, wherein the interconnect structure includes a top IMD; a top metal pad over the top IMD; an opening extending into the interconnect structure and the semiconductor substrate; a conductor in the opening; and an isolation layer having a vertical portion and a horizontal portion physically connected to each other. The top metal pad has at least a lower portion in the horizontal portion of the isolation layer. The horizontal portion extends on sidewalls and edge portions of the top metal pad. The integrated circuit structure further includes a continuous metal feature including a vertical portion extending into the opening to form the conductor, and a horizontal portion connecting the conductor and the top metal pad.
  • In accordance with yet another aspect of the present invention, a method of forming an integrated circuit structure includes providing a wafer. The wafer includes a semiconductor substrate; and an interconnect structure over the semiconductor substrate. The interconnect structure includes a top IMD. The method further includes forming an opening extending into the interconnect structure and the semiconductor substrate; forming an isolation layer having a vertical portion and a horizontal portion physically connected to each other, wherein the vertical portion is on sidewalls of the opening, and wherein no passivation layer is formed vertically between the top IMD and the horizontal portion of the isolation layer; filling the opening to form a conductor; and continuing the step of forming the conductor to form a horizontal metal line over the conductor.
  • In accordance with yet another aspect of the present invention, a method of forming an integrated circuit structure includes providing a wafer. The wafer includes a semiconductor substrate; an interconnect structure over the semiconductor substrate, wherein the interconnect structure comprises a top IMD; and a top metal pad in the top IMD, wherein a top surface of the top metal pad is substantially leveled to a top surface of the top IMD. The method further includes forming an opening extending from a top surface of the interconnect structure into the interconnect structure and the semiconductor substrate; blanket forming an isolation layer over the top IMD and extending into the opening; forming an opening in the isolation layer to expose the top metal pad; filling the opening to form a conductor; and continuing the step of forming the conductor to form a horizontal metal line over the conductor, wherein the horizontal metal line extends into the opening in the isolation layer.
  • In accordance with yet another aspect of the present invention, a method of forming an integrated circuit structure includes providing a wafer. The wafer includes a semiconductor substrate; and an interconnect structure over the semiconductor substrate, wherein the interconnect structure includes a top IMD. The method further includes forming a top metal pad over the top IMD; forming an opening extending from a top surface of the interconnect structure into the interconnect structure and the semiconductor substrate; blanket forming an isolation layer over the top IMD and extending into the opening, wherein the isolation layer extends on sidewalls and portions of a top surface of the top metal pad; forming an opening in the isolation layer to expose at least a portion of the top surface of the top metal pad; filling the opening to form a conductor; and continuing the step of forming the conductor to form a horizontal metal line over the conductor, wherein the horizontal metal line extends into the opening in the isolation layer.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
  • FIG. 1 illustrates a conventional backend structure, wherein a through-silicon via (TSV) is connected to an aluminum pad in a passivation layer;
  • FIGS. 2 through 10 are cross-sectional views of intermediate stages in the manufacturing of embodiments of the present invention; and
  • FIG. 11 illustrates a first die stacked on a second die, wherein a TSV is used to interconnect the first and the second dies.
  • DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
  • The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
  • A novel integrated circuit structure including through-silicon vias (TSVs, also referred to as through-wafer vias, or TWVs) and the method of forming the same are provided. The intermediate stages of manufacturing an embodiment of the present invention are illustrated. The variations of the embodiment are then discussed. Throughout the various views and illustrative embodiments of the present invention, like reference numbers are used to designate like elements.
  • Referring to FIG. 2, wafer 2, which includes substrate 10, is provided. Substrate 10 is preferably a semiconductor substrate, such as a bulk silicon substrate, although it may include other semiconductor materials such as group III, group IV, and/or group V elements. Semiconductor devices, such as transistors (not shown), may be formed at the top surface of substrate 10. Interconnect structure 12, which include metal lines 18 and vias 16 formed therein, is formed over substrate 10 and connected to the semiconductor devices. Metal lines 18 and vias 16 may be formed of copper or copper alloys, and may be formed using the well-known damascene processes. Interconnect structure 12 may include commonly known inter-layer dielectric (ILD) and inter-metal dielectrics (IMDs). The IMDs include top IMD 14, which is the topmost layer of the IMDs. In an embodiment, top IMD 14 and the underlying IMD layers are formed of a same material. In other embodiments, top IMD 14 and the underlying IMD layers may be formed of either the same or different low-k dielectric materials, such as carbon-containing low-k dielectric materials (for example, with dielectric constants less than 3.9, and more preferably less than about 2.5), Black Diamond™ (a trademark of Applied Materials), un-doped silicate glass (USG), fluorinated silicate glass (FSG), oxides, and the like. Top IMD 14 does not function as a passivation layer, and preferably does not contain common passivation materials, such as silicon nitride, and the like.
  • Top metal pad 24 is formed on top IMD 14. Top metal pad 24 may be connected to the semiconductor devices (not shown) at the top surface of substrate 10 through vias 16 and metal lines 18. The materials of top metal pad 24 may include metals selected from aluminum, tungsten, silver, copper, and combinations thereof. In an embodiment in which top metal pad 24 is formed of aluminum or aluminum alloys, the formation of top metal pad 24 includes blanket forming an aluminum layer, and patterning the aluminum layer to form top metal pad 24. Alternatively, no further top metal pad 24 is formed on top IMD 14, and the metal pad 18 1 in top IMD 14 acts as the top metal pad 24, as is also shown in FIG. 9B.
  • FIG. 3 illustrates the formation and patterning of photo resist 32. A first etch is then performed to form opening 34 in interconnect structure 12. Substrate 10 is then etched to extend opening 34 into substrate 10, for example, using a dry etch. After the formation of opening 34, photo resist 32 is removed.
  • FIGS. 4 and 5 illustrate the formation of isolation layer 38. Referring to FIG. 4, isolation layer 38 is blanket formed. Isolation layer 38 may be formed of commonly used dielectric materials such as silicon nitride, silicon oxide (for example, tetra-ethyl-ortho-silicate (TEOS) oxide), and the like. In an exemplary embodiment, isolation layer 38 includes silicon nitride layer 38 2 on silicon oxide layer 38 1. In an embodiment, thickness T1 of isolation layer 38 is less than thickness T2 of top metal pad 24. In other embodiments, the thickness T1 of isolation layer 38 may be substantially equal to, or greater than, thickness T2 of top metal pad 24. An exemplary thickness T1 of isolation layer 38 is between about 0.6 μm and about 1.5 μm.
  • Referring to FIG. 5, photo resist 40 is applied, which may be a layer of spray coating. Photo resist 40 is then patterned, with the portion directly over top metal pad 24 being removed. The exposed portion of isolation layer 38 is then etched, exposing the underlying top metal pad 24. Photo resist 40 is then removed. In an embodiment, the opening over top metal pad 24 is smaller than top metal pad 24, and hence isolation layer 38 has remaining portions over the edge portions of the top metal pad 24.
  • Referring to FIG. 6, diffusion barrier layer 42, also sometimes referred to as a glue layer, is blanket formed, covering the sidewalls and the bottom of opening 34. Diffusion barrier layer 42 may include titanium, titanium nitride, tantalum, tantalum nitride, or combinations thereof, and can be formed using physical vapor deposition, sputtering, and the like. Alternatively, diffusion barrier layer 42 has a composite structure including barrier layer 42 2 on adhesion layer 42 1.
  • A thin seed layer 44, also referred to as an under-bump metallurgy (UBM), is blanket formed on diffusion barrier layer 42. The materials of seed layer 44 include copper or copper alloys. However, other metals, such as silver, gold, aluminum, and combinations thereof, may also be included. In an embodiment, thin seed layer 44 is formed using sputtering. In other embodiments, physical vapor deposition or electro plating may be used. Thin seed layer 44 may have a thickness of less than about 1 μm.
  • FIG. 7 illustrates the formation of mask 46. In the preferred embodiment, mask 46 is a dry film, and thus is referred to as dry film 46 throughout the description, although it may be formed of other materials. Dry film 46 may be formed of an organic material such as Ajinimoto buildup film (ABF). However, other materials such as Prepreg or resin-coated copper (RCC) can also be used. When dry film 46 is formed of ABF, the ABF film is first laminated on the structure shown in FIG. 7. Heat and pressure are then applied to the laminated film to soften it so that a flat top surface is formed. Thickness T3 of dry film 46 is preferably greater than about 5 μm, and more preferably between about 10 μm and about 100 μm. One skilled in the art will realize that the dimensions recited throughout the description are merely examples, and will be scaled with the down-scaling of integrated circuits.
  • Dry film 46 is then patterned. In an exemplary embodiment, the resulting TSV 50 (see FIG. 8) needs to be connected to the integrated circuits on the top surface of substrate 10 through top metal pad 24. Accordingly, opening 48 is formed in dry film 46, exposing the portions of diffusion barrier layer 42 and seed layer 44 over top metal pad 24, opening 34, and the region therebetween.
  • In FIG. 8, opening 34 is selectively filled with a metallic material, forming TSV 50 in opening 34. In the preferred embodiment, the filling material includes copper or copper alloys. However, other metals, such as aluminum, silver, gold, and combinations thereof, may also be used. The formation methods preferably include electroless plating, although other commonly used deposition methods such as sputtering, printing, electro plating, and chemical vapor deposition (CVD) methods may also be used.
  • After opening 34 is filled, the same metallic material is continuously filled into opening 48 (refer again to FIG. 8), forming metal line 52, also referred to as post-passivation interconnect (PPI) line 52, which electrically interconnects top metal pad 24 and TSV 50. Metal line 52 has a thickness T4 of less than about 60 μm, for example, between about 3 μm and about 50 μm.
  • In FIG. 9A, dry film 46 is removed, for example, by an alkaline solution. As a result, the portions of UBM 44 underlying dry film 46 are exposed. The exposed portions of UBM 44 are then removed by a flash etching, followed by the removal of diffusion barrier layer 42. The etchant used for etching diffusion barrier layer 42 does not attack metal line 52. In an exemplary embodiment, the exposed portion of diffusion barrier layer 42 is removed using a fluorine-based etching gas, and the etching is preferably anisotropic. In FIG. 9A and subsequent figures, seed layer 44 is not being shown since it is typically formed of similar materials as TSV 50 and metal line 52, and thus it appears to be merged with TSV 50 and metal line 52.
  • FIG. 9B illustrates yet another embodiment of the present invention, in which no aluminum pad is formed over top IMD 14 to act as the top metal pad 24. Instead, metal line (or metal pad) 18 1 in top IMD 14 acts as top metal pad 24. In this case, isolation layer 38 is substantially flat. Again, no passivation layer(s) is vertically between top IMD 14 and isolation layer 38. An opening is formed in isolation layer 38 to expose top metal pad 24/metal pad 18 1, and metal line 52 extends into the opening to contact top metal pad 24/metal pad 18 1.
  • In alternative embodiments, instead of forming TSV 50 and metal line 52 using dry film, a damascene process may be used. The initial steps of this embodiment are essentially the same as shown in FIGS. 2 through 6. Referring to FIG. 7, instead of being a dry film, layer 46 may include commonly used dielectric materials such as silicon oxide, polyimide, black diamond, or the like. Layer 46 is preferably formed of a material different from that of isolation layer 38. The thickness of layer 46 is preferably equal to the desirable thickness of metal line 52 (as shown in FIG. 9A). Next, copper or copper alloy is filled into openings 34 and 48, followed by a chemical mechanical polish (CMP) to remove excess copper. The resulting structure is shown in FIG. 10. Optionally, layer 46 may then be recessed to a level lower than the top surface of metal line 52, or removed completely.
  • Referring back to FIG. 9A, after the removal of the exposed portion of UBM 44, portions of isolation layer 38 are exposed. The exposed portions of isolation layer 38 may not be removed and may act as a passivation layer. Alternatively, the exposed portions of isolation layer 38 may be nitrided, forming silicon oxynitride or the like.
  • Metal line 52 as shown in FIGS. 9A and 9B may be used as a bond pad for direct metal-to-metal bonding. In an embodiment, two dies are bonded face-to-face, and the metal line/pad 52 in one of the dies is bonded to the metal line/pad 52 in the other die. In alternative embodiments, as shown in FIG. 11, metal lines 52 may be used for placing solder bumps 66. For example, in a first die 62, protection layer 64 is formed covering edge portions of metal lines 52, while center portions of metal lines 52 are exposed through openings in protection layer 64 to form bond pads. Protection layer 64 may be formed of polyimide, for example. Solder bumps (or BGA balls) 66 are placed on bond pads 52. The bottom ends of TSVs 50 may be connected to another die 70.
  • Advantageously, by using the embodiment of the present invention, the redundant passivation layers, and possibly aluminum pads, are no longer formed. This results in reduced manufacturing cost. In addition, when the aluminum pad is not formed, the resistance of the interconnection structure is significantly reduced. Experiment results have revealed that by omitting the aluminum pad (refer to FIG. 9B), the resistance of the metal lines connecting TSV 50 and the semiconductor devices on substrate 10 may be reduced from about 1000 mΩ to about 100 mΩ.
  • Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.

Claims (20)

1. A method comprising:
providing a wafer comprising a semiconductor substrate, and an interconnect structure over the semiconductor substrate, wherein the interconnect structure comprises a top inter-metal dielectric (IMD);
forming a through-silicon via (TSV) opening extending into the interconnect structure and the semiconductor substrate;
forming an isolation layer having a vertical portion and a horizontal portion physically connected to each other, wherein the vertical portion is on sidewalls of the TSV opening, and wherein no passivation layer is formed in a space that extends in the vertical direction and between the top IMD and the horizontal portion of the isolation layer; and
depositing a metallic material into the TSV opening to form a TSV.
2. The method of claim 1 further comprising, after the TSV is formed, continuing the step of depositing the metallic material until a top surface of the metallic material is higher than a top surface of the horizontal portion of the isolation layer to form a horizontal metal line over and physically connected to the TSV.
3. The method of claim 1 further comprising forming a top metal pad at a location no lower than the top IMD, wherein the top metal pad is electrically coupled to metal features in the interconnect structure.
4. The method of claim 3, wherein the top metal pad is over the top IMD and comprises aluminum.
5. The method of claim 3, wherein the top metal pad is in the top IMD and comprises copper, with a stop surface of the top metal pad substantially level with a top surface of the top IMD.
6. The method of claim 3, wherein the step of forming the isolation layer is performed after the step of forming the top metal pad, and wherein the isolation layer further comprises a first portion on a sidewall of the top metal pad and a second portion directly over and overlapping the top metal pad.
7. The method of claim 1, wherein the top IMD is formed of a low-k dielectric material, and wherein the horizontal portion of the isolation layer contacts a top surface of the low-k dielectric material.
8. The method of claim 1, wherein the step of forming the isolation layer comprises:
forming an oxide layer; and
forming a nitride layer over the oxide layer.
9. A method comprising:
forming an interconnect structure over a semiconductor substrate, wherein the interconnect structure comprises a top inter-metal dielectric (IMD) formed of a low-k dielectric material;
forming a top metal pad in the top IMD, wherein a top surface of the top metal pad is substantially leveled with a top surface of the top IMD;
forming a through-silicon via (TSV) opening extending from a top surface of the interconnect structure into the interconnect structure and the semiconductor substrate;
before forming any passivation layer, blanket forming an isolation layer comprising a portion over the top IMD and the top metal pad and a portion extending into the TSV opening;
forming an opening in the isolation layer to expose the top metal pad;
depositing a metallic material into the TSV opening to form a TSV; and
continuing the step of depositing the metallic material to form a horizontal metal line over the TSV, wherein the horizontal metal line comprises a portion extending into the opening in the isolation layer and electrically coupling the top metal pad to the TSV.
10. The method of claim 9, wherein the isolation layer comprises a portion contacting a top surface of the top metal pad.
11. The method of claim 9, wherein the isolation layer comprises a portion having a bottom surface contacting a top surface of the top IMD.
12. The method of claim 11, wherein the top metal pad comprises copper.
13. The method of claim 11, wherein the top IMD comprises a low-k dielectric material.
14. The method of claim 9, wherein the step of forming the isolation layer comprises:
forming an oxide layer; and
forming a nitride layer on the oxide layer.
15. The method of claim 9, wherein the step of filling the TSV opening to form the TSV comprises:
forming a diffusion barrier layer over the isolation layer;
forming a seed layer over the diffusion barrier layer; and
selectively plating the metallic material over the seed layer.
16. A method comprising:
forming an interconnect structure over a semiconductor substrate, wherein the interconnect structure comprises a top inter-metal dielectric (IMD);
forming a top metal pad over the top IMD;
forming a through-silicon via (TSV) opening extending from a top surface of the interconnect structure into the interconnect structure and the semiconductor substrate;
after the step of forming the top metal pad and before forming any passivation layer, blanket forming an isolation layer over the top IMD and extending into the TSV opening, wherein the isolation layer extends on sidewalls and portions of a top surface of the top metal pad;
forming an opening in the isolation layer to expose at least a portion of the top surface of the top metal pad;
depositing a metallic material into the TSV opening to form a TSV; and
continuing the step of depositing the metallic material to form a horizontal metal line over the TSV, wherein the horizontal metal line extends into the opening in the isolation layer.
17. The method of claim 16, wherein the top metal pad comprises aluminum.
18. The method of claim 16, wherein the step of blanket forming the isolation layer is performed at a time a top surface of the top IMD is exposed, wherein the top IMD is formed of a low-k dielectric material, and wherein the isolation layer comprises a horizontal portion contacting a top surface of the top IMD.
19. The method of claim 16, wherein the step of forming the isolation layer comprises:
forming an oxide layer; and
forming a nitride layer on the oxide layer.
20. The method of claim 16, wherein the step of filling the TSV opening to form the TSV comprises:
forming a diffusion barrier layer on the isolation layer;
forming a seed layer on the diffusion barrier layer; and
selectively plating the metallic material on the seed layer.
US12/910,621 2007-12-21 2010-10-22 Structure and process for the formation of TSVs Active US8034708B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US12/910,621 US8034708B2 (en) 2007-12-21 2010-10-22 Structure and process for the formation of TSVs
US13/233,626 US8456008B2 (en) 2007-12-21 2011-09-15 Structure and process for the formation of TSVs

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US1622007P 2007-12-21 2007-12-21
US12/152,381 US7843064B2 (en) 2007-12-21 2008-05-14 Structure and process for the formation of TSVs
US12/910,621 US8034708B2 (en) 2007-12-21 2010-10-22 Structure and process for the formation of TSVs

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/152,381 Continuation US7843064B2 (en) 2007-12-21 2008-05-14 Structure and process for the formation of TSVs

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/233,626 Continuation US8456008B2 (en) 2007-12-21 2011-09-15 Structure and process for the formation of TSVs

Publications (2)

Publication Number Publication Date
US20110034027A1 true US20110034027A1 (en) 2011-02-10
US8034708B2 US8034708B2 (en) 2011-10-11

Family

ID=40787630

Family Applications (4)

Application Number Title Priority Date Filing Date
US12/152,381 Active 2028-11-20 US7843064B2 (en) 2007-12-21 2008-05-14 Structure and process for the formation of TSVs
US12/206,349 Expired - Fee Related US7633165B2 (en) 2007-12-21 2008-09-08 Introducing a metal layer between SiN and TiN to improve CBD contact resistance for P-TSV
US12/910,621 Active US8034708B2 (en) 2007-12-21 2010-10-22 Structure and process for the formation of TSVs
US13/233,626 Active US8456008B2 (en) 2007-12-21 2011-09-15 Structure and process for the formation of TSVs

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US12/152,381 Active 2028-11-20 US7843064B2 (en) 2007-12-21 2008-05-14 Structure and process for the formation of TSVs
US12/206,349 Expired - Fee Related US7633165B2 (en) 2007-12-21 2008-09-08 Introducing a metal layer between SiN and TiN to improve CBD contact resistance for P-TSV

Family Applications After (1)

Application Number Title Priority Date Filing Date
US13/233,626 Active US8456008B2 (en) 2007-12-21 2011-09-15 Structure and process for the formation of TSVs

Country Status (2)

Country Link
US (4) US7843064B2 (en)
CN (1) CN101556944B (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090124072A1 (en) * 2007-11-14 2009-05-14 Samsung Electronics Co., Ltd. Semiconductor device having through electrode and method of fabricating the same
CN103515314A (en) * 2012-06-21 2014-01-15 台湾积体电路制造股份有限公司 Integrated circuit package and method for forming the same
US8816501B2 (en) 2012-07-12 2014-08-26 Semiconductor Manufacturing International Corp IC device including package structure and method of forming the same
US8853077B2 (en) 2012-08-21 2014-10-07 Semiconductor Manufacturing International Corp Through silicon via packaging structures and fabrication method
US9064850B2 (en) 2012-11-15 2015-06-23 Taiwan Semiconductor Manufacturing Company, Ltd. Through-substrate via formation with improved topography control
US20220238466A1 (en) * 2021-01-28 2022-07-28 Taiwan Semiconductor Manufacturing Co., Ltd. Bonding Structures of Integrated Circuit Devices and Method Forming the Same

Families Citing this family (167)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100713121B1 (en) * 2005-09-27 2007-05-02 한국전자통신연구원 Chip and a chip stack using the same and a method for manufacturing the same
US8018023B2 (en) * 2008-01-14 2011-09-13 Kabushiki Kaisha Toshiba Trench sidewall protection by a carbon-rich layer in a semiconductor device
US7859114B2 (en) * 2008-07-29 2010-12-28 International Business Machines Corporation IC chip and design structure with through wafer vias dishing correction
US8166651B2 (en) 2008-07-29 2012-05-01 International Business Machines Corporation Through wafer vias with dishing correction methods
US8278152B2 (en) * 2008-09-08 2012-10-02 Taiwan Semiconductor Manufacturing Company, Ltd. Bonding process for CMOS image sensor
KR20100040455A (en) * 2008-10-10 2010-04-20 주식회사 동부하이텍 Method for fabricating of semiconductor device
US7964502B2 (en) * 2008-11-25 2011-06-21 Freescale Semiconductor, Inc. Multilayered through via
US8736050B2 (en) * 2009-09-03 2014-05-27 Taiwan Semiconductor Manufacturing Company, Ltd. Front side copper post joint structure for temporary bond in TSV application
US9142586B2 (en) 2009-02-24 2015-09-22 Taiwan Semiconductor Manufacturing Company, Ltd. Pad design for backside illuminated image sensor
US8531565B2 (en) 2009-02-24 2013-09-10 Taiwan Semiconductor Manufacturing Company, Ltd. Front side implanted guard ring structure for backside illuminated image sensor
US20100224965A1 (en) * 2009-03-09 2010-09-09 Chien-Li Kuo Through-silicon via structure and method for making the same
US9406561B2 (en) * 2009-04-20 2016-08-02 International Business Machines Corporation Three dimensional integrated circuit integration using dielectric bonding first and through via formation last
US8564103B2 (en) * 2009-06-04 2013-10-22 Taiwan Semiconductor Manufacturing Company, Ltd. Method of manufacturing an electronic device
US7943514B2 (en) * 2009-09-03 2011-05-17 Texas Instruments Incorporated Integrated circuits having TSVs including metal gettering dielectric liners
US8618629B2 (en) * 2009-10-08 2013-12-31 Qualcomm Incorporated Apparatus and method for through silicon via impedance matching
KR101113327B1 (en) * 2009-12-29 2012-03-13 주식회사 하이닉스반도체 Semiconductor device having through via and method of fabricating the same
US8907457B2 (en) * 2010-02-08 2014-12-09 Micron Technology, Inc. Microelectronic devices with through-substrate interconnects and associated methods of manufacturing
JP5412316B2 (en) * 2010-02-23 2014-02-12 パナソニック株式会社 Semiconductor device, stacked semiconductor device, and manufacturing method of semiconductor device
US20110221018A1 (en) * 2010-03-15 2011-09-15 Xunqing Shi Electronic Device Package and Methods of Manufacturing an Electronic Device Package
US8563095B2 (en) * 2010-03-15 2013-10-22 Applied Materials, Inc. Silicon nitride passivation layer for covering high aspect ratio features
US9293366B2 (en) 2010-04-28 2016-03-22 Taiwan Semiconductor Manufacturing Company, Ltd. Through-substrate vias with improved connections
CN102893376A (en) 2010-06-01 2013-01-23 应用材料公司 Chemical planarization of copper wafer polishing
US8405222B2 (en) 2010-06-28 2013-03-26 Globalfoundries Singapore Pte. Ltd. Integrated circuit system with via and method of manufacture thereof
US9018768B2 (en) * 2010-06-28 2015-04-28 Samsung Electronics Co., Ltd. Integrated circuit having through silicon via structure with minimized deterioration
US7969193B1 (en) * 2010-07-06 2011-06-28 National Tsing Hua University Differential sensing and TSV timing control scheme for 3D-IC
US8502338B2 (en) * 2010-09-09 2013-08-06 Taiwan Semiconductor Manufacturing Company, Ltd. Through-substrate via waveguides
US9190325B2 (en) * 2010-09-30 2015-11-17 Taiwan Semiconductor Manufacturing Company, Ltd. TSV formation
US20120080802A1 (en) 2010-09-30 2012-04-05 International Business Machines Corporation Through silicon via in n+ epitaxy wafers with reduced parasitic capacitance
US9167694B2 (en) * 2010-11-02 2015-10-20 Georgia Tech Research Corporation Ultra-thin interposer assemblies with through vias
WO2012061633A2 (en) 2010-11-03 2012-05-10 Netlist, Inc. Method and apparatus for optimizing driver load in a memory package
US9011651B2 (en) 2010-12-09 2015-04-21 Ut-Battelle, Llc Apparatus and method for the electrolysis of water
US8466024B2 (en) 2010-12-13 2013-06-18 International Business Machines Corporation Power domain controller with gated through silicon via having FET with horizontal channel
US9190371B2 (en) 2010-12-21 2015-11-17 Moon J. Kim Self-organizing network with chip package having multiple interconnection configurations
US8823090B2 (en) 2011-02-17 2014-09-02 International Business Machines Corporation Field-effect transistor and method of creating same
US8486805B2 (en) 2011-03-04 2013-07-16 Institute of Microelectronics, Chinese Academy of Sciences Through-silicon via and method for forming the same
US8753981B2 (en) 2011-04-22 2014-06-17 Micron Technology, Inc. Microelectronic devices with through-silicon vias and associated methods of manufacturing
US8728934B2 (en) 2011-06-24 2014-05-20 Tessera, Inc. Systems and methods for producing flat surfaces in interconnect structures
US8492903B2 (en) 2011-06-29 2013-07-23 International Business Machines Corporation Through silicon via direct FET signal gating
CN102856247B (en) * 2011-06-30 2015-07-08 中芯国际集成电路制造(上海)有限公司 Back silicon through hole making method
US8531035B2 (en) * 2011-07-01 2013-09-10 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect barrier structure and method
KR101847628B1 (en) * 2011-09-28 2018-05-25 삼성전자주식회사 Semiconductor device including metal-containing conductive line and method of manufacturing the same
EP2761651B1 (en) 2011-09-30 2019-05-29 Intel Corporation Method for handling a very thin device wafer with a solder bump using a support substrate with a planar wetting surface and a layer of thermosetting material
US8518764B2 (en) 2011-10-24 2013-08-27 Freescale Semiconductor, Inc. Semiconductor structure having a through substrate via (TSV) and method for forming
CN103151298B (en) * 2011-12-07 2015-07-08 中芯国际集成电路制造(上海)有限公司 Through silicon via manufacturing method
CN103187398B (en) * 2011-12-30 2015-12-16 中芯国际集成电路制造(上海)有限公司 Silicon through hole detection architecture and detection method
US9123700B2 (en) 2012-01-06 2015-09-01 Micron Technology, Inc. Integrated circuit constructions having through substrate vias and methods of forming integrated circuit constructions having through substrate vias
US9647668B2 (en) 2012-01-13 2017-05-09 Altera Corporation Apparatus for flexible electronic interfaces and associated methods
KR101845529B1 (en) * 2012-02-02 2018-04-05 삼성전자주식회사 Semicoductor devices having through vias and methods for fabricating the same
KR101867961B1 (en) * 2012-02-13 2018-06-15 삼성전자주식회사 Semicoductor devices having through vias and methods for fabricating the same
US9105628B1 (en) 2012-03-29 2015-08-11 Valery Dubin Through substrate via (TSuV) structures and method of making the same
US8563403B1 (en) 2012-06-27 2013-10-22 International Business Machines Corporation Three dimensional integrated circuit integration using alignment via/dielectric bonding first and through via formation last
US20140003632A1 (en) * 2012-06-28 2014-01-02 Ams Ag Microphone arrangement
US8963671B2 (en) 2012-08-31 2015-02-24 Advanced Semiconductor Engineering, Inc. Semiconductor transformer device and method for manufacturing the same
SE538062C2 (en) 2012-09-27 2016-02-23 Silex Microsystems Ab Chemically plated metal wire through silicon
US8912844B2 (en) 2012-10-09 2014-12-16 United Microelectronics Corp. Semiconductor structure and method for reducing noise therein
US9035457B2 (en) 2012-11-29 2015-05-19 United Microelectronics Corp. Substrate with integrated passive devices and method of manufacturing the same
US8716104B1 (en) 2012-12-20 2014-05-06 United Microelectronics Corp. Method of fabricating isolation structure
US9452923B2 (en) * 2012-12-20 2016-09-27 Infineon Technologies Dresden Gmbh Method for manufacturing a micromechanical system comprising a removal of sacrificial material through a hole in a margin region
US8884398B2 (en) 2013-04-01 2014-11-11 United Microelectronics Corp. Anti-fuse structure and programming method thereof
US20140332952A1 (en) * 2013-05-09 2014-11-13 United Microelectronics Corp. Semiconductor structure and method for testing the same
US9287173B2 (en) 2013-05-23 2016-03-15 United Microelectronics Corp. Through silicon via and process thereof
US9123730B2 (en) 2013-07-11 2015-09-01 United Microelectronics Corp. Semiconductor device having through silicon trench shielding structure surrounding RF circuit
US9024416B2 (en) 2013-08-12 2015-05-05 United Microelectronics Corp. Semiconductor structure
US8916471B1 (en) 2013-08-26 2014-12-23 United Microelectronics Corp. Method for forming semiconductor structure having through silicon via for signal and shielding structure
US9048223B2 (en) 2013-09-03 2015-06-02 United Microelectronics Corp. Package structure having silicon through vias connected to ground potential
US9117804B2 (en) 2013-09-13 2015-08-25 United Microelectronics Corporation Interposer structure and manufacturing method thereof
CN104617035A (en) * 2013-11-05 2015-05-13 中芯国际集成电路制造(上海)有限公司 Forming method of semiconductor device
US9406588B2 (en) 2013-11-11 2016-08-02 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor package and manufacturing method thereof
US9343359B2 (en) 2013-12-25 2016-05-17 United Microelectronics Corp. Integrated structure and method for fabricating the same
US9093503B1 (en) 2014-01-03 2015-07-28 International Business Machines Corporation Semiconductor chip with a dual damascene wire and through-substrate via (TSV) structure
US10340203B2 (en) 2014-02-07 2019-07-02 United Microelectronics Corp. Semiconductor structure with through silicon via and method for fabricating and testing the same
US9472515B2 (en) 2014-03-11 2016-10-18 Intel Corporation Integrated circuit package
US9466631B2 (en) 2014-05-13 2016-10-11 Stmicroelectronics S.R.L. Solid state photomultipliers array of enhanced fill factor and simplified packaging
US9716035B2 (en) * 2014-06-20 2017-07-25 Taiwan Semiconductor Manufacturing Company, Ltd. Combination interconnect structure and methods of forming same
KR102282195B1 (en) 2014-07-16 2021-07-27 삼성전자 주식회사 Method of fabricating semiconductor device having resistor structure
US9431351B2 (en) 2014-10-17 2016-08-30 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor package and manufacturing method of the same
CN105590832A (en) * 2014-10-21 2016-05-18 中芯国际集成电路制造(上海)有限公司 Pad crystal defect removing method
US9659863B2 (en) 2014-12-01 2017-05-23 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor devices, multi-die packages, and methods of manufacture thereof
US9502272B2 (en) 2014-12-29 2016-11-22 Taiwan Semiconductor Manufacturing Company, Ltd. Devices and methods of packaging semiconductor devices
US9418841B2 (en) * 2014-12-30 2016-08-16 International Business Machines Corporation Type III-V and type IV semiconductor device formation
US9601410B2 (en) 2015-01-07 2017-03-21 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and method
US10319701B2 (en) 2015-01-07 2019-06-11 Taiwan Semiconductor Manufacturing Company, Ltd. Bonded 3D integrated circuit (3DIC) structure
CN105826162B (en) * 2015-01-07 2017-12-08 中芯国际集成电路制造(上海)有限公司 Reduce the method and manufacturing method of semiconductor device of aluminium welding pad fluorine crystallization
US9633958B2 (en) 2015-01-30 2017-04-25 Taiwan Semiconductor Manufacturing Company, Ltd. Bonding pad surface damage reduction in a formation of digital pattern generator
US10163709B2 (en) 2015-02-13 2018-12-25 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and method
US10497660B2 (en) 2015-02-26 2019-12-03 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structures, packaged semiconductor devices, and methods of packaging semiconductor devices
US9786519B2 (en) 2015-04-13 2017-10-10 Taiwan Semiconductor Manufacturing Company, Ltd. Packaged semiconductor devices and methods of packaging semiconductor devices
US9971970B1 (en) * 2015-04-27 2018-05-15 Rigetti & Co, Inc. Microwave integrated quantum circuits with VIAS and methods for making the same
US9748212B2 (en) 2015-04-30 2017-08-29 Taiwan Semiconductor Manufacturing Company, Ltd. Shadow pad for post-passivation interconnect structures
US10340258B2 (en) 2015-04-30 2019-07-02 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structures, packaged semiconductor devices, and methods of packaging semiconductor devices
US9969614B2 (en) 2015-05-29 2018-05-15 Taiwan Semiconductor Manufacturing Company, Ltd. MEMS packages and methods of manufacture thereof
US9520385B1 (en) 2015-06-29 2016-12-13 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and method for forming same
US10170444B2 (en) 2015-06-30 2019-01-01 Taiwan Semiconductor Manufacturing Company, Ltd. Packages for semiconductor devices, packaged semiconductor devices, and methods of packaging semiconductor devices
US9536865B1 (en) 2015-07-23 2017-01-03 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnection joints having variable volumes in package structures and methods of formation thereof
US9570431B1 (en) 2015-07-28 2017-02-14 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor wafer for integrated packages
US9570410B1 (en) 2015-07-31 2017-02-14 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of forming connector pad structures, interconnect structures, and structures thereof
KR102441577B1 (en) 2015-08-05 2022-09-07 삼성전자주식회사 Semiconductor device having a pad structure
US9691695B2 (en) 2015-08-31 2017-06-27 Taiwan Semiconductor Manufacturing Company, Ltd. Monolithic 3D integration inter-tier vias insertion scheme and associated layout structure
US10644229B2 (en) 2015-09-18 2020-05-05 Taiwan Semiconductor Manufacturing Company, Ltd. Magnetoresistive random access memory cell and fabricating the same
US10269682B2 (en) 2015-10-09 2019-04-23 Taiwan Semiconductor Manufacturing Company, Ltd. Cooling devices, packaged semiconductor devices, and methods of packaging semiconductor devices
US9659878B2 (en) 2015-10-20 2017-05-23 Taiwan Semiconductor Manufacturing Company, Ltd. Wafer level shielding in multi-stacked fan out packages and methods of forming same
US10163856B2 (en) 2015-10-30 2018-12-25 Taiwan Semiconductor Manufacturing Company, Ltd. Stacked integrated circuit structure and method of forming
US9691723B2 (en) 2015-10-30 2017-06-27 Taiwan Semiconductor Manufacturing Company, Ltd. Connector formation methods and packaged semiconductor devices
US10026719B2 (en) 2015-12-04 2018-07-17 Teledyne Reynolds, Inc. Electronic assemblies including electronic devices mounted on non-planar subrates
US9911623B2 (en) 2015-12-15 2018-03-06 Taiwan Semiconductor Manufacturing Company, Ltd. Via connection to a partially filled trench
US10867834B2 (en) 2015-12-31 2020-12-15 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor structure and manufacturing method thereof
US9589941B1 (en) 2016-01-15 2017-03-07 Taiwan Semiconductor Manufacturing Company, Ltd. Multi-chip package system and methods of forming the same
US9773757B2 (en) 2016-01-19 2017-09-26 Taiwan Semiconductor Manufacturing Company, Ltd. Devices, packaged semiconductor devices, and semiconductor device packaging methods
US9741669B2 (en) * 2016-01-26 2017-08-22 Taiwan Semiconductor Manufacturing Company, Ltd. Forming large chips through stitching
US10050018B2 (en) 2016-02-26 2018-08-14 Taiwan Semiconductor Manufacturing Company, Ltd. 3DIC structure and methods of forming
KR102497205B1 (en) 2016-03-03 2023-02-09 삼성전자주식회사 Semiconductor devices having through electrodes and methods for fabricating the same
CN105718702B (en) * 2016-03-08 2019-02-01 北京工业大学 A kind of method in the library Def and the conversion of the library 3D integrated circuit bookshelf
US9842829B2 (en) 2016-04-29 2017-12-12 Taiwan Semiconductor Manufacturing Co., Ltd. Chip package structure and method for forming the same
US9859258B2 (en) 2016-05-17 2018-01-02 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and method of manufacture
US10147704B2 (en) 2016-05-17 2018-12-04 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor devices and methods of manufacturing thereof
US9881903B2 (en) 2016-05-31 2018-01-30 Taiwan Semiconductor Manufacturing Company, Ltd. Package-on-package structure with epoxy flux residue
US9793246B1 (en) 2016-05-31 2017-10-17 Taiwan Semiconductor Manufacturing Co., Ltd. Pop devices and methods of forming the same
US9875982B2 (en) 2016-06-01 2018-01-23 Taiwan Semiconductor Manufacturing Company Ltd Semiconductor device and manufacturing method thereof
US10050024B2 (en) 2016-06-17 2018-08-14 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor package and manufacturing method of the same
US10475769B2 (en) 2016-06-23 2019-11-12 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor package and manufacturing method of the same
US10229901B2 (en) 2016-06-27 2019-03-12 Taiwan Semiconductor Manufacturing Company, Ltd. Immersion interconnections for semiconductor devices and methods of manufacture thereof
US10115675B2 (en) 2016-06-28 2018-10-30 Taiwan Semiconductor Manufacturing Co., Ltd. Packaged semiconductor device and method of fabricating a packaged semiconductor device
US9941186B2 (en) 2016-06-30 2018-04-10 Taiwan Semiconductor Manufacturing Company Ltd. Method for manufacturing semiconductor structure
US10685911B2 (en) 2016-06-30 2020-06-16 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor package and manufacturing method of the same
US10163805B2 (en) 2016-07-01 2018-12-25 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure and method for forming the same
US9966360B2 (en) 2016-07-05 2018-05-08 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor package and manufacturing method thereof
US9893046B2 (en) 2016-07-08 2018-02-13 Taiwan Semiconductor Manufacturing Co., Ltd. Thinning process using metal-assisted chemical etching
US9875972B1 (en) 2016-07-14 2018-01-23 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure and method for forming the same
US9870975B1 (en) 2016-07-14 2018-01-16 Taiwan Semiconductor Manufacturing Co., Ltd. Chip package with thermal dissipation structure and method for forming the same
US10332841B2 (en) 2016-07-20 2019-06-25 Taiwan Semiconductor Manufacturing Company, Ltd. System on integrated chips and methods of forming the same
US10269732B2 (en) 2016-07-20 2019-04-23 Taiwan Semiconductor Manufacturing Company, Ltd. Info package with integrated antennas or inductors
US10157885B2 (en) 2016-07-29 2018-12-18 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure having magnetic bonding between substrates
US10720360B2 (en) 2016-07-29 2020-07-21 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor die singulation and structures formed thereby
US10120971B2 (en) 2016-08-30 2018-11-06 Taiwan Semiconductor Manufacturing Co., Ltd. Integrated fan-out package and layout method thereof
US10535632B2 (en) 2016-09-02 2020-01-14 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor package structure and method of manufacturing the same
US10049981B2 (en) 2016-09-08 2018-08-14 Taiwan Semiconductor Manufacturing Company Ltd. Through via structure, semiconductor device and manufacturing method thereof
DE102016221746A1 (en) 2016-11-07 2018-05-09 Robert Bosch Gmbh Chip and power transistor
US10170429B2 (en) 2016-11-28 2019-01-01 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming package structure including intermetallic compound
US10153320B2 (en) 2016-11-29 2018-12-11 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor device and method of forming the same
US10153218B2 (en) 2016-11-29 2018-12-11 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor structure and manufacturing method thereof
JP2018157110A (en) * 2017-03-17 2018-10-04 東芝メモリ株式会社 Semiconductor device and manufacturing method for the same
US11121301B1 (en) 2017-06-19 2021-09-14 Rigetti & Co, Inc. Microwave integrated quantum circuits with cap wafers and their methods of manufacture
US10879183B2 (en) 2018-06-22 2020-12-29 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and method of manufacture
US11081783B2 (en) * 2018-09-18 2021-08-03 Micron Technology, Inc. Integrated antenna using through silicon vias
US11172142B2 (en) 2018-09-25 2021-11-09 Taiwan Semiconductor Manufacturing Co., Ltd. Image sensor for sensing LED light with reduced flickering
US11201122B2 (en) 2018-09-27 2021-12-14 Taiwan Semiconductor Manufacturing Co., Ltd. Method of fabricating semiconductor device with reduced warpage and better trench filling performance
US11342256B2 (en) 2019-01-24 2022-05-24 Applied Materials, Inc. Method of fine redistribution interconnect formation for advanced packaging applications
IT201900006736A1 (en) 2019-05-10 2020-11-10 Applied Materials Inc PACKAGE MANUFACTURING PROCEDURES
IT201900006740A1 (en) 2019-05-10 2020-11-10 Applied Materials Inc SUBSTRATE STRUCTURING PROCEDURES
US11931855B2 (en) 2019-06-17 2024-03-19 Applied Materials, Inc. Planarization methods for packaging substrates
US11133304B2 (en) 2019-11-27 2021-09-28 Taiwan Semiconductor Manufacturing Co., Ltd. Packaging scheme involving metal-insulator-metal capacitor
US11862546B2 (en) 2019-11-27 2024-01-02 Applied Materials, Inc. Package core assembly and fabrication methods
US11257790B2 (en) 2020-03-10 2022-02-22 Applied Materials, Inc. High connectivity device stacking
US11454884B2 (en) 2020-04-15 2022-09-27 Applied Materials, Inc. Fluoropolymer stamp fabrication method
US11400545B2 (en) 2020-05-11 2022-08-02 Applied Materials, Inc. Laser ablation for package fabrication
US11621214B2 (en) * 2020-05-27 2023-04-04 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor package and method for manufacturing the same
DE102020128994A1 (en) * 2020-05-27 2021-12-02 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor package and method of manufacturing the same
US11232951B1 (en) 2020-07-14 2022-01-25 Applied Materials, Inc. Method and apparatus for laser drilling blind vias
US11676832B2 (en) 2020-07-24 2023-06-13 Applied Materials, Inc. Laser ablation system for package fabrication
KR20220042634A (en) 2020-09-28 2022-04-05 삼성전자주식회사 Semiconductor package
CN112397467B (en) * 2020-11-13 2024-02-27 武汉新芯集成电路制造有限公司 Wafer bonding structure and manufacturing method thereof
US11521937B2 (en) 2020-11-16 2022-12-06 Applied Materials, Inc. Package structures with built-in EMI shielding
US11404318B2 (en) 2020-11-20 2022-08-02 Applied Materials, Inc. Methods of forming through-silicon vias in substrates for advanced packaging
US11942368B2 (en) 2021-02-26 2024-03-26 Taiwan Semiconductor Manufacturing Company, Ltd. Through silicon vias and methods of fabricating thereof
US11705365B2 (en) 2021-05-18 2023-07-18 Applied Materials, Inc. Methods of micro-via formation for advanced packaging
CN113629087B (en) * 2021-08-06 2023-12-22 武汉新芯集成电路制造有限公司 BSI image sensor device and manufacturing method thereof
KR20230039214A (en) * 2021-09-14 2023-03-21 삼성전자주식회사 Thermal pad, semiconductor chip including the same and method of manufacturing the semiconductor chip

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6605528B1 (en) * 2000-10-18 2003-08-12 Megic Corporation Post passivation metal scheme for high-performance integrated circuit devices
US6642081B1 (en) * 2002-04-11 2003-11-04 Robert Patti Interlocking conductor method for bonding wafers to produce stacked integrated circuits
US20050001327A1 (en) * 2003-05-19 2005-01-06 Seiko Epson Corporation Semiconductor device, method for manufacturing the same, circuit substrate and electronic device
US20050202602A1 (en) * 2000-07-10 2005-09-15 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device
US20060249848A1 (en) * 2005-05-09 2006-11-09 International Business Machines Corporation Terminal pad structures and methods of fabricating same
US20060278979A1 (en) * 2005-06-09 2006-12-14 Intel Corporation Die stacking recessed pad wafer design
US20070045780A1 (en) * 2005-09-01 2007-03-01 Salman Akram Methods of forming blind wafer interconnects, and related structures and assemblies
US20070132086A1 (en) * 2005-12-13 2007-06-14 Sairam Agraharam Integrated circuit devices including compliant material under bond pads and methods of fabrication
US20080006938A1 (en) * 2006-07-10 2008-01-10 Robert Patti Method for bonding wafers to produce stacked integrated circuits

Family Cites Families (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH05211239A (en) 1991-09-12 1993-08-20 Texas Instr Inc <Ti> Interconnection structure of integrated circuit and method for formation of it
DE4314907C1 (en) 1993-05-05 1994-08-25 Siemens Ag Method for producing semiconductor components making electrically conducting contact with one another vertically
US5391917A (en) 1993-05-10 1995-02-21 International Business Machines Corporation Multiprocessor module packaging
JP3537447B2 (en) 1996-10-29 2004-06-14 トル‐シ・テクノロジーズ・インコーポレイテッド Integrated circuit and manufacturing method thereof
US6882030B2 (en) 1996-10-29 2005-04-19 Tru-Si Technologies, Inc. Integrated circuit structures with a conductor formed in a through hole in a semiconductor substrate and protruding from a surface of the substrate
JPH10335458A (en) * 1997-05-30 1998-12-18 Nec Corp Semiconductor device and manufacture thereof
US6037822A (en) 1997-09-30 2000-03-14 Intel Corporation Method and apparatus for distributing a clock on the silicon backside of an integrated circuit
US5998292A (en) 1997-11-12 1999-12-07 International Business Machines Corporation Method for making three dimensional circuit integration
US6380096B2 (en) * 1998-07-09 2002-04-30 Applied Materials, Inc. In-situ integrated oxide etch process particularly useful for copper dual damascene
JP3532788B2 (en) 1999-04-13 2004-05-31 唯知 須賀 Semiconductor device and manufacturing method thereof
TW410400B (en) * 1999-04-20 2000-11-01 Winbond Electronics Corp Method for improving step coverage of trench film deposition and its applications
US6322903B1 (en) 1999-12-06 2001-11-27 Tru-Si Technologies, Inc. Package of integrated circuits and vertical integration
US6444576B1 (en) 2000-06-16 2002-09-03 Chartered Semiconductor Manufacturing, Ltd. Three dimensional IC package module
US6599778B2 (en) 2001-12-19 2003-07-29 International Business Machines Corporation Chip and wafer integration process using vertical connections
WO2003063242A1 (en) 2002-01-16 2003-07-31 Alfred E. Mann Foundation For Scientific Research Space-saving packaging of electronic circuits
US6762076B2 (en) 2002-02-20 2004-07-13 Intel Corporation Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices
US6800930B2 (en) 2002-07-31 2004-10-05 Micron Technology, Inc. Semiconductor dice having back side redistribution layer accessed using through-silicon vias, and assemblies
US7030481B2 (en) 2002-12-09 2006-04-18 Internation Business Machines Corporation High density chip carrier with integrated passive devices
US6841883B1 (en) 2003-03-31 2005-01-11 Micron Technology, Inc. Multi-dice chip scale semiconductor components and wafer level methods of fabrication
US6924551B2 (en) 2003-05-28 2005-08-02 Intel Corporation Through silicon via, folded flex microelectronic package
US7111149B2 (en) 2003-07-07 2006-09-19 Intel Corporation Method and apparatus for generating a device ID for stacked devices
TWI251313B (en) 2003-09-26 2006-03-11 Seiko Epson Corp Intermediate chip module, semiconductor device, circuit board, and electronic device
US7335972B2 (en) 2003-11-13 2008-02-26 Sandia Corporation Heterogeneously integrated microsystem-on-a-chip
US7060601B2 (en) 2003-12-17 2006-06-13 Tru-Si Technologies, Inc. Packaging substrates for integrated circuits and soldering methods
US7049170B2 (en) 2003-12-17 2006-05-23 Tru-Si Technologies, Inc. Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities
JP2005244178A (en) * 2004-01-26 2005-09-08 Toshiba Corp Manufacturing method of semiconductor device
JP4467318B2 (en) 2004-01-28 2010-05-26 Necエレクトロニクス株式会社 Semiconductor device, chip alignment method for multi-chip semiconductor device, and method for manufacturing chip for multi-chip semiconductor device
US7262495B2 (en) 2004-10-07 2007-08-28 Hewlett-Packard Development Company, L.P. 3D interconnect with protruding contacts
US7297574B2 (en) 2005-06-17 2007-11-20 Infineon Technologies Ag Multi-chip device and method for producing a multi-chip device
US8476769B2 (en) * 2007-10-17 2013-07-02 Taiwan Semiconductor Manufacturing Company, Ltd. Through-silicon vias and methods for forming the same

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050202602A1 (en) * 2000-07-10 2005-09-15 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device
US6605528B1 (en) * 2000-10-18 2003-08-12 Megic Corporation Post passivation metal scheme for high-performance integrated circuit devices
US6642081B1 (en) * 2002-04-11 2003-11-04 Robert Patti Interlocking conductor method for bonding wafers to produce stacked integrated circuits
US20050001327A1 (en) * 2003-05-19 2005-01-06 Seiko Epson Corporation Semiconductor device, method for manufacturing the same, circuit substrate and electronic device
US20060249848A1 (en) * 2005-05-09 2006-11-09 International Business Machines Corporation Terminal pad structures and methods of fabricating same
US20060278979A1 (en) * 2005-06-09 2006-12-14 Intel Corporation Die stacking recessed pad wafer design
US20070045780A1 (en) * 2005-09-01 2007-03-01 Salman Akram Methods of forming blind wafer interconnects, and related structures and assemblies
US20070132086A1 (en) * 2005-12-13 2007-06-14 Sairam Agraharam Integrated circuit devices including compliant material under bond pads and methods of fabrication
US20080006938A1 (en) * 2006-07-10 2008-01-10 Robert Patti Method for bonding wafers to produce stacked integrated circuits

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9041218B2 (en) * 2007-11-14 2015-05-26 Samsung Electronics Co., Ltd. Semiconductor device having through electrode and method of fabricating the same
US20130015588A1 (en) * 2007-11-14 2013-01-17 Samsung Electronics Co., Ltd. Semiconductor device having through electrode and method of fabricating the same
US20090124072A1 (en) * 2007-11-14 2009-05-14 Samsung Electronics Co., Ltd. Semiconductor device having through electrode and method of fabricating the same
US8288278B2 (en) * 2007-11-14 2012-10-16 Samsung Electronics Co., Ltd. Semiconductor device having through electrode and method of fabricating the same
US8659163B2 (en) * 2007-11-14 2014-02-25 Samsung Electronics Co., Ltd. Semiconductor device having through electrode and method of fabricating the same
US20140167289A1 (en) * 2007-11-14 2014-06-19 Samsung Electronics Co., Ltd. Semiconductor device having through electrode and method of fabricating the same
US10056312B2 (en) 2012-06-21 2018-08-21 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit packages and methods for forming the same
US9196532B2 (en) * 2012-06-21 2015-11-24 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit packages and methods for forming the same
US9780009B2 (en) 2012-06-21 2017-10-03 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit packages and methods for forming the same
CN103515314A (en) * 2012-06-21 2014-01-15 台湾积体电路制造股份有限公司 Integrated circuit package and method for forming the same
US10510635B2 (en) 2012-06-21 2019-12-17 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit packages and methods for forming the same
US10770366B2 (en) 2012-06-21 2020-09-08 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit packages and methods for forming the same
US8816501B2 (en) 2012-07-12 2014-08-26 Semiconductor Manufacturing International Corp IC device including package structure and method of forming the same
US8853077B2 (en) 2012-08-21 2014-10-07 Semiconductor Manufacturing International Corp Through silicon via packaging structures and fabrication method
US9418933B2 (en) 2012-11-15 2016-08-16 Taiwan Semiconductor Manufacturing Company, Ltd. Through-substrate via formation with improved topography control
US9064850B2 (en) 2012-11-15 2015-06-23 Taiwan Semiconductor Manufacturing Company, Ltd. Through-substrate via formation with improved topography control
US12132016B2 (en) 2021-01-28 2024-10-29 Taiwan Semiconductor Manufacturing Co., Ltd. Bonding structures of integrated circuit devices and method forming the same
US20220238466A1 (en) * 2021-01-28 2022-07-28 Taiwan Semiconductor Manufacturing Co., Ltd. Bonding Structures of Integrated Circuit Devices and Method Forming the Same
US11990430B2 (en) * 2021-01-28 2024-05-21 Taiwan Semiconductor Manufacturing Co., Ltd. Bonding structures of integrated circuit devices and method forming the same

Also Published As

Publication number Publication date
US7633165B2 (en) 2009-12-15
CN101556944A (en) 2009-10-14
US8034708B2 (en) 2011-10-11
CN101556944B (en) 2011-04-27
US20120001334A1 (en) 2012-01-05
US20090160058A1 (en) 2009-06-25
US8456008B2 (en) 2013-06-04
US7843064B2 (en) 2010-11-30
US20090160061A1 (en) 2009-06-25

Similar Documents

Publication Publication Date Title
US8034708B2 (en) Structure and process for the formation of TSVs
US20210125900A1 (en) Through-Substrate Vias with Improved Connections
US9978708B2 (en) Wafer backside interconnect structure connected to TSVs
US7956442B2 (en) Backside connection to TSVs having redistribution lines
US8476769B2 (en) Through-silicon vias and methods for forming the same
US8461045B2 (en) Bond pad connection to redistribution lines having tapered profiles
US8736050B2 (en) Front side copper post joint structure for temporary bond in TSV application
US10163756B2 (en) Isolation structure for stacked dies
US10529679B2 (en) 3D packages and methods for forming the same
US8264077B2 (en) Backside metal of redistribution line with silicide layer on through-silicon via of semiconductor chips
US8390125B2 (en) Through-silicon via formed with a post passivation interconnect structure
US8174124B2 (en) Dummy pattern in wafer backside routing
US8759949B2 (en) Wafer backside structures having copper pillars
US11222859B2 (en) Semiconductor device structure with bonding pad and method for forming the same

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12