US20090239372A1 - Seed Layers for Electroplated Interconnects - Google Patents
Seed Layers for Electroplated Interconnects Download PDFInfo
- Publication number
- US20090239372A1 US20090239372A1 US12/471,557 US47155709A US2009239372A1 US 20090239372 A1 US20090239372 A1 US 20090239372A1 US 47155709 A US47155709 A US 47155709A US 2009239372 A1 US2009239372 A1 US 2009239372A1
- Authority
- US
- United States
- Prior art keywords
- seed layer
- cvd
- deposition
- opening
- field
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 238000000151 deposition Methods 0.000 claims abstract description 127
- 238000000034 method Methods 0.000 claims abstract description 110
- 230000008021 deposition Effects 0.000 claims abstract description 84
- 238000009713 electroplating Methods 0.000 claims abstract description 29
- 239000000758 substrate Substances 0.000 claims abstract description 19
- 229910052802 copper Inorganic materials 0.000 claims description 60
- 238000005229 chemical vapour deposition Methods 0.000 claims description 26
- 229910052709 silver Inorganic materials 0.000 claims description 23
- 229910052751 metal Inorganic materials 0.000 claims description 21
- 239000002184 metal Substances 0.000 claims description 21
- 239000000463 material Substances 0.000 claims description 20
- 229910045601 alloy Inorganic materials 0.000 claims description 16
- 239000000956 alloy Substances 0.000 claims description 16
- 150000002739 metals Chemical class 0.000 claims description 10
- 238000007789 sealing Methods 0.000 claims description 3
- 239000010949 copper Substances 0.000 description 102
- 230000004888 barrier function Effects 0.000 description 89
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 52
- 208000037998 chronic venous disease Diseases 0.000 description 52
- 235000012431 wafers Nutrition 0.000 description 39
- 238000005240 physical vapour deposition Methods 0.000 description 38
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 15
- 239000004332 silver Substances 0.000 description 15
- 238000004544 sputter deposition Methods 0.000 description 11
- 238000007747 plating Methods 0.000 description 8
- 239000002243 precursor Substances 0.000 description 8
- 238000007733 ion plating Methods 0.000 description 7
- 238000005498 polishing Methods 0.000 description 7
- 239000003870 refractory metal Substances 0.000 description 7
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 6
- 230000003247 decreasing effect Effects 0.000 description 5
- 239000010409 thin film Substances 0.000 description 5
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 4
- 239000007789 gas Substances 0.000 description 4
- 239000001301 oxygen Substances 0.000 description 4
- 229910052760 oxygen Inorganic materials 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 4
- 239000010944 silver (metal) Substances 0.000 description 4
- 239000000126 substance Substances 0.000 description 4
- 229910010421 TiNx Inorganic materials 0.000 description 3
- 239000000654 additive Substances 0.000 description 3
- 229910052681 coesite Inorganic materials 0.000 description 3
- 229910052906 cristobalite Inorganic materials 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 230000009977 dual effect Effects 0.000 description 3
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 3
- 239000000377 silicon dioxide Substances 0.000 description 3
- 229910052682 stishovite Inorganic materials 0.000 description 3
- 229910052905 tridymite Inorganic materials 0.000 description 3
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- 230000002411 adverse Effects 0.000 description 2
- 125000004429 atom Chemical group 0.000 description 2
- 125000004432 carbon atom Chemical group C* 0.000 description 2
- 238000005137 deposition process Methods 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000003792 electrolyte Substances 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- 230000008020 evaporation Effects 0.000 description 2
- 150000002500 ions Chemical class 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 238000001465 metallisation Methods 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 238000006557 surface reaction Methods 0.000 description 2
- 238000002230 thermal chemical vapour deposition Methods 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- JPVYNHNXODAKFH-UHFFFAOYSA-N Cu2+ Chemical group [Cu+2] JPVYNHNXODAKFH-UHFFFAOYSA-N 0.000 description 1
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 1
- 229910052786 argon Inorganic materials 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 150000001805 chlorine compounds Chemical class 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000011109 contamination Methods 0.000 description 1
- 238000001816 cooling Methods 0.000 description 1
- 238000012864 cross contamination Methods 0.000 description 1
- 230000002939 deleterious effect Effects 0.000 description 1
- 238000006073 displacement reaction Methods 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000005429 filling process Methods 0.000 description 1
- 239000010408 film Substances 0.000 description 1
- 150000002222 fluorine compounds Chemical class 0.000 description 1
- 230000009036 growth inhibition Effects 0.000 description 1
- 238000002365 hybrid physical--chemical vapour deposition Methods 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000001755 magnetron sputter deposition Methods 0.000 description 1
- 229910000510 noble metal Inorganic materials 0.000 description 1
- 230000006911 nucleation Effects 0.000 description 1
- 238000010899 nucleation Methods 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 125000004430 oxygen atom Chemical group O* 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000002294 plasma sputter deposition Methods 0.000 description 1
- 238000009877 rendering Methods 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76873—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/10—Applying interconnections to be used for carrying current between separate components within a device
- H01L2221/1068—Formation and after-treatment of conductors
- H01L2221/1073—Barrier, adhesion or liner layers
- H01L2221/1084—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L2221/1089—Stacks of seed layers
Definitions
- the present invention pertains to the field of electroplating metals or alloys for filling high aspect ratio openings, such as trenches and vias, for semiconductor metallization interconnects, thin film heads, or micromachined Microelectromechanical Systems (MEMS) devices.
- embodiments of the present invention provide improved seed layers for electroplating copper or silver interconnects in semiconductor devices, and methods and apparatus for fabricating such improved seed layers.
- the improved seed layers facilitate reliable, void-free filling of small openings with high aspect ratios for so called “Damascene” and “Dual Damascene” copper and/or silver interconnects.
- filling trenches and/or vias formed on a wafer by electroplating copper metal to form semiconductor device interconnects requires that a metallization layer (often referred to in the art as a seed layer or a base layer) be formed over the water surface.
- the seed layer is required: (a) to provide a low-resistance electrical path (to enables uniform electroplating over the wafer surface); (b) to adhere well to the wafer surface (usually to an oxide-containing a dielectric film such as SiO 2 , SiO X , or SiO X N Y ); and (c) to be compatible with subsequent electroplating copper thereon.
- the requirement of providing a low-resistance electrical path is fulfilled by choosing the seed layer to be comprised of an adequately thick, low-resistivity material.
- the requirement of adhering well to the wafer surface is typically fulfilled by disposing an intermediary barrier (or adhesion) metallic layer having a strong affinity for oxygen atoms under the seed layer.
- the barrier metallic layer is formed prior to the seed layer to provide good adhesion: (a) to the oxide surface underneath it (the barrier layer provides good adhesion to the oxide surface by sharing oxygen, atoms) and (b) to the seed layer above it (the barrier metallic layer provides good adhesion to the seed layer by metal to metal bonds).
- the barrier layer is often also referred to as an “adhesion layer” or a “liner”.
- the barrier layer also serves to mitigate copper out-diffusion directly into the device, or indirectly (through an insulating or a dielectric layer) into the device.
- the barrier layer is usually chosen from the refractory metals or their alloys, such as for example, Ta, TaN X , Cr, CrN X , Ti, TiN X , W, WN X , and other alloys containing one or more of these materials.
- the requirement of being compatible with electroplating copper is fulfilled by choosing a seed layer that does not react spontaneously (i.e., by displacement) with copper electrolyte used during the electroplating. This is satisfied by requiring that the seed layer does not comprise a metal or alloy that is less noble than copper.
- a seed layer comprises a copper layer that is deposited by a “dry” technique, such as by physical vapor deposition (“PVD”), including but not limited to sputtering, ion plating, or evaporation, or by chemical vapor deposition (“CVD”).
- PVD physical vapor deposition
- CVD chemical vapor deposition
- the seed layer may also be deposited by a “wet” electroless plating process.
- the copper seed layer thickness is typically in a range of about 300 ⁇ to about 2,000 ⁇ on the field (i.e., the top surface of the wafer outside trenches and via openings).
- the barrier layer is typically deposited to a thickness of about 50 ⁇ to about 500 ⁇ (on the field) by either a PVD or a CVD technique.
- the PVD techniques include, for example and without limitation, techniques such as evaporation, ion plating, and various sputtering techniques, such as DC and/or RF plasma sputtering, bias sputtering, magnetron sputtering, or Ionized Metal Plasma (IMP) sputtering.
- sputtering techniques such as DC and/or RF plasma sputtering, bias sputtering, magnetron sputtering, or Ionized Metal Plasma (IMP) sputtering.
- IMP Ionized Metal Plasma
- PVD Metal Organic CVD
- PECVD Plasma Enhanced CVD
- LPCVD Low Pressure CVD
- HPCVD High Pressure CVD
- MOCVD Metallo Organic CVD
- AR Aspect ratio
- commercial copper electrolytes contain additives that adsorb and locally inhibit (or suppress) growth outside the openings (i.e., on the field). Further, growth inhibition inside the openings is decreased from that achieved outside the openings due to slow replenishment of the additives inside the openings as compared with replenishment of the additives on the field. As a result, the deposition rate inside the openings is faster than outside, thereby facilitating void-free copper fill.
- Other well known reasons for voids in copper electrofill include discontinuous (or incomplete coverage of) seed layers inside the openings, and pinching-off of opening walls (for example, by overhangs of the top corners) prior to plating.
- the openings may consist of vias, trenches, or patterned photoresist.
- an insulating or a dielectric layer is pattern-etched to form openings therein.
- a barrier (or an adhesion) metallic layer and a seed layer are deposited over the insulating layer to metallize its field (the surface surrounding openings), as well as the sidewalls and bottom surfaces of the openings.
- copper electroplating is performed over the entire metallized surface, including the top surface (the field) surrounding the openings, and inside the patterned openings.
- the seed layer inside the openings must completely cover the bottom and the sidewall surfaces inside the openings without discontinuities, or else there will be voids in the copper electrofill.
- the seed layer must not be so thick on the sidewalls that it pinches-off the very narrow openings and should not overhang the top corners of the openings so that it pinches-off the very small openings.
- the barrier layer must also be continuous inside the openings.
- the seed layer In contrast to these requirements with respect to the openings, the seed layer must be sufficiently thick on the top surface (the field) to provide a low-resistive electrical path that facilitates uniform plating across the surface of the wafer. That is, the seed layer must be sufficiently thick (for example, a Cu seed layer should preferably be at least about 1,000 ⁇ ) on the field to avoid radial non-uniformity across the wafer caused by a voltage (or IR) drop between a contact at the edge of the wafer to the center of the wafer. Any voltage drop (and resulting non-uniformity therefrom) becomes more severe as the resistance of the seed layer increases due to high resistivity and/or insufficient thickness.
- a copper seed layer to a thickness of about 1,000 ⁇ to about 2,000 ⁇ on the top surface (field) by a PVD technique.
- the typical thickness of about 300 ⁇ to about 1,000 ⁇ (on the field), deposited by the CVD techniques, may not be sufficient.
- the non-conformal PVD techniques while providing adequate thickness on the field, fail to provide continuous and complete step coverage inside very narrow openings with large AR. They also result in substantial overhangs at the top corners of the openings.
- the conformal CVD or electroless techniques while providing continuous and complete step coverage of the seed layer inside very narrow openings, pinch-off the small openings when used at thicknesses required on the field for a low-resistance electrical path. As a result, typical conformal CVD or electroless seed layers are too thin on the field and too thick inside the very narrow openings.
- Embodiments of the present invention advantageously satisfy the above-identified need in the art and provide a method and apparatus to produce seed layers used to produce void-free copper or silver electrochemical filling of small openings having high aspect ratios.
- One embodiment of the present invention is a method for depositing two or more seed layers for electroplating metallic interconnects over a substrate, the substrate having a patterned insulating layer which includes at least one opening and a field surrounding the at least one opening, the at least one opening having top corners, sidewalls, and bottom, the field and the at least one opening being ready for depositing one or more seed layers, and the method includes: (a) depositing a continuous seed layer over the sidewalls and bottom of the at least one opening using a first set of deposition parameters; and (b) depositing a second seed layer over the continuous seed layer using a second set of deposition parameters, wherein (i) the second set of deposition parameters includes at least one deposition parameter which is different from any of the parameters in the first set of deposition parameters, or the second set of deposition parameters includes at least one deposition parameter whose value is different in the two sets of deposition parameters, (ii) the continuous and second seed layers being sufficiently thick over the field to enable uniform electroplating across the substrate, and (iii
- FIG. 1 shows a cross-sectional view of an inventive structure formed in accordance with a preferred embodiment of the present invention wherein a first, conformal seed layer is deposited over a barrier layer, followed by a second, non-conformal seed layer deposited over the first, conformal seed layer;
- FIG. 2 shows a cross-sectional view of the inventive structure of FIG. 1 after removing excess plated copper or silver overlying an opening and the field, as well as removing the seed layers and barrier layer overlying the field surrounding the opening;
- FIG. 3 shows a cross-sectional view of an inventive structure formed in accordance with an alternative embodiment of the present invention wherein a first, non-conformal seed layer is deposited over a barrier layer, followed by a second, conformal seed layer deposited over the first, non-conformal seed layer;
- FIG. 4 shows a cross-sectional view of the inventive structure of FIG. 3 after removing excess plated copper or silver overlying an opening and the field, as well as removing the seed layers and barrier layer overlying the field surrounding the opening;
- FIG. 5 shows a scanning electron microscope (“SEM”) photograph of a cleaved cross-section (with a tilt angle of 30°) of a trench (the trench is ⁇ 0.10 ⁇ m wide, ⁇ 1.4 ⁇ m deep, and has an aspect ratio of ⁇ 14:1) having seed layers formed in accordance with one embodiment of the present invention
- FIG. 6 shows an SEM photograph of the trench shown in FIG. 5 without a tilt, and with a larger enlargement
- FIG. 7 shows a schematic (not to scale) top view of a cluster tool apparatus
- controller e.g. computer
- FIG. 1 shows a cross-sectional view of an inventive structure formed in accordance with a preferred embodiment of the present invention wherein a first, conformal seed layer is deposited over a barrier layer, followed by a second, non-conformal seed layer deposited over the first, conformal seed layer.
- the conformal seed layer provides continuous and complete step coverage inside the openings, while the non-conformal seed layer provides a low resistance electrical path over the top surface (field) surrounding the openings to enable uniform plating across the substrate (or wafer).
- the thickness of the combined seed layers be at least about 1,000 ⁇ on the field.
- barrier layer 18 is deposited over the entire surface of wafer 10 , including over patterned insulating layer 12 (having had opening 16 patterned therein in accordance with any one of a number of methods that are well known to those of ordinary skill in the art), using a conformal Chemical Vapor Deposition (“CVD”) technique.
- CVD Chemical Vapor Deposition
- barrier layer includes examples wherein: (a) the barrier layer acts both as an adhesion layer and as a barrier layer; (b) a barrier layer separate from an adhesion layer is used; and (c) a multiplicity of layers is used, some acting as adhesion layers, some acting as barrier layers, or some acting as both.
- wafer is used, this also includes the term substrate as it is used in the art.
- present invention is described in the context of opening 16 , in practice, a multiplicity of openings are patterned and filled in accordance with the present invention.
- barrier layer 18 ensures substantially complete and continuous coverage of the bottom and sidewall surfaces inside opening 16 .
- barrier layer 18 may also be deposited using a Physical Vapor Deposition (“PVD”) technique that provides continuous bottom and sidewall coverage.
- PVD Physical Vapor Deposition
- barrier layer 18 may comprise, for example and without limitation, a material selected from Ta, TaN X , Cr, CrN X , Ti, TiN X , W, WN X , and other alloys containing one or more of these materials.
- the thickness of barrier layer 18 can be in a range of about 30 ⁇ to about 500 ⁇ , and more preferably in a range of about 50 ⁇ to about 300 ⁇ . Since barrier layer 18 occupies a certain fraction of interconnects formed in accordance with the present invention, and since barrier layer 18 has a relatively large resistivity, its thickness should be minimized. However, the thickness of barrier layer 18 should be sufficiently large to mitigate copper out-diffusion and to provide complete bottom and sidewall coverage inside opening 16 . Many CVD techniques and PVD techniques are well known to those of ordinary skill in the art for forming barrier layer 18 .
- conformal seed layer 20 is deposited over barrier layer 18 .
- Conformal seed layer 20 can be preferably deposited by using a CVD technique, but it can also be deposited by using an electroless technique or any other substantially conformal deposition technique. Many CVD techniques and electroless techniques are well known to those of ordinary skill in the art for forming conformal seed layer 20 .
- the thickness of conformal seed layer 20 can be in a range of about 50 ⁇ to about 500 ⁇ , and more preferably in a range of about 100 ⁇ to about 300 ⁇ .
- non-conformal seed layer 22 is deposited over conformal seed layer 20 .
- Non-conformal seed layer 22 can be preferably obtained using a PVD technique.
- non-conformal seed layer 22 can be in a range of about 100 ⁇ to about 3,000 ⁇ , and more preferably in a range of about 500 ⁇ to about 1,800 ⁇ (in the field).
- the conformal and non-conformal seed layers may comprise the same material, or they may comprise different materials.
- copper is commonly used as a seed layer, a highly conductive silver (Ag) layer can also be used.
- Ag has lower resistivity than that of Cu and, therefore, can be formed with a smaller thickness than that required when using Cu.
- conformal seed layer 20 and non-conformal seed layer 22 may comprise, for example, a material selected from Cu, Ag, or alloys comprising one or more of these metals.
- the thickness of the CVD layers is substantially uniform over the entire surface (i.e., conformal), including over field 14 , and over bottom and sidewall surfaces inside opening 16 .
- conformal CVD layers are thicker over the field than inside the openings.
- CVD Cu seed layers inside openings it is quite common for CVD Cu seed layers inside openings to have a thickness of about 80% of that over the field.
- the thickness of a CVD barrier layer inside the openings is typically only about 50% of that over the field. Thus, even the best CVD layers exhibit some overhang at the top corners of the openings.
- one deposits, by a CVD technique, a barrier layer comprised of about 200 ⁇ of TaN X or WN X , then one deposits, by a CVD technique, a conformal seed layer comprised of about 300 ⁇ of Cu, finally one deposits, by a PVD technique, a non-conformal seed layer comprised of about 900 ⁇ of Cu (as measured on the field).
- the inventive “two-step” seed layer deposition ensures a continuous seed layer having excellent step coverage, and a low-resistance electrical path on the field to ensure uniform copper plating across the wafer.
- the thickness of the “two-step” seed layer inside the openings is adequate for copper plating therein.
- the thickness of the “two-step” seed layer inside the openings can be further decreased (to a range from about 100 ⁇ to about 200 ⁇ ) to enable void-free copper filling of even smaller openings (for example, below 0.10-0.13 ⁇ m).
- the combined thicknesses of the barrier and seed layers at the sidewalls of the openings is about 400 ⁇ on each side, thus occupying about 800 ⁇ of the 1,800 ⁇ opening. This leaves enough room ( ⁇ 1,000 ⁇ ) to facilitate electroplating inside the opening without sealing or pinching-off of the top corners.
- substrate 10 is placed in a copper electroplating bath, and electroplating is carried out in accordance with any one of a number of methods that are well known to those of ordinary skill in the art to deposit a thickness of copper sufficient to fill patterned opening 16 , with some excess, and to cover field 14 surrounding opening 16 .
- excess plated copper overlying opening 16 and overlying field 14 are removed using any one of a number of techniques that are well known to those of ordinary skill in the art, for example, using a mechanical polishing or a chemical mechanical polishing (CMP) technique.
- CMP chemical mechanical polishing
- removal techniques such as wet or dry etching techniques may also be used to remove excess plated copper overlying opening 16 and field 14 , and to remove seed layers 20 and 22 and barrier metallic layer 18 overlying field 14 . It should be clear to those of ordinary skill in the art that removal may also be accomplished using a combination of techniques, including those identified above.
- electrofill opening 16 with any low resistivity material, such as a material selected from Cu, Ag, or an alloy comprising one or more of these metals.
- silver (Ag) has lower resistivity than that of Cu, and may be attractive for further reducing the dimensions of the interconnects.
- FIG. 2 shows a cross-sectional view of the inventive structure of FIG. 1 after removing excess plated copper (or silver) 24 overlying opening 16 and field 14 , and removing seed layers 20 and 22 and barrier layer 18 overlying field 14 surrounding opening 16 .
- FIG. 2 illustrates the filling of openings (trenches and vias) with electroplated copper (or silver) 24 , as well as the lining of the bottom and sidewall surfaces of opening 16 by barrier layer 18 and seed layers 20 and 22 .
- all metallic layers were removed from field 14 of insulating layer 12 which surrounds embedded electroplated copper (or silver) interconnect 24 .
- FIG. 3 shows a cross-sectional view of an inventive structure formed in accordance with an alternative embodiment of the present invention wherein a first, non-conformal seed layer is deposited over a barrier layer, followed by a second, conformal seed layer deposited over the first, non-conformal seed layer.
- the non-conformal seed layer provides a low resistance electrical path over the top surface (field) surrounding the openings to enable uniform plating across the substrate (or wafer), while the conformal seed layer provides continuous and complete step coverage inside the openings.
- barrier layer 118 is deposited over the entire surface of wafer 110 , including over patterned insulating layer 112 (having had opening 116 patterned therein in accordance with any one of a number of methods that are well known to those of ordinary skill in the art), using a conformal Chemical Vapor Deposition (“CVD”) technique.
- CVD Chemical Vapor Deposition
- barrier layer includes examples wherein: (a) the barrier layer acts both as an adhesion layer and as a barrier layer; (b) a barrier layer separate from an adhesion layer is used; and (c) a multiplicity of layers is used, some acting as adhesion layers, some acting as barrier layers, or some acting as both.
- wafer is used, this also includes the term substrate as it is used in the art.
- present invention is described in the context of opening 116 , in practice, a multiplicity of openings are patterned and filled in accordance with the present invention.
- barrier layer 118 ensures complete and continuous coverage of the bottom and sidewall surfaces inside opening 116 .
- barrier layer 118 may also be deposited using a Physical Vapor Deposition (“PVD”) technique that provides continuous bottom and sidewall coverage.
- PVD Physical Vapor Deposition
- barrier layer 118 may comprise, for example and without limitation, a material selected from Ta, TaN X , Cr, CrN X , Ti, TiN X , W, WN X , and other alloys containing one or more of these materials.
- the thickness of barrier layer 118 can be in a range of about 30 ⁇ to about 500 ⁇ , and more preferably in a range of about 50 ⁇ to about 300 ⁇ . Since barrier layer 118 occupies a certain fraction of interconnects formed in accordance with the present invention, and since barrier layer 118 has a relatively large resistivity, its thickness should be minimized. However, the thickness of barrier layer 118 should be sufficiently large to mitigate copper out-diffusion and to provide complete bottom and sidewall coverage inside opening 116 . Many CVD techniques and PVD techniques are well known to those of ordinary skill in the art for forming barrier layer 118 .
- non-conformal seed layer 126 is deposited over barrier layer 118 .
- Non-conformal seed layer 126 can be preferably obtained using a PVD technique. Many PVD techniques are well known to those of ordinary skill in the art for forming non-conformal seed layer 126 .
- the thickness of non-conformal seed layer 126 can be in a range of about 100 ⁇ to about 3,000 ⁇ , and more preferably in a range of about 500 ⁇ to about 1,800 ⁇ (on the field).
- conformal seed layer 128 is deposited over non-conformal seed layer 126 .
- Conformal seed layer 128 can be preferably obtained using a CVD or electroless technique or any other substantially conformal deposition technique.
- conformal seed layer 128 can be in a range of about 50 ⁇ to about 500 ⁇ , and more preferably in a range of about 100 ⁇ to about 300 ⁇ .
- the conformal and non-conformal seed layers may comprise the same material, or they may comprise different materials.
- copper is commonly used as a seed layer, a highly conductive silver (Ag) layer can also be used.
- Non-conformal seed layer 126 and conformal seed layer 128 may comprise, for example, a material selected from Cu, Ag, or alloys comprising one or more of these metals.
- substrate 110 is placed in a copper electroplating bath, and electroplating is carried out in accordance with any one of a number of methods that are well known to those of ordinary skill in the art to deposit a thickness of copper sufficient to fill patterned opening 116 , with some excess, and to cover field 114 surrounding opening 116 .
- excess plated copper overlying opening 116 and field 114 of insulating layer 112 , as well as seed layers 126 and 128 and barrier layer 118 overlying field 114 are removed using any one of a number of techniques that are well known to those of ordinary skill in the art, for example, using a mechanical polishing or a chemical mechanical polishing (CMP) technique.
- CMP chemical mechanical polishing
- removal techniques such as wet or dry etching techniques may also be used to remove excess plated copper overlying opening 116 and field 114 , and to remove seed layers 126 and 128 and barrier layer 118 overlying field 114 . It should be clear to those of ordinary skill in the art that removal may also be accomplished using a combination of techniques, including those identified above.
- electrofill opening 116 with any low resistivity material, such as a material selected from Cu, Ag, or alloys comprising one or more of these metals.
- silver (Ag) has lower resistivity than that of Cu, and may be attractive for further reducing the dimensions of the interconnects.
- FIG. 4 shows a cross-sectional view of the inventive structure of FIG. 3 after removing excess electroplated copper (or silver) 130 overlying opening 116 and field 114 , and removing seed layers 126 and 128 and barrier layer 118 overlying field 114 surrounding opening 116 .
- FIG. 4 illustrates the filling of openings (trenches and vias) with electroplated copper (or silver) 130 , as well as the lining of the bottom and sidewall surfaces of opening 116 by barrier layer 118 and seed layers 126 and 128 .
- all metallic layers were removed from field 114 of insulating layer 112 which surrounds embedded electroplated copper (or silver) interconnect 130 .
- FIGS. 5 and 6 show scanning electron microscope (“SEM”) photographs of a cross-section of a 0.10 ⁇ m wide trench having a Cu seed layer prepared in accordance with a preferred embodiment of the invention.
- a pattern of trenches was formed in a SiO 2 insulating layer.
- the trenches were about 0.10 ⁇ m wide and about 1.4 ⁇ m deep (thereby having an aspect ratio of about 14:1).
- a barrier layer (WN X ) was deposited using a CVD technique.
- a relatively thin, conformal Cu seed layer was deposited using a CVD technique.
- the barrier layer and thin, conformal Cu seed layer is seen at 501 in FIG. 6 .
- the combined thickness of the barrier and the CVD Cu seed layer was about 500 ⁇ on the field, and about 400-500 ⁇ on the sidewalls and bottom of the trenches.
- a non-conformal PVD Cu seed layer having a thickness of about 1,400 ⁇ (on the field) was deposited by sputtering.
- the non conformal PVD Cu seed layer was applied in two steps and is seen at 510 in FIG. 6 . The end result, as shown in FIGS.
- FIG. 5 shows the cross-section with a tilt of about 30° and an enlargement of 20,000 ⁇ (thus providing also a partial view of the top surface)
- FIG. 6 shows the same cross-section with an enlargement of 40,000 ⁇ and without a tilt.
- trenches ⁇ 0.10 ⁇ m wide and ⁇ 1.4 ⁇ m deep were formed in a SiO 2 insulating layer.
- a barrier layer (WN X ) was deposited using a CVD technique.
- a relatively thin, conformal Cu seed layer was deposited using a CVD technique.
- the combined thickness of the barrier layer and the CVD Cu layer was ⁇ 500 ⁇ the field, and ⁇ 400-500 ⁇ the sidewalls and bottom of the trenches.
- a non-conformal PVD Cu seed layer having a thickness of ⁇ 500 ⁇ (on the field) was deposited by sputtering.
- the end result was a combined thickness (including the barrier layer and the Cu seed layers) of only about 400-500 ⁇ the sidewalls and bottom of the trenches (with excellent continuity and uniformity), and about 1,000 ⁇ the field, without pinching-off the trenches.
- a relatively thin (“Flash”) PVD seed layer can be deposited first, followed by a conformal CVD or electroless seed layer, and finally followed by a (relatively thick) PVD seed layer to produce three separately deposited seed layers.
- Adhesion of a metallo-organic CVD (MOCVD) deposited Cu seed layer to underlying barrier layer is rather poor, and may not be adequate for use in devices when chemical mechanical polishing (CMP) processing follows Cu plating.
- CMP chemical mechanical polishing
- MOCVD Cu layer is deposited directly over a barrier layer containing a refractory metal, further problems arise. In particular, the morphology, uniformity, and electrical resistivity of the MOCVD Cu layer may not be adequate for use in devices. It is believed that these problems are due to the high affinity of the refractory metal in the barrier layer to oxygen and/or carbon atoms.
- the refractory metal of the barrier layer spontaneously reacts with carbon or oxygen containing species (from the organic part of the metallo-organic compound) to form an oxide, carbide, or a mixed oxide-carbide interfacial layer between itself and the depositing Cu.
- Such an intermediate layer adversely impairs the adhesion of the MOCVD Cu layer.
- Cu (as well as other noble metals) does not adhere well to oxide or carbide layers, and requires a clean metal-to-metal bond in order to adhere well to another metal.
- the oxide, carbide, and/or oxide-carbide interfacial layer impairs proper nucleation of the MOCVD Cu on the refractory metal barrier layer. This adversely affects the morphology, uniformity, and resistivity of the deposited MOCVD Cu seed layer.
- At least an initial stage of CVD Cu deposition is carried out utilizing high purity, inorganic Cu compounds (precursors), such as, for example and without limitation, chlorides or fluorides, which do not contain oxygen or carbon atoms.
- precursors such as, for example and without limitation, chlorides or fluorides, which do not contain oxygen or carbon atoms.
- the resulting clean metal-to-metal interface between a barrier layer containing a refractory metal and the depositing copper ensures good adhesion, morphology, uniformity, and low electrical resistivity of the CVD Cu layer.
- the entire CVD Cu layer can be deposited using the inorganic precursors.
- only the initial stage of the CVD Cu is carried out using inorganic precursors, switching later to an MOCVD Cu deposition process, to form the rest of the CVD Cu layer.
- a first, relatively thin, “Flash” PVD seed layer is deposited to enhance adhesion to the barrier layer and/or to improve grain morphology and uniformity of a subsequently deposited CVD seed layer.
- Exposure of wafers to the atmosphere during transport from one deposition chamber to another may cause deleterious oxidation and/or contamination of the surface of barrier and/or seed layers. Such exposure should, therefore, be avoided or minimized.
- conformal and non-conformal seed layers are deposited in an apparatus where the conformal and non-conformal seed layer deposition steps can be carried out without breaking vacuum, or without exposing the wafer to the atmosphere between the deposition steps.
- the apparatus may comprise two or more chambers, at least one chamber for deposition of the conformal seed layer, and at least another chamber for deposition of the non-conformal seed layer.
- the apparatus further comprises a chamber for deposition of the barrier layer, preferably by a CVD technique.
- the barrier layer may be deposited in a separate chamber or it may be deposited in one of the chambers used to deposit either the conformal, or the non-conformal, seed layers.
- FIG. 7 shows apparatus 7000 that is fabricated in accordance with a preferred embodiment of the invention.
- apparatus 7000 comprises cluster tool 70 which operates in accordance with input from controller 80 in a manner that is well known to those of ordinary skill in the art.
- cluster tool 70 includes input loadlock 71 and output loadlock 72 .
- loadlocks 71 and 72 enable wafers to be inserted into and removed from cluster tool 70 , respectively.
- FIG. 7 shows separate input and output loadlocks, it is also within the spirit and scope of the present invention to use a single loadlock for both input and output of wafers.
- cluster tool 70 comprises CVD barrier layer deposition chamber 76 , PVD Cu seed layer deposition chamber 77 , and CVD Cu seed layer deposition chamber 78 .
- FIG. 7 shows several other processing, for example, processing chambers 75 and 79 , which can be used for other processing steps that are well known to those of ordinary skill in the art, such as pre-cleaning, cooling, or as extra deposition chambers.
- FIG. 7 shows separate CVD chambers for depositing a barrier layer and Cu seed layers, it is also within the scope of the invention to deposit both types of layers in the same CVD chamber.
- Controller 80 is apparatus which is well known to those of ordinary skill in the art that is used to control the operation of cluster tool 70 . As such, controller 80 determines the sequence and duration of movements and stays of wafer 74 : (a) to and from loadlocks 71 and 72 ; and (b) to and from the various processing chambers 75 - 79 .
- controller 80 controls the specific process sequence and process parameters for operation of the various ones of processing chambers 75 - 79 , sometimes referred to in the art as “recipes.” For example, in PVD Cu seed layer deposition chamber 77 , among other things, controller 80 controls the duration of the sputter deposition, the background pressure, the sputtering gas (such as Argon) pressure and flow rate, the cathodic voltage and power, and/or bias voltage applied to the wafer. Lastly, as is also well known to those of ordinary skill in the art, controller 80 performs these functions in accordance with specific recipes which are data structures that dictate the operation of controller 80 software.
- specific recipes which are data structures that dictate the operation of controller 80 software.
- the data structures are typically stored on computer readable media that are input to controller 80 under the control of operation software, which operation software itself is typically stored on a computer readable medium.
- recipes are input to controller 80 to cause it to control cluster tool 70 to process wafers in the manner described above to deposit a Cu barrier layer and Cu seed layers without breaking vacuum or exposing a wafer to the atmosphere.
- the apparatus comprises a chamber in which both conformal and non-conformal seed layers are deposited utilizing: (a) two or more distinct steps, wherein the deposition variables (or conditions or parameters) during the first step are suitable for the deposition of a substantially conformal (or a non-conformal) seed layer, and the deposition conditions during the second step are suitable for the deposition of a substantially non-conformal (or a conformal) seed layer; (b) wherein at least one of the deposition variables is varied (or ramped) continuously or gradually, thereby changing the nature of the seed layer from substantially conformal to substantially non-conformal, or vice versa; or (c) a combination of at least one distinct step of depositing a substantially conformal (or a non-conformal) seed layer and at least one gradual variation (or ramping) of at least one deposition variable towards a substantially non-conformal (or a conformal) seed layer, and vice versa.
- the nature of certain deposition techniques can be made more conformal, or less conformal, by varying the deposition parameters (or variables, or conditions). For example, increasing the (partial) pressure during ion plating and other PVD techniques, tends to increase scattering of the depositing atoms (or ions), thereby making the deposition more isotropic and conformal.
- biasing the substrate has a effect on the nature of the deposit. For example, in ionized metal plasma (IMP) and ion plating, increasing the (negative) bias voltage further accelerates positive ions (of the depositing metal) towards the substrate, thereby improving the filling of small openings.
- IMP ionized metal plasma
- bias voltage further accelerates positive ions (of the depositing metal) towards the substrate, thereby improving the filling of small openings.
- the higher (negative) bias also increases the removal rate (or back-sputtering) from the top corners of the openings and the field, thereby rendering the deposition to be more conformal.
- decreasing the negative bias, or even using positive bias can render the deposition to be less conformal.
- Deposition rate (or power density) can also affect the nature of the deposition.
- the nature of certain CVD techniques can be made less conformal, or more conformal, by changing the deposition variables. For example, increasing the substrate temperature tends to shift the deposition from a surface-reaction, rate-control led deposition at low temperature, to a transport, rate-controlled deposition at higher temperature. As a result, increasing the substrate temperature tends to render the deposition to be less conformal. Conversely, decreasing the temperature, tends to render the deposition to be more conformal. Similarly, increasing the precursor and/or the reacting gas partial pressure (or flow rate) tends to shift the deposition to be a more surface-reaction, rate-controlled deposition, thereby tending to render the deposition to be more conformal.
- PECVD plasma variables in PECVD, such as the power density, may also have significant effects on the nature of the deposition.
- cluster tool 70 is a cluster tool 70
- a CVD deposition chamber for depositing a barrier layer (for example, Ta, TaN X , W, or WN X ); a PVD deposition chamber for depositing a PVD Cu seed layer; and a CVD deposition chamber for depositing a CVD Cu seed layer.
- a barrier layer for example, Ta, TaN X , W, or WN X
- PVD deposition chamber for depositing a PVD Cu seed layer
- a CVD deposition chamber for depositing a CVD Cu seed layer.
- Single wafers are transferred in-situ in cluster tool 70 , from one chamber to another, without exposing the wafers to the atmosphere prior to the deposition of the top Cu seed layer.
- the CVD barrier and the CVD Cu seed layers can be deposited in the same CVD chamber by using different gases and chemistries for the respective layers.
- cluster tool controller 80 would cause a deposition process such as the following to be carried out in accordance with a recipe specified, for example in the form of a data structure or software or program code: (a) (in accordance with a first portion of the data structure or a first portion of the software or computer code) introducing wafer 74 into CVD barrier layer deposition chamber 76 and depositing on wafer 74 a CVD barrier layer (about 200-400 ⁇ thick) comprising TaN X or WN X ; (b) (in accordance with a second portion of the data structure or a first portion of software or computer code) transferring wafer 74 through transfer chamber 73 , without exposing wafer 74 to the atmosphere, to PVD Cu seed layer deposition chamber 77 and depositing on wafer 74 a relatively thin (about 100-500 ⁇ ) “Flash” PV
- a three-step combination may include a first deposited CVD seed layer, followed by a relatively thick PVD seed layer, and finally followed by a second deposited CVD seed layer.
- Other combinations may comprise even more steps in the deposition of the seed layer.
- the three (or more) separately deposited seed layers may comprise the same metal or alloy or they may comprise, for example and without limitation, different materials chosen from Cu, Ag, or alloys comprising one or more of these metals.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
- Magnetic Heads (AREA)
- Electroplating Methods And Accessories (AREA)
Abstract
Description
- This is a Divisional Application of application Ser. No. 11/868,435, filed on Oct. 5, 2007, which is a Continuation of application Ser. No. 11/654,478, filed on Jan. 17, 2007, now U.S. Pat. No. 7,282,445, which is a Divisional of application Ser. No. 11/057,485, filed on Feb. 14, 2005, now U.S. Pat. No. 7,199,052, which is a Continuation of application Ser. No. 10/640,846, filed on Aug. 14, 2003, now U.S. Pat. No. 6,903,016, which is a Continuation of application Ser. No. 09/563,733, filed on May 3, 2000, now U.S. Pat. No. 6,610,151, which is a Continuation-In-Part of application Ser. No. 09/410,898, filed on Oct. 2, 1999, now U.S. Pat. No. 6,136,707.
- The present invention pertains to the field of electroplating metals or alloys for filling high aspect ratio openings, such as trenches and vias, for semiconductor metallization interconnects, thin film heads, or micromachined Microelectromechanical Systems (MEMS) devices. In particular, embodiments of the present invention provide improved seed layers for electroplating copper or silver interconnects in semiconductor devices, and methods and apparatus for fabricating such improved seed layers. The improved seed layers facilitate reliable, void-free filling of small openings with high aspect ratios for so called “Damascene” and “Dual Damascene” copper and/or silver interconnects.
- As is well known in the prior art, filling trenches and/or vias formed on a wafer by electroplating copper metal to form semiconductor device interconnects (often referred to as a “Damascene” or a “Dual Damascene” process) requires that a metallization layer (often referred to in the art as a seed layer or a base layer) be formed over the water surface. As is also well known in the prior art, the seed layer is required: (a) to provide a low-resistance electrical path (to enables uniform electroplating over the wafer surface); (b) to adhere well to the wafer surface (usually to an oxide-containing a dielectric film such as SiO2, SiOX, or SiOXNY); and (c) to be compatible with subsequent electroplating copper thereon.
- As is well known, the requirement of providing a low-resistance electrical path is fulfilled by choosing the seed layer to be comprised of an adequately thick, low-resistivity material.
- As is further well known, since copper has a rather poor adhesion to oxide surfaces, the requirement of adhering well to the wafer surface is typically fulfilled by disposing an intermediary barrier (or adhesion) metallic layer having a strong affinity for oxygen atoms under the seed layer. As is well known in the prior art, the barrier metallic layer is formed prior to the seed layer to provide good adhesion: (a) to the oxide surface underneath it (the barrier layer provides good adhesion to the oxide surface by sharing oxygen, atoms) and (b) to the seed layer above it (the barrier metallic layer provides good adhesion to the seed layer by metal to metal bonds). The barrier layer is often also referred to as an “adhesion layer” or a “liner”. In addition to providing good adhesion, the barrier layer also serves to mitigate copper out-diffusion directly into the device, or indirectly (through an insulating or a dielectric layer) into the device. As is well known in the prior art, the barrier layer is usually chosen from the refractory metals or their alloys, such as for example, Ta, TaNX, Cr, CrNX, Ti, TiNX, W, WNX, and other alloys containing one or more of these materials.
- As is still further well known, the requirement of being compatible with electroplating copper is fulfilled by choosing a seed layer that does not react spontaneously (i.e., by displacement) with copper electrolyte used during the electroplating. This is satisfied by requiring that the seed layer does not comprise a metal or alloy that is less noble than copper.
- Typically, a seed layer comprises a copper layer that is deposited by a “dry” technique, such as by physical vapor deposition (“PVD”), including but not limited to sputtering, ion plating, or evaporation, or by chemical vapor deposition (“CVD”). However, the seed layer may also be deposited by a “wet” electroless plating process. In such cases, the copper seed layer thickness is typically in a range of about 300 Å to about 2,000 Å on the field (i.e., the top surface of the wafer outside trenches and via openings). In such cases, the barrier layer is typically deposited to a thickness of about 50 Å to about 500 Å (on the field) by either a PVD or a CVD technique.
- The PVD techniques include, for example and without limitation, techniques such as evaporation, ion plating, and various sputtering techniques, such as DC and/or RF plasma sputtering, bias sputtering, magnetron sputtering, or Ionized Metal Plasma (IMP) sputtering. As is well known in the art, in general, due to their anisotropic and directional (“line of sight”) nature, the PVD techniques produce non-conformal deposition. For a comprehensive description of sputtering techniques and their applications, see for example an article entitled “Sputter Deposition Processes” by R. Parsons, pp. 177-208 in Thin Film Processes II, edited by J. L. Vosen and W. Kern, Academic Press (1991). However, some of the PVD techniques (such as ion plating) may produce, under certain conditions, a relatively more conformal deposition. For a comprehensive description of the ion plating technique and its applications, see for example an article entitled “The Cathodic Arc Plasma Deposition of Thin Films” by P. C. Johnson, pp. 209-285 in Thin Film Processes II, edited by J. L. Vosen and W. Kern, Academic Press (1991). The CVD techniques include, for example and without limitation, thermal CVD, Plasma Enhanced CVD (“PECVD”), Low Pressure CVD (“LPCVD”), High Pressure CVD (“HPCVD”), and Metallo Organic CVD (“MOCVD”). For a comprehensive description of CVD techniques and their applications, see for example an article entitled “Thermal Chemical Vapor Deposition” by K. F. Jensen and W. Kern, pp. 283-368 in Thin Film Processes II, edited by J. L. Vosen and W. Kern, Academic Press (1991). For example, one precursor used for CVD Cu is Cupraselect™, which precursor is sold by Schumacher, Inc. Another precursor is Cu(II) hexafluoroacetylacetonate. The latter can be reacted with hydrogen gas to obtain high purity copper. As is well known in the art, in general, due to their isotropic and non-directional nature, the CVD and the electroless techniques produce conformal deposition, with substantially uniform thickness over the entire surface, including over the field and the bottom and sidewall surfaces of the openings.
- Aspect ratio (“AR”) is typically defined as a ratio between a vertical dimension, D (depth), of an opening and its smallest lateral dimension, W (width, or diameter): AR=D/W. Usually, in electroplating metals or alloys to fill patterns having high aspect ratio openings (for example, in an insulator or a dielectric), the electroplating rate inside openings is slower than the rate outside openings (i.e., on the field). Further, the higher the AR of the openings, the slower the electroplating rate is inside. This results in poor or incomplete filling (voids) of high AR openings, when compared with results achieved with low AR. openings. To overcome this problem in the prior art, commercial copper electrolytes contain additives that adsorb and locally inhibit (or suppress) growth outside the openings (i.e., on the field). Further, growth inhibition inside the openings is decreased from that achieved outside the openings due to slow replenishment of the additives inside the openings as compared with replenishment of the additives on the field. As a result, the deposition rate inside the openings is faster than outside, thereby facilitating void-free copper fill. Other well known reasons for voids in copper electrofill include discontinuous (or incomplete coverage of) seed layers inside the openings, and pinching-off of opening walls (for example, by overhangs of the top corners) prior to plating.
- The openings may consist of vias, trenches, or patterned photoresist. As is well known, in damascene or dual damascene processes, an insulating or a dielectric layer is pattern-etched to form openings therein. Next, a barrier (or an adhesion) metallic layer and a seed layer are deposited over the insulating layer to metallize its field (the surface surrounding openings), as well as the sidewalls and bottom surfaces of the openings. Next, copper electroplating is performed over the entire metallized surface, including the top surface (the field) surrounding the openings, and inside the patterned openings. Finally, excess plated copper overlying the openings and the top surface (the field) of the insulating layer, as well as the barrier and seed layers on the field, are removed, for example, by a mechanical polishing or by a chemical mechanical polishing (“CMP”) technique. The end result is copper filled openings (trenches and vias), including bottom and sidewall surfaces lined by the barrier and seed layers. In today's most advanced copper filling processes for trenches and vias, the openings have ARs as high as 5:1 (D=1.25 μm; W=0.25 μm). Future trenches and vias openings will likely require W=0.10-0.18 μm, or narrower, and AR=6:1-15:1, or larger.
- As semiconductor device dimensions continue to shrink, there is an ever increasing demand for narrower interconnect cross-sections and, thus, smaller openings and larger aspect ratios (AR) during the copper electrofill. To ensure void-free copper filling, the seed layer inside the openings must completely cover the bottom and the sidewall surfaces inside the openings without discontinuities, or else there will be voids in the copper electrofill. On the other hand, the seed layer must not be so thick on the sidewalls that it pinches-off the very narrow openings and should not overhang the top corners of the openings so that it pinches-off the very small openings. Similarly, the barrier layer must also be continuous inside the openings. In contrast to these requirements with respect to the openings, the seed layer must be sufficiently thick on the top surface (the field) to provide a low-resistive electrical path that facilitates uniform plating across the surface of the wafer. That is, the seed layer must be sufficiently thick (for example, a Cu seed layer should preferably be at least about 1,000 Å) on the field to avoid radial non-uniformity across the wafer caused by a voltage (or IR) drop between a contact at the edge of the wafer to the center of the wafer. Any voltage drop (and resulting non-uniformity therefrom) becomes more severe as the resistance of the seed layer increases due to high resistivity and/or insufficient thickness. To ensure a sufficiently low-resistance seed layer, it is now common to deposit a copper seed layer to a thickness of about 1,000 Å to about 2,000 Å on the top surface (field) by a PVD technique. On the other hand, the typical thickness of about 300 Å to about 1,000 Å (on the field), deposited by the CVD techniques, may not be sufficient.
- However, neither of these techniques satisfies all of the above-identified requirements. The non-conformal PVD techniques, while providing adequate thickness on the field, fail to provide continuous and complete step coverage inside very narrow openings with large AR. They also result in substantial overhangs at the top corners of the openings. The conformal CVD or electroless techniques, on the other hand, while providing continuous and complete step coverage of the seed layer inside very narrow openings, pinch-off the small openings when used at thicknesses required on the field for a low-resistance electrical path. As a result, typical conformal CVD or electroless seed layers are too thin on the field and too thick inside the very narrow openings.
- As one can readily appreciate from the above, a need exists in the art for a method and apparatus to produce a continuous seed layer on the sidewalls and bottom of the openings, while maintaining sufficient thickness on the field to facilitate void-free copper electrochemical filling of very narrow openings having high aspect ratios.
- Embodiments of the present invention advantageously satisfy the above-identified need in the art and provide a method and apparatus to produce seed layers used to produce void-free copper or silver electrochemical filling of small openings having high aspect ratios.
- One embodiment of the present invention is a method for depositing two or more seed layers for electroplating metallic interconnects over a substrate, the substrate having a patterned insulating layer which includes at least one opening and a field surrounding the at least one opening, the at least one opening having top corners, sidewalls, and bottom, the field and the at least one opening being ready for depositing one or more seed layers, and the method includes: (a) depositing a continuous seed layer over the sidewalls and bottom of the at least one opening using a first set of deposition parameters; and (b) depositing a second seed layer over the continuous seed layer using a second set of deposition parameters, wherein (i) the second set of deposition parameters includes at least one deposition parameter which is different from any of the parameters in the first set of deposition parameters, or the second set of deposition parameters includes at least one deposition parameter whose value is different in the two sets of deposition parameters, (ii) the continuous and second seed layers being sufficiently thick over the field to enable uniform electroplating across the substrate, and (iii) after depositing the seed layers, there is sufficient room for electroplating inside the at least one opening.
-
FIG. 1 shows a cross-sectional view of an inventive structure formed in accordance with a preferred embodiment of the present invention wherein a first, conformal seed layer is deposited over a barrier layer, followed by a second, non-conformal seed layer deposited over the first, conformal seed layer; -
FIG. 2 shows a cross-sectional view of the inventive structure ofFIG. 1 after removing excess plated copper or silver overlying an opening and the field, as well as removing the seed layers and barrier layer overlying the field surrounding the opening; -
FIG. 3 shows a cross-sectional view of an inventive structure formed in accordance with an alternative embodiment of the present invention wherein a first, non-conformal seed layer is deposited over a barrier layer, followed by a second, conformal seed layer deposited over the first, non-conformal seed layer; -
FIG. 4 shows a cross-sectional view of the inventive structure ofFIG. 3 after removing excess plated copper or silver overlying an opening and the field, as well as removing the seed layers and barrier layer overlying the field surrounding the opening; -
FIG. 5 shows a scanning electron microscope (“SEM”) photograph of a cleaved cross-section (with a tilt angle of 30°) of a trench (the trench is ˜0.10 μm wide, ˜1.4 μm deep, and has an aspect ratio of ˜14:1) having seed layers formed in accordance with one embodiment of the present invention; -
FIG. 6 shows an SEM photograph of the trench shown inFIG. 5 without a tilt, and with a larger enlargement; and -
FIG. 7 shows a schematic (not to scale) top view of a cluster tool apparatus, - and a frontal view of its controller (e.g. computer), in accordance with a preferred embodiment of the invention.
-
FIG. 1 shows a cross-sectional view of an inventive structure formed in accordance with a preferred embodiment of the present invention wherein a first, conformal seed layer is deposited over a barrier layer, followed by a second, non-conformal seed layer deposited over the first, conformal seed layer. The conformal seed layer provides continuous and complete step coverage inside the openings, while the non-conformal seed layer provides a low resistance electrical path over the top surface (field) surrounding the openings to enable uniform plating across the substrate (or wafer). To enable the uniform plating, it is preferable that the thickness of the combined seed layers be at least about 1,000 Å on the field. - In accordance with the preferred embodiment of the inventive method of the present invention,
barrier layer 18 is deposited over the entire surface ofwafer 10, including over patterned insulating layer 12 (having had opening 16 patterned therein in accordance with any one of a number of methods that are well known to those of ordinary skill in the art), using a conformal Chemical Vapor Deposition (“CVD”) technique. Although the term barrier layer is used, it should be understood by those of ordinary skill in the art that the term barrier layer includes examples wherein: (a) the barrier layer acts both as an adhesion layer and as a barrier layer; (b) a barrier layer separate from an adhesion layer is used; and (c) a multiplicity of layers is used, some acting as adhesion layers, some acting as barrier layers, or some acting as both. Further, although the term wafer is used, this also includes the term substrate as it is used in the art. Still further, although the present invention is described in the context of opening 16, in practice, a multiplicity of openings are patterned and filled in accordance with the present invention. - Advantageously, in accordance with the present invention, the use of a CVD technique to deposit
barrier layer 18 ensures substantially complete and continuous coverage of the bottom and sidewall surfaces insideopening 16. However, it is within the scope of the present invention thatbarrier layer 18 may also be deposited using a Physical Vapor Deposition (“PVD”) technique that provides continuous bottom and sidewall coverage. In accordance with the present invention,barrier layer 18 may comprise, for example and without limitation, a material selected from Ta, TaNX, Cr, CrNX, Ti, TiNX, W, WNX, and other alloys containing one or more of these materials. Further, the thickness ofbarrier layer 18 can be in a range of about 30 Å to about 500 Å, and more preferably in a range of about 50 Å to about 300 Å. Sincebarrier layer 18 occupies a certain fraction of interconnects formed in accordance with the present invention, and sincebarrier layer 18 has a relatively large resistivity, its thickness should be minimized. However, the thickness ofbarrier layer 18 should be sufficiently large to mitigate copper out-diffusion and to provide complete bottom and sidewall coverage insideopening 16. Many CVD techniques and PVD techniques are well known to those of ordinary skill in the art for formingbarrier layer 18. - Next,
conformal seed layer 20 is deposited overbarrier layer 18.Conformal seed layer 20 can be preferably deposited by using a CVD technique, but it can also be deposited by using an electroless technique or any other substantially conformal deposition technique. Many CVD techniques and electroless techniques are well known to those of ordinary skill in the art for formingconformal seed layer 20. The thickness ofconformal seed layer 20 can be in a range of about 50 Å to about 500 Å, and more preferably in a range of about 100 Å to about 300 Å. Finally,non-conformal seed layer 22 is deposited overconformal seed layer 20.Non-conformal seed layer 22 can be preferably obtained using a PVD technique. Many PVD techniques are well known to those of ordinary skill in the art for formingnon-conformal seed layer 22. The thickness ofnon-conformal seed layer 22 can be in a range of about 100 Å to about 3,000 Å, and more preferably in a range of about 500 Å to about 1,800 Å (in the field). - In accordance with the present invention, the conformal and non-conformal seed layers may comprise the same material, or they may comprise different materials. Although copper is commonly used as a seed layer, a highly conductive silver (Ag) layer can also be used. In fact, Ag has lower resistivity than that of Cu and, therefore, can be formed with a smaller thickness than that required when using Cu. Thus,
conformal seed layer 20 andnon-conformal seed layer 22 may comprise, for example, a material selected from Cu, Ag, or alloys comprising one or more of these metals. - Due to the non-directional, isotropic nature of CVD deposition techniques, the thickness of the CVD layers is substantially uniform over the entire surface (i.e., conformal), including over
field 14, and over bottom and sidewall surfaces insideopening 16. In reality, however, even the best conformal CVD layers are thicker over the field than inside the openings. In fact, it is quite common for CVD Cu seed layers inside openings to have a thickness of about 80% of that over the field. In addition, the thickness of a CVD barrier layer inside the openings is typically only about 50% of that over the field. Thus, even the best CVD layers exhibit some overhang at the top corners of the openings. - The following presents an example of a preferred embodiment of the inventive method for 0.18 μm wide vias or trenches. In accordance with the preferred embodiment, one deposits, by a CVD technique, a barrier layer comprised of about 200 Å of TaNX or WNX, then one deposits, by a CVD technique, a conformal seed layer comprised of about 300 Å of Cu, finally one deposits, by a PVD technique, a non-conformal seed layer comprised of about 900 Å of Cu (as measured on the field). This will result in a total combined (including the barrier) thickness of about 400 Å inside the openings: {Cu(PVD˜50 Å)/Cu(CVD˜250 Å)/TaNX(CVD˜100 Å)} and a total combined Cu seed layer and barrier layer thickness of about 1,400 Å on the field: {Cu(PVD˜900 Å)/Cu(CVD˜300 Å)/TaNX(CVD˜200 Å}. Advantageously, in accordance to with the present invention, the inventive “two-step” seed layer deposition ensures a continuous seed layer having excellent step coverage, and a low-resistance electrical path on the field to ensure uniform copper plating across the wafer. It may be noted that although the combined thickness of the copper seed layers inside the openings is only about 300 Å, due to the very short distance to the field (typically about 1 μm), a voltage drop from the field to the inside of the openings is negligible. Thus, the thickness of the “two-step” seed layer inside the openings is adequate for copper plating therein. In fact, if necessary, the thickness of the “two-step” seed layer inside the openings can be further decreased (to a range from about 100 Å to about 200 Å) to enable void-free copper filling of even smaller openings (for example, below 0.10-0.13 μm). In the above example, the combined thicknesses of the barrier and seed layers at the sidewalls of the openings is about 400 Å on each side, thus occupying about 800 Å of the 1,800 Å opening. This leaves enough room (˜1,000 Å) to facilitate electroplating inside the opening without sealing or pinching-off of the top corners.
- After depositing
seed layers FIG. 1 ,substrate 10 is placed in a copper electroplating bath, and electroplating is carried out in accordance with any one of a number of methods that are well known to those of ordinary skill in the art to deposit a thickness of copper sufficient to fill patternedopening 16, with some excess, and to coverfield 14 surroundingopening 16. Finally, excess platedcopper overlying opening 16 and overlyingfield 14, as well as seed layers 20 and 22 andbarrier layer 18 overlyingfield 14, are removed using any one of a number of techniques that are well known to those of ordinary skill in the art, for example, using a mechanical polishing or a chemical mechanical polishing (CMP) technique. Other removal techniques, such as wet or dry etching techniques may also be used to remove excess platedcopper overlying opening 16 andfield 14, and to removeseed layers metallic layer 18 overlyingfield 14. It should be clear to those of ordinary skill in the art that removal may also be accomplished using a combination of techniques, including those identified above. - Although the detailed description above refers to filling
opening 16 by electroplating copper, it is within the scope of the present invention to electrofill opening 16 with any low resistivity material, such as a material selected from Cu, Ag, or an alloy comprising one or more of these metals. In fact, silver (Ag) has lower resistivity than that of Cu, and may be attractive for further reducing the dimensions of the interconnects. -
FIG. 2 shows a cross-sectional view of the inventive structure ofFIG. 1 after removing excess plated copper (or silver) 24 overlyingopening 16 andfield 14, and removingseed layers barrier layer 18 overlyingfield 14 surroundingopening 16.FIG. 2 illustrates the filling of openings (trenches and vias) with electroplated copper (or silver) 24, as well as the lining of the bottom and sidewall surfaces of opening 16 bybarrier layer 18 andseed layers FIG. 2 , all metallic layers were removed fromfield 14 of insulatinglayer 12 which surrounds embedded electroplated copper (or silver)interconnect 24. -
FIG. 3 shows a cross-sectional view of an inventive structure formed in accordance with an alternative embodiment of the present invention wherein a first, non-conformal seed layer is deposited over a barrier layer, followed by a second, conformal seed layer deposited over the first, non-conformal seed layer. The non-conformal seed layer provides a low resistance electrical path over the top surface (field) surrounding the openings to enable uniform plating across the substrate (or wafer), while the conformal seed layer provides continuous and complete step coverage inside the openings. - In accordance with the alternative embodiment of the inventive method of the present invention,
barrier layer 118 is deposited over the entire surface ofwafer 110, including over patterned insulating layer 112 (having had opening 116 patterned therein in accordance with any one of a number of methods that are well known to those of ordinary skill in the art), using a conformal Chemical Vapor Deposition (“CVD”) technique. Although the term barrier layer is used herein, it should be understood by those of ordinary skill in the art that the term barrier layer includes examples wherein: (a) the barrier layer acts both as an adhesion layer and as a barrier layer; (b) a barrier layer separate from an adhesion layer is used; and (c) a multiplicity of layers is used, some acting as adhesion layers, some acting as barrier layers, or some acting as both. Further, although the term wafer is used, this also includes the term substrate as it is used in the art. Still further, although the present invention is described in the context ofopening 116, in practice, a multiplicity of openings are patterned and filled in accordance with the present invention. - Advantageously, in accordance with the present invention, the use of a CVD technique to deposit
barrier layer 118 ensures complete and continuous coverage of the bottom and sidewall surfaces insideopening 116. However, it is within the scope of the present invention thatbarrier layer 118 may also be deposited using a Physical Vapor Deposition (“PVD”) technique that provides continuous bottom and sidewall coverage. In accordance with the present invention,barrier layer 118 may comprise, for example and without limitation, a material selected from Ta, TaNX, Cr, CrNX, Ti, TiNX, W, WNX, and other alloys containing one or more of these materials. Further, the thickness ofbarrier layer 118 can be in a range of about 30 Å to about 500 Å, and more preferably in a range of about 50 Å to about 300 Å. Sincebarrier layer 118 occupies a certain fraction of interconnects formed in accordance with the present invention, and sincebarrier layer 118 has a relatively large resistivity, its thickness should be minimized. However, the thickness ofbarrier layer 118 should be sufficiently large to mitigate copper out-diffusion and to provide complete bottom and sidewall coverage insideopening 116. Many CVD techniques and PVD techniques are well known to those of ordinary skill in the art for formingbarrier layer 118. - Next,
non-conformal seed layer 126 is deposited overbarrier layer 118.Non-conformal seed layer 126 can be preferably obtained using a PVD technique. Many PVD techniques are well known to those of ordinary skill in the art for formingnon-conformal seed layer 126. The thickness ofnon-conformal seed layer 126 can be in a range of about 100 Å to about 3,000 Å, and more preferably in a range of about 500 Å to about 1,800 Å (on the field). Finally,conformal seed layer 128 is deposited overnon-conformal seed layer 126.Conformal seed layer 128 can be preferably obtained using a CVD or electroless technique or any other substantially conformal deposition technique. Many CVD techniques and electroless techniques are well known to those of ordinary skill in the art for formingconformal seed layer 128. The thickness ofconformal seed layer 128 can be in a range of about 50 Å to about 500 Å, and more preferably in a range of about 100 Å to about 300 Å. - In accordance with the present invention, the conformal and non-conformal seed layers may comprise the same material, or they may comprise different materials. Although copper is commonly used as a seed layer, a highly conductive silver (Ag) layer can also be used.
Non-conformal seed layer 126 andconformal seed layer 128 may comprise, for example, a material selected from Cu, Ag, or alloys comprising one or more of these metals. - After depositing
seed layers FIG. 3 ,substrate 110 is placed in a copper electroplating bath, and electroplating is carried out in accordance with any one of a number of methods that are well known to those of ordinary skill in the art to deposit a thickness of copper sufficient to fill patternedopening 116, with some excess, and to coverfield 114 surroundingopening 116. Finally, excess platedcopper overlying opening 116 andfield 114 of insulatinglayer 112, as well as seed layers 126 and 128 andbarrier layer 118overlying field 114, are removed using any one of a number of techniques that are well known to those of ordinary skill in the art, for example, using a mechanical polishing or a chemical mechanical polishing (CMP) technique. Other removal techniques, such as wet or dry etching techniques may also be used to remove excess platedcopper overlying opening 116 andfield 114, and to removeseed layers barrier layer 118overlying field 114. It should be clear to those of ordinary skill in the art that removal may also be accomplished using a combination of techniques, including those identified above. - Although the detailed description above refers to filling
opening 116 by electroplating copper, it is within the scope of this invention to electrofill opening 116 with any low resistivity material, such as a material selected from Cu, Ag, or alloys comprising one or more of these metals. In fact, silver (Ag) has lower resistivity than that of Cu, and may be attractive for further reducing the dimensions of the interconnects. -
FIG. 4 shows a cross-sectional view of the inventive structure ofFIG. 3 after removing excess electroplated copper (or silver) 130overlying opening 116 andfield 114, and removingseed layers barrier layer 118overlying field 114 surroundingopening 116.FIG. 4 illustrates the filling of openings (trenches and vias) with electroplated copper (or silver) 130, as well as the lining of the bottom and sidewall surfaces of opening 116 bybarrier layer 118 andseed layers FIG. 4 , all metallic layers were removed fromfield 114 of insulatinglayer 112 which surrounds embedded electroplated copper (or silver)interconnect 130. -
FIGS. 5 and 6 show scanning electron microscope (“SEM”) photographs of a cross-section of a 0.10 μm wide trench having a Cu seed layer prepared in accordance with a preferred embodiment of the invention. In accordance with this embodiment, a pattern of trenches was formed in a SiO2 insulating layer. The trenches were about 0.10 μm wide and about 1.4 μm deep (thereby having an aspect ratio of about 14:1). Next, a barrier layer (WNX) was deposited using a CVD technique. Next, a relatively thin, conformal Cu seed layer was deposited using a CVD technique. The barrier layer and thin, conformal Cu seed layer is seen at 501 inFIG. 6 . In accordance with this embodiment, the combined thickness of the barrier and the CVD Cu seed layer was about 500 Å on the field, and about 400-500 Å on the sidewalls and bottom of the trenches. Next, a non-conformal PVD Cu seed layer having a thickness of about 1,400 Å (on the field) was deposited by sputtering. In this embodiment, the non conformal PVD Cu seed layer was applied in two steps and is seen at 510 inFIG. 6 . The end result, as shown inFIGS. 5 and 6 , was a combined thickness (including the barrier and the Cu seed layers) of only about 400-500 Å on the sidewalls and bottom of the trench (with excellent continuity and uniformity there), and about 1,900 Å on the field, without pinching-off of the trench. One should note that, whileFIG. 5 shows the cross-section with a tilt of about 30° and an enlargement of 20,000× (thus providing also a partial view of the top surface),FIG. 6 shows the same cross-section with an enlargement of 40,000× and without a tilt. - Similar to Example 2 above, trenches ˜0.10 μm wide and ˜1.4 μm deep (thereby having an aspect ratio of ˜14:1) were formed in a SiO2 insulating layer. Next, a barrier layer (WNX) was deposited using a CVD technique. Next, a relatively thin, conformal Cu seed layer was deposited using a CVD technique. The combined thickness of the barrier layer and the CVD Cu layer was ˜500 Å the field, and ˜400-500 Å the sidewalls and bottom of the trenches. Next, a non-conformal PVD Cu seed layer having a thickness of ˜500 Å (on the field) was deposited by sputtering. The end result was a combined thickness (including the barrier layer and the Cu seed layers) of only about 400-500 Å the sidewalls and bottom of the trenches (with excellent continuity and uniformity), and about 1,000 Å the field, without pinching-off the trenches.
- It should be understood that the scope of the present invention is not limited to the embodiments described above with respect to
FIG. 1 andFIG. 3 . For example, in accordance with further embodiments of the present invention, a relatively thin (“Flash”) PVD seed layer can be deposited first, followed by a conformal CVD or electroless seed layer, and finally followed by a (relatively thick) PVD seed layer to produce three separately deposited seed layers. - Adhesion of a metallo-organic CVD (MOCVD) deposited Cu seed layer to underlying barrier layer is rather poor, and may not be adequate for use in devices when chemical mechanical polishing (CMP) processing follows Cu plating. In addition, when an MOCVD Cu layer is deposited directly over a barrier layer containing a refractory metal, further problems arise. In particular, the morphology, uniformity, and electrical resistivity of the MOCVD Cu layer may not be adequate for use in devices. It is believed that these problems are due to the high affinity of the refractory metal in the barrier layer to oxygen and/or carbon atoms. Specifically, during the initial stages of MOCVD Cu deposition, the refractory metal of the barrier layer spontaneously reacts with carbon or oxygen containing species (from the organic part of the metallo-organic compound) to form an oxide, carbide, or a mixed oxide-carbide interfacial layer between itself and the depositing Cu. Such an intermediate layer adversely impairs the adhesion of the MOCVD Cu layer. Cu (as well as other noble metals) does not adhere well to oxide or carbide layers, and requires a clean metal-to-metal bond in order to adhere well to another metal. Similarly, the oxide, carbide, and/or oxide-carbide interfacial layer impairs proper nucleation of the MOCVD Cu on the refractory metal barrier layer. This adversely affects the morphology, uniformity, and resistivity of the deposited MOCVD Cu seed layer.
- In accordance with one embodiment of the present invention, at least an initial stage of CVD Cu deposition is carried out utilizing high purity, inorganic Cu compounds (precursors), such as, for example and without limitation, chlorides or fluorides, which do not contain oxygen or carbon atoms. The resulting clean metal-to-metal interface between a barrier layer containing a refractory metal and the depositing copper ensures good adhesion, morphology, uniformity, and low electrical resistivity of the CVD Cu layer. In a further embodiment, the entire CVD Cu layer can be deposited using the inorganic precursors. In a still further embodiment, only the initial stage of the CVD Cu is carried out using inorganic precursors, switching later to an MOCVD Cu deposition process, to form the rest of the CVD Cu layer.
- In accordance with a still further embodiment of the present invention that solves the problems involved with the deposition of an MOCVD Cu layer on a barrier layer containing a refractory metal, a first, relatively thin, “Flash” PVD seed layer is deposited to enhance adhesion to the barrier layer and/or to improve grain morphology and uniformity of a subsequently deposited CVD seed layer.
- Exposure of wafers to the atmosphere during transport from one deposition chamber to another may cause deleterious oxidation and/or contamination of the surface of barrier and/or seed layers. Such exposure should, therefore, be avoided or minimized.
- In accordance with one embodiment of the present invention, conformal and non-conformal seed layers are deposited in an apparatus where the conformal and non-conformal seed layer deposition steps can be carried out without breaking vacuum, or without exposing the wafer to the atmosphere between the deposition steps. In accordance with this embodiment, the apparatus may comprise two or more chambers, at least one chamber for deposition of the conformal seed layer, and at least another chamber for deposition of the non-conformal seed layer. In a preferred embodiment of the present invention, the apparatus further comprises a chamber for deposition of the barrier layer, preferably by a CVD technique. The barrier layer may be deposited in a separate chamber or it may be deposited in one of the chambers used to deposit either the conformal, or the non-conformal, seed layers.
-
FIG. 7 shows apparatus 7000 that is fabricated in accordance with a preferred embodiment of the invention. As shown inFIG. 7 ,apparatus 7000 comprisescluster tool 70 which operates in accordance with input fromcontroller 80 in a manner that is well known to those of ordinary skill in the art. As further shown inFIG. 7 ,cluster tool 70 includesinput loadlock 71 andoutput loadlock 72. As is well known to those of ordinary skill in the art, loadlocks 71 and 72 enable wafers to be inserted into and removed fromcluster tool 70, respectively. AlthoughFIG. 7 shows separate input and output loadlocks, it is also within the spirit and scope of the present invention to use a single loadlock for both input and output of wafers. - As is well known to those of ordinary skill in the art, once
wafer 74 is inserted intotransfer chamber 73 ofcluster tool 70, it can be transferred between the various processing chambers (for example, processing chambers 75-79) without breaking vacuum, or without exposure to the atmosphere. As is shown inFIG. 7 ,cluster tool 70 comprises CVD barrierlayer deposition chamber 76, PVD Cu seedlayer deposition chamber 77, and CVD Cu seedlayer deposition chamber 78. In addition,FIG. 7 shows several other processing, for example,processing chambers FIG. 7 shows separate CVD chambers for depositing a barrier layer and Cu seed layers, it is also within the scope of the invention to deposit both types of layers in the same CVD chamber. -
Controller 80 is apparatus which is well known to those of ordinary skill in the art that is used to control the operation ofcluster tool 70. As such,controller 80 determines the sequence and duration of movements and stays of wafer 74: (a) to and from loadlocks 71 and 72; and (b) to and from the various processing chambers 75-79. As is also well known to those of ordinary skill in the art,controller 80 controls the specific process sequence and process parameters for operation of the various ones of processing chambers 75-79, sometimes referred to in the art as “recipes.” For example, in PVD Cu seedlayer deposition chamber 77, among other things,controller 80 controls the duration of the sputter deposition, the background pressure, the sputtering gas (such as Argon) pressure and flow rate, the cathodic voltage and power, and/or bias voltage applied to the wafer. Lastly, as is also well known to those of ordinary skill in the art,controller 80 performs these functions in accordance with specific recipes which are data structures that dictate the operation ofcontroller 80 software. The data structures are typically stored on computer readable media that are input tocontroller 80 under the control of operation software, which operation software itself is typically stored on a computer readable medium. In accordance with a preferred embodiment of the present invention, recipes are input tocontroller 80 to cause it to controlcluster tool 70 to process wafers in the manner described above to deposit a Cu barrier layer and Cu seed layers without breaking vacuum or exposing a wafer to the atmosphere. - In one embodiment of the present invention, the apparatus comprises a chamber in which both conformal and non-conformal seed layers are deposited utilizing: (a) two or more distinct steps, wherein the deposition variables (or conditions or parameters) during the first step are suitable for the deposition of a substantially conformal (or a non-conformal) seed layer, and the deposition conditions during the second step are suitable for the deposition of a substantially non-conformal (or a conformal) seed layer; (b) wherein at least one of the deposition variables is varied (or ramped) continuously or gradually, thereby changing the nature of the seed layer from substantially conformal to substantially non-conformal, or vice versa; or (c) a combination of at least one distinct step of depositing a substantially conformal (or a non-conformal) seed layer and at least one gradual variation (or ramping) of at least one deposition variable towards a substantially non-conformal (or a conformal) seed layer, and vice versa.
- As is well known to those of ordinary skill in the art, the nature of certain deposition techniques, such as ion plating or other PVD techniques, can be made more conformal, or less conformal, by varying the deposition parameters (or variables, or conditions). For example, increasing the (partial) pressure during ion plating and other PVD techniques, tends to increase scattering of the depositing atoms (or ions), thereby making the deposition more isotropic and conformal. Similarly, biasing the substrate has a effect on the nature of the deposit. For example, in ionized metal plasma (IMP) and ion plating, increasing the (negative) bias voltage further accelerates positive ions (of the depositing metal) towards the substrate, thereby improving the filling of small openings. At the same time, the higher (negative) bias also increases the removal rate (or back-sputtering) from the top corners of the openings and the field, thereby rendering the deposition to be more conformal. Conversely, decreasing the negative bias, or even using positive bias, can render the deposition to be less conformal. Deposition rate (or power density) can also affect the nature of the deposition.
- Similarly, as is known to those of ordinary skill in the art, the nature of certain CVD techniques can be made less conformal, or more conformal, by changing the deposition variables. For example, increasing the substrate temperature tends to shift the deposition from a surface-reaction, rate-control led deposition at low temperature, to a transport, rate-controlled deposition at higher temperature. As a result, increasing the substrate temperature tends to render the deposition to be less conformal. Conversely, decreasing the temperature, tends to render the deposition to be more conformal. Similarly, increasing the precursor and/or the reacting gas partial pressure (or flow rate) tends to shift the deposition to be a more surface-reaction, rate-controlled deposition, thereby tending to render the deposition to be more conformal. Conversely, decreasing the partial pressure and/or flow rate of the precursor and/or a reacting gas, tends to render the deposition to be a more transport, rate-controlled deposition and. therefore, less conformal. The plasma variables in PECVD, such as the power density, may also have significant effects on the nature of the deposition.
- In accordance with one embodiment of the present invention,
cluster tool 70 - comprises the following chambers: a CVD deposition chamber for depositing a barrier layer (for example, Ta, TaNX, W, or WNX); a PVD deposition chamber for depositing a PVD Cu seed layer; and a CVD deposition chamber for depositing a CVD Cu seed layer. Single wafers are transferred in-situ in
cluster tool 70, from one chamber to another, without exposing the wafers to the atmosphere prior to the deposition of the top Cu seed layer. The CVD barrier and the CVD Cu seed layers can be deposited in the same CVD chamber by using different gases and chemistries for the respective layers. However, a separate CVD chamber for each layer (i.e., the barrier and the CVD Cu layers) is preferred in order to minimize cross-contamination. Using cluster tool 70, cluster tool controller 80 would cause a deposition process such as the following to be carried out in accordance with a recipe specified, for example in the form of a data structure or software or program code: (a) (in accordance with a first portion of the data structure or a first portion of the software or computer code) introducing wafer 74 into CVD barrier layer deposition chamber 76 and depositing on wafer 74 a CVD barrier layer (about 200-400 Å thick) comprising TaNX or WNX; (b) (in accordance with a second portion of the data structure or a first portion of software or computer code) transferring wafer 74 through transfer chamber 73, without exposing wafer 74 to the atmosphere, to PVD Cu seed layer deposition chamber 77 and depositing on wafer 74 a relatively thin (about 100-500 Å) “Flash” PVD Cu layer; (c) (in accordance with a third portion of the data structure or a first portion of software or computer code) transferring wafer 74 through transfer chamber 73, without exposing wafer 74 to the atmosphere, to CVD Cu seed layer deposition chamber 78 and depositing on wafer 74 a CVD Cu layer (about 100-500 Å thick); and (d) (in accordance with a fourth portion of the data structure or a first portion of software or computer code) transferring wafer 74 through transfer chamber 73, without exposing it to the atmosphere, to PVD Cu seed layer deposition chamber 77 and depositing on wafer 74 a relatively thick PVD Cu layer (about 500-1,800 Å thick). Other ancillary steps include introducingwafer 74 into and removingwafer 74 fromcluster tool 70 throughloadlocks - Another embodiment of a three-step combination may include a first deposited CVD seed layer, followed by a relatively thick PVD seed layer, and finally followed by a second deposited CVD seed layer. Other combinations may comprise even more steps in the deposition of the seed layer. In this embodiment, the three (or more) separately deposited seed layers may comprise the same metal or alloy or they may comprise, for example and without limitation, different materials chosen from Cu, Ag, or alloys comprising one or more of these metals.
- Those skilled in the art will recognize that the foregoing description has been presented for the sake of illustration and description only. As such, it is not intended to be exhaustive or to limit the invention to the precise form disclosed.
Claims (24)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/471,557 US20090239372A1 (en) | 1999-10-02 | 2009-05-26 | Seed Layers for Electroplated Interconnects |
Applications Claiming Priority (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/410,898 US6136707A (en) | 1999-10-02 | 1999-10-02 | Seed layers for interconnects and methods for fabricating such seed layers |
US09/563,733 US6610151B1 (en) | 1999-10-02 | 2000-05-03 | Seed layers for interconnects and methods and apparatus for their fabrication |
US10/640,846 US6903016B2 (en) | 1999-10-02 | 2003-08-14 | Combined conformal/non-conformal seed layers for metallic interconnects |
US11/057,485 US7199052B2 (en) | 1999-10-02 | 2005-02-14 | Seed layers for metallic interconnects |
US11/654,478 US7282445B2 (en) | 1999-10-02 | 2007-01-17 | Multiple seed layers for interconnects |
US11/868,435 US7550386B2 (en) | 1999-10-02 | 2007-10-05 | Advanced seed layers for interconnects |
US12/471,557 US20090239372A1 (en) | 1999-10-02 | 2009-05-26 | Seed Layers for Electroplated Interconnects |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/868,435 Division US7550386B2 (en) | 1999-10-02 | 2007-10-05 | Advanced seed layers for interconnects |
Publications (1)
Publication Number | Publication Date |
---|---|
US20090239372A1 true US20090239372A1 (en) | 2009-09-24 |
Family
ID=27021179
Family Applications (8)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/563,733 Expired - Lifetime US6610151B1 (en) | 1999-10-02 | 2000-05-03 | Seed layers for interconnects and methods and apparatus for their fabrication |
US09/730,220 Expired - Lifetime US6518668B2 (en) | 1999-10-02 | 2000-12-04 | Multiple seed layers for metallic interconnects |
US10/640,846 Expired - Lifetime US6903016B2 (en) | 1999-10-02 | 2003-08-14 | Combined conformal/non-conformal seed layers for metallic interconnects |
US11/057,485 Expired - Lifetime US7199052B2 (en) | 1999-10-02 | 2005-02-14 | Seed layers for metallic interconnects |
US11/654,478 Expired - Lifetime US7282445B2 (en) | 1999-10-02 | 2007-01-17 | Multiple seed layers for interconnects |
US11/868,435 Expired - Lifetime US7550386B2 (en) | 1999-10-02 | 2007-10-05 | Advanced seed layers for interconnects |
US12/471,557 Pending US20090239372A1 (en) | 1999-10-02 | 2009-05-26 | Seed Layers for Electroplated Interconnects |
US12/471,571 Expired - Lifetime US9673090B2 (en) | 1999-10-02 | 2009-05-26 | Seed layers for metallic interconnects |
Family Applications Before (6)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/563,733 Expired - Lifetime US6610151B1 (en) | 1999-10-02 | 2000-05-03 | Seed layers for interconnects and methods and apparatus for their fabrication |
US09/730,220 Expired - Lifetime US6518668B2 (en) | 1999-10-02 | 2000-12-04 | Multiple seed layers for metallic interconnects |
US10/640,846 Expired - Lifetime US6903016B2 (en) | 1999-10-02 | 2003-08-14 | Combined conformal/non-conformal seed layers for metallic interconnects |
US11/057,485 Expired - Lifetime US7199052B2 (en) | 1999-10-02 | 2005-02-14 | Seed layers for metallic interconnects |
US11/654,478 Expired - Lifetime US7282445B2 (en) | 1999-10-02 | 2007-01-17 | Multiple seed layers for interconnects |
US11/868,435 Expired - Lifetime US7550386B2 (en) | 1999-10-02 | 2007-10-05 | Advanced seed layers for interconnects |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/471,571 Expired - Lifetime US9673090B2 (en) | 1999-10-02 | 2009-05-26 | Seed layers for metallic interconnects |
Country Status (5)
Country | Link |
---|---|
US (8) | US6610151B1 (en) |
JP (1) | JP2003511858A (en) |
KR (1) | KR20020043604A (en) |
TW (1) | TW504795B (en) |
WO (1) | WO2001026145A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130072019A1 (en) * | 2011-09-16 | 2013-03-21 | Globalfoundries Inc. | Methods for forming semiconductor devices |
US20200058861A1 (en) * | 2018-08-14 | 2020-02-20 | Newport Fab, Llc Dba Jazz Semiconductor | Concurrent Fabrication of and Structure for Capacitive Terminals and Ohmic Terminals in a Phase-Change Material (PCM) Radio Frequency (RF) Switch |
Families Citing this family (115)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6482734B1 (en) * | 1998-01-20 | 2002-11-19 | Lg Semicon Co., Ltd. | Diffusion barrier layer for semiconductor device and fabrication method thereof |
JP2000138201A (en) * | 1998-10-29 | 2000-05-16 | Ulvac Seimaku Kk | Method and system for dry etching of half-tone phase shifted film, half-tone phase shifted photomask and manufacture thereof, and semiconductor circuit and manufacture thereof |
US7105434B2 (en) * | 1999-10-02 | 2006-09-12 | Uri Cohen | Advanced seed layery for metallic interconnects |
US6610151B1 (en) * | 1999-10-02 | 2003-08-26 | Uri Cohen | Seed layers for interconnects and methods and apparatus for their fabrication |
KR100338112B1 (en) * | 1999-12-22 | 2002-05-24 | 박종섭 | Method of forming a copper wiring in a semiconductor device |
WO2001048800A1 (en) * | 1999-12-24 | 2001-07-05 | Ebara Corporation | Semiconductor wafer processing apparatus and processing method |
KR100407680B1 (en) * | 2000-06-20 | 2003-12-01 | 주식회사 하이닉스반도체 | Method of forming a metal wiring in a semiconductor device |
US6368954B1 (en) * | 2000-07-28 | 2002-04-09 | Advanced Micro Devices, Inc. | Method of copper interconnect formation using atomic layer copper deposition |
US6800554B2 (en) * | 2000-12-18 | 2004-10-05 | Intel Corporation | Copper alloys for interconnections having improved electromigration characteristics and methods of making same |
US6737740B2 (en) * | 2001-02-08 | 2004-05-18 | Micron Technology, Inc. | High performance silicon contact for flip chip |
US6764940B1 (en) | 2001-03-13 | 2004-07-20 | Novellus Systems, Inc. | Method for depositing a diffusion barrier for copper interconnect applications |
US6869515B2 (en) * | 2001-03-30 | 2005-03-22 | Uri Cohen | Enhanced electrochemical deposition (ECD) filling of high aspect ratio openings |
US9076843B2 (en) | 2001-05-22 | 2015-07-07 | Novellus Systems, Inc. | Method for producing ultra-thin tungsten layers with improved step coverage |
US6842659B2 (en) * | 2001-08-24 | 2005-01-11 | Applied Materials Inc. | Method and apparatus for providing intra-tool monitoring and control |
US6936906B2 (en) * | 2001-09-26 | 2005-08-30 | Applied Materials, Inc. | Integration of barrier layer and seed layer |
US6503824B1 (en) * | 2001-10-12 | 2003-01-07 | Mosel Vitelic, Inc. | Forming conductive layers on insulators by physical vapor deposition |
US6916398B2 (en) | 2001-10-26 | 2005-07-12 | Applied Materials, Inc. | Gas delivery apparatus and method for atomic layer deposition |
JP3727277B2 (en) * | 2002-02-26 | 2005-12-14 | Necエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
US6620724B1 (en) * | 2002-05-09 | 2003-09-16 | Infineon Technologies Ag | Low resistivity deep trench fill for DRAM and EDRAM applications |
US6724087B1 (en) * | 2002-07-31 | 2004-04-20 | Advanced Micro Devices, Inc. | Laminated conductive lines and methods of forming the same |
US6790773B1 (en) * | 2002-08-28 | 2004-09-14 | Novellus Systems, Inc. | Process for forming barrier/seed structures for integrated circuits |
US20040096586A1 (en) * | 2002-11-15 | 2004-05-20 | Schulberg Michelle T. | System for deposition of mesoporous materials |
KR20040060562A (en) * | 2002-12-30 | 2004-07-06 | 동부전자 주식회사 | Oxidation prevention method of barrier metal for manufacturing a semiconductor element |
US6806192B2 (en) * | 2003-01-24 | 2004-10-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of barrier-less integration with copper alloy |
US6943111B2 (en) * | 2003-02-10 | 2005-09-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Barrier free copper interconnect by multi-layer copper seed |
JP4188125B2 (en) * | 2003-03-05 | 2008-11-26 | Tdk株式会社 | Magnetic recording medium manufacturing method and manufacturing apparatus |
US7842605B1 (en) | 2003-04-11 | 2010-11-30 | Novellus Systems, Inc. | Atomic layer profiling of diffusion barrier and metal seed layers |
US8298933B2 (en) | 2003-04-11 | 2012-10-30 | Novellus Systems, Inc. | Conformal films on semiconductor substrates |
EP1482069A1 (en) * | 2003-05-28 | 2004-12-01 | Interuniversitair Microelektronica Centrum Vzw | Method for producing polycrystalline silicon germanium suitable for micromachining |
KR100560666B1 (en) * | 2003-07-07 | 2006-03-16 | 삼성전자주식회사 | Metal layer deposition system for semiconductor device fabrication and method of operating the same |
US6900127B2 (en) * | 2003-08-27 | 2005-05-31 | Texas Instruments Incorporated | Multilayer integrated circuit copper plateable barriers |
US7081647B2 (en) * | 2003-09-29 | 2006-07-25 | Matsushita Electric Industrial Co., Ltd. | Microelectromechanical system and method for fabricating the same |
US20050082606A1 (en) * | 2003-10-20 | 2005-04-21 | Stephan Grunow | Low K dielectric integrated circuit interconnect structure |
US7265038B2 (en) * | 2003-11-25 | 2007-09-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming a multi-layer seed layer for improved Cu ECP |
KR100587658B1 (en) * | 2003-12-31 | 2006-06-08 | 동부일렉트로닉스 주식회사 | Termial effect minimizing method in ECP process |
US7732326B2 (en) | 2004-02-25 | 2010-06-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device having a second level of metallization formed over a first level with minimal damage to the first level and method |
US20050184288A1 (en) * | 2004-02-25 | 2005-08-25 | Tien-I Bao | Semiconductor device having a second level of metallization formed over a first level with minimal damage to the first level and method |
US7067409B2 (en) * | 2004-05-10 | 2006-06-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Plasma treatment at film layer to reduce sheet resistance and to improve via contact resistance |
US7378744B2 (en) * | 2004-05-10 | 2008-05-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Plasma treatment at film layer to reduce sheet resistance and to improve via contact resistance |
US7306962B2 (en) * | 2004-06-17 | 2007-12-11 | Sharp Laboratories Of America, Inc. | Electroformed metallization |
US7112470B2 (en) * | 2004-09-15 | 2006-09-26 | International Business Machines Corporation | Chip dicing |
US7704368B2 (en) * | 2005-01-25 | 2010-04-27 | Taiwan Semiconductor Manufacturing Co. Ltd. | Method and apparatus for electrochemical plating semiconductor wafers |
CN101146652B (en) * | 2005-03-09 | 2010-04-21 | 株式会社Ihi | Jig |
EP1909320A1 (en) * | 2006-10-05 | 2008-04-09 | ST Microelectronics Crolles 2 SAS | Copper diffusion barrier |
US20070080455A1 (en) * | 2005-10-11 | 2007-04-12 | International Business Machines Corporation | Semiconductors and methods of making |
US7863183B2 (en) * | 2006-01-18 | 2011-01-04 | International Business Machines Corporation | Method for fabricating last level copper-to-C4 connection with interfacial cap structure |
US7645696B1 (en) * | 2006-06-22 | 2010-01-12 | Novellus Systems, Inc. | Deposition of thin continuous PVD seed layers having improved adhesion to the barrier layer |
JP2008028058A (en) * | 2006-07-20 | 2008-02-07 | Tokyo Electron Ltd | Method of manufacturing semiconductor device, apparatus for manufacturing semiconductor device, semiconductor device and storage medium |
US7605078B2 (en) * | 2006-09-29 | 2009-10-20 | Tokyo Electron Limited | Integration of a variable thickness copper seed layer in copper metallization |
US7510634B1 (en) | 2006-11-10 | 2009-03-31 | Novellus Systems, Inc. | Apparatus and methods for deposition and/or etch selectivity |
KR100763136B1 (en) | 2006-12-11 | 2007-10-02 | 동부일렉트로닉스 주식회사 | Wafer bonding method in system-in-package |
DE102007004884A1 (en) * | 2007-01-31 | 2008-08-14 | Advanced Micro Devices, Inc., Sunnyvale | A method of forming a metal layer over a patterned dielectric by electroless deposition using a selectively provided activation layer |
US8058164B2 (en) * | 2007-06-04 | 2011-11-15 | Lam Research Corporation | Methods of fabricating electronic devices using direct copper plating |
JP2009016520A (en) * | 2007-07-04 | 2009-01-22 | Tokyo Electron Ltd | Method and apparatus for manufacturing semiconductor apparatus |
US8084862B2 (en) | 2007-09-20 | 2011-12-27 | International Business Machines Corporation | Interconnect structures with patternable low-k dielectrics and method of fabricating same |
US7709370B2 (en) * | 2007-09-20 | 2010-05-04 | International Business Machines Corporation | Spin-on antireflective coating for integration of patternable dielectric materials and interconnect structures |
US8618663B2 (en) * | 2007-09-20 | 2013-12-31 | International Business Machines Corporation | Patternable dielectric film structure with improved lithography and method of fabricating same |
US20090127097A1 (en) * | 2007-11-16 | 2009-05-21 | Kei-Wei Chen | Forming Seed Layer in Nano-Trench Structure Using Net Deposition and Net Etch |
US7727890B2 (en) | 2007-12-10 | 2010-06-01 | International Business Machines Corporation | High aspect ratio electroplated metal feature and method |
KR100924556B1 (en) | 2008-01-04 | 2009-11-02 | 주식회사 하이닉스반도체 | Metal wiring of semiconductor device and method of manufacturing the same |
US7704886B2 (en) * | 2008-02-14 | 2010-04-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-step Cu seed layer formation for improving sidewall coverage |
US8252690B2 (en) * | 2008-02-14 | 2012-08-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | In situ Cu seed layer formation for improving sidewall coverage |
US7879720B2 (en) * | 2008-09-30 | 2011-02-01 | Samsung Electronics Co., Ltd. | Methods of forming electrical interconnects using electroless plating techniques that inhibit void formation |
US8623733B2 (en) * | 2009-04-16 | 2014-01-07 | Novellus Systems, Inc. | Methods for depositing ultra thin low resistivity tungsten film for small critical dimension contacts and interconnects |
US9159571B2 (en) | 2009-04-16 | 2015-10-13 | Lam Research Corporation | Tungsten deposition process using germanium-containing reducing agent |
KR20100133834A (en) * | 2009-06-12 | 2010-12-22 | 웅진케미칼 주식회사 | Fabric including low melting fiber |
US10256142B2 (en) | 2009-08-04 | 2019-04-09 | Novellus Systems, Inc. | Tungsten feature fill with nucleation inhibition |
US7956463B2 (en) * | 2009-09-16 | 2011-06-07 | International Business Machines Corporation | Large grain size conductive structure for narrow interconnect openings |
JP5498751B2 (en) | 2009-10-05 | 2014-05-21 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
WO2011090717A1 (en) * | 2009-12-28 | 2011-07-28 | Gvd Corporation | Coating methods, systems, and related articles |
US9714474B2 (en) * | 2010-04-06 | 2017-07-25 | Tel Nexx, Inc. | Seed layer deposition in microscale features |
WO2012039932A2 (en) * | 2010-09-21 | 2012-03-29 | Applied Materials, Inc. | Methods for forming layers on a substrate |
TWI413468B (en) * | 2010-12-29 | 2013-10-21 | Unimicron Technology Corp | Method for forming embedded circuit |
US8399353B2 (en) * | 2011-01-27 | 2013-03-19 | Tokyo Electron Limited | Methods of forming copper wiring and copper film, and film forming system |
US8524599B2 (en) | 2011-03-17 | 2013-09-03 | Micron Technology, Inc. | Methods of forming at least one conductive element and methods of forming a semiconductor structure |
JP2012231096A (en) * | 2011-04-27 | 2012-11-22 | Elpida Memory Inc | Semiconductor device and manufacturing method of the same |
US8525339B2 (en) | 2011-07-27 | 2013-09-03 | International Business Machines Corporation | Hybrid copper interconnect structure and method of fabricating same |
US20130140688A1 (en) * | 2011-12-02 | 2013-06-06 | Chun-Hung Chen | Through Silicon Via and Method of Manufacturing the Same |
US10381266B2 (en) | 2012-03-27 | 2019-08-13 | Novellus Systems, Inc. | Tungsten feature fill with nucleation inhibition |
CN110004429B (en) | 2012-03-27 | 2021-08-31 | 诺发系统公司 | Tungsten feature fill |
US11437269B2 (en) | 2012-03-27 | 2022-09-06 | Novellus Systems, Inc. | Tungsten feature fill with nucleation inhibition |
US20140046475A1 (en) * | 2012-08-09 | 2014-02-13 | Applied Materials, Inc. | Method and apparatus deposition process synchronization |
US8853080B2 (en) | 2012-09-09 | 2014-10-07 | Novellus Systems, Inc. | Method for depositing tungsten film with low roughness and low resistivity |
US8729702B1 (en) | 2012-11-20 | 2014-05-20 | Stmicroelectronics, Inc. | Copper seed layer for an interconnect structure having a doping concentration level gradient |
US9153486B2 (en) | 2013-04-12 | 2015-10-06 | Lam Research Corporation | CVD based metal/semiconductor OHMIC contact for high volume manufacturing applications |
US9589808B2 (en) | 2013-12-19 | 2017-03-07 | Lam Research Corporation | Method for depositing extremely low resistivity tungsten |
US9349637B2 (en) | 2014-08-21 | 2016-05-24 | Lam Research Corporation | Method for void-free cobalt gap fill |
US9748137B2 (en) | 2014-08-21 | 2017-08-29 | Lam Research Corporation | Method for void-free cobalt gap fill |
US9997405B2 (en) | 2014-09-30 | 2018-06-12 | Lam Research Corporation | Feature fill with nucleation inhibition |
US9768060B2 (en) * | 2014-10-29 | 2017-09-19 | Applied Materials, Inc. | Systems and methods for electrochemical deposition on a workpiece including removing contamination from seed layer surface prior to ECD |
US9953984B2 (en) | 2015-02-11 | 2018-04-24 | Lam Research Corporation | Tungsten for wordline applications |
US10170320B2 (en) | 2015-05-18 | 2019-01-01 | Lam Research Corporation | Feature fill with multi-stage nucleation inhibition |
US9613818B2 (en) | 2015-05-27 | 2017-04-04 | Lam Research Corporation | Deposition of low fluorine tungsten by sequential CVD process |
US9978605B2 (en) | 2015-05-27 | 2018-05-22 | Lam Research Corporation | Method of forming low resistivity fluorine free tungsten film without nucleation |
US9754824B2 (en) | 2015-05-27 | 2017-09-05 | Lam Research Corporation | Tungsten films having low fluorine content |
US10276397B2 (en) * | 2015-06-30 | 2019-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | CVD metal seed layer |
US9754891B2 (en) | 2015-09-23 | 2017-09-05 | International Business Machines Corporation | Low-temperature diffusion doping of copper interconnects independent of seed layer composition |
US9735051B2 (en) | 2015-12-14 | 2017-08-15 | International Business Machines Corporation | Semiconductor device interconnect structures formed by metal reflow process |
JP7084310B2 (en) | 2016-02-05 | 2022-06-14 | ボード オブ リージェンツ,ザ ユニバーシティ オブ テキサス システム | Manipulable intracavitary medical device |
EP3273884A4 (en) | 2016-02-05 | 2019-01-23 | Board of Regents of the University of Texas System | Surgical apparatus |
US10573522B2 (en) | 2016-08-16 | 2020-02-25 | Lam Research Corporation | Method for preventing line bending during metal fill process |
US9852990B1 (en) | 2016-08-17 | 2017-12-26 | International Business Machines Corporation | Cobalt first layer advanced metallization for interconnects |
US9859215B1 (en) | 2016-08-17 | 2018-01-02 | International Business Machines Corporation | Formation of advanced interconnects |
US10115670B2 (en) | 2016-08-17 | 2018-10-30 | International Business Machines Corporation | Formation of advanced interconnects including set of metal conductor structures in patterned dielectric layer |
US9941212B2 (en) | 2016-08-17 | 2018-04-10 | International Business Machines Corporation | Nitridized ruthenium layer for formation of cobalt interconnects |
US9716063B1 (en) | 2016-08-17 | 2017-07-25 | International Business Machines Corporation | Cobalt top layer advanced metallization for interconnects |
US10211099B2 (en) | 2016-12-19 | 2019-02-19 | Lam Research Corporation | Chamber conditioning for remote plasma process |
WO2019036292A1 (en) | 2017-08-14 | 2019-02-21 | Lam Research Corporation | Metal fill process for three-dimensional vertical nand wordline |
US11195748B2 (en) | 2017-09-27 | 2021-12-07 | Invensas Corporation | Interconnect structures and methods for forming same |
WO2019213604A1 (en) | 2018-05-03 | 2019-11-07 | Lam Research Corporation | Method of depositing tungsten and other metals in 3d nand structures |
CN113166929A (en) | 2018-12-05 | 2021-07-23 | 朗姆研究公司 | Void free low stress fill |
JP2022513479A (en) | 2018-12-14 | 2022-02-08 | ラム リサーチ コーポレーション | Atomic layer deposition on 3D NAND structure |
KR20210141762A (en) | 2019-04-11 | 2021-11-23 | 램 리써치 코포레이션 | High step coverage tungsten deposition |
CN112103242A (en) * | 2019-06-18 | 2020-12-18 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and forming method thereof |
US12077858B2 (en) | 2019-08-12 | 2024-09-03 | Lam Research Corporation | Tungsten deposition |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6015749A (en) * | 1998-05-04 | 2000-01-18 | Taiwan Semiconductor Manufacturing Company | Method to improve adhesion between copper and titanium nitride, for copper interconnect structures, via the use of an ion implantation procedure |
US6037258A (en) * | 1999-05-07 | 2000-03-14 | Taiwan Semiconductor Manufacturing Company | Method of forming a smooth copper seed layer for a copper damascene structure |
US6065424A (en) * | 1995-12-19 | 2000-05-23 | Cornell Research Foundation, Inc. | Electroless deposition of metal films with spray processor |
US6080285A (en) * | 1998-09-14 | 2000-06-27 | Applied Materials, Inc. | Multiple step ionized metal plasma deposition process for conformal step coverage |
US6146517A (en) * | 1999-05-19 | 2000-11-14 | Infineon Technologies North America Corp. | Integrated circuits with copper metallization for interconnections |
US6187670B1 (en) * | 1998-12-02 | 2001-02-13 | Advanced Micro Devices, Inc. | Multi-stage method for forming optimized semiconductor seed layers |
US6197181B1 (en) * | 1998-03-20 | 2001-03-06 | Semitool, Inc. | Apparatus and method for electrolytically depositing a metal on a microelectronic workpiece |
US20020006468A1 (en) * | 1998-07-10 | 2002-01-17 | Ajit P. Paranjpe | Method for forming a copper film on a substrate |
US6410418B1 (en) * | 1999-08-18 | 2002-06-25 | Advanced Micro Devices, Inc. | Recess metallization via selective insulator formation on nucleation/seed layer |
US6515343B1 (en) * | 1998-11-19 | 2003-02-04 | Quicklogic Corporation | Metal-to-metal antifuse with non-conductive diffusion barrier |
US6627542B1 (en) * | 1999-07-12 | 2003-09-30 | Applied Materials, Inc. | Continuous, non-agglomerated adhesion of a seed layer to a barrier layer |
Family Cites Families (91)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US57527A (en) * | 1866-08-28 | Bronzing-machine | ||
US129828A (en) * | 1872-07-23 | Improvement in lamps | ||
US116427A (en) * | 1871-06-27 | Improvement in dentists and barbers chairs | ||
US45485A (en) * | 1864-12-20 | Improved car-replacer | ||
US241321A (en) * | 1881-05-10 | Charles h | ||
US140196A (en) * | 1873-06-24 | Abbaham t | ||
US188850A (en) * | 1877-03-27 | Improvement in clothes-pounders | ||
US121608A (en) * | 1871-12-05 | Improvement in animal-traps | ||
US147104A (en) * | 1874-02-03 | Improvement in machines for making cotton-laps | ||
US110147A (en) * | 1870-12-13 | Improvement in side-saddle trees | ||
US157431A (en) * | 1874-12-01 | Improvement in bottle-stoppers | ||
JPH02296324A (en) | 1989-05-11 | 1990-12-06 | Nec Corp | Manufacture of semiconductor device |
JP2856782B2 (en) | 1989-10-12 | 1999-02-10 | レール・リキード・ソシエテ・アノニム・プール・レテユード・エ・レクスプロワタシオン・デ・プロセデ・ジョルジュ・クロード | Method of forming copper thin film by low temperature CVD |
US5173442A (en) | 1990-07-23 | 1992-12-22 | Microelectronics And Computer Technology Corporation | Methods of forming channels and vias in insulating layers |
US5219787A (en) | 1990-07-23 | 1993-06-15 | Microelectronics And Computer Technology Corporation | Trenching techniques for forming channels, vias and components in substrates |
US5151168A (en) * | 1990-09-24 | 1992-09-29 | Micron Technology, Inc. | Process for metallizing integrated circuits with electrolytically-deposited copper |
US5612254A (en) | 1992-06-29 | 1997-03-18 | Intel Corporation | Methods of forming an interconnect on a semiconductor substrate |
US5403620A (en) | 1992-10-13 | 1995-04-04 | Regents Of The University Of California | Catalysis in organometallic CVD of thin metal films |
CA2082771C (en) | 1992-11-12 | 1998-02-10 | Vu Quoc Ho | Method for forming interconnect structures for integrated circuits |
JPH06349952A (en) | 1993-06-14 | 1994-12-22 | Oki Electric Ind Co Ltd | Wiring forming method |
JP2616402B2 (en) | 1993-10-18 | 1997-06-04 | 日本電気株式会社 | Method for manufacturing semiconductor device |
US5549808A (en) * | 1995-05-12 | 1996-08-27 | International Business Machines Corporation | Method for forming capped copper electrical interconnects |
JP3979687B2 (en) | 1995-10-26 | 2007-09-19 | アプライド マテリアルズ インコーポレイテッド | Method for improving film stability of halogen-doped silicon oxide films |
US6188136B1 (en) * | 1996-06-26 | 2001-02-13 | Kabushiki Kaisha Toshiba | Semiconductor device including a wiring layer having a non-doped or high resistivity polycrystal silicon portion |
US5693563A (en) | 1996-07-15 | 1997-12-02 | Chartered Semiconductor Manufacturing Pte Ltd. | Etch stop for copper damascene process |
US6110828A (en) * | 1996-12-30 | 2000-08-29 | Applied Materials, Inc. | In-situ capped aluminum plug (CAP) process using selective CVD AL for integrated plug/interconnect metallization |
US5913147A (en) | 1997-01-21 | 1999-06-15 | Advanced Micro Devices, Inc. | Method for fabricating copper-aluminum metallization |
US6139697A (en) | 1997-01-31 | 2000-10-31 | Applied Materials, Inc. | Low temperature integrated via and trench fill process and apparatus |
US5908813A (en) * | 1997-02-14 | 1999-06-01 | Micron Technology, Inc. | Method making integrated circuit metallization with superconductor BEOL wiring |
US6139905A (en) | 1997-04-11 | 2000-10-31 | Applied Materials, Inc. | Integrated CVD/PVD Al planarization using ultra-thin nucleation layers |
US6387805B2 (en) * | 1997-05-08 | 2002-05-14 | Applied Materials, Inc. | Copper alloy seed layer for copper metallization |
US6605197B1 (en) * | 1997-05-13 | 2003-08-12 | Applied Materials, Inc. | Method of sputtering copper to fill trenches and vias |
US5969422A (en) * | 1997-05-15 | 1999-10-19 | Advanced Micro Devices, Inc. | Plated copper interconnect structure |
US5897752A (en) * | 1997-05-20 | 1999-04-27 | Applied Materials, Inc. | Wafer bias ring in a sustained self-sputtering reactor |
US6069068A (en) * | 1997-05-30 | 2000-05-30 | International Business Machines Corporation | Sub-quarter-micron copper interconnections with improved electromigration resistance and reduced defect sensitivity |
US5913145A (en) * | 1997-08-28 | 1999-06-15 | Texas Instruments Incorporated | Method for fabricating thermally stable contacts with a diffusion barrier formed at high temperatures |
US6042700A (en) * | 1997-09-15 | 2000-03-28 | Applied Materials, Inc. | Adjustment of deposition uniformity in an inductively coupled plasma source |
US5882498A (en) * | 1997-10-16 | 1999-03-16 | Advanced Micro Devices, Inc. | Method for reducing oxidation of electroplating chamber contacts and improving uniform electroplating of a substrate |
US5897368A (en) * | 1997-11-10 | 1999-04-27 | General Electric Company | Method of fabricating metallized vias with steep walls |
KR100273989B1 (en) | 1997-11-25 | 2001-01-15 | 윤종용 | Method for forming contact of semiconductor device |
KR20010032498A (en) | 1997-11-26 | 2001-04-25 | 조셉 제이. 스위니 | Damage-free sculptured coating deposition |
US6174811B1 (en) * | 1998-12-02 | 2001-01-16 | Applied Materials, Inc. | Integrated deposition process for copper metallization |
US6251528B1 (en) * | 1998-01-09 | 2001-06-26 | International Business Machines Corporation | Method to plate C4 to copper stud |
US6169030B1 (en) * | 1998-01-14 | 2001-01-02 | Applied Materials, Inc. | Metallization process and method |
JP3501937B2 (en) | 1998-01-30 | 2004-03-02 | 富士通株式会社 | Method for manufacturing semiconductor device |
US6249055B1 (en) * | 1998-02-03 | 2001-06-19 | Advanced Micro Devices, Inc. | Self-encapsulated copper metallization |
US6281121B1 (en) * | 1998-03-06 | 2001-08-28 | Advanced Micro Devices, Inc. | Damascene metal interconnects using highly directional deposition of barrier and/or seed layers including (III) filling metal |
US6130156A (en) | 1998-04-01 | 2000-10-10 | Texas Instruments Incorporated | Variable doping of metal plugs for enhanced reliability |
US6181012B1 (en) * | 1998-04-27 | 2001-01-30 | International Business Machines Corporation | Copper interconnection structure incorporating a metal seed layer |
US6372633B1 (en) | 1998-07-08 | 2002-04-16 | Applied Materials, Inc. | Method and apparatus for forming metal interconnects |
JP3187011B2 (en) * | 1998-08-31 | 2001-07-11 | 日本電気株式会社 | Method for manufacturing semiconductor device |
US6251759B1 (en) * | 1998-10-03 | 2001-06-26 | Applied Materials, Inc. | Method and apparatus for depositing material upon a semiconductor wafer using a transition chamber of a multiple chamber semiconductor wafer processing system |
US6242349B1 (en) * | 1998-12-09 | 2001-06-05 | Advanced Micro Devices, Inc. | Method of forming copper/copper alloy interconnection with reduced electromigration |
US6261946B1 (en) | 1999-01-05 | 2001-07-17 | Advanced Micro Devices, Inc. | Method for forming semiconductor seed layers by high bias deposition |
US6258707B1 (en) * | 1999-01-07 | 2001-07-10 | International Business Machines Corporation | Triple damascence tungsten-copper interconnect structure |
KR100672101B1 (en) * | 1999-01-08 | 2007-01-19 | 어플라이드 머티어리얼스, 인코포레이티드 | Method of depositing a copper seed layer which promotes improved feature surface coverage |
US6290825B1 (en) | 1999-02-12 | 2001-09-18 | Applied Materials, Inc. | High-density plasma source for ionized metal deposition |
US6440289B1 (en) * | 1999-04-02 | 2002-08-27 | Advanced Micro Devices, Inc. | Method for improving seed layer electroplating for semiconductor |
US6147404A (en) * | 1999-05-24 | 2000-11-14 | Advanced Micro Devices, Inc. | Dual barrier and conductor deposition in a dual damascene process for semiconductors |
US6258223B1 (en) * | 1999-07-09 | 2001-07-10 | Applied Materials, Inc. | In-situ electroless copper seed layer enhancement in an electroplating system |
US6686280B1 (en) * | 1999-07-22 | 2004-02-03 | Taiwan Semiconductor Manufacturing Company | Sidewall coverage for copper damascene filling |
US6433429B1 (en) * | 1999-09-01 | 2002-08-13 | International Business Machines Corporation | Copper conductive line with redundant liner and method of making |
US6184138B1 (en) * | 1999-09-07 | 2001-02-06 | Chartered Semiconductor Manufacturing Ltd. | Method to create a controllable and reproducible dual copper damascene structure |
US6610151B1 (en) * | 1999-10-02 | 2003-08-26 | Uri Cohen | Seed layers for interconnects and methods and apparatus for their fabrication |
US6136707A (en) * | 1999-10-02 | 2000-10-24 | Cohen; Uri | Seed layers for interconnects and methods for fabricating such seed layers |
US6924226B2 (en) * | 1999-10-02 | 2005-08-02 | Uri Cohen | Methods for making multiple seed layers for metallic interconnects |
US6395164B1 (en) * | 1999-10-07 | 2002-05-28 | International Business Machines Corporation | Copper seed layer repair technique using electroless touch-up |
US20030116427A1 (en) | 2001-08-30 | 2003-06-26 | Applied Materials, Inc. | Self-ionized and inductively-coupled plasma for sputtering and resputtering |
US6398929B1 (en) * | 1999-10-08 | 2002-06-04 | Applied Materials, Inc. | Plasma reactor and shields generating self-ionized plasma for sputtering |
US6458251B1 (en) | 1999-11-16 | 2002-10-01 | Applied Materials, Inc. | Pressure modulation method to obtain improved step coverage of seed layer |
US6387800B1 (en) * | 1999-12-20 | 2002-05-14 | Taiwan Semiconductor Manufacturing Company | Method of forming barrier and seed layers for electrochemical deposition of copper |
US6395642B1 (en) * | 1999-12-28 | 2002-05-28 | Taiwan Semiconductor Manufacturing Company | Method to improve copper process integration |
US6403465B1 (en) * | 1999-12-28 | 2002-06-11 | Taiwan Semiconductor Manufacturing Company | Method to improve copper barrier properties |
US6251242B1 (en) | 2000-01-21 | 2001-06-26 | Applied Materials, Inc. | Magnetron and target producing an extended plasma region in a sputter reactor |
US6277249B1 (en) | 2000-01-21 | 2001-08-21 | Applied Materials Inc. | Integrated process for copper via filling using a magnetron and target producing highly energetic ions |
US6225221B1 (en) * | 2000-02-10 | 2001-05-01 | Chartered Semiconductor Manufacturing Ltd. | Method to deposit a copper seed layer for dual damascene interconnects |
US6228759B1 (en) | 2000-05-02 | 2001-05-08 | Advanced Micro Devices, Inc. | Method of forming an alloy precipitate to surround interconnect to minimize electromigration |
US6368954B1 (en) * | 2000-07-28 | 2002-04-09 | Advanced Micro Devices, Inc. | Method of copper interconnect formation using atomic layer copper deposition |
US6506668B1 (en) * | 2001-06-22 | 2003-01-14 | Advanced Micro Devices, Inc. | Utilization of annealing enhanced or repaired seed layer to improve copper interconnect reliability |
US6936906B2 (en) * | 2001-09-26 | 2005-08-30 | Applied Materials, Inc. | Integration of barrier layer and seed layer |
US6515368B1 (en) * | 2001-12-07 | 2003-02-04 | Advanced Micro Devices, Inc. | Semiconductor device with copper-filled via includes a copper-zinc/alloy film for reduced electromigration of copper |
US7910165B2 (en) * | 2002-06-04 | 2011-03-22 | Applied Materials, Inc. | Ruthenium layer formation for copper film deposition |
US20040140196A1 (en) * | 2003-01-17 | 2004-07-22 | Applied Materials, Inc. | Shaping features in sputter deposition |
US6806192B2 (en) * | 2003-01-24 | 2004-10-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of barrier-less integration with copper alloy |
US6943111B2 (en) * | 2003-02-10 | 2005-09-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Barrier free copper interconnect by multi-layer copper seed |
US7101790B2 (en) * | 2003-03-28 | 2006-09-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a robust copper interconnect by dilute metal doping |
US20050045485A1 (en) * | 2003-09-03 | 2005-03-03 | Taiwan Semiconductor Manufacturing Co. Ltd. | Method to improve copper electrochemical deposition |
US7265038B2 (en) * | 2003-11-25 | 2007-09-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming a multi-layer seed layer for improved Cu ECP |
US7390329B2 (en) * | 2004-05-07 | 2008-06-24 | Usgi Medical, Inc. | Methods for grasping and cinching tissue anchors |
US8828054B2 (en) * | 2008-04-02 | 2014-09-09 | Liavatec Corporation | Method and apparatus for meniscal repair |
US9929006B2 (en) | 2016-07-20 | 2018-03-27 | Micron Technology, Inc. | Silicon chalcogenate precursors, methods of forming the silicon chalcogenate precursors, and related methods of forming silicon nitride and semiconductor structures |
-
2000
- 2000-05-03 US US09/563,733 patent/US6610151B1/en not_active Expired - Lifetime
- 2000-09-14 TW TW089118841A patent/TW504795B/en not_active IP Right Cessation
- 2000-09-25 WO PCT/US2000/040983 patent/WO2001026145A1/en not_active Application Discontinuation
- 2000-09-25 JP JP2001529014A patent/JP2003511858A/en active Pending
- 2000-09-25 KR KR1020027004251A patent/KR20020043604A/en not_active Application Discontinuation
- 2000-12-04 US US09/730,220 patent/US6518668B2/en not_active Expired - Lifetime
-
2003
- 2003-08-14 US US10/640,846 patent/US6903016B2/en not_active Expired - Lifetime
-
2005
- 2005-02-14 US US11/057,485 patent/US7199052B2/en not_active Expired - Lifetime
-
2007
- 2007-01-17 US US11/654,478 patent/US7282445B2/en not_active Expired - Lifetime
- 2007-10-05 US US11/868,435 patent/US7550386B2/en not_active Expired - Lifetime
-
2009
- 2009-05-26 US US12/471,557 patent/US20090239372A1/en active Pending
- 2009-05-26 US US12/471,571 patent/US9673090B2/en not_active Expired - Lifetime
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6065424A (en) * | 1995-12-19 | 2000-05-23 | Cornell Research Foundation, Inc. | Electroless deposition of metal films with spray processor |
US6197181B1 (en) * | 1998-03-20 | 2001-03-06 | Semitool, Inc. | Apparatus and method for electrolytically depositing a metal on a microelectronic workpiece |
US6015749A (en) * | 1998-05-04 | 2000-01-18 | Taiwan Semiconductor Manufacturing Company | Method to improve adhesion between copper and titanium nitride, for copper interconnect structures, via the use of an ion implantation procedure |
US20020006468A1 (en) * | 1998-07-10 | 2002-01-17 | Ajit P. Paranjpe | Method for forming a copper film on a substrate |
US6080285A (en) * | 1998-09-14 | 2000-06-27 | Applied Materials, Inc. | Multiple step ionized metal plasma deposition process for conformal step coverage |
US6515343B1 (en) * | 1998-11-19 | 2003-02-04 | Quicklogic Corporation | Metal-to-metal antifuse with non-conductive diffusion barrier |
US6187670B1 (en) * | 1998-12-02 | 2001-02-13 | Advanced Micro Devices, Inc. | Multi-stage method for forming optimized semiconductor seed layers |
US6037258A (en) * | 1999-05-07 | 2000-03-14 | Taiwan Semiconductor Manufacturing Company | Method of forming a smooth copper seed layer for a copper damascene structure |
US6146517A (en) * | 1999-05-19 | 2000-11-14 | Infineon Technologies North America Corp. | Integrated circuits with copper metallization for interconnections |
US6627542B1 (en) * | 1999-07-12 | 2003-09-30 | Applied Materials, Inc. | Continuous, non-agglomerated adhesion of a seed layer to a barrier layer |
US6410418B1 (en) * | 1999-08-18 | 2002-06-25 | Advanced Micro Devices, Inc. | Recess metallization via selective insulator formation on nucleation/seed layer |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130072019A1 (en) * | 2011-09-16 | 2013-03-21 | Globalfoundries Inc. | Methods for forming semiconductor devices |
US8946082B2 (en) * | 2011-09-16 | 2015-02-03 | GlobalFoundries, Inc. | Methods for forming semiconductor devices |
US20200058861A1 (en) * | 2018-08-14 | 2020-02-20 | Newport Fab, Llc Dba Jazz Semiconductor | Concurrent Fabrication of and Structure for Capacitive Terminals and Ohmic Terminals in a Phase-Change Material (PCM) Radio Frequency (RF) Switch |
US10937960B2 (en) * | 2018-08-14 | 2021-03-02 | Newport Fab, Llc | Concurrent fabrication of and structure for capacitive terminals and ohmic terminals in a phase-change material (PCM) radio frequency (RF) switch |
Also Published As
Publication number | Publication date |
---|---|
US20050148172A1 (en) | 2005-07-07 |
KR20020043604A (en) | 2002-06-10 |
TW504795B (en) | 2002-10-01 |
US7199052B2 (en) | 2007-04-03 |
JP2003511858A (en) | 2003-03-25 |
US7282445B2 (en) | 2007-10-16 |
WO2001026145A1 (en) | 2001-04-12 |
US20070117379A1 (en) | 2007-05-24 |
US6903016B2 (en) | 2005-06-07 |
US20080026569A1 (en) | 2008-01-31 |
US6610151B1 (en) | 2003-08-26 |
US9673090B2 (en) | 2017-06-06 |
US20010005056A1 (en) | 2001-06-28 |
US7550386B2 (en) | 2009-06-23 |
US20040087171A1 (en) | 2004-05-06 |
WO2001026145A9 (en) | 2002-08-15 |
US6518668B2 (en) | 2003-02-11 |
US20090233440A1 (en) | 2009-09-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9673090B2 (en) | Seed layers for metallic interconnects | |
US10096547B2 (en) | Metallic interconnects products | |
US6924226B2 (en) | Methods for making multiple seed layers for metallic interconnects | |
US6136707A (en) | Seed layers for interconnects and methods for fabricating such seed layers | |
US7470612B2 (en) | Method of forming metal wiring layer of semiconductor device | |
US6207222B1 (en) | Dual damascene metallization | |
US20060076244A1 (en) | Barrier enhancement process for copper interconnects | |
US20080009133A1 (en) | Sidewall Coverage For Copper Damascene Filling | |
EP0818817A2 (en) | Aluminium hole filling using ionized metal adhesion layer | |
US20030073304A1 (en) | Selective tungsten stud as copper diffusion barrier to silicon contact |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SEED LAYERS TECHNOLOGY LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:COHEN, URI;REEL/FRAME:023832/0471 Effective date: 20100121 Owner name: SEED LAYERS TECHNOLOGY LLC,NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:COHEN, URI;REEL/FRAME:023832/0471 Effective date: 20100121 |
|
AS | Assignment |
Owner name: COHEN, URI, DR., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SEED LAYER TECHNOLOGY, LLC;REEL/FRAME:029420/0866 Effective date: 20121205 |
|
STCV | Information on status: appeal procedure |
Free format text: APPLICATION INVOLVED IN COURT PROCEEDINGS |