US20070080386A1 - Dual damascene structure - Google Patents
Dual damascene structure Download PDFInfo
- Publication number
- US20070080386A1 US20070080386A1 US11/608,252 US60825206A US2007080386A1 US 20070080386 A1 US20070080386 A1 US 20070080386A1 US 60825206 A US60825206 A US 60825206A US 2007080386 A1 US2007080386 A1 US 2007080386A1
- Authority
- US
- United States
- Prior art keywords
- contact
- hard mask
- mask layer
- dual damascene
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 230000009977 dual effect Effects 0.000 title claims abstract description 29
- 239000000758 substrate Substances 0.000 claims abstract description 21
- 230000008961 swelling Effects 0.000 claims abstract description 11
- 239000000463 material Substances 0.000 claims description 14
- 239000010949 copper Substances 0.000 claims description 10
- 239000002184 metal Substances 0.000 claims description 10
- 229910052751 metal Inorganic materials 0.000 claims description 10
- 239000004020 conductor Substances 0.000 claims description 6
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 5
- 229910052802 copper Inorganic materials 0.000 claims description 5
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 claims description 4
- 238000000034 method Methods 0.000 description 21
- 229920002120 photoresistant polymer Polymers 0.000 description 16
- 244000208734 Pisonia aculeata Species 0.000 description 10
- 238000005229 chemical vapour deposition Methods 0.000 description 7
- 238000005530 etching Methods 0.000 description 6
- 238000005240 physical vapour deposition Methods 0.000 description 3
- 238000002203 pretreatment Methods 0.000 description 3
- 239000011248 coating agent Substances 0.000 description 2
- 238000000576 coating method Methods 0.000 description 2
- RTZKZFJDLAIYFH-UHFFFAOYSA-N ether Substances CCOCC RTZKZFJDLAIYFH-UHFFFAOYSA-N 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 229920003209 poly(hydridosilsesquioxane) Polymers 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 229910010272 inorganic material Inorganic materials 0.000 description 1
- 239000011147 inorganic material Substances 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 229910052756 noble gas Inorganic materials 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 229920000052 poly(p-xylylene) Polymers 0.000 description 1
- 239000005368 silicate glass Substances 0.000 description 1
- 150000004760 silicates Chemical class 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- -1 such as Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76811—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving multiple stacked pre-patterned masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76813—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving a partial via etch
Definitions
- the present invention relates to a structure of semiconductor device. More particularly, the present invention relates to a dual damascene structure.
- dual damascene techniques are widely used to embed metal inter-connect structures in insulating layers.
- the overlay errors and the process biases between metal contacts and lines can be reduced, as compared with the conventional method that forms a metal contact first and then directly defines a metal line. Consequently, the reliability and throughput of products can be improved.
- dual damascene techniques are very important in advanced semiconductor processes where devices are highly integrated.
- the trench is defined with a hard mask layer with a trench pattern therein
- the contact hole is defined with a patterned photoresist layer with a contact-hole pattern therein that is formed after the hard mask layer.
- the etching step of the contact hole is restricted by the hard mask layer to reduce the cross-sectional area of the contact hole. Therefore, the cross-sectional area of the contact formed later is also reduced, so that the contact resistance is raised to lower the speed of the device or even decrease the yield of the process.
- this invention provides a method for fabricating a dual damascene structure to improve the contact resistance problem due to lithographic misalignment.
- This invention also provides a dual damascene structure wherein the contact resistance is less affected by lithographic misalignment.
- the method for fabricating a dual damascene structure of this invention is described as follows.
- a dielectric layer and a hard mask layer are sequentially formed on a substrate, and then a trench pattern is formed in the hard mask layer.
- a first patterned photoresist layer is formed over the substrate, having a contact-hole pattern therein exposing a portion of the hard mask layer.
- a pull-back step is performed to pull back the hard mask layer exposed by the contact-hole pattern.
- the first patterned photoresist layer is used as a mask to remove a portion of the dielectric layer, so as to form an opening in the dielectric layer.
- the hard mask layer is used as a mask to etch the dielectric layer down to the substrate, so as to form a contact hole and a trench passing over the contact hole in the dielectric layer.
- a conductive layer is then formed in the trench and the contact hole.
- the hard mask layer includes a metal hard mask layer, which may include at least one material selected from the group consisting of Ti, TiN, Ta, TaN and WN.
- the hard mask layer may be formed through, for example, chemical vapor deposition (CVD) or physical vapor deposition (PVD), and the pull-back step done to the hard mask layer may include a bombardment process with plasma.
- the dielectric layer may include a low-k material having a dielectric constant lower than 4, while the material of the conductive layer may include copper (Cu).
- the trench pattern may be formed in the hard mask layer with the following steps, for example.
- a second patterned photoresist layer having the same trench pattern therein is formed on the hard mask layer, and is then used as a mask to etch the hard mask layer down to the dielectric layer.
- the dual damascene structure of this invention can be fabricated based on the above method of this invention.
- the dual damascene structure includes a substrate, a dielectric layer on the substrate, a hard mask layer on the dielectric layer, a first contact in the dielectric layer, and a conductive line in the hard mask layer and the dielectric layer.
- the first contact has a horizontal cross-section with an asymmetrically rounded outline, and the conductive line passes over and electrically connects with the first contact.
- the conductive line has a laterally swelling portion on an edge portion of the first contact, wherein the -borders of the laterally swelling portion and the edge portion are contiguous.
- the above dual damascene structure may further include a second contact between the substrate and the conductive line, the second contact having a horizontal cross-section with a symmetrically rounded outline.
- the first contact, the second contact and the conductive line may include the same conductive material, such as, copper (Cu).
- the cross-sectional area of the misaligned contact hole is increased, as compared with an equally misaligned contact hole in the prior art.
- the contact area between the misaligned contact and the device can be increased to lower the contact resistance, so as to increase the speed of the device as well as to improve the reliability and even the yield of the products.
- FIGS. 1A-1F illustrate, in a cross-sectional view, a process flow of fabricating a dual damascene structure according to a preferred embodiment of this invention.
- FIG. 2 illustrates a top view of the above dual damascene structure.
- FIG. 3 illustrates a top view of a dual damascene structure according to another embodiment of this invention.
- FIGS. 1A-1F illustrate, in a cross-sectional view, a process flow of fabricating a dual damascene structure according to the preferred embodiment of this invention.
- a substrate 100 formed with a device region 102 thereon is provided, which may be one substrate of any type suitably used in certain process.
- a dielectric layer 104 is then formed over the substrate 100 , wherein the material of the dielectric layer 104 is, for example, a low-k material that has a dielectric constant lower than 4.
- the low-k material include inorganic materials like hydrogen silsesquioxane (HSQ) and fluorinated silicate glass (FSG), etc., and organic materials like fluorinated poly-(arylene ether) (Flare), poly-(arylene ether) (SILK) and parylene, etc.
- the dielectric layer 104 may be formed through CVD or spin-on coating.
- the hard mask layer 108 is then formed on the dielectric layer 104 .
- the hard mask layer 108 may include a metal hard mask layer, which may be formed from Ti, TiN, Ta, TaN or WN through, for example, CVD or PVD.
- an inorganic insulating layer 106 may be formed on the dielectric layer 104 before the hard mask layer 108 is formed.
- the material of the inorganic insulating layer 106 may be TEOS-oxide, and the method of forming the same may be CVD.
- the inorganic insulating layer 106 not only is easier to polish than an organic low-k material, but also can prevent the dielectric layer 104 from being polished and damaged in the CMP process when the latter includes an organic low-k material.
- a trench pattern 110 is formed in the hard mask layer 108 , passing over the device region 102 and exposing a portion of the inorganic dielectric layer 106 .
- the trench pattern 110 may be formed by, for example, forming a patterned photoresist layer having the same trench pattern on the hard mask layer 108 and then using the patterned photoresist layer as a mask to etch, possibly through reactive ion etching (RIE), the hard mask layer 108 down to the inorganic insulating layer 106 .
- RIE reactive ion etching
- a patterned photoresist layer 114 having a contact-hole pattern 111 therein is formed over the substrate 100 .
- An anti-reflection coating (ARC, not shown) is preferably formed over the substrate before the patterned photoresist layer 114 for reducing reflected light in the later lithography process.
- the material of the ARC may be silicon oxynitride or other material capable of reducing reflected light, and the ARC may be formed through CVD, for example.
- the contact-hole pattern 111 should be aligned with the trench pattern 110 , as indicated by dash lines. However, as misalignments occur in the lithography process, the contact-hole pattern 111 will be shifted to expose a portion of the hard mask layer 108 . If a contact hole is directly defined using the patterned photoresist layer 114 and the exposed hard mask layer 108 as a mask without a pre-treatment, the contact area between the contact and the device will be much decreased to raise the contact resistance and lower the speed of the device significantly. In view of this problem, this invention provides such a pre-treatment method.
- the pre-treatment is a pull-back step that pulls back the hard mask layer 108 exposed by the contact-hole pattern Ill in the patterned photoresist layer 114 .
- the pull-back step may include a bombardment process, for example, which may utilize noble-gas plasma to bombard the exposed hard mask layer 108 . In such cases, only an edge portion 109 of the exposed hard mask layer 108 is removed, and a certain percentage of the same still remains under the contact-hole pattern 111 .
- the patterned photoresist layer 114 and the exposed hard mask layer 108 are used as an etching mask to remove a portion of the inorganic insulating layer 106 and a portion of the dielectric layer 104 , so as to form two openings 116 and 118 in the inorganic insulating layer 106 and the dielectric layer 104 . Since the edge portion 109 of the exposed hard mask layer 108 has been removed (FIG. ID), the inorganic insulating layer 106 and a portion of the dielectric layer that are 104 previously under the edge portion 109 are also removed in this etching step, as indicated by the dash line.
- the patterned photoresist layer 114 is removed, and then the hard mask layer 108 is used as a mask to etch the dielectric layer 104 down to the substrate 100 , so that a trench 110 a is formed in the dielectric layer 104 and the openings 116 and 118 are deepened to form contact holes 116 a and 118 a. Since the edge portion 109 of the exposed hard mask layer 108 has been removed ( FIG. 1D ), the dielectric layer 104 previously under the edge portion 109 of the exposed hard mask layer 108 is completely removed through the above two etching steps.
- a conductive layer 120 is formed in the trench 110 a and the contact holes 11 6 a and 118 a to form a conductive line 122 and contacts 116 b and 118 b. Since the inorganic insulating layer 106 and the dielectric layer 104 previously under the edge portion 109 of the exposed hard mask layer 108 are also removed, the conductive line 122 has a laterally swelling portion on an edge portion of the contact 116 b, as indicated by the shadow region in FIG. 2 . The horizontal outline of the laterally swelling portion of the conductive line 122 superimposes that of the edge portion of the contact 116 b and that of the previously existing edge portion 109 ( FIG. 1D ) of the exposed hard mask layer 108 . Accordingly, the borders of the laterally swelling portion of the conductive line 122 and the edge portion of the contact 116 b are contiguous.
- the conductive layer 120 may include copper (Cu) or other metal, and may be formed by, for example, depositing a layer of conductive material over the substrate 100 through CVD and then removing, possibly through CMP, a portion of the conductive material until the hard mask layer 108 is exposed.
- Cu copper
- the above pull-back step can remove an edge portion 109 of the hard mask layer 108 exposed by the patterned photoresist layer 114 , so that the size of the misaligned contact hole 116 a is increased, as indicated by FIG. 1E . Therefore, the contact area between the contact in the dual damascene structure formed later can be increased to lower the contact resistance and thereby increase the speed of the device.
- the dual damascene structure of this invention includes a substrate 100 , a dielectric layer 104 , a hard mask layer 108 , a contact 116 b and a conductive line 122 .
- the dielectric layer 104 is disposed on the substrate 100 , possibly including a low-k material having a dielectric constant lower than 4.
- the hard mask layer 108 is disposed on the dielectric layer 104 , and may include a metal hard mask layer possibly formed from Ti, TiN, Ta, TaN or WN.
- the conductive line 122 is located in the hard mask layer 108 and the dielectric layer 104 , passing over and electrically connecting with the contact 116 b.
- the conductive line 122 has a laterally swelling portion on an edge portion of the contact 116 b, wherein the borders of the laterally swelling portion and the edge portion are contiguous, as mentioned above.
- the contact 116 b and the conductive line 122 may include the same conductive material, which may be a metal material like copper (Cu).
- the contact 116 b is located in the dielectric layer 104 .
- the dual damascene structure may further include a contact 118 b between the substrate 100 and the conductive line 122 and near the contact 116 b.
- the contact 118 b is different from the contact 116 b for it is defined without overlapping with the hard mask layer 108 , as shown in FIG. 2 .
- the contact hole 118 a is defined without overlapping with the hard mask layer 108 , the shape of its horizontal cross-section is not affected by the hard mask layer 108 and the contact 118 b has a symmetrically rounded outline.
- the contact hole 116 a is defined exposing a portion of the hard mask layer 108 and only an edge portion 109 ( FIG.
- the shape of the horizontal cross-section of the contact hole 116 a is affected by the remaining portion of the exposed hard mask layer 108 and the contact 116 b therefore has an asymmetrically rounded outline.
- the pull-back step done to the exposed hard mask layer 108 can increase the horizontal cross-sectional area of the misaligned contact 116 b, while the increased area is indicated by the shadow region in FIG. 2 . Therefore, the contact area between the misaligned contact 116 b can be increased to lower the contact resistance and thereby increase the speed of the device.
- the pull-back step can increase the contact areas of both of the misaligned contacts 116 b and 118 b, while the increased areas are indicated by the shadow regions in FIG. 3 . Accordingly, this invention can be readily applied to the cases where misalignments occur in both X-direction and Y-direction.
- the cross-sectional area of the misaligned contact hole can be increased.
- the contact area between the misaligned contact and the device can be increased to lower the contact resistance, so as to increase the speed of the device as well as to improve the reliability and even the yield of the products.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A dual damascene structure is described, including a substrate, a dielectric layer, a hard mask layer, a contact and a conductive line. The dielectric layer is located on the substrate, the hard mask layer is on the dielectric layer, the contact is located in the dielectric layer, and a horizontal cross-section of the contact has an asymmetrically rounded outline. The conductive line is in the hard mask layer and the dielectric layer, and is located on and electrically connected to the contact. The conductive line has a laterally swelling portion on an edge portion of the first contact, wherein the borders of the laterally swelling portion and the edge portion are contiguous.
Description
- This is a divisional application of patent application No. 11/162,154, filed on Aug. 31, 2005. The entirety the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
- 1. Field of the Invention
- The present invention relates to a structure of semiconductor device. More particularly, the present invention relates to a dual damascene structure.
- 2. Description of the Related Art
- Currently, dual damascene techniques are widely used to embed metal inter-connect structures in insulating layers. By using dual damascene methods, the overlay errors and the process biases between metal contacts and lines can be reduced, as compared with the conventional method that forms a metal contact first and then directly defines a metal line. Consequently, the reliability and throughput of products can be improved. Hence, dual damascene techniques are very important in advanced semiconductor processes where devices are highly integrated.
- In some dual damascene methods, the trench is defined with a hard mask layer with a trench pattern therein, and the contact hole is defined with a patterned photoresist layer with a contact-hole pattern therein that is formed after the hard mask layer. However, when misalignment occurs between the trench pattern and the contact-hole pattern such that the contact-hole pattern exposes a portion of the hard mask layer, the etching step of the contact hole is restricted by the hard mask layer to reduce the cross-sectional area of the contact hole. Therefore, the cross-sectional area of the contact formed later is also reduced, so that the contact resistance is raised to lower the speed of the device or even decrease the yield of the process.
- Accordingly, this invention provides a method for fabricating a dual damascene structure to improve the contact resistance problem due to lithographic misalignment.
- This invention also provides a dual damascene structure wherein the contact resistance is less affected by lithographic misalignment.
- The method for fabricating a dual damascene structure of this invention is described as follows. A dielectric layer and a hard mask layer are sequentially formed on a substrate, and then a trench pattern is formed in the hard mask layer. A first patterned photoresist layer is formed over the substrate, having a contact-hole pattern therein exposing a portion of the hard mask layer. A pull-back step is performed to pull back the hard mask layer exposed by the contact-hole pattern. The first patterned photoresist layer is used as a mask to remove a portion of the dielectric layer, so as to form an opening in the dielectric layer. After the first patterned photoresist layer is removed, the hard mask layer is used as a mask to etch the dielectric layer down to the substrate, so as to form a contact hole and a trench passing over the contact hole in the dielectric layer. A conductive layer is then formed in the trench and the contact hole.
- In one embodiment, the hard mask layer includes a metal hard mask layer, which may include at least one material selected from the group consisting of Ti, TiN, Ta, TaN and WN.
- In addition, the hard mask layer may be formed through, for example, chemical vapor deposition (CVD) or physical vapor deposition (PVD), and the pull-back step done to the hard mask layer may include a bombardment process with plasma. The dielectric layer may include a low-k material having a dielectric constant lower than 4, while the material of the conductive layer may include copper (Cu).
- Moreover, the trench pattern may be formed in the hard mask layer with the following steps, for example. A second patterned photoresist layer having the same trench pattern therein is formed on the hard mask layer, and is then used as a mask to etch the hard mask layer down to the dielectric layer.
- The dual damascene structure of this invention can be fabricated based on the above method of this invention. The dual damascene structure includes a substrate, a dielectric layer on the substrate, a hard mask layer on the dielectric layer, a first contact in the dielectric layer, and a conductive line in the hard mask layer and the dielectric layer. The first contact has a horizontal cross-section with an asymmetrically rounded outline, and the conductive line passes over and electrically connects with the first contact. The conductive line has a laterally swelling portion on an edge portion of the first contact, wherein the -borders of the laterally swelling portion and the edge portion are contiguous.
- Moreover, the above dual damascene structure may further include a second contact between the substrate and the conductive line, the second contact having a horizontal cross-section with a symmetrically rounded outline. The first contact, the second contact and the conductive line may include the same conductive material, such as, copper (Cu).
- Since a pull-back step is conducted before the contact-hole etching step to pull back the hard mask layer exposed by the contact-hole pattern of the photoresist layer due to misalignment, the cross-sectional area of the misaligned contact hole is increased, as compared with an equally misaligned contact hole in the prior art. Thus, the contact area between the misaligned contact and the device can be increased to lower the contact resistance, so as to increase the speed of the device as well as to improve the reliability and even the yield of the products.
- It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
-
FIGS. 1A-1F illustrate, in a cross-sectional view, a process flow of fabricating a dual damascene structure according to a preferred embodiment of this invention. -
FIG. 2 illustrates a top view of the above dual damascene structure. -
FIG. 3 illustrates a top view of a dual damascene structure according to another embodiment of this invention. -
FIGS. 1A-1F illustrate, in a cross-sectional view, a process flow of fabricating a dual damascene structure according to the preferred embodiment of this invention. - Referring to
FIG. 1A , asubstrate 100 formed with adevice region 102 thereon is provided, which may be one substrate of any type suitably used in certain process. Adielectric layer 104 is then formed over thesubstrate 100, wherein the material of thedielectric layer 104 is, for example, a low-k material that has a dielectric constant lower than 4. Examples of the low-k material include inorganic materials like hydrogen silsesquioxane (HSQ) and fluorinated silicate glass (FSG), etc., and organic materials like fluorinated poly-(arylene ether) (Flare), poly-(arylene ether) (SILK) and parylene, etc. Thedielectric layer 104 may be formed through CVD or spin-on coating. - A
hard mask layer 108 is then formed on thedielectric layer 104. Thehard mask layer 108 may include a metal hard mask layer, which may be formed from Ti, TiN, Ta, TaN or WN through, for example, CVD or PVD. - In one embodiment, an
inorganic insulating layer 106 may be formed on thedielectric layer 104 before thehard mask layer 108 is formed. The material of theinorganic insulating layer 106 may be TEOS-oxide, and the method of forming the same may be CVD. Theinorganic insulating layer 106 not only is easier to polish than an organic low-k material, but also can prevent thedielectric layer 104 from being polished and damaged in the CMP process when the latter includes an organic low-k material. - Referring to
FIG. 1B , atrench pattern 110 is formed in thehard mask layer 108, passing over thedevice region 102 and exposing a portion of the inorganicdielectric layer 106. Thetrench pattern 110 may be formed by, for example, forming a patterned photoresist layer having the same trench pattern on thehard mask layer 108 and then using the patterned photoresist layer as a mask to etch, possibly through reactive ion etching (RIE), thehard mask layer 108 down to theinorganic insulating layer 106. - Referring to
FIG. 1C , a patternedphotoresist layer 114 having a contact-hole pattern 111 therein is formed over thesubstrate 100. An anti-reflection coating (ARC, not shown) is preferably formed over the substrate before the patternedphotoresist layer 114 for reducing reflected light in the later lithography process. The material of the ARC may be silicon oxynitride or other material capable of reducing reflected light, and the ARC may be formed through CVD, for example. - Ideally, the contact-
hole pattern 111 should be aligned with thetrench pattern 110, as indicated by dash lines. However, as misalignments occur in the lithography process, the contact-hole pattern 111 will be shifted to expose a portion of thehard mask layer 108. If a contact hole is directly defined using the patternedphotoresist layer 114 and the exposedhard mask layer 108 as a mask without a pre-treatment, the contact area between the contact and the device will be much decreased to raise the contact resistance and lower the speed of the device significantly. In view of this problem, this invention provides such a pre-treatment method. - Referring to
FIG. 1D , the pre-treatment is a pull-back step that pulls back thehard mask layer 108 exposed by the contact-hole pattern Ill in the patternedphotoresist layer 114. The pull-back step may include a bombardment process, for example, which may utilize noble-gas plasma to bombard the exposedhard mask layer 108. In such cases, only anedge portion 109 of the exposedhard mask layer 108 is removed, and a certain percentage of the same still remains under the contact-hole pattern 111. - Referring to
FIG. 1E , the patternedphotoresist layer 114 and the exposedhard mask layer 108 are used as an etching mask to remove a portion of the inorganic insulatinglayer 106 and a portion of thedielectric layer 104, so as to form twoopenings layer 106 and thedielectric layer 104. Since theedge portion 109 of the exposedhard mask layer 108 has been removed (FIG. ID), the inorganic insulatinglayer 106 and a portion of the dielectric layer that are 104 previously under theedge portion 109 are also removed in this etching step, as indicated by the dash line. - Referring to
FIG. 1F , the patternedphotoresist layer 114 is removed, and then thehard mask layer 108 is used as a mask to etch thedielectric layer 104 down to thesubstrate 100, so that atrench 110a is formed in thedielectric layer 104 and theopenings contact holes edge portion 109 of the exposedhard mask layer 108 has been removed (FIG. 1D ), thedielectric layer 104 previously under theedge portion 109 of the exposedhard mask layer 108 is completely removed through the above two etching steps. - Thereafter, a
conductive layer 120 is formed in thetrench 110 a and the contact holes 11 6 a and 118 a to form aconductive line 122 andcontacts layer 106 and thedielectric layer 104 previously under theedge portion 109 of the exposedhard mask layer 108 are also removed, theconductive line 122 has a laterally swelling portion on an edge portion of thecontact 116 b, as indicated by the shadow region inFIG. 2 . The horizontal outline of the laterally swelling portion of theconductive line 122 superimposes that of the edge portion of thecontact 116 b and that of the previously existing edge portion 109 (FIG. 1D ) of the exposedhard mask layer 108. Accordingly, the borders of the laterally swelling portion of theconductive line 122 and the edge portion of thecontact 116 b are contiguous. - The
conductive layer 120 may include copper (Cu) or other metal, and may be formed by, for example, depositing a layer of conductive material over thesubstrate 100 through CVD and then removing, possibly through CMP, a portion of the conductive material until thehard mask layer 108 is exposed. - It is particularly noted that the above pull-back step can remove an
edge portion 109 of thehard mask layer 108 exposed by the patternedphotoresist layer 114, so that the size of themisaligned contact hole 116 a is increased, as indicated byFIG. 1E . Therefore, the contact area between the contact in the dual damascene structure formed later can be increased to lower the contact resistance and thereby increase the speed of the device. - The dual damascene structure fabricated with the above method of this invention is described next.
- Referring to
FIG. 1F again, the dual damascene structure of this invention includes asubstrate 100, adielectric layer 104, ahard mask layer 108, acontact 116b and aconductive line 122. Thedielectric layer 104 is disposed on thesubstrate 100, possibly including a low-k material having a dielectric constant lower than 4. Thehard mask layer 108 is disposed on thedielectric layer 104, and may include a metal hard mask layer possibly formed from Ti, TiN, Ta, TaN or WN. Theconductive line 122 is located in thehard mask layer 108 and thedielectric layer 104, passing over and electrically connecting with thecontact 116 b. In addition, theconductive line 122 has a laterally swelling portion on an edge portion of thecontact 116b, wherein the borders of the laterally swelling portion and the edge portion are contiguous, as mentioned above. Thecontact 116 b and theconductive line 122 may include the same conductive material, which may be a metal material like copper (Cu). - The
contact 116 b is located in thedielectric layer 104. In this embodiment, the dual damascene structure may further include acontact 118 b between thesubstrate 100 and theconductive line 122 and near thecontact 116 b. - Though both of the
contacts conductive line 122, thecontact 118 b is different from thecontact 116 b for it is defined without overlapping with thehard mask layer 108, as shown inFIG. 2 . Referring toFIGS. 1F and 2 simultaneously, since thecontact hole 118 a is defined without overlapping with thehard mask layer 108, the shape of its horizontal cross-section is not affected by thehard mask layer 108 and thecontact 118 b has a symmetrically rounded outline. On the other hand, because thecontact hole 116 a is defined exposing a portion of thehard mask layer 108 and only an edge portion 109 (FIG. 1D ) of the exposedhard mask layer 108 is removed in the pull-back step, the shape of the horizontal cross-section of thecontact hole 116 a is affected by the remaining portion of the exposedhard mask layer 108 and thecontact 116 b therefore has an asymmetrically rounded outline. - Accordingly, in the method for fabricating a dual damascene structure of this invention, the pull-back step done to the exposed
hard mask layer 108 can increase the horizontal cross-sectional area of themisaligned contact 116 b, while the increased area is indicated by the shadow region inFIG. 2 . Therefore, the contact area between themisaligned contact 116 b can be increased to lower the contact resistance and thereby increase the speed of the device. - Though the above embodiment is described with misalignment in X-direction of
FIG. 2 , this invention is surely not restricted to apply to the case. As shown inFIG. 3 , when misalignment occurs in Y-direction, the pull-back step can increase the contact areas of both of themisaligned contacts FIG. 3 . Accordingly, this invention can be readily applied to the cases where misalignments occur in both X-direction and Y-direction. - According to the above embodiment of this invention, since a pull-back step is conducted before the contact-hole etching step to pull back the hard mask layer exposed by the contact-hole pattern of the photoresist layer due to misalignment, the cross-sectional area of the misaligned contact hole can be increased. Thus, the contact area between the misaligned contact and the device can be increased to lower the contact resistance, so as to increase the speed of the device as well as to improve the reliability and even the yield of the products.
- It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention covers modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Claims (7)
1. A dual damascene structure, comprising:
a substrate;
a dielectric layer on the substrate;
a hard mask layer on the dielectric layer;
a first contact in the dielectric layer, having a horizontal cross-section with an asymmetrically rounded outline; and
a conductive line in the hard mask layer and the dielectric layer, passing over and electrically connecting with the first contact,
wherein the conductive line has a laterally swelling portion on an edge portion of the first contact, and borders of the laterally swelling portion and the edge portion are contiguous.
2. The dual damascene structure of claim 1 , wherein the hard mask layer comprises a metal hard mask layer.
3. The dual damascene structure of claim 2 , wherein the metal hard mask layer comprises at least one material selected from the group consisting of Ti, TiN, Ta, TaN and WN.
4. The dual damascene structure of claim 1 , further comprising:
a second contact between the substrate and the conductive line, having a horizontal cross-section with a symmetrically rounded outline.
5. The dual damascene structure of claim 4 , wherein the first contact, the second contact and the conductive layer comprise the same conductive material.
6. The dual damascene structure of claim 5 , wherein the conductive material comprises copper (Cu).
7. The dual damascene structure of claim 1 , wherein the dielectric layer comprises a low-k material having a dielectric constant lower than 4.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/608,252 US20070080386A1 (en) | 2005-08-31 | 2006-12-08 | Dual damascene structure |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/162,154 US7214612B2 (en) | 2005-08-31 | 2005-08-31 | Dual damascene structure and fabrication thereof |
US11/608,252 US20070080386A1 (en) | 2005-08-31 | 2006-12-08 | Dual damascene structure |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/162,154 Division US7214612B2 (en) | 2005-08-31 | 2005-08-31 | Dual damascene structure and fabrication thereof |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070080386A1 true US20070080386A1 (en) | 2007-04-12 |
Family
ID=37804831
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/162,154 Active US7214612B2 (en) | 2005-08-31 | 2005-08-31 | Dual damascene structure and fabrication thereof |
US11/608,252 Abandoned US20070080386A1 (en) | 2005-08-31 | 2006-12-08 | Dual damascene structure |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/162,154 Active US7214612B2 (en) | 2005-08-31 | 2005-08-31 | Dual damascene structure and fabrication thereof |
Country Status (1)
Country | Link |
---|---|
US (2) | US7214612B2 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110074039A1 (en) * | 2009-09-28 | 2011-03-31 | Chartered Semiconductor Manufacturing, Ltd. | Reliable interconnect for semiconductor device |
US8399359B2 (en) | 2011-06-01 | 2013-03-19 | United Microelectronics Corp. | Manufacturing method for dual damascene structure |
US8647991B1 (en) | 2012-07-30 | 2014-02-11 | United Microelectronics Corp. | Method for forming dual damascene opening |
US8735295B2 (en) | 2012-06-19 | 2014-05-27 | United Microelectronics Corp. | Method of manufacturing dual damascene structure |
US8921226B2 (en) | 2013-01-14 | 2014-12-30 | United Microelectronics Corp. | Method of forming semiconductor structure having contact plug |
US8962490B1 (en) | 2013-10-08 | 2015-02-24 | United Microelectronics Corp. | Method for fabricating semiconductor device |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7767578B2 (en) * | 2007-01-11 | 2010-08-03 | United Microelectronics Corp. | Damascene interconnection structure and dual damascene process thereof |
US8110342B2 (en) * | 2008-08-18 | 2012-02-07 | United Microelectronics Corp. | Method for forming an opening |
JP6061610B2 (en) * | 2012-10-18 | 2017-01-18 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20010009295A1 (en) * | 2000-01-18 | 2001-07-26 | Takeshi Furusawa | Semiconductor device and process for producing the same |
US6355554B1 (en) * | 1995-07-20 | 2002-03-12 | Samsung Electronics Co., Ltd. | Methods of forming filled interconnections in microelectronic devices |
US20030092279A1 (en) * | 2001-11-13 | 2003-05-15 | United Microelectronics Corp. | Method of forming a dual damascene via by using a metal hard mask layer |
US20030157794A1 (en) * | 2002-02-20 | 2003-08-21 | International Business Machines Corporation | Edge seal for a semiconductor device |
US20040175932A1 (en) * | 2003-03-06 | 2004-09-09 | Samsung Electronics Co., Ltd. | Method of forming a via contact structure using a dual damascene technique |
US20050170636A1 (en) * | 2002-07-19 | 2005-08-04 | Sony Corporation | Production method of semiconductor device |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4377040B2 (en) * | 2000-07-24 | 2009-12-02 | Necエレクトロニクス株式会社 | Semiconductor manufacturing method |
KR100428791B1 (en) * | 2002-04-17 | 2004-04-28 | 삼성전자주식회사 | Method of forming dual damascene interconnection using low dielectric material |
US20040219796A1 (en) * | 2003-05-01 | 2004-11-04 | Chih-Ning Wu | Plasma etching process |
-
2005
- 2005-08-31 US US11/162,154 patent/US7214612B2/en active Active
-
2006
- 2006-12-08 US US11/608,252 patent/US20070080386A1/en not_active Abandoned
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6355554B1 (en) * | 1995-07-20 | 2002-03-12 | Samsung Electronics Co., Ltd. | Methods of forming filled interconnections in microelectronic devices |
US20010009295A1 (en) * | 2000-01-18 | 2001-07-26 | Takeshi Furusawa | Semiconductor device and process for producing the same |
US20030092279A1 (en) * | 2001-11-13 | 2003-05-15 | United Microelectronics Corp. | Method of forming a dual damascene via by using a metal hard mask layer |
US20030157794A1 (en) * | 2002-02-20 | 2003-08-21 | International Business Machines Corporation | Edge seal for a semiconductor device |
US20050170636A1 (en) * | 2002-07-19 | 2005-08-04 | Sony Corporation | Production method of semiconductor device |
US20040175932A1 (en) * | 2003-03-06 | 2004-09-09 | Samsung Electronics Co., Ltd. | Method of forming a via contact structure using a dual damascene technique |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110074039A1 (en) * | 2009-09-28 | 2011-03-31 | Chartered Semiconductor Manufacturing, Ltd. | Reliable interconnect for semiconductor device |
US8598031B2 (en) * | 2009-09-28 | 2013-12-03 | Globalfoundries Singapore Pte. Ltd. | Reliable interconnect for semiconductor device |
US9054107B2 (en) | 2009-09-28 | 2015-06-09 | Globalfoundries Singapore Pte. Ltd. | Reliable interconnect for semiconductor device |
US8399359B2 (en) | 2011-06-01 | 2013-03-19 | United Microelectronics Corp. | Manufacturing method for dual damascene structure |
US8735295B2 (en) | 2012-06-19 | 2014-05-27 | United Microelectronics Corp. | Method of manufacturing dual damascene structure |
US8647991B1 (en) | 2012-07-30 | 2014-02-11 | United Microelectronics Corp. | Method for forming dual damascene opening |
US8921226B2 (en) | 2013-01-14 | 2014-12-30 | United Microelectronics Corp. | Method of forming semiconductor structure having contact plug |
US8962490B1 (en) | 2013-10-08 | 2015-02-24 | United Microelectronics Corp. | Method for fabricating semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US7214612B2 (en) | 2007-05-08 |
US20070049012A1 (en) | 2007-03-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7365009B2 (en) | Structure of metal interconnect and fabrication method thereof | |
US20070080386A1 (en) | Dual damascene structure | |
US20120104622A1 (en) | Through Level Vias and Methods of Formation Thereof | |
US20100040982A1 (en) | Method for forming an opening | |
US20070134917A1 (en) | Partial-via-first dual-damascene process with tri-layer resist approach | |
US20160172231A1 (en) | Method for residue-free block pattern transfer onto metal interconnects for air gap formation | |
US6589881B2 (en) | Method of forming dual damascene structure | |
US20070059913A1 (en) | Capping layer to reduce amine poisoning of photoresist layers | |
US20210366726A1 (en) | Via Connection to a Partially Filled Trench | |
US20060194426A1 (en) | Method for manufacturing dual damascene structure with a trench formed first | |
US20040219796A1 (en) | Plasma etching process | |
US7119006B2 (en) | Via formation for damascene metal conductors in an integrated circuit | |
US20020098673A1 (en) | Method for fabricating metal interconnects | |
US20020160604A1 (en) | Double-layered low dielectric constant dielectric dual damascene method | |
US8053359B2 (en) | Semiconductor device having a second level of metallization formed over a first level with minimal damage to the first level and method | |
US7572728B2 (en) | Semiconductor device and method for manufacturing the same | |
US7622331B2 (en) | Method for forming contacts of semiconductor device | |
US6511916B1 (en) | Method for removing the photoresist layer in the damascene process | |
US11658067B2 (en) | Semiconductor structure and formation method thereof | |
US7704820B2 (en) | Fabricating method of metal line | |
KR100987871B1 (en) | Method of forming metal line of semiconductor devices | |
US20050184288A1 (en) | Semiconductor device having a second level of metallization formed over a first level with minimal damage to the first level and method | |
KR100539443B1 (en) | Method for forming a metal line in semiconductor device | |
US7901976B1 (en) | Method of forming borderless contacts | |
US20030045091A1 (en) | Method of forming a contact for a semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |