US20060131749A1 - Metal layer in semiconductor device and method of forming the same - Google Patents
Metal layer in semiconductor device and method of forming the same Download PDFInfo
- Publication number
- US20060131749A1 US20060131749A1 US11/294,455 US29445505A US2006131749A1 US 20060131749 A1 US20060131749 A1 US 20060131749A1 US 29445505 A US29445505 A US 29445505A US 2006131749 A1 US2006131749 A1 US 2006131749A1
- Authority
- US
- United States
- Prior art keywords
- layer
- metal layer
- insulation
- insulation layer
- thickness
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 229910052751 metal Inorganic materials 0.000 title claims abstract description 113
- 239000002184 metal Substances 0.000 title claims abstract description 113
- 238000000034 method Methods 0.000 title claims abstract description 56
- 239000004065 semiconductor Substances 0.000 title claims abstract description 19
- 238000009413 insulation Methods 0.000 claims abstract description 75
- 230000008569 process Effects 0.000 claims abstract description 35
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 35
- 239000010703 silicon Substances 0.000 claims abstract description 35
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 33
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 claims abstract description 25
- 239000000758 substrate Substances 0.000 claims abstract description 19
- 238000005468 ion implantation Methods 0.000 claims abstract description 15
- 238000005530 etching Methods 0.000 claims abstract description 9
- 238000010438 heat treatment Methods 0.000 claims abstract description 4
- 239000010936 titanium Substances 0.000 claims description 36
- 230000004888 barrier function Effects 0.000 claims description 17
- 229910021332 silicide Inorganic materials 0.000 claims description 15
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims description 15
- 229910021341 titanium silicide Inorganic materials 0.000 claims description 6
- 238000000137 annealing Methods 0.000 claims description 4
- 238000002513 implantation Methods 0.000 claims description 3
- -1 silicon ions Chemical class 0.000 claims description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 2
- 238000000151 deposition Methods 0.000 claims description 2
- 229910052719 titanium Inorganic materials 0.000 claims description 2
- 230000003247 decreasing effect Effects 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 3
- 239000007769 metal material Substances 0.000 description 3
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 238000007796 conventional method Methods 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 229910052731 fluorine Inorganic materials 0.000 description 2
- 239000011737 fluorine Substances 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 238000004151 rapid thermal annealing Methods 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical class O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/32051—Deposition of metallic or metal-silicide layers
- H01L21/32053—Deposition of metallic or metal-silicide layers of metal-silicide layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76822—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
- H01L21/76825—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc. by exposing the layer to particle radiation, e.g. ion implantation, irradiation with UV light or electrons etc.
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76855—After-treatment introducing at least one additional element into the layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76886—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
Definitions
- the present invention relates to a metal layer in a semiconductor device and a method of forming the same. More particularly, the present invention relates to a method of forming a metal layer in a semiconductor device that may prevent canting and falling of a metal line by enhancing adhesion of the metal layer with an insulation layer.
- a metal line is formed by a sequence of processes such as a metal deposition process, a photolithography process, an etching process, etc.
- a metal line may cant or fall down on the lower insulation layer during a process such as a wet process, an annealing process, etc., that is performed after the etching of the metal layer.
- FIG. 1 shows a conventional method of forming a metal layer.
- a metal line includes a lower Ti layer 110 , a lower TiN layer 120 , a conductive layer 130 , an upper Ti layer 140 , and an upper TiN layer 150 .
- a height of the metal line is high and a width thereof is narrow such that a contact area between a lower insulation layer 100 and the metal layer is small.
- the metal line may cant or fall on the lower insulation layer 100 .
- the metal line may cant or fall on a region wherein only an insulation layer exists in the lower layer of the metal line, without a metal layer such as a plug.
- adhesion between the lower insulation layer 100 and the metal layer should be enhanced in order to prevent canting or falling of the metal line.
- a metal layer in a semiconductor device and a method of forming the same that may prevent canting or falling of a metal line by improving adhesion between an insulation layer and the metal layer by forming titanium silicide in an interface thereof.
- An exemplary method of forming a metal layer in a semiconductor device includes: preparing a substrate formed with a lower metal layer; forming an insulation layer on the substrate; forming a plug after etching the insulation layer; performing a silicon ion implantation process from above the insulation layer; forming an upper metal layer on the insulation layer, the upper metal layer having a bottom layer of a barrier metal layer; and siliciding a predetermined region of the bottom layer of the upper metal layer by heat treatment of the substrate.
- a Si-rich insulation layer may be formed at an uppermost portion of the insulation layer by the silicon ion implantation process.
- a silicon layer may be formed on the insulation layer by the silicon ion implantation process.
- Deposit thickness of the Si-rich insulation layer may be 1000-3000 ⁇ , and implantation depth of silicon ions by the silicon ion implantation process may be 50-300 ⁇ .
- a titanium silicide may be formed because silicon at a top of the insulation layer and barrier metal in the bottom layer of the upper metal layer mutually diffuse.
- the siliciding of a predetermined region of the bottom layer may be achieved by a rapid thermal process or a furnace annealing process.
- the rapid thermal process may be performed at a temperature of 100-500° C. for at least 10 seconds.
- the barrier metal layer may be formed as a Ti layer, a TiN layer, or a combination thereof.
- the barrier metal layer may be formed by sequentially forming a Ti layer having a thickness of 30-100 ⁇ and a TiN layer having a thickness of 100-300 ⁇ .
- a lower Ti layer, a lower TiN layer, a conductive layer, an upper Ti layer, and an upper TiN layer may be sequentially deposited.
- An exemplary metal layer in a semiconductor device includes a semiconductor substrate prepared with a lower metal layer, an insulation layer formed on the semiconductor substrate, an upper metal layer formed on the insulation layer and having a bottom layer including an adhesion layer and a barrier metal layer, and a plug connecting the lower metal layer and the upper metal layer.
- the adhesion layer of the upper metal layer may be formed as a silicide layer of the barrier metal layer, and the barrier metal layer may be formed as a Ti layer, a TiN layer, or a combination thereof.
- the upper metal layer may include a Ti silicide layer having a thickness of 50-350 ⁇ after the siliciding process and a TiN layer having a thickness of 100-300 ⁇ .
- the upper metal layer may further include a Ti layer having a thickness of 5-50 ⁇ formed between the Ti silicide layer and the TiN layer.
- the uppermost portion of the insulation layer may be formed as a Si-rich insulation layer, and the adhesion layer of the upper metal layer is formed as a silicide layer of the barrier metal layer.
- the Si-rich insulation layer may have a thickness of 1000-3000 ⁇ after the siliciding process.
- the upper metal layer may include a Ti silicide layer having a thickness of 50-350 ⁇ after the siliciding process and a TiN layer having a thickness of 100-300 ⁇ .
- the upper metal layer may further include a Ti layer having a thickness of 5-50 ⁇ formed between the Ti silicide layer and the TiN layer.
- canting or falling of a metal line during a semiconductor manufacturing process may be prevented by improving adhesion of the upper metal layer and the insulation layer.
- FIG. 1 shows a conventional method of forming a metal layer.
- FIG. 2A to FIG. 2D are cross-sectional views showing sequential stages of a method of forming a metal layer according to an exemplary embodiment consistent with the present invention.
- FIG. 2A to FIG. 2D are cross-sectional views showing sequential stages of a method of forming a metal layer according to an exemplary embodiment consistent with the present invention.
- a first insulation layer 210 and a second insulation layer 230 are formed on a substrate, the substrate having a lower metal layer 200 formed thereon.
- the second insulation layer 230 may be a silicon-rich (Si-rich) insulation layer.
- the Si-rich insulation layer may be formed to a thickness of 1000-3000 ⁇ . Because the thickness of the insulation layer may be decreased by silicon loss in the insulation layer during subsequent silicidation process, the insulation layer may be formed more thickly than a typical insulation layer.
- a metal material is filled therein so as to form a plug 220 .
- the plug 220 may be formed as a tungsten plug.
- a silicon ion implantation process is performed on the substrate formed with the plug 220 .
- a silicon layer 240 is formed on a surface of the second insulation layer 230 .
- Implantation depth of the silicon ions by the silicon ion implantation process may be 50-300 ⁇ .
- the Si-rich oxide layer 230 may act as a fluorine diffusion barrier that prevents fluorine contained in the FSG from diffusing into other layers.
- the first and second insulation layers 210 and 230 and the silicon layer 240 may also be formed in an alternate fashion.
- a first insulation layer 210 is formed on a substrate with a lower metal layer 200 formed thereon.
- a metal material is filled therein so as to form a plug 220 .
- a silicon ion implantation process is performed on the substrate formed with the plug 220 .
- a Si-rich insulation layer 230 is formed at an uppermost portion of the first insulation layer 210
- a silicon layer 240 is formed on a top surface thereof.
- an upper metal layer is formed on the silicon layer 240 by sequentially depositing a lower Ti layer 250 , a lower TiN layer 260 , a conductive layer 270 , an upper Ti layer 280 , and an upper TiN layer 290 .
- the lower Ti layer 250 may have a thickness of 30-100 ⁇
- the lower TiN layer 260 may have a thickness of 100-300 ⁇ .
- the lower Ti layer 250 and lower TiN layer 260 may be used for suppressing interdiffusion between the conductive layer 270 and the silicon layer 240 , and can be substituted by another metal layer such as a Ta/TaN layer.
- Various metals such as gold (Au), aluminum (Al), copper (Cu), etc., may be used as the conductive layer 270 .
- aluminum is exemplarily used as the conductive layer 270 .
- a predetermined region of the lower Ti layer 250 is silicided by heat treatment.
- FIG. 2D when rapid thermal processing (RTP), rapid thermal annealing (RTA) using a furnace, or a general annealing process is performed, silicon in the second insulation layer 230 (or the silicon layer 240 on the second insulation layer 230 ) and titanium in the bottom layer of the upper metal layer mutually diffuse such that a titanium silicide (Ti-Silicide) 300 may be formed between the second insulation layer 230 and the upper metal layer.
- the rapid thermal process may be performed at a temperature of 100-500° C. for at least 10 seconds.
- the thicknesses of the second insulation layer 230 , the silicon layer 240 , and the Ti layer 250 may be decreased, and all the silicon layer 240 may be silicided.
- the change of the thickness is roughly shown in FIG. 2C and FIG. 2D .
- the thickness of the second insulation layer 230 may be decreased by 50-300 ⁇ due to loss of silicon atoms therein, and the Ti layer 250 may suffer a partial thickness loss of over 50% due to the interdiffusion reaction, so the final thickness of the Ti layer 250 may be 5-50 ⁇ .
- the entire Ti layer 250 may be consumed according to a degree of the silicidation reaction.
- the Ti silicide layer 300 formed by the silicidation reaction may be 50-350 ⁇ .
- Such a titanium silicide 300 improves adhesion between the second insulation layer 230 and the upper metal layer.
- the silicide layer can improve adhesive power between the second insulation layer 230 and the upper metal layer.
- the improved adhesion prevents a metal line subsequently formed by a photolithographic process and an etching process from canting or falling.
- canting or falling of a metal line during a semiconductor manufacturing process may be prevented by improving adhesion of the upper metal layer and the insulation layer.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Plasma & Fusion (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
- This application claims priority to and the benefit of Korean Patent Application No. 10-2004-0101606 filed in the Korean Intellectual Property Office on Dec. 06, 2004, the entire contents of which are incorporated herein by reference.
- (a) Technical Field
- The present invention relates to a metal layer in a semiconductor device and a method of forming the same. More particularly, the present invention relates to a method of forming a metal layer in a semiconductor device that may prevent canting and falling of a metal line by enhancing adhesion of the metal layer with an insulation layer.
- (b) Description of the Related Art
- Recently, semiconductor devices have become more highly integrated such that a line width thereof has been reduced to below 0.25 μm, and metal wiring is formed to be very narrow during a manufacturing process of a semiconductor device. As the design rule is decreased, a height of metal wiring is increased while a width thereof is decreased. Usually, a metal line is formed by a sequence of processes such as a metal deposition process, a photolithography process, an etching process, etc. When a metal layer used to form a high height and a narrow width does not have sufficient adhesion to a lower insulation layer, a metal line may cant or fall down on the lower insulation layer during a process such as a wet process, an annealing process, etc., that is performed after the etching of the metal layer.
-
FIG. 1 shows a conventional method of forming a metal layer. Referring toFIG. 1 , a metal line includes alower Ti layer 110, alower TiN layer 120, aconductive layer 130, an upper Ti layer 140, and anupper TiN layer 150. A height of the metal line is high and a width thereof is narrow such that a contact area between alower insulation layer 100 and the metal layer is small. In this case, when adhesion between thelower insulation layer 100 and the metal line is not sufficient, the metal line may cant or fall on thelower insulation layer 100. In particular, as shown inFIG. 1 at 160, the metal line may cant or fall on a region wherein only an insulation layer exists in the lower layer of the metal line, without a metal layer such as a plug. - Therefore, adhesion between the
lower insulation layer 100 and the metal layer should be enhanced in order to prevent canting or falling of the metal line. - The above information disclosed in this Background section is only for enhancement of understanding of the background of the invention and therefore it may contain information that does not form the prior art that is already known in this country to a person of ordinary skill in the art.
- Consistent with the invention, there is provided a metal layer in a semiconductor device and a method of forming the same that may prevent canting or falling of a metal line by improving adhesion between an insulation layer and the metal layer by forming titanium silicide in an interface thereof.
- An exemplary method of forming a metal layer in a semiconductor device according to an embodiment consistent with the present invention includes: preparing a substrate formed with a lower metal layer; forming an insulation layer on the substrate; forming a plug after etching the insulation layer; performing a silicon ion implantation process from above the insulation layer; forming an upper metal layer on the insulation layer, the upper metal layer having a bottom layer of a barrier metal layer; and siliciding a predetermined region of the bottom layer of the upper metal layer by heat treatment of the substrate.
- A Si-rich insulation layer may be formed at an uppermost portion of the insulation layer by the silicon ion implantation process.
- A silicon layer may be formed on the insulation layer by the silicon ion implantation process.
- Deposit thickness of the Si-rich insulation layer may be 1000-3000 Å, and implantation depth of silicon ions by the silicon ion implantation process may be 50-300 Å.
- During the siliciding of a predetermined region of the bottom layer, a titanium silicide may be formed because silicon at a top of the insulation layer and barrier metal in the bottom layer of the upper metal layer mutually diffuse.
- The siliciding of a predetermined region of the bottom layer may be achieved by a rapid thermal process or a furnace annealing process.
- The rapid thermal process may be performed at a temperature of 100-500° C. for at least 10 seconds.
- The barrier metal layer may be formed as a Ti layer, a TiN layer, or a combination thereof.
- The barrier metal layer may be formed by sequentially forming a Ti layer having a thickness of 30-100 Å and a TiN layer having a thickness of 100-300 Å.
- During forming of the upper metal layer, a lower Ti layer, a lower TiN layer, a conductive layer, an upper Ti layer, and an upper TiN layer may be sequentially deposited.
- An exemplary metal layer in a semiconductor device according to another embodiment consistent with the present invention includes a semiconductor substrate prepared with a lower metal layer, an insulation layer formed on the semiconductor substrate, an upper metal layer formed on the insulation layer and having a bottom layer including an adhesion layer and a barrier metal layer, and a plug connecting the lower metal layer and the upper metal layer.
- The adhesion layer of the upper metal layer may be formed as a silicide layer of the barrier metal layer, and the barrier metal layer may be formed as a Ti layer, a TiN layer, or a combination thereof. The upper metal layer may include a Ti silicide layer having a thickness of 50-350 Å after the siliciding process and a TiN layer having a thickness of 100-300 Å. In addition, the upper metal layer may further include a Ti layer having a thickness of 5-50 Å formed between the Ti silicide layer and the TiN layer.
- The uppermost portion of the insulation layer may be formed as a Si-rich insulation layer, and the adhesion layer of the upper metal layer is formed as a silicide layer of the barrier metal layer. The Si-rich insulation layer may have a thickness of 1000-3000 Å after the siliciding process. The upper metal layer may include a Ti silicide layer having a thickness of 50-350 Å after the siliciding process and a TiN layer having a thickness of 100-300 Å. In addition, the upper metal layer may further include a Ti layer having a thickness of 5-50 Å formed between the Ti silicide layer and the TiN layer.
- According to a method of forming a metal layer in a semiconductor device according to an exemplary embodiment of the present invention, canting or falling of a metal line during a semiconductor manufacturing process may be prevented by improving adhesion of the upper metal layer and the insulation layer.
-
FIG. 1 shows a conventional method of forming a metal layer. -
FIG. 2A toFIG. 2D are cross-sectional views showing sequential stages of a method of forming a metal layer according to an exemplary embodiment consistent with the present invention. - An exemplary embodiment consistent with the present invention will hereinafter be described in detail with reference to the accompanying drawings.
-
FIG. 2A toFIG. 2D are cross-sectional views showing sequential stages of a method of forming a metal layer according to an exemplary embodiment consistent with the present invention. - Firstly, as shown in
FIG. 2A , afirst insulation layer 210 and asecond insulation layer 230 are formed on a substrate, the substrate having alower metal layer 200 formed thereon. Thesecond insulation layer 230 may be a silicon-rich (Si-rich) insulation layer. The Si-rich insulation layer may be formed to a thickness of 1000-3000 Å. Because the thickness of the insulation layer may be decreased by silicon loss in the insulation layer during subsequent silicidation process, the insulation layer may be formed more thickly than a typical insulation layer. After etching the first andsecond insulation layers plug 220. Theplug 220 may be formed as a tungsten plug. - After polishing the metal material, a silicon ion implantation process is performed on the substrate formed with the
plug 220. By the silicon ion implantation process, asilicon layer 240 is formed on a surface of thesecond insulation layer 230. Implantation depth of the silicon ions by the silicon ion implantation process may be 50-300 Å. - In addition, when fluorinated silica glass (FSG) is used as the first insulation layer, the Si-
rich oxide layer 230 may act as a fluorine diffusion barrier that prevents fluorine contained in the FSG from diffusing into other layers. - The first and
second insulation layers silicon layer 240 may also be formed in an alternate fashion. - For example, as shown in
FIG. 2A , afirst insulation layer 210 is formed on a substrate with alower metal layer 200 formed thereon. After etching thefirst insulation layer 210, a metal material is filled therein so as to form aplug 220. Then, a silicon ion implantation process is performed on the substrate formed with theplug 220. By such silicon ion implantation, a Si-rich insulation layer 230 is formed at an uppermost portion of thefirst insulation layer 210, and asilicon layer 240 is formed on a top surface thereof. - Subsequently, as shown in
FIG. 2B , an upper metal layer is formed on thesilicon layer 240 by sequentially depositing alower Ti layer 250, alower TiN layer 260, aconductive layer 270, anupper Ti layer 280, and anupper TiN layer 290. Thelower Ti layer 250 may have a thickness of 30-100 Å, and thelower TiN layer 260 may have a thickness of 100-300 Å. Thelower Ti layer 250 andlower TiN layer 260 may be used for suppressing interdiffusion between theconductive layer 270 and thesilicon layer 240, and can be substituted by another metal layer such as a Ta/TaN layer. Various metals such as gold (Au), aluminum (Al), copper (Cu), etc., may be used as theconductive layer 270. According to the present exemplary embodiment, aluminum is exemplarily used as theconductive layer 270. - Subsequently, as shown in
FIG. 2C , a predetermined region of thelower Ti layer 250 is silicided by heat treatment. As shown inFIG. 2D , when rapid thermal processing (RTP), rapid thermal annealing (RTA) using a furnace, or a general annealing process is performed, silicon in the second insulation layer 230 (or thesilicon layer 240 on the second insulation layer 230) and titanium in the bottom layer of the upper metal layer mutually diffuse such that a titanium silicide (Ti-Silicide) 300 may be formed between thesecond insulation layer 230 and the upper metal layer. The rapid thermal process may be performed at a temperature of 100-500° C. for at least 10 seconds. - As shown in
FIG. 2D , as a result of the interdiffusion, the thicknesses of thesecond insulation layer 230, thesilicon layer 240, and theTi layer 250 may be decreased, and all thesilicon layer 240 may be silicided. The change of the thickness is roughly shown inFIG. 2C andFIG. 2D . The thickness of thesecond insulation layer 230 may be decreased by 50-300 Å due to loss of silicon atoms therein, and theTi layer 250 may suffer a partial thickness loss of over 50% due to the interdiffusion reaction, so the final thickness of theTi layer 250 may be 5-50 Å. Theentire Ti layer 250 may be consumed according to a degree of the silicidation reaction. TheTi silicide layer 300 formed by the silicidation reaction may be 50-350 Å. - Such a
titanium silicide 300 improves adhesion between thesecond insulation layer 230 and the upper metal layer. When only aninsulation layer 230 without a metal layer, such as a plug, exists beneath the upper metal layer, the silicide layer can improve adhesive power between thesecond insulation layer 230 and the upper metal layer. The improved adhesion prevents a metal line subsequently formed by a photolithographic process and an etching process from canting or falling. - According to a method of forming a metal layer in a semiconductor device according to an exemplary embodiment consistent with the present invention, canting or falling of a metal line during a semiconductor manufacturing process may be prevented by improving adhesion of the upper metal layer and the insulation layer.
- While this invention has been described in connection with what is presently considered to be practical exemplary embodiments, it is to be understood that the invention is not limited to the disclosed embodiments, but, on the contrary, is intended to cover various modifications and equivalent arrangements included within the spirit and scope of the appended claims.
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2004-0101606 | 2004-12-06 | ||
KR1020040101606A KR100557647B1 (en) | 2004-12-06 | 2004-12-06 | Method of manufacturing metal layer of semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
US20060131749A1 true US20060131749A1 (en) | 2006-06-22 |
US7288473B2 US7288473B2 (en) | 2007-10-30 |
Family
ID=36594652
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/294,455 Expired - Fee Related US7288473B2 (en) | 2004-12-06 | 2005-12-06 | Metal layer in semiconductor device and method of forming the same |
Country Status (2)
Country | Link |
---|---|
US (1) | US7288473B2 (en) |
KR (1) | KR100557647B1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100943493B1 (en) | 2007-12-05 | 2010-02-22 | 주식회사 동부하이텍 | Semiconductor device, and method of forming metal layer thereof |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4752812A (en) * | 1987-01-12 | 1988-06-21 | International Business Machines Corporation | Permeable-base transistor |
US5736421A (en) * | 1993-11-29 | 1998-04-07 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and associated fabrication method |
US6297137B1 (en) * | 1999-06-24 | 2001-10-02 | Hyundai Electronics Industries Co., Ltd. | Method for forming gate electrode in semiconductor device capable of preventing distortion of oxidation profile thereof |
US6545317B2 (en) * | 2000-06-30 | 2003-04-08 | Kabushiki Kaisha Toshiba | Semiconductor device having a gate electrode with a sidewall insulating film and manufacturing method thereof |
US20030122985A1 (en) * | 2001-12-28 | 2003-07-03 | Park Dae Lim | Liquid crystal display device and method for manufacturing the same |
US6607989B2 (en) * | 2001-01-30 | 2003-08-19 | Nec Electronics Corporation | Method for forming an interconnect pattern in a semiconductor device |
US6727156B2 (en) * | 2000-08-25 | 2004-04-27 | Samsung Electronics Co., Ltd. | Semiconductor device including ferroelectric capacitor and method of manufacturing the same |
US20050124128A1 (en) * | 2003-12-08 | 2005-06-09 | Kim Hag D. | Methods for manufacturing semiconductor device |
-
2004
- 2004-12-06 KR KR1020040101606A patent/KR100557647B1/en not_active IP Right Cessation
-
2005
- 2005-12-06 US US11/294,455 patent/US7288473B2/en not_active Expired - Fee Related
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4752812A (en) * | 1987-01-12 | 1988-06-21 | International Business Machines Corporation | Permeable-base transistor |
US5736421A (en) * | 1993-11-29 | 1998-04-07 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and associated fabrication method |
US6297137B1 (en) * | 1999-06-24 | 2001-10-02 | Hyundai Electronics Industries Co., Ltd. | Method for forming gate electrode in semiconductor device capable of preventing distortion of oxidation profile thereof |
US6545317B2 (en) * | 2000-06-30 | 2003-04-08 | Kabushiki Kaisha Toshiba | Semiconductor device having a gate electrode with a sidewall insulating film and manufacturing method thereof |
US6727156B2 (en) * | 2000-08-25 | 2004-04-27 | Samsung Electronics Co., Ltd. | Semiconductor device including ferroelectric capacitor and method of manufacturing the same |
US6607989B2 (en) * | 2001-01-30 | 2003-08-19 | Nec Electronics Corporation | Method for forming an interconnect pattern in a semiconductor device |
US20030122985A1 (en) * | 2001-12-28 | 2003-07-03 | Park Dae Lim | Liquid crystal display device and method for manufacturing the same |
US20050124128A1 (en) * | 2003-12-08 | 2005-06-09 | Kim Hag D. | Methods for manufacturing semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US7288473B2 (en) | 2007-10-30 |
KR100557647B1 (en) | 2006-03-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4191900B2 (en) | Method for forming tungsten contact plug of semiconductor device | |
TW504753B (en) | Method for forming a semiconductor device | |
US6436817B2 (en) | Method for manufacturing a copper interconnection with an aluminum oxide-conductive layer stack barrier layer in semiconductor memory device | |
US6355559B1 (en) | Passivation of inlaid metallization | |
US20070145591A1 (en) | Semiconductor device and manufacturing method therof | |
US6995471B2 (en) | Self-passivated copper interconnect structure | |
EP2065927A1 (en) | Integration and manufacturing method of Cu germanide and Cu silicide as Cu capping layer | |
US20080157380A1 (en) | Method for forming metal interconnection of semiconductor device | |
TW200841418A (en) | Transitional interface between metal and dielectric in interconnect structures | |
US20090117731A1 (en) | Semiconductor interconnection structure and method for making the same | |
TW200849471A (en) | A void-free contact plug | |
JP2008047719A (en) | Method for manufacturing semiconductor device | |
US20150115450A1 (en) | In-Situ Formation of Silicon and Tantalum Containing Barrier | |
TWI290752B (en) | Encapsulated damascene with improved overlayer adhesion | |
US20080188076A1 (en) | Method for fabricating semiconductor device | |
EP2162906B1 (en) | A method for producing a copper contact | |
US6261946B1 (en) | Method for forming semiconductor seed layers by high bias deposition | |
JP2001298022A (en) | Semiconductor device and its manufacturing method | |
US20070145600A1 (en) | Semiconductor device and manufacturing method thereof | |
US20050186784A1 (en) | Methods for forming a metal contact in a semiconductor device in which an ohmic layer is formed while forming a barrier metal layer | |
US10170360B2 (en) | Reflow enhancement layer for metallization structures | |
US7288473B2 (en) | Metal layer in semiconductor device and method of forming the same | |
CN108063117B (en) | Interconnect structure and method of forming the same | |
US6875692B1 (en) | Copper electromigration inhibition by copper alloy formation | |
US6579789B2 (en) | Method for fabricating metal wiring and the metal wiring |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: DONGBUANAM SEMICONDUCTOR INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KIM, HYOUNG-YOON;REEL/FRAME:017615/0648 Effective date: 20051205 |
|
AS | Assignment |
Owner name: DONGBU ELECTRONICS CO., LTD.,KOREA, REPUBLIC OF Free format text: CHANGE OF NAME;ASSIGNOR:DONGBUANAM SEMICONDUCTOR INC.;REEL/FRAME:018094/0024 Effective date: 20060324 Owner name: DONGBU ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: CHANGE OF NAME;ASSIGNOR:DONGBUANAM SEMICONDUCTOR INC.;REEL/FRAME:018094/0024 Effective date: 20060324 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20151030 |